blob: 4f5e70414aa93e00d07bf578d0258767e9675396 [file] [log] [blame]
Igor Bregerb4442f32017-02-10 07:05:56 +00001//===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for X86.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "X86LegalizerInfo.h"
15#include "X86Subtarget.h"
Igor Breger531a2032017-03-26 08:11:12 +000016#include "X86TargetMachine.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000017#include "llvm/CodeGen/ValueTypes.h"
18#include "llvm/IR/DerivedTypes.h"
19#include "llvm/IR/Type.h"
20#include "llvm/Target/TargetOpcodes.h"
21
22using namespace llvm;
Igor Breger321cf3c2017-03-03 08:06:46 +000023using namespace TargetOpcode;
Igor Bregerb4442f32017-02-10 07:05:56 +000024
25#ifndef LLVM_BUILD_GLOBAL_ISEL
26#error "You shouldn't build this"
27#endif
28
Igor Breger531a2032017-03-26 08:11:12 +000029X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI,
30 const X86TargetMachine &TM)
31 : Subtarget(STI), TM(TM) {
Igor Bregerb4442f32017-02-10 07:05:56 +000032
33 setLegalizerInfo32bit();
34 setLegalizerInfo64bit();
Igor Breger321cf3c2017-03-03 08:06:46 +000035 setLegalizerInfoSSE1();
36 setLegalizerInfoSSE2();
Igor Breger605b9652017-05-08 09:03:37 +000037 setLegalizerInfoSSE41();
38 setLegalizerInfoAVX2();
39 setLegalizerInfoAVX512();
40 setLegalizerInfoAVX512DQ();
41 setLegalizerInfoAVX512BW();
Igor Bregerb4442f32017-02-10 07:05:56 +000042
43 computeTables();
44}
45
46void X86LegalizerInfo::setLegalizerInfo32bit() {
47
Igor Bregera8ba5722017-03-23 15:25:57 +000048 if (Subtarget.is64Bit())
49 return;
50
51 const LLT p0 = LLT::pointer(0, 32);
Igor Breger29537882017-04-07 14:41:59 +000052 const LLT s1 = LLT::scalar(1);
Igor Bregerb4442f32017-02-10 07:05:56 +000053 const LLT s8 = LLT::scalar(8);
54 const LLT s16 = LLT::scalar(16);
55 const LLT s32 = LLT::scalar(32);
Igor Breger29537882017-04-07 14:41:59 +000056 const LLT s64 = LLT::scalar(64);
Igor Bregerb4442f32017-02-10 07:05:56 +000057
Igor Breger605b9652017-05-08 09:03:37 +000058 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL})
Igor Bregera8ba5722017-03-23 15:25:57 +000059 for (auto Ty : {s8, s16, s32})
60 setAction({BinOp, Ty}, Legal);
61
62 for (unsigned MemOp : {G_LOAD, G_STORE}) {
63 for (auto Ty : {s8, s16, s32, p0})
64 setAction({MemOp, Ty}, Legal);
65
66 // And everything's fine in addrspace 0.
67 setAction({MemOp, 1, p0}, Legal);
Igor Bregerf7359d82017-02-22 12:25:09 +000068 }
Igor Breger531a2032017-03-26 08:11:12 +000069
70 // Pointer-handling
71 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +000072
Igor Breger810c6252017-05-08 09:40:43 +000073 setAction({G_GEP, p0}, Legal);
74 setAction({G_GEP, 1, s32}, Legal);
75
76 for (auto Ty : {s1, s8, s16})
77 setAction({G_GEP, 1, Ty}, WidenScalar);
78
Igor Breger29537882017-04-07 14:41:59 +000079 // Constants
80 for (auto Ty : {s8, s16, s32, p0})
81 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
82
83 setAction({TargetOpcode::G_CONSTANT, s1}, WidenScalar);
84 setAction({TargetOpcode::G_CONSTANT, s64}, NarrowScalar);
Igor Bregerc08a7832017-05-01 06:30:16 +000085
86 // Extensions
87 setAction({G_ZEXT, s32}, Legal);
88 setAction({G_SEXT, s32}, Legal);
89
90 for (auto Ty : {s8, s16}) {
91 setAction({G_ZEXT, 1, Ty}, Legal);
92 setAction({G_SEXT, 1, Ty}, Legal);
93 }
Igor Bregerb4442f32017-02-10 07:05:56 +000094}
Igor Bregerb4442f32017-02-10 07:05:56 +000095
Igor Bregerf7359d82017-02-22 12:25:09 +000096void X86LegalizerInfo::setLegalizerInfo64bit() {
Igor Bregerb4442f32017-02-10 07:05:56 +000097
98 if (!Subtarget.is64Bit())
99 return;
100
Igor Breger531a2032017-03-26 08:11:12 +0000101 const LLT p0 = LLT::pointer(0, TM.getPointerSize() * 8);
Igor Breger29537882017-04-07 14:41:59 +0000102 const LLT s1 = LLT::scalar(1);
Igor Bregera8ba5722017-03-23 15:25:57 +0000103 const LLT s8 = LLT::scalar(8);
104 const LLT s16 = LLT::scalar(16);
105 const LLT s32 = LLT::scalar(32);
Igor Bregerb4442f32017-02-10 07:05:56 +0000106 const LLT s64 = LLT::scalar(64);
107
Igor Breger605b9652017-05-08 09:03:37 +0000108 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL})
Igor Bregera8ba5722017-03-23 15:25:57 +0000109 for (auto Ty : {s8, s16, s32, s64})
110 setAction({BinOp, Ty}, Legal);
111
112 for (unsigned MemOp : {G_LOAD, G_STORE}) {
113 for (auto Ty : {s8, s16, s32, s64, p0})
114 setAction({MemOp, Ty}, Legal);
115
116 // And everything's fine in addrspace 0.
117 setAction({MemOp, 1, p0}, Legal);
118 }
Igor Breger531a2032017-03-26 08:11:12 +0000119
120 // Pointer-handling
121 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +0000122
Igor Breger810c6252017-05-08 09:40:43 +0000123 setAction({G_GEP, p0}, Legal);
124 setAction({G_GEP, 1, s32}, Legal);
125 setAction({G_GEP, 1, s64}, Legal);
126
127 for (auto Ty : {s1, s8, s16})
128 setAction({G_GEP, 1, Ty}, WidenScalar);
129
Igor Breger29537882017-04-07 14:41:59 +0000130 // Constants
131 for (auto Ty : {s8, s16, s32, s64, p0})
132 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
133
134 setAction({TargetOpcode::G_CONSTANT, s1}, WidenScalar);
Igor Bregerc08a7832017-05-01 06:30:16 +0000135
136 // Extensions
137 for (auto Ty : {s32, s64}) {
138 setAction({G_ZEXT, Ty}, Legal);
139 setAction({G_SEXT, Ty}, Legal);
140 }
141
142 for (auto Ty : {s8, s16, s32}) {
143 setAction({G_ZEXT, 1, Ty}, Legal);
144 setAction({G_SEXT, 1, Ty}, Legal);
145 }
Igor Breger321cf3c2017-03-03 08:06:46 +0000146}
147
148void X86LegalizerInfo::setLegalizerInfoSSE1() {
149 if (!Subtarget.hasSSE1())
150 return;
151
152 const LLT s32 = LLT::scalar(32);
153 const LLT v4s32 = LLT::vector(4, 32);
Igor Bregera8ba5722017-03-23 15:25:57 +0000154 const LLT v2s64 = LLT::vector(2, 64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000155
156 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
157 for (auto Ty : {s32, v4s32})
158 setAction({BinOp, Ty}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000159
160 for (unsigned MemOp : {G_LOAD, G_STORE})
161 for (auto Ty : {v4s32, v2s64})
162 setAction({MemOp, Ty}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000163}
164
165void X86LegalizerInfo::setLegalizerInfoSSE2() {
166 if (!Subtarget.hasSSE2())
167 return;
168
169 const LLT s64 = LLT::scalar(64);
Igor Breger605b9652017-05-08 09:03:37 +0000170 const LLT v8s16 = LLT::vector(8, 16);
Igor Breger321cf3c2017-03-03 08:06:46 +0000171 const LLT v4s32 = LLT::vector(4, 32);
172 const LLT v2s64 = LLT::vector(2, 64);
173
174 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
175 for (auto Ty : {s64, v2s64})
176 setAction({BinOp, Ty}, Legal);
177
178 for (unsigned BinOp : {G_ADD, G_SUB})
179 for (auto Ty : {v4s32})
180 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000181
182 setAction({G_MUL, v8s16}, Legal);
183}
184
185void X86LegalizerInfo::setLegalizerInfoSSE41() {
186 if (!Subtarget.hasSSE41())
187 return;
188
189 const LLT v4s32 = LLT::vector(4, 32);
190
191 setAction({G_MUL, v4s32}, Legal);
192}
193
194void X86LegalizerInfo::setLegalizerInfoAVX2() {
195 if (!Subtarget.hasAVX2())
196 return;
197
198 const LLT v16s16 = LLT::vector(16, 16);
199 const LLT v8s32 = LLT::vector(8, 32);
200
201 for (auto Ty : {v16s16, v8s32})
202 setAction({G_MUL, Ty}, Legal);
203}
204
205void X86LegalizerInfo::setLegalizerInfoAVX512() {
206 if (!Subtarget.hasAVX512())
207 return;
208
209 const LLT v16s32 = LLT::vector(16, 32);
210
211 setAction({G_MUL, v16s32}, Legal);
212
213 /************ VLX *******************/
214 if (!Subtarget.hasVLX())
215 return;
216
217 const LLT v4s32 = LLT::vector(4, 32);
218 const LLT v8s32 = LLT::vector(8, 32);
219
220 for (auto Ty : {v4s32, v8s32})
221 setAction({G_MUL, Ty}, Legal);
222}
223
224void X86LegalizerInfo::setLegalizerInfoAVX512DQ() {
225 if (!(Subtarget.hasAVX512() && Subtarget.hasDQI()))
226 return;
227
228 const LLT v8s64 = LLT::vector(8, 64);
229
230 setAction({G_MUL, v8s64}, Legal);
231
232 /************ VLX *******************/
233 if (!Subtarget.hasVLX())
234 return;
235
236 const LLT v2s64 = LLT::vector(2, 64);
237 const LLT v4s64 = LLT::vector(4, 64);
238
239 for (auto Ty : {v2s64, v4s64})
240 setAction({G_MUL, Ty}, Legal);
241}
242
243void X86LegalizerInfo::setLegalizerInfoAVX512BW() {
244 if (!(Subtarget.hasAVX512() && Subtarget.hasBWI()))
245 return;
246
247 const LLT v32s16 = LLT::vector(32, 16);
248
249 setAction({G_MUL, v32s16}, Legal);
250
251 /************ VLX *******************/
252 if (!Subtarget.hasVLX())
253 return;
254
255 const LLT v8s16 = LLT::vector(8, 16);
256 const LLT v16s16 = LLT::vector(16, 16);
257
258 for (auto Ty : {v8s16, v16s16})
259 setAction({G_MUL, Ty}, Legal);
Igor Bregerb4442f32017-02-10 07:05:56 +0000260}