Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 1 | //=- X86SchedHaswell.td - X86 Haswell Scheduling -------------*- tablegen -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the machine model for Haswell to support instruction |
| 11 | // scheduling and other instruction cost heuristics. |
| 12 | // |
Clement Courbet | c48435b | 2018-06-11 07:00:08 +0000 | [diff] [blame] | 13 | // Note that we define some instructions here that are not supported by haswell, |
| 14 | // but we still have to define them because KNL uses the HSW model. |
| 15 | // They are currently tagged with a comment `Unsupported = 1`. |
| 16 | // FIXME: Use Unsupported = 1 once KNL has its own model. |
| 17 | // |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 18 | //===----------------------------------------------------------------------===// |
| 19 | |
| 20 | def HaswellModel : SchedMachineModel { |
| 21 | // All x86 instructions are modeled as a single micro-op, and HW can decode 4 |
| 22 | // instructions per cycle. |
| 23 | let IssueWidth = 4; |
Andrew Trick | 18dc3da | 2013-06-15 04:50:02 +0000 | [diff] [blame] | 24 | let MicroOpBufferSize = 192; // Based on the reorder buffer. |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 25 | let LoadLatency = 5; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 26 | let MispredictPenalty = 16; |
Andrew Trick | b6854d8 | 2013-09-25 18:14:12 +0000 | [diff] [blame] | 27 | |
Hal Finkel | 6532c20 | 2014-05-08 09:14:44 +0000 | [diff] [blame] | 28 | // Based on the LSD (loop-stream detector) queue size and benchmarking data. |
| 29 | let LoopMicroOpBufferSize = 50; |
| 30 | |
Simon Pilgrim | 2b5967f | 2018-03-24 18:36:01 +0000 | [diff] [blame] | 31 | // This flag is set to allow the scheduler to assign a default model to |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 32 | // unrecognized opcodes. |
Andrew Trick | b6854d8 | 2013-09-25 18:14:12 +0000 | [diff] [blame] | 33 | let CompleteModel = 0; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 34 | } |
| 35 | |
| 36 | let SchedModel = HaswellModel in { |
| 37 | |
| 38 | // Haswell can issue micro-ops to 8 different ports in one cycle. |
| 39 | |
Quentin Colombet | 9e16c8a | 2014-01-29 18:26:59 +0000 | [diff] [blame] | 40 | // Ports 0, 1, 5, and 6 handle all computation. |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 41 | // Port 4 gets the data half of stores. Store data can be available later than |
| 42 | // the store address, but since we don't model the latency of stores, we can |
| 43 | // ignore that. |
| 44 | // Ports 2 and 3 are identical. They handle loads and the address half of |
| 45 | // stores. Port 7 can handle address calculations. |
| 46 | def HWPort0 : ProcResource<1>; |
| 47 | def HWPort1 : ProcResource<1>; |
| 48 | def HWPort2 : ProcResource<1>; |
| 49 | def HWPort3 : ProcResource<1>; |
| 50 | def HWPort4 : ProcResource<1>; |
| 51 | def HWPort5 : ProcResource<1>; |
| 52 | def HWPort6 : ProcResource<1>; |
| 53 | def HWPort7 : ProcResource<1>; |
| 54 | |
| 55 | // Many micro-ops are capable of issuing on multiple ports. |
Quentin Colombet | 0bc907e | 2014-08-18 17:55:26 +0000 | [diff] [blame] | 56 | def HWPort01 : ProcResGroup<[HWPort0, HWPort1]>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 57 | def HWPort23 : ProcResGroup<[HWPort2, HWPort3]>; |
| 58 | def HWPort237 : ProcResGroup<[HWPort2, HWPort3, HWPort7]>; |
Quentin Colombet | f68e094 | 2014-08-18 17:55:36 +0000 | [diff] [blame] | 59 | def HWPort04 : ProcResGroup<[HWPort0, HWPort4]>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 60 | def HWPort05 : ProcResGroup<[HWPort0, HWPort5]>; |
Quentin Colombet | 7e939fb4 | 2014-08-18 17:56:01 +0000 | [diff] [blame] | 61 | def HWPort06 : ProcResGroup<[HWPort0, HWPort6]>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 62 | def HWPort15 : ProcResGroup<[HWPort1, HWPort5]>; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 63 | def HWPort16 : ProcResGroup<[HWPort1, HWPort6]>; |
Quentin Colombet | 7e939fb4 | 2014-08-18 17:56:01 +0000 | [diff] [blame] | 64 | def HWPort56 : ProcResGroup<[HWPort5, HWPort6]>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 65 | def HWPort015 : ProcResGroup<[HWPort0, HWPort1, HWPort5]>; |
Quentin Colombet | 7e939fb4 | 2014-08-18 17:56:01 +0000 | [diff] [blame] | 66 | def HWPort056 : ProcResGroup<[HWPort0, HWPort5, HWPort6]>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 67 | def HWPort0156: ProcResGroup<[HWPort0, HWPort1, HWPort5, HWPort6]>; |
| 68 | |
Andrew Trick | 40c4f38 | 2013-06-15 04:50:06 +0000 | [diff] [blame] | 69 | // 60 Entry Unified Scheduler |
| 70 | def HWPortAny : ProcResGroup<[HWPort0, HWPort1, HWPort2, HWPort3, HWPort4, |
| 71 | HWPort5, HWPort6, HWPort7]> { |
| 72 | let BufferSize=60; |
| 73 | } |
| 74 | |
Andrew Trick | e1d88cf | 2013-04-02 01:58:47 +0000 | [diff] [blame] | 75 | // Integer division issued on port 0. |
| 76 | def HWDivider : ProcResource<1>; |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 77 | // FP division and sqrt on port 0. |
| 78 | def HWFPDivider : ProcResource<1>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 79 | |
Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame] | 80 | // Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5 |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 81 | // cycles after the memory operand. |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 82 | def : ReadAdvance<ReadAfterLd, 5>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 83 | |
Simon Pilgrim | f09fc3b | 2018-10-05 17:57:29 +0000 | [diff] [blame] | 84 | // Vector loads are 5/6/7 cycles, so ReadAfterVec*Ld registers needn't be available |
| 85 | // until 5/6/7 cycles after the memory operand. |
| 86 | def : ReadAdvance<ReadAfterVecLd, 5>; |
| 87 | def : ReadAdvance<ReadAfterVecXLd, 6>; |
| 88 | def : ReadAdvance<ReadAfterVecYLd, 7>; |
| 89 | |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 90 | // Many SchedWrites are defined in pairs with and without a folded load. |
| 91 | // Instructions with folded loads are usually micro-fused, so they only appear |
| 92 | // as two micro-ops when queued in the reservation station. |
| 93 | // This multiclass defines the resource usage for variants with and without |
| 94 | // folded loads. |
| 95 | multiclass HWWriteResPair<X86FoldableSchedWrite SchedRW, |
Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 96 | list<ProcResourceKind> ExePorts, |
Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 97 | int Lat, list<int> Res = [1], int UOps = 1, |
Simon Pilgrim | b56be79 | 2018-09-25 13:01:26 +0000 | [diff] [blame] | 98 | int LoadLat = 5> { |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 99 | // Register variant is using a single cycle on ExePort. |
Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 100 | def : WriteRes<SchedRW, ExePorts> { |
| 101 | let Latency = Lat; |
| 102 | let ResourceCycles = Res; |
| 103 | let NumMicroOps = UOps; |
| 104 | } |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 105 | |
Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 106 | // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to |
| 107 | // the latency (default = 5). |
Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 108 | def : WriteRes<SchedRW.Folded, !listconcat([HWPort23], ExePorts)> { |
Simon Pilgrim | e3547af | 2018-03-25 10:21:19 +0000 | [diff] [blame] | 109 | let Latency = !add(Lat, LoadLat); |
Simon Pilgrim | 30c38c3 | 2018-03-19 14:46:07 +0000 | [diff] [blame] | 110 | let ResourceCycles = !listconcat([1], Res); |
Simon Pilgrim | b56be79 | 2018-09-25 13:01:26 +0000 | [diff] [blame] | 111 | let NumMicroOps = !add(UOps, 1); |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 112 | } |
| 113 | } |
| 114 | |
Craig Topper | f131b60 | 2018-04-06 16:16:46 +0000 | [diff] [blame] | 115 | // A folded store needs a cycle on port 4 for the store data, and an extra port |
| 116 | // 2/3/7 cycle to recompute the address. |
| 117 | def : WriteRes<WriteRMW, [HWPort237,HWPort4]>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 118 | |
Quentin Colombet | 9e16c8a | 2014-01-29 18:26:59 +0000 | [diff] [blame] | 119 | // Store_addr on 237. |
| 120 | // Store_data on 4. |
Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 121 | defm : X86WriteRes<WriteStore, [HWPort237, HWPort4], 1, [1,1], 1>; |
| 122 | defm : X86WriteRes<WriteStoreNT, [HWPort237, HWPort4], 1, [1,1], 2>; |
| 123 | defm : X86WriteRes<WriteLoad, [HWPort23], 5, [1], 1>; |
| 124 | defm : X86WriteRes<WriteMove, [HWPort0156], 1, [1], 1>; |
| 125 | def : WriteRes<WriteZero, []>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 126 | |
Andrew V. Tischenko | e564055 | 2018-07-31 10:14:43 +0000 | [diff] [blame] | 127 | // Arithmetic. |
Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 128 | defm : HWWriteResPair<WriteALU, [HWPort0156], 1>; |
Andrew V. Tischenko | e564055 | 2018-07-31 10:14:43 +0000 | [diff] [blame] | 129 | defm : HWWriteResPair<WriteADC, [HWPort06, HWPort0156], 2, [1,1], 2>; |
Simon Pilgrim | 00865a4 | 2018-09-24 15:21:57 +0000 | [diff] [blame] | 130 | |
| 131 | // Integer multiplication. |
| 132 | defm : HWWriteResPair<WriteIMul8, [HWPort1], 3>; |
| 133 | defm : HWWriteResPair<WriteIMul16, [HWPort1,HWPort06,HWPort0156], 4, [1,1,2], 4>; |
| 134 | defm : X86WriteRes<WriteIMul16Imm, [HWPort1,HWPort0156], 4, [1,1], 2>; |
| 135 | defm : X86WriteRes<WriteIMul16ImmLd, [HWPort1,HWPort0156,HWPort23], 8, [1,1,1], 3>; |
| 136 | defm : HWWriteResPair<WriteIMul16Reg, [HWPort1], 3>; |
| 137 | defm : HWWriteResPair<WriteIMul32, [HWPort1,HWPort06,HWPort0156], 4, [1,1,1], 3>; |
| 138 | defm : HWWriteResPair<WriteIMul32Imm, [HWPort1], 3>; |
| 139 | defm : HWWriteResPair<WriteIMul32Reg, [HWPort1], 3>; |
| 140 | defm : HWWriteResPair<WriteIMul64, [HWPort1,HWPort6], 4, [1,1], 2>; |
| 141 | defm : HWWriteResPair<WriteIMul64Imm, [HWPort1], 3>; |
| 142 | defm : HWWriteResPair<WriteIMul64Reg, [HWPort1], 3>; |
| 143 | def : WriteRes<WriteIMulH, []> { let Latency = 3; } |
Andrew V. Tischenko | ee2e314 | 2018-07-20 09:39:14 +0000 | [diff] [blame] | 144 | |
Simon Pilgrim | 67caf04 | 2018-07-31 18:24:24 +0000 | [diff] [blame] | 145 | defm : X86WriteRes<WriteBSWAP32, [HWPort15], 1, [1], 1>; |
| 146 | defm : X86WriteRes<WriteBSWAP64, [HWPort06, HWPort15], 2, [1,1], 2>; |
Andrew V. Tischenko | 62f7a32 | 2018-08-30 06:26:00 +0000 | [diff] [blame] | 147 | defm : X86WriteRes<WriteCMPXCHG,[HWPort06, HWPort0156], 5, [2,3], 5>; |
| 148 | defm : X86WriteRes<WriteCMPXCHGRMW,[HWPort23,HWPort06,HWPort0156,HWPort237,HWPort4], 9, [1,2,1,1,1], 6>; |
Andrew V. Tischenko | 24f63bc | 2018-08-09 09:23:26 +0000 | [diff] [blame] | 149 | defm : X86WriteRes<WriteXCHG, [HWPort0156], 2, [3], 3>; |
Andrew V. Tischenko | ee2e314 | 2018-07-20 09:39:14 +0000 | [diff] [blame] | 150 | |
Andrew V. Tischenko | e564055 | 2018-07-31 10:14:43 +0000 | [diff] [blame] | 151 | // Integer shifts and rotates. |
Simon Pilgrim | f3f3dd5 | 2018-09-23 21:19:15 +0000 | [diff] [blame] | 152 | defm : HWWriteResPair<WriteShift, [HWPort06], 1>; |
Simon Pilgrim | b56be79 | 2018-09-25 13:01:26 +0000 | [diff] [blame] | 153 | defm : HWWriteResPair<WriteShiftCL, [HWPort06, HWPort0156], 3, [2,1], 3>; |
Simon Pilgrim | f3f3dd5 | 2018-09-23 21:19:15 +0000 | [diff] [blame] | 154 | defm : HWWriteResPair<WriteRotate, [HWPort06], 2, [2], 2>; |
Simon Pilgrim | b56be79 | 2018-09-25 13:01:26 +0000 | [diff] [blame] | 155 | defm : HWWriteResPair<WriteRotateCL, [HWPort06, HWPort0156], 3, [2,1], 3>; |
Andrew V. Tischenko | e564055 | 2018-07-31 10:14:43 +0000 | [diff] [blame] | 156 | |
| 157 | // SHLD/SHRD. |
| 158 | defm : X86WriteRes<WriteSHDrri, [HWPort1], 3, [1], 1>; |
| 159 | defm : X86WriteRes<WriteSHDrrcl,[HWPort1, HWPort06, HWPort0156], 6, [1, 1, 2], 4>; |
| 160 | defm : X86WriteRes<WriteSHDmri, [HWPort1, HWPort23, HWPort237, HWPort0156], 10, [1, 1, 1, 1], 4>; |
| 161 | defm : X86WriteRes<WriteSHDmrcl,[HWPort1, HWPort23, HWPort237, HWPort06, HWPort0156], 12, [1, 1, 1, 1, 2], 6>; |
| 162 | |
Simon Pilgrim | 2864b46 | 2018-05-08 14:55:16 +0000 | [diff] [blame] | 163 | defm : HWWriteResPair<WriteJump, [HWPort06], 1>; |
| 164 | defm : HWWriteResPair<WriteCRC32, [HWPort1], 3>; |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 165 | |
Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 166 | defm : HWWriteResPair<WriteCMOV, [HWPort06,HWPort0156], 2, [1,1], 2>; // Conditional move. |
Simon Pilgrim | 2782a19 | 2018-05-17 16:47:30 +0000 | [diff] [blame] | 167 | defm : HWWriteResPair<WriteCMOV2, [HWPort06,HWPort0156], 3, [1,2], 3>; // Conditional (CF + ZF flag) move. |
Simon Pilgrim | 6e160c1 | 2018-05-12 18:07:07 +0000 | [diff] [blame] | 168 | defm : X86WriteRes<WriteFCMOV, [HWPort1], 3, [1], 1>; // x87 conditional move. |
Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 169 | def : WriteRes<WriteSETCC, [HWPort06]>; // Setcc. |
| 170 | def : WriteRes<WriteSETCCStore, [HWPort06,HWPort4,HWPort237]> { |
| 171 | let Latency = 2; |
| 172 | let NumMicroOps = 3; |
| 173 | } |
Simon Pilgrim | 43737a3 | 2018-10-01 14:23:37 +0000 | [diff] [blame] | 174 | |
Simon Pilgrim | 683e355 | 2018-10-01 16:12:44 +0000 | [diff] [blame] | 175 | defm : X86WriteRes<WriteLAHFSAHF, [HWPort06], 1, [1], 1>; |
| 176 | defm : X86WriteRes<WriteBitTest, [HWPort06], 1, [1], 1>; |
| 177 | defm : X86WriteRes<WriteBitTestImmLd, [HWPort06,HWPort23], 6, [1,1], 2>; |
| 178 | defm : X86WriteRes<WriteBitTestRegLd, [], 1, [], 10>; |
| 179 | defm : X86WriteRes<WriteBitTestSet, [HWPort06], 1, [1], 1>; |
Simon Pilgrim | 201bbe3 | 2018-10-02 13:11:59 +0000 | [diff] [blame] | 180 | defm : X86WriteRes<WriteBitTestSetImmLd, [HWPort06,HWPort23], 6, [1,1], 3>; |
| 181 | //defm : X86WriteRes<WriteBitTestSetRegLd, [], 1, [], 11>; |
Craig Topper | b7baa35 | 2018-04-08 17:53:18 +0000 | [diff] [blame] | 182 | |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 183 | // This is for simple LEAs with one or two input operands. |
| 184 | // The complex ones can only execute on port 1, and they require two cycles on |
| 185 | // the port to read all inputs. We don't model that. |
| 186 | def : WriteRes<WriteLEA, [HWPort15]>; |
| 187 | |
Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 188 | // Bit counts. |
Roman Lebedev | fa98885 | 2018-07-08 09:50:25 +0000 | [diff] [blame] | 189 | defm : HWWriteResPair<WriteBSF, [HWPort1], 3>; |
| 190 | defm : HWWriteResPair<WriteBSR, [HWPort1], 3>; |
| 191 | defm : HWWriteResPair<WriteLZCNT, [HWPort1], 3>; |
| 192 | defm : HWWriteResPair<WriteTZCNT, [HWPort1], 3>; |
| 193 | defm : HWWriteResPair<WritePOPCNT, [HWPort1], 3>; |
Simon Pilgrim | f33d905 | 2018-03-26 18:19:28 +0000 | [diff] [blame] | 194 | |
Simon Pilgrim | 6a47cdb | 2018-09-14 13:09:56 +0000 | [diff] [blame] | 195 | // BMI1 BEXTR/BLS, BMI2 BZHI |
Craig Topper | 89310f5 | 2018-03-29 20:41:39 +0000 | [diff] [blame] | 196 | defm : HWWriteResPair<WriteBEXTR, [HWPort06,HWPort15], 2, [1,1], 2>; |
Simon Pilgrim | 6a47cdb | 2018-09-14 13:09:56 +0000 | [diff] [blame] | 197 | defm : HWWriteResPair<WriteBLS, [HWPort15], 1>; |
| 198 | defm : HWWriteResPair<WriteBZHI, [HWPort15], 1>; |
Craig Topper | 89310f5 | 2018-03-29 20:41:39 +0000 | [diff] [blame] | 199 | |
Simon Pilgrim | a8b4e27 | 2018-09-24 16:58:26 +0000 | [diff] [blame] | 200 | // TODO: Why isn't the HWDivider used? |
| 201 | defm : X86WriteRes<WriteDiv8, [HWPort0,HWPort1,HWPort5,HWPort6], 22, [], 9>; |
| 202 | defm : X86WriteRes<WriteDiv16, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>; |
| 203 | defm : X86WriteRes<WriteDiv32, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>; |
| 204 | defm : X86WriteRes<WriteDiv64, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>; |
| 205 | defm : X86WriteRes<WriteDiv8Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; |
| 206 | defm : X86WriteRes<WriteDiv16Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; |
| 207 | defm : X86WriteRes<WriteDiv32Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; |
| 208 | defm : X86WriteRes<WriteDiv64Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; |
| 209 | |
| 210 | defm : X86WriteRes<WriteIDiv8, [HWPort0,HWPort1,HWPort5,HWPort6], 23, [], 9>; |
| 211 | defm : X86WriteRes<WriteIDiv16, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>; |
| 212 | defm : X86WriteRes<WriteIDiv32, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>; |
| 213 | defm : X86WriteRes<WriteIDiv64, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>; |
| 214 | defm : X86WriteRes<WriteIDiv8Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; |
| 215 | defm : X86WriteRes<WriteIDiv16Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; |
| 216 | defm : X86WriteRes<WriteIDiv32Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; |
| 217 | defm : X86WriteRes<WriteIDiv64Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 218 | |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 219 | // Scalar and vector floating point. |
Clement Courbet | b78ab50 | 2018-05-31 11:41:27 +0000 | [diff] [blame] | 220 | defm : X86WriteRes<WriteFLD0, [HWPort01], 1, [1], 1>; |
| 221 | defm : X86WriteRes<WriteFLD1, [HWPort01], 1, [2], 2>; |
Clement Courbet | 2e41c5a | 2018-05-31 14:22:01 +0000 | [diff] [blame] | 222 | defm : X86WriteRes<WriteFLDC, [HWPort01], 1, [2], 2>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 223 | defm : X86WriteRes<WriteFLoad, [HWPort23], 5, [1], 1>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 224 | defm : X86WriteRes<WriteFLoadX, [HWPort23], 6, [1], 1>; |
| 225 | defm : X86WriteRes<WriteFLoadY, [HWPort23], 7, [1], 1>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 226 | defm : X86WriteRes<WriteFMaskedLoad, [HWPort23,HWPort5], 8, [1,2], 3>; |
| 227 | defm : X86WriteRes<WriteFMaskedLoadY, [HWPort23,HWPort5], 9, [1,2], 3>; |
Simon Pilgrim | ab34aa8 | 2018-05-09 11:01:16 +0000 | [diff] [blame] | 228 | defm : X86WriteRes<WriteFStore, [HWPort237,HWPort4], 1, [1,1], 2>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 229 | defm : X86WriteRes<WriteFStoreX, [HWPort237,HWPort4], 1, [1,1], 2>; |
| 230 | defm : X86WriteRes<WriteFStoreY, [HWPort237,HWPort4], 1, [1,1], 2>; |
Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 231 | defm : X86WriteRes<WriteFStoreNT, [HWPort237,HWPort4], 1, [1,1], 2>; |
| 232 | defm : X86WriteRes<WriteFStoreNTX, [HWPort237,HWPort4], 1, [1,1], 2>; |
| 233 | defm : X86WriteRes<WriteFStoreNTY, [HWPort237,HWPort4], 1, [1,1], 2>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 234 | defm : X86WriteRes<WriteFMaskedStore, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; |
| 235 | defm : X86WriteRes<WriteFMaskedStoreY, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; |
| 236 | defm : X86WriteRes<WriteFMove, [HWPort5], 1, [1], 1>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 237 | defm : X86WriteRes<WriteFMoveX, [HWPort5], 1, [1], 1>; |
| 238 | defm : X86WriteRes<WriteFMoveY, [HWPort5], 1, [1], 1>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 239 | defm : X86WriteRes<WriteEMMS, [HWPort01,HWPort15,HWPort015,HWPort0156], 31, [8,1,21,1], 31>; |
Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 240 | |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 241 | defm : HWWriteResPair<WriteFAdd, [HWPort1], 3, [1], 1, 5>; |
| 242 | defm : HWWriteResPair<WriteFAddX, [HWPort1], 3, [1], 1, 6>; |
| 243 | defm : HWWriteResPair<WriteFAddY, [HWPort1], 3, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 244 | defm : HWWriteResPair<WriteFAddZ, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 245 | defm : HWWriteResPair<WriteFAdd64, [HWPort1], 3, [1], 1, 5>; |
| 246 | defm : HWWriteResPair<WriteFAdd64X, [HWPort1], 3, [1], 1, 6>; |
| 247 | defm : HWWriteResPair<WriteFAdd64Y, [HWPort1], 3, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 248 | defm : HWWriteResPair<WriteFAdd64Z, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 249 | |
| 250 | defm : HWWriteResPair<WriteFCmp, [HWPort1], 3, [1], 1, 5>; |
| 251 | defm : HWWriteResPair<WriteFCmpX, [HWPort1], 3, [1], 1, 6>; |
| 252 | defm : HWWriteResPair<WriteFCmpY, [HWPort1], 3, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 253 | defm : HWWriteResPair<WriteFCmpZ, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 254 | defm : HWWriteResPair<WriteFCmp64, [HWPort1], 3, [1], 1, 5>; |
| 255 | defm : HWWriteResPair<WriteFCmp64X, [HWPort1], 3, [1], 1, 6>; |
| 256 | defm : HWWriteResPair<WriteFCmp64Y, [HWPort1], 3, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 257 | defm : HWWriteResPair<WriteFCmp64Z, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 258 | |
| 259 | defm : HWWriteResPair<WriteFCom, [HWPort1], 3>; |
| 260 | |
| 261 | defm : HWWriteResPair<WriteFMul, [HWPort01], 5, [1], 1, 5>; |
| 262 | defm : HWWriteResPair<WriteFMulX, [HWPort01], 5, [1], 1, 6>; |
| 263 | defm : HWWriteResPair<WriteFMulY, [HWPort01], 5, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 264 | defm : HWWriteResPair<WriteFMulZ, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 1233e12 | 2018-05-07 20:52:53 +0000 | [diff] [blame] | 265 | defm : HWWriteResPair<WriteFMul64, [HWPort01], 5, [1], 1, 5>; |
| 266 | defm : HWWriteResPair<WriteFMul64X, [HWPort01], 5, [1], 1, 6>; |
| 267 | defm : HWWriteResPair<WriteFMul64Y, [HWPort01], 5, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 268 | defm : HWWriteResPair<WriteFMul64Z, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 269 | |
| 270 | defm : HWWriteResPair<WriteFDiv, [HWPort0,HWFPDivider], 13, [1,7], 1, 5>; |
| 271 | defm : HWWriteResPair<WriteFDivX, [HWPort0,HWFPDivider], 13, [1,7], 1, 6>; |
| 272 | defm : HWWriteResPair<WriteFDivY, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; |
Clement Courbet | c48435b | 2018-06-11 07:00:08 +0000 | [diff] [blame] | 273 | defm : HWWriteResPair<WriteFDivZ, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; // Unsupported = 1 |
Simon Pilgrim | ac5d0a3 | 2018-05-07 16:15:46 +0000 | [diff] [blame] | 274 | defm : HWWriteResPair<WriteFDiv64, [HWPort0,HWFPDivider], 20, [1,14], 1, 5>; |
| 275 | defm : HWWriteResPair<WriteFDiv64X, [HWPort0,HWFPDivider], 20, [1,14], 1, 6>; |
| 276 | defm : HWWriteResPair<WriteFDiv64Y, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; |
Clement Courbet | c48435b | 2018-06-11 07:00:08 +0000 | [diff] [blame] | 277 | defm : HWWriteResPair<WriteFDiv64Z, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; // Unsupported = 1 |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 278 | |
Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 279 | defm : HWWriteResPair<WriteFRcp, [HWPort0], 5, [1], 1, 5>; |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 280 | defm : HWWriteResPair<WriteFRcpX, [HWPort0], 5, [1], 1, 6>; |
| 281 | defm : HWWriteResPair<WriteFRcpY, [HWPort0,HWPort015], 11, [2,1], 3, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 282 | defm : HWWriteResPair<WriteFRcpZ, [HWPort0,HWPort015], 11, [2,1], 3, 7>; // Unsupported = 1 |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 283 | |
Simon Pilgrim | c708868 | 2018-05-01 18:06:07 +0000 | [diff] [blame] | 284 | defm : HWWriteResPair<WriteFRsqrt, [HWPort0], 5, [1], 1, 5>; |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 285 | defm : HWWriteResPair<WriteFRsqrtX,[HWPort0], 5, [1], 1, 6>; |
| 286 | defm : HWWriteResPair<WriteFRsqrtY,[HWPort0,HWPort015], 11, [2,1], 3, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 287 | defm : HWWriteResPair<WriteFRsqrtZ,[HWPort0,HWPort015], 11, [2,1], 3, 7>; // Unsupported = 1 |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 288 | |
| 289 | defm : HWWriteResPair<WriteFSqrt, [HWPort0,HWFPDivider], 11, [1,7], 1, 5>; |
| 290 | defm : HWWriteResPair<WriteFSqrtX, [HWPort0,HWFPDivider], 11, [1,7], 1, 6>; |
| 291 | defm : HWWriteResPair<WriteFSqrtY, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; |
Clement Courbet | c48435b | 2018-06-11 07:00:08 +0000 | [diff] [blame] | 292 | defm : HWWriteResPair<WriteFSqrtZ, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; // Unsupported = 1 |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 293 | defm : HWWriteResPair<WriteFSqrt64, [HWPort0,HWFPDivider], 16, [1,14], 1, 5>; |
| 294 | defm : HWWriteResPair<WriteFSqrt64X, [HWPort0,HWFPDivider], 16, [1,14], 1, 6>; |
| 295 | defm : HWWriteResPair<WriteFSqrt64Y, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; |
Clement Courbet | c48435b | 2018-06-11 07:00:08 +0000 | [diff] [blame] | 296 | defm : HWWriteResPair<WriteFSqrt64Z, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; // Unsupported = 1 |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 297 | defm : HWWriteResPair<WriteFSqrt80, [HWPort0,HWFPDivider], 23, [1,17]>; |
| 298 | |
Simon Pilgrim | 67cc246 | 2018-05-04 15:20:18 +0000 | [diff] [blame] | 299 | defm : HWWriteResPair<WriteFMA, [HWPort01], 5, [1], 1, 5>; |
| 300 | defm : HWWriteResPair<WriteFMAX, [HWPort01], 5, [1], 1, 6>; |
Simon Pilgrim | dbd1ae7 | 2018-04-25 13:07:58 +0000 | [diff] [blame] | 301 | defm : HWWriteResPair<WriteFMAY, [HWPort01], 5, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 302 | defm : HWWriteResPair<WriteFMAZ, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 542b20d | 2018-05-03 22:31:19 +0000 | [diff] [blame] | 303 | defm : HWWriteResPair<WriteDPPD, [HWPort0,HWPort1,HWPort5], 9, [1,1,1], 3, 6>; |
| 304 | defm : HWWriteResPair<WriteDPPS, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 6>; |
| 305 | defm : HWWriteResPair<WriteDPPSY, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 306 | defm : HWWriteResPair<WriteDPPSZ, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 7>; // Unsupported = 1 |
Simon Pilgrim | d14d2e7 | 2018-04-20 21:16:05 +0000 | [diff] [blame] | 307 | defm : HWWriteResPair<WriteFSign, [HWPort0], 1>; |
Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 308 | defm : X86WriteRes<WriteFRnd, [HWPort23], 6, [1], 1>; |
| 309 | defm : X86WriteRes<WriteFRndY, [HWPort23], 6, [1], 1>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 310 | defm : X86WriteRes<WriteFRndZ, [HWPort23], 6, [1], 1>; // Unsupported = 1 |
Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 311 | defm : X86WriteRes<WriteFRndLd, [HWPort1,HWPort23], 12, [2,1], 3>; |
| 312 | defm : X86WriteRes<WriteFRndYLd, [HWPort1,HWPort23], 13, [2,1], 3>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 313 | defm : X86WriteRes<WriteFRndZLd, [HWPort1,HWPort23], 13, [2,1], 3>; // Unsupported = 1 |
Simon Pilgrim | b2aa89c | 2018-04-27 15:50:33 +0000 | [diff] [blame] | 314 | defm : HWWriteResPair<WriteFLogic, [HWPort5], 1, [1], 1, 6>; |
| 315 | defm : HWWriteResPair<WriteFLogicY, [HWPort5], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 316 | defm : HWWriteResPair<WriteFLogicZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 317 | defm : HWWriteResPair<WriteFTest, [HWPort0], 1, [1], 1, 6>; |
| 318 | defm : HWWriteResPair<WriteFTestY, [HWPort0], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 319 | defm : HWWriteResPair<WriteFTestZ, [HWPort0], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 320 | defm : HWWriteResPair<WriteFShuffle, [HWPort5], 1, [1], 1, 6>; |
Simon Pilgrim | dd8eae1 | 2018-05-01 14:25:01 +0000 | [diff] [blame] | 321 | defm : HWWriteResPair<WriteFShuffleY, [HWPort5], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 322 | defm : HWWriteResPair<WriteFShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 323 | defm : HWWriteResPair<WriteFVarShuffle, [HWPort5], 1, [1], 1, 6>; |
| 324 | defm : HWWriteResPair<WriteFVarShuffleY, [HWPort5], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 325 | defm : HWWriteResPair<WriteFVarShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 06e1654 | 2018-04-22 18:35:53 +0000 | [diff] [blame] | 326 | defm : HWWriteResPair<WriteFBlend, [HWPort015], 1, [1], 1, 6>; |
Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 327 | defm : HWWriteResPair<WriteFBlendY, [HWPort015], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 328 | defm : HWWriteResPair<WriteFBlendZ, [HWPort015], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 329 | defm : HWWriteResPair<WriteFShuffle256, [HWPort5], 3, [1], 1, 7>; |
| 330 | defm : HWWriteResPair<WriteFVarShuffle256, [HWPort5], 3, [1], 1, 7>; |
Simon Pilgrim | 96855ec | 2018-04-22 14:43:12 +0000 | [diff] [blame] | 331 | defm : HWWriteResPair<WriteFVarBlend, [HWPort5], 2, [2], 2, 6>; |
Simon Pilgrim | 8a937e0 | 2018-04-27 18:19:48 +0000 | [diff] [blame] | 332 | defm : HWWriteResPair<WriteFVarBlendY, [HWPort5], 2, [2], 2, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 333 | defm : HWWriteResPair<WriteFVarBlendZ, [HWPort5], 2, [2], 2, 7>; // Unsupported = 1 |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 334 | |
Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 335 | // Conversion between integer and float. |
Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 336 | defm : HWWriteResPair<WriteCvtSD2I, [HWPort1], 3>; |
| 337 | defm : HWWriteResPair<WriteCvtPD2I, [HWPort1], 3>; |
| 338 | defm : HWWriteResPair<WriteCvtPD2IY, [HWPort1], 3>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 339 | defm : HWWriteResPair<WriteCvtPD2IZ, [HWPort1], 3>; // Unsupported = 1 |
Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 340 | defm : HWWriteResPair<WriteCvtSS2I, [HWPort1], 3>; |
| 341 | defm : HWWriteResPair<WriteCvtPS2I, [HWPort1], 3>; |
| 342 | defm : HWWriteResPair<WriteCvtPS2IY, [HWPort1], 3>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 343 | defm : HWWriteResPair<WriteCvtPS2IZ, [HWPort1], 3>; // Unsupported = 1 |
Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 344 | |
| 345 | defm : HWWriteResPair<WriteCvtI2SD, [HWPort1], 4>; |
| 346 | defm : HWWriteResPair<WriteCvtI2PD, [HWPort1], 4>; |
| 347 | defm : HWWriteResPair<WriteCvtI2PDY, [HWPort1], 4>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 348 | defm : HWWriteResPair<WriteCvtI2PDZ, [HWPort1], 4>; // Unsupported = 1 |
Simon Pilgrim | 5647e89 | 2018-05-16 10:53:45 +0000 | [diff] [blame] | 349 | defm : HWWriteResPair<WriteCvtI2SS, [HWPort1], 4>; |
| 350 | defm : HWWriteResPair<WriteCvtI2PS, [HWPort1], 4>; |
| 351 | defm : HWWriteResPair<WriteCvtI2PSY, [HWPort1], 4>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 352 | defm : HWWriteResPair<WriteCvtI2PSZ, [HWPort1], 4>; // Unsupported = 1 |
Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 353 | |
| 354 | defm : HWWriteResPair<WriteCvtSS2SD, [HWPort1], 3>; |
| 355 | defm : HWWriteResPair<WriteCvtPS2PD, [HWPort1], 3>; |
| 356 | defm : HWWriteResPair<WriteCvtPS2PDY, [HWPort1], 3>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 357 | defm : HWWriteResPair<WriteCvtPS2PDZ, [HWPort1], 3>; // Unsupported = 1 |
Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 358 | defm : HWWriteResPair<WriteCvtSD2SS, [HWPort1], 3>; |
| 359 | defm : HWWriteResPair<WriteCvtPD2PS, [HWPort1], 3>; |
| 360 | defm : HWWriteResPair<WriteCvtPD2PSY, [HWPort1], 3>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 361 | defm : HWWriteResPair<WriteCvtPD2PSZ, [HWPort1], 3>; // Unsupported = 1 |
Simon Pilgrim | be9a206 | 2018-05-15 17:36:49 +0000 | [diff] [blame] | 362 | |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 363 | defm : X86WriteRes<WriteCvtPH2PS, [HWPort0,HWPort5], 2, [1,1], 2>; |
| 364 | defm : X86WriteRes<WriteCvtPH2PSY, [HWPort0,HWPort5], 2, [1,1], 2>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 365 | defm : X86WriteRes<WriteCvtPH2PSZ, [HWPort0,HWPort5], 2, [1,1], 2>; // Unsupported = 1 |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 366 | defm : X86WriteRes<WriteCvtPH2PSLd, [HWPort0,HWPort23], 6, [1,1], 2>; |
| 367 | defm : X86WriteRes<WriteCvtPH2PSYLd, [HWPort0,HWPort23], 7, [1,1], 2>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 368 | defm : X86WriteRes<WriteCvtPH2PSZLd, [HWPort0,HWPort23], 7, [1,1], 2>; // Unsupported = 1 |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 369 | |
| 370 | defm : X86WriteRes<WriteCvtPS2PH, [HWPort1,HWPort5], 4, [1,1], 2>; |
| 371 | defm : X86WriteRes<WriteCvtPS2PHY, [HWPort1,HWPort5], 6, [1,1], 2>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 372 | defm : X86WriteRes<WriteCvtPS2PHZ, [HWPort1,HWPort5], 6, [1,1], 2>; // Unsupported = 1 |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 373 | defm : X86WriteRes<WriteCvtPS2PHSt, [HWPort1,HWPort4,HWPort5,HWPort237], 5, [1,1,1,1], 4>; |
| 374 | defm : X86WriteRes<WriteCvtPS2PHYSt, [HWPort1,HWPort4,HWPort5,HWPort237], 7, [1,1,1,1], 4>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 375 | defm : X86WriteRes<WriteCvtPS2PHZSt, [HWPort1,HWPort4,HWPort5,HWPort237], 7, [1,1,1,1], 4>; // Unsupported = 1 |
Simon Pilgrim | f0945aa | 2018-04-24 16:43:07 +0000 | [diff] [blame] | 376 | |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 377 | // Vector integer operations. |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 378 | defm : X86WriteRes<WriteVecLoad, [HWPort23], 5, [1], 1>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 379 | defm : X86WriteRes<WriteVecLoadX, [HWPort23], 6, [1], 1>; |
| 380 | defm : X86WriteRes<WriteVecLoadY, [HWPort23], 7, [1], 1>; |
Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 381 | defm : X86WriteRes<WriteVecLoadNT, [HWPort23], 6, [1], 1>; |
| 382 | defm : X86WriteRes<WriteVecLoadNTY, [HWPort23], 7, [1], 1>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 383 | defm : X86WriteRes<WriteVecMaskedLoad, [HWPort23,HWPort5], 8, [1,2], 3>; |
| 384 | defm : X86WriteRes<WriteVecMaskedLoadY, [HWPort23,HWPort5], 9, [1,2], 3>; |
Simon Pilgrim | ab34aa8 | 2018-05-09 11:01:16 +0000 | [diff] [blame] | 385 | defm : X86WriteRes<WriteVecStore, [HWPort237,HWPort4], 1, [1,1], 2>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 386 | defm : X86WriteRes<WriteVecStoreX, [HWPort237,HWPort4], 1, [1,1], 2>; |
| 387 | defm : X86WriteRes<WriteVecStoreY, [HWPort237,HWPort4], 1, [1,1], 2>; |
Simon Pilgrim | 215ce4a | 2018-05-14 18:37:19 +0000 | [diff] [blame] | 388 | defm : X86WriteRes<WriteVecStoreNT, [HWPort237,HWPort4], 1, [1,1], 2>; |
| 389 | defm : X86WriteRes<WriteVecStoreNTY, [HWPort237,HWPort4], 1, [1,1], 2>; |
Simon Pilgrim | b0a3be0 | 2018-05-08 12:17:55 +0000 | [diff] [blame] | 390 | defm : X86WriteRes<WriteVecMaskedStore, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; |
| 391 | defm : X86WriteRes<WriteVecMaskedStoreY, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>; |
| 392 | defm : X86WriteRes<WriteVecMove, [HWPort015], 1, [1], 1>; |
Simon Pilgrim | 22dd72b | 2018-05-11 14:30:54 +0000 | [diff] [blame] | 393 | defm : X86WriteRes<WriteVecMoveX, [HWPort015], 1, [1], 1>; |
| 394 | defm : X86WriteRes<WriteVecMoveY, [HWPort015], 1, [1], 1>; |
Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 395 | defm : X86WriteRes<WriteVecMoveToGpr, [HWPort0], 1, [1], 1>; |
| 396 | defm : X86WriteRes<WriteVecMoveFromGpr, [HWPort5], 1, [1], 1>; |
Simon Pilgrim | fb7aa57 | 2018-03-15 14:45:30 +0000 | [diff] [blame] | 397 | |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 398 | defm : HWWriteResPair<WriteVecLogic, [HWPort015], 1, [1], 1, 5>; |
| 399 | defm : HWWriteResPair<WriteVecLogicX,[HWPort015], 1, [1], 1, 6>; |
Simon Pilgrim | 57f2b18 | 2018-05-01 12:39:17 +0000 | [diff] [blame] | 400 | defm : HWWriteResPair<WriteVecLogicY,[HWPort015], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 401 | defm : HWWriteResPair<WriteVecLogicZ,[HWPort015], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 402 | defm : HWWriteResPair<WriteVecTest, [HWPort0,HWPort5], 2, [1,1], 2, 6>; |
| 403 | defm : HWWriteResPair<WriteVecTestY, [HWPort0,HWPort5], 4, [1,1], 2, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 404 | defm : HWWriteResPair<WriteVecTestZ, [HWPort0,HWPort5], 4, [1,1], 2, 7>; // Unsupported = 1 |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 405 | defm : HWWriteResPair<WriteVecALU, [HWPort15], 1, [1], 1, 5>; |
| 406 | defm : HWWriteResPair<WriteVecALUX, [HWPort15], 1, [1], 1, 6>; |
Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 407 | defm : HWWriteResPair<WriteVecALUY, [HWPort15], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 408 | defm : HWWriteResPair<WriteVecALUZ, [HWPort15], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 409 | defm : HWWriteResPair<WriteVecIMul, [HWPort0], 5, [1], 1, 5>; |
| 410 | defm : HWWriteResPair<WriteVecIMulX, [HWPort0], 5, [1], 1, 6>; |
Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 411 | defm : HWWriteResPair<WriteVecIMulY, [HWPort0], 5, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 412 | defm : HWWriteResPair<WriteVecIMulZ, [HWPort0], 5, [1], 1, 7>; // Unsupported = 1 |
Craig Topper | 13a0f83 | 2018-03-31 04:54:32 +0000 | [diff] [blame] | 413 | defm : HWWriteResPair<WritePMULLD, [HWPort0], 10, [2], 2, 6>; |
Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 414 | defm : HWWriteResPair<WritePMULLDY, [HWPort0], 10, [2], 2, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 415 | defm : HWWriteResPair<WritePMULLDZ, [HWPort0], 10, [2], 2, 7>; // Unsupported = 1 |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 416 | defm : HWWriteResPair<WriteShuffle, [HWPort5], 1, [1], 1, 5>; |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 417 | defm : HWWriteResPair<WriteShuffleX, [HWPort5], 1, [1], 1, 6>; |
Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 418 | defm : HWWriteResPair<WriteShuffleY, [HWPort5], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 419 | defm : HWWriteResPair<WriteShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 420 | defm : HWWriteResPair<WriteVarShuffle, [HWPort5], 1, [1], 1, 5>; |
| 421 | defm : HWWriteResPair<WriteVarShuffleX,[HWPort5], 1, [1], 1, 6>; |
Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 422 | defm : HWWriteResPair<WriteVarShuffleY,[HWPort5], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 423 | defm : HWWriteResPair<WriteVarShuffleZ,[HWPort5], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 06e1654 | 2018-04-22 18:35:53 +0000 | [diff] [blame] | 424 | defm : HWWriteResPair<WriteBlend, [HWPort5], 1, [1], 1, 6>; |
Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 425 | defm : HWWriteResPair<WriteBlendY, [HWPort5], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 426 | defm : HWWriteResPair<WriteBlendZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 427 | defm : HWWriteResPair<WriteShuffle256, [HWPort5], 3, [1], 1, 7>; |
| 428 | defm : HWWriteResPair<WriteVarShuffle256, [HWPort5], 3, [1], 1, 7>; |
Simon Pilgrim | 96855ec | 2018-04-22 14:43:12 +0000 | [diff] [blame] | 429 | defm : HWWriteResPair<WriteVarBlend, [HWPort5], 2, [2], 2, 6>; |
Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 430 | defm : HWWriteResPair<WriteVarBlendY, [HWPort5], 2, [2], 2, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 431 | defm : HWWriteResPair<WriteVarBlendZ, [HWPort5], 2, [2], 2, 7>; // Unsupported = 1 |
Simon Pilgrim | a41ae2f | 2018-04-22 10:39:16 +0000 | [diff] [blame] | 432 | defm : HWWriteResPair<WriteMPSAD, [HWPort0, HWPort5], 7, [1, 2], 3, 6>; |
Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 433 | defm : HWWriteResPair<WriteMPSADY, [HWPort0, HWPort5], 7, [1, 2], 3, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 434 | defm : HWWriteResPair<WriteMPSADZ, [HWPort0, HWPort5], 7, [1, 2], 3, 7>; // Unsupported = 1 |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 435 | defm : HWWriteResPair<WritePSADBW, [HWPort0], 5, [1], 1, 5>; |
| 436 | defm : HWWriteResPair<WritePSADBWX, [HWPort0], 5, [1], 1, 6>; |
Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 437 | defm : HWWriteResPair<WritePSADBWY, [HWPort0], 5, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 438 | defm : HWWriteResPair<WritePSADBWZ, [HWPort0], 5, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | 27bc83e | 2018-04-24 18:49:25 +0000 | [diff] [blame] | 439 | defm : HWWriteResPair<WritePHMINPOS, [HWPort0], 5, [1], 1, 6>; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 440 | |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 441 | // Vector integer shifts. |
| 442 | defm : HWWriteResPair<WriteVecShift, [HWPort0], 1, [1], 1, 5>; |
| 443 | defm : HWWriteResPair<WriteVecShiftX, [HWPort0,HWPort5], 2, [1,1], 2, 6>; |
| 444 | defm : X86WriteRes<WriteVecShiftY, [HWPort0,HWPort5], 4, [1,1], 2>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 445 | defm : X86WriteRes<WriteVecShiftZ, [HWPort0,HWPort5], 4, [1,1], 2>; // Unsupported = 1 |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 446 | defm : X86WriteRes<WriteVecShiftYLd, [HWPort0,HWPort23], 8, [1,1], 2>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 447 | defm : X86WriteRes<WriteVecShiftZLd, [HWPort0,HWPort23], 8, [1,1], 2>; // Unsupported = 1 |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 448 | |
Simon Pilgrim | d7ffbc5 | 2018-05-04 17:47:46 +0000 | [diff] [blame] | 449 | defm : HWWriteResPair<WriteVecShiftImm, [HWPort0], 1, [1], 1, 5>; |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 450 | defm : HWWriteResPair<WriteVecShiftImmX, [HWPort0], 1, [1], 1, 6>; |
| 451 | defm : HWWriteResPair<WriteVecShiftImmY, [HWPort0], 1, [1], 1, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 452 | defm : HWWriteResPair<WriteVecShiftImmZ, [HWPort0], 1, [1], 1, 7>; // Unsupported = 1 |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 453 | defm : HWWriteResPair<WriteVarVecShift, [HWPort0, HWPort5], 3, [2,1], 3, 6>; |
| 454 | defm : HWWriteResPair<WriteVarVecShiftY, [HWPort0, HWPort5], 3, [2,1], 3, 7>; |
Clement Courbet | 7db69cc | 2018-06-11 14:37:53 +0000 | [diff] [blame] | 455 | defm : HWWriteResPair<WriteVarVecShiftZ, [HWPort0, HWPort5], 3, [2,1], 3, 7>; // Unsupported = 1 |
Simon Pilgrim | f2d2ced | 2018-05-03 17:56:43 +0000 | [diff] [blame] | 456 | |
Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 457 | // Vector insert/extract operations. |
| 458 | def : WriteRes<WriteVecInsert, [HWPort5]> { |
| 459 | let Latency = 2; |
| 460 | let NumMicroOps = 2; |
| 461 | let ResourceCycles = [2]; |
| 462 | } |
| 463 | def : WriteRes<WriteVecInsertLd, [HWPort5,HWPort23]> { |
| 464 | let Latency = 6; |
| 465 | let NumMicroOps = 2; |
| 466 | } |
Simon Pilgrim | 819f218 | 2018-05-02 17:58:50 +0000 | [diff] [blame] | 467 | def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>; |
Simon Pilgrim | f7d2a93 | 2018-04-24 13:21:41 +0000 | [diff] [blame] | 468 | |
| 469 | def : WriteRes<WriteVecExtract, [HWPort0,HWPort5]> { |
| 470 | let Latency = 2; |
| 471 | let NumMicroOps = 2; |
| 472 | } |
| 473 | def : WriteRes<WriteVecExtractSt, [HWPort4,HWPort5,HWPort237]> { |
| 474 | let Latency = 2; |
| 475 | let NumMicroOps = 3; |
| 476 | } |
| 477 | |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 478 | // String instructions. |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 479 | |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 480 | // Packed Compare Implicit Length Strings, Return Mask |
| 481 | def : WriteRes<WritePCmpIStrM, [HWPort0]> { |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 482 | let Latency = 11; |
| 483 | let NumMicroOps = 3; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 484 | let ResourceCycles = [3]; |
| 485 | } |
| 486 | def : WriteRes<WritePCmpIStrMLd, [HWPort0, HWPort23]> { |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 487 | let Latency = 17; |
| 488 | let NumMicroOps = 4; |
| 489 | let ResourceCycles = [3,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 490 | } |
| 491 | |
| 492 | // Packed Compare Explicit Length Strings, Return Mask |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 493 | def : WriteRes<WritePCmpEStrM, [HWPort0, HWPort5, HWPort015, HWPort0156]> { |
| 494 | let Latency = 19; |
| 495 | let NumMicroOps = 9; |
| 496 | let ResourceCycles = [4,3,1,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 497 | } |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 498 | def : WriteRes<WritePCmpEStrMLd, [HWPort0, HWPort5, HWPort23, HWPort015, HWPort0156]> { |
| 499 | let Latency = 25; |
| 500 | let NumMicroOps = 10; |
| 501 | let ResourceCycles = [4,3,1,1,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 502 | } |
| 503 | |
| 504 | // Packed Compare Implicit Length Strings, Return Index |
| 505 | def : WriteRes<WritePCmpIStrI, [HWPort0]> { |
| 506 | let Latency = 11; |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 507 | let NumMicroOps = 3; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 508 | let ResourceCycles = [3]; |
| 509 | } |
| 510 | def : WriteRes<WritePCmpIStrILd, [HWPort0, HWPort23]> { |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 511 | let Latency = 17; |
| 512 | let NumMicroOps = 4; |
| 513 | let ResourceCycles = [3,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 514 | } |
| 515 | |
| 516 | // Packed Compare Explicit Length Strings, Return Index |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 517 | def : WriteRes<WritePCmpEStrI, [HWPort0, HWPort5, HWPort0156]> { |
| 518 | let Latency = 18; |
| 519 | let NumMicroOps = 8; |
| 520 | let ResourceCycles = [4,3,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 521 | } |
Simon Pilgrim | 53b2c33 | 2018-03-22 14:56:18 +0000 | [diff] [blame] | 522 | def : WriteRes<WritePCmpEStrILd, [HWPort0, HWPort5, HWPort23, HWPort0156]> { |
| 523 | let Latency = 24; |
| 524 | let NumMicroOps = 9; |
| 525 | let ResourceCycles = [4,3,1,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 526 | } |
| 527 | |
Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 528 | // MOVMSK Instructions. |
Simon Pilgrim | bf4c8c0 | 2018-05-04 14:54:33 +0000 | [diff] [blame] | 529 | def : WriteRes<WriteFMOVMSK, [HWPort0]> { let Latency = 3; } |
| 530 | def : WriteRes<WriteVecMOVMSK, [HWPort0]> { let Latency = 3; } |
| 531 | def : WriteRes<WriteVecMOVMSKY, [HWPort0]> { let Latency = 3; } |
| 532 | def : WriteRes<WriteMMXMOVMSK, [HWPort0]> { let Latency = 1; } |
Simon Pilgrim | a2f2678 | 2018-03-27 20:38:54 +0000 | [diff] [blame] | 533 | |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 534 | // AES Instructions. |
| 535 | def : WriteRes<WriteAESDecEnc, [HWPort5]> { |
| 536 | let Latency = 7; |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 537 | let NumMicroOps = 1; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 538 | let ResourceCycles = [1]; |
| 539 | } |
| 540 | def : WriteRes<WriteAESDecEncLd, [HWPort5, HWPort23]> { |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 541 | let Latency = 13; |
| 542 | let NumMicroOps = 2; |
| 543 | let ResourceCycles = [1,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 544 | } |
| 545 | |
| 546 | def : WriteRes<WriteAESIMC, [HWPort5]> { |
| 547 | let Latency = 14; |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 548 | let NumMicroOps = 2; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 549 | let ResourceCycles = [2]; |
| 550 | } |
| 551 | def : WriteRes<WriteAESIMCLd, [HWPort5, HWPort23]> { |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 552 | let Latency = 20; |
| 553 | let NumMicroOps = 3; |
| 554 | let ResourceCycles = [2,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 555 | } |
| 556 | |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 557 | def : WriteRes<WriteAESKeyGen, [HWPort0,HWPort5,HWPort015]> { |
| 558 | let Latency = 29; |
| 559 | let NumMicroOps = 11; |
| 560 | let ResourceCycles = [2,7,2]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 561 | } |
Simon Pilgrim | 7684e05 | 2018-03-22 13:18:08 +0000 | [diff] [blame] | 562 | def : WriteRes<WriteAESKeyGenLd, [HWPort0,HWPort5,HWPort23,HWPort015]> { |
| 563 | let Latency = 34; |
| 564 | let NumMicroOps = 11; |
| 565 | let ResourceCycles = [2,7,1,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 566 | } |
| 567 | |
| 568 | // Carry-less multiplication instructions. |
| 569 | def : WriteRes<WriteCLMul, [HWPort0, HWPort5]> { |
Simon Pilgrim | 3b2ff1f | 2018-03-22 13:37:30 +0000 | [diff] [blame] | 570 | let Latency = 11; |
| 571 | let NumMicroOps = 3; |
| 572 | let ResourceCycles = [2,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 573 | } |
| 574 | def : WriteRes<WriteCLMulLd, [HWPort0, HWPort5, HWPort23]> { |
Simon Pilgrim | 3b2ff1f | 2018-03-22 13:37:30 +0000 | [diff] [blame] | 575 | let Latency = 17; |
| 576 | let NumMicroOps = 4; |
| 577 | let ResourceCycles = [2,1,1]; |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 578 | } |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 579 | |
Craig Topper | 05242bf | 2018-04-21 18:07:36 +0000 | [diff] [blame] | 580 | // Load/store MXCSR. |
| 581 | def : WriteRes<WriteLDMXCSR, [HWPort0,HWPort23,HWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } |
| 582 | def : WriteRes<WriteSTMXCSR, [HWPort4,HWPort5,HWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; } |
| 583 | |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 584 | def : WriteRes<WriteSystem, [HWPort0156]> { let Latency = 100; } |
| 585 | def : WriteRes<WriteMicrocoded, [HWPort0156]> { let Latency = 100; } |
Quentin Colombet | ca49851 | 2014-02-24 19:33:51 +0000 | [diff] [blame] | 586 | def : WriteRes<WriteFence, [HWPort23, HWPort4]>; |
| 587 | def : WriteRes<WriteNop, []>; |
Quentin Colombet | 35d37b7 | 2014-08-18 17:55:08 +0000 | [diff] [blame] | 588 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 589 | //================ Exceptions ================// |
| 590 | |
| 591 | //-- Specific Scheduling Models --// |
| 592 | |
| 593 | // Starting with P0. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 594 | def HWWriteP0 : SchedWriteRes<[HWPort0]>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 595 | |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 596 | def HWWriteP01 : SchedWriteRes<[HWPort01]>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 597 | |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 598 | def HWWrite2P01 : SchedWriteRes<[HWPort01]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 599 | let NumMicroOps = 2; |
| 600 | } |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 601 | def HWWrite3P01 : SchedWriteRes<[HWPort01]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 602 | let NumMicroOps = 3; |
| 603 | } |
| 604 | |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 605 | def HWWriteP0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 606 | let NumMicroOps = 2; |
| 607 | } |
| 608 | |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 609 | def HWWrite2P0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 610 | let NumMicroOps = 3; |
| 611 | let ResourceCycles = [2, 1]; |
| 612 | } |
| 613 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 614 | // Starting with P1. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 615 | def HWWriteP1 : SchedWriteRes<[HWPort1]>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 616 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 617 | |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 618 | def HWWrite2P1 : SchedWriteRes<[HWPort1]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 619 | let NumMicroOps = 2; |
| 620 | let ResourceCycles = [2]; |
| 621 | } |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 622 | |
| 623 | // Notation: |
| 624 | // - r: register. |
| 625 | // - mm: 64 bit mmx register. |
| 626 | // - x = 128 bit xmm register. |
| 627 | // - (x)mm = mmx or xmm register. |
| 628 | // - y = 256 bit ymm register. |
| 629 | // - v = any vector register. |
| 630 | // - m = memory. |
| 631 | |
| 632 | //=== Integer Instructions ===// |
| 633 | //-- Move instructions --// |
| 634 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 635 | // XLAT. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 636 | def HWWriteXLAT : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 637 | let Latency = 7; |
| 638 | let NumMicroOps = 3; |
| 639 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 640 | def : InstRW<[HWWriteXLAT], (instrs XLAT)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 641 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 642 | // PUSHA. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 643 | def HWWritePushA : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 644 | let NumMicroOps = 19; |
| 645 | } |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 646 | def : InstRW<[HWWritePushA], (instregex "PUSHA(16|32)")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 647 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 648 | // POPA. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 649 | def HWWritePopA : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 650 | let NumMicroOps = 18; |
| 651 | } |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 652 | def : InstRW<[HWWritePopA], (instregex "POPA(16|32)")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 653 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 654 | //-- Arithmetic instructions --// |
| 655 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 656 | // BTR BTS BTC. |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 657 | // m,r. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 658 | def HWWriteBTRSCmr : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 659 | let NumMicroOps = 11; |
| 660 | } |
Simon Pilgrim | 201bbe3 | 2018-10-02 13:11:59 +0000 | [diff] [blame] | 661 | def : SchedAlias<WriteBitTestSetRegRMW, HWWriteBTRSCmr>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 662 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 663 | //-- Control transfer instructions --// |
| 664 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 665 | // CALL. |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 666 | // i. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 667 | def HWWriteRETI : SchedWriteRes<[HWPort23, HWPort6, HWPort015]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 668 | let NumMicroOps = 4; |
| 669 | let ResourceCycles = [1, 2, 1]; |
| 670 | } |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 671 | def : InstRW<[HWWriteRETI], (instregex "RETI(L|Q|W)", "LRETI(L|Q|W)")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 672 | |
| 673 | // BOUND. |
| 674 | // r,m. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 675 | def HWWriteBOUND : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 676 | let NumMicroOps = 15; |
| 677 | } |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 678 | def : InstRW<[HWWriteBOUND], (instregex "BOUNDS(16|32)rm")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 679 | |
| 680 | // INTO. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 681 | def HWWriteINTO : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 682 | let NumMicroOps = 4; |
| 683 | } |
Simon Pilgrim | d5ada49 | 2018-04-29 15:33:15 +0000 | [diff] [blame] | 684 | def : InstRW<[HWWriteINTO], (instrs INTO)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 685 | |
| 686 | //-- String instructions --// |
| 687 | |
| 688 | // LODSB/W. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 689 | def : InstRW<[HWWrite2P0156_P23], (instregex "LODS(B|W)")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 690 | |
| 691 | // LODSD/Q. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 692 | def : InstRW<[HWWriteP0156_P23], (instregex "LODS(L|Q)")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 693 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 694 | // MOVS. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 695 | def HWWriteMOVS : SchedWriteRes<[HWPort23, HWPort4, HWPort0156]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 696 | let Latency = 4; |
| 697 | let NumMicroOps = 5; |
| 698 | let ResourceCycles = [2, 1, 2]; |
| 699 | } |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 700 | def : InstRW<[HWWriteMOVS], (instrs MOVSB, MOVSL, MOVSQ, MOVSW)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 701 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 702 | // CMPS. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 703 | def HWWriteCMPS : SchedWriteRes<[HWPort23, HWPort0156]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 704 | let Latency = 4; |
| 705 | let NumMicroOps = 5; |
| 706 | let ResourceCycles = [2, 3]; |
| 707 | } |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 708 | def : InstRW<[HWWriteCMPS], (instregex "CMPS(B|L|Q|W)")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 709 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 710 | //-- Other --// |
| 711 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 712 | // RDPMC.f |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 713 | def HWWriteRDPMC : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 714 | let NumMicroOps = 34; |
| 715 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 716 | def : InstRW<[HWWriteRDPMC], (instrs RDPMC)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 717 | |
| 718 | // RDRAND. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 719 | def HWWriteRDRAND : SchedWriteRes<[HWPort23, HWPort015]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 720 | let NumMicroOps = 17; |
| 721 | let ResourceCycles = [1, 16]; |
| 722 | } |
Simon Pilgrim | 9b8fdab | 2018-12-07 18:47:05 +0000 | [diff] [blame] | 723 | def : InstRW<[HWWriteRDRAND], (instrs RDRAND16r, RDRAND32r, RDRAND64r)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 724 | |
| 725 | //=== Floating Point x87 Instructions ===// |
| 726 | //-- Move instructions --// |
| 727 | |
| 728 | // FLD. |
| 729 | // m80. |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 730 | def : InstRW<[HWWriteP01], (instrs LD_Frr)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 731 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 732 | // FBLD. |
| 733 | // m80. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 734 | def HWWriteFBLD : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 735 | let Latency = 47; |
| 736 | let NumMicroOps = 43; |
| 737 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 738 | def : InstRW<[HWWriteFBLD], (instrs FBLDm)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 739 | |
| 740 | // FST(P). |
| 741 | // r. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 742 | def : InstRW<[HWWriteP01], (instregex "ST_(F|FP)rr")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 743 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 744 | // FFREE. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 745 | def : InstRW<[HWWriteP01], (instregex "FFREE")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 746 | |
| 747 | // FNSAVE. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 748 | def HWWriteFNSAVE : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 749 | let NumMicroOps = 147; |
| 750 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 751 | def : InstRW<[HWWriteFNSAVE], (instrs FSAVEm)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 752 | |
| 753 | // FRSTOR. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 754 | def HWWriteFRSTOR : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 755 | let NumMicroOps = 90; |
| 756 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 757 | def : InstRW<[HWWriteFRSTOR], (instrs FRSTORm)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 758 | |
| 759 | //-- Arithmetic instructions --// |
| 760 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 761 | // FCOMPP FUCOMPP. |
| 762 | // r. |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 763 | def : InstRW<[HWWrite2P01], (instrs FCOMPP, UCOM_FPPr)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 764 | |
| 765 | // FCOMI(P) FUCOMI(P). |
| 766 | // m. |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 767 | def : InstRW<[HWWrite3P01], (instrs COM_FIPr, COM_FIr, UCOM_FIPr, UCOM_FIr)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 768 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 769 | // FTST. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 770 | def : InstRW<[HWWriteP1], (instregex "TST_F")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 771 | |
| 772 | // FXAM. |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 773 | def : InstRW<[HWWrite2P1], (instrs FXAM)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 774 | |
| 775 | // FPREM. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 776 | def HWWriteFPREM : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 777 | let Latency = 19; |
| 778 | let NumMicroOps = 28; |
| 779 | } |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 780 | def : InstRW<[HWWriteFPREM], (instrs FPREM)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 781 | |
| 782 | // FPREM1. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 783 | def HWWriteFPREM1 : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 784 | let Latency = 27; |
| 785 | let NumMicroOps = 41; |
| 786 | } |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 787 | def : InstRW<[HWWriteFPREM1], (instrs FPREM1)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 788 | |
| 789 | // FRNDINT. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 790 | def HWWriteFRNDINT : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 791 | let Latency = 11; |
| 792 | let NumMicroOps = 17; |
| 793 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 794 | def : InstRW<[HWWriteFRNDINT], (instrs FRNDINT)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 795 | |
| 796 | //-- Math instructions --// |
| 797 | |
| 798 | // FSCALE. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 799 | def HWWriteFSCALE : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 800 | let Latency = 75; // 49-125 |
| 801 | let NumMicroOps = 50; // 25-75 |
| 802 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 803 | def : InstRW<[HWWriteFSCALE], (instrs FSCALE)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 804 | |
| 805 | // FXTRACT. |
Craig Topper | 02daec0 | 2018-04-02 01:12:32 +0000 | [diff] [blame] | 806 | def HWWriteFXTRACT : SchedWriteRes<[]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 807 | let Latency = 15; |
| 808 | let NumMicroOps = 17; |
| 809 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 810 | def : InstRW<[HWWriteFXTRACT], (instrs FXTRACT)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 811 | |
Andrew V. Tischenko | 8cb1d09 | 2017-06-08 16:44:13 +0000 | [diff] [blame] | 812 | //////////////////////////////////////////////////////////////////////////////// |
| 813 | // Horizontal add/sub instructions. |
| 814 | //////////////////////////////////////////////////////////////////////////////// |
| 815 | |
Simon Pilgrim | ef8d3ae | 2018-04-22 15:25:59 +0000 | [diff] [blame] | 816 | defm : HWWriteResPair<WriteFHAdd, [HWPort1, HWPort5], 5, [1,2], 3, 6>; |
Simon Pilgrim | c3c767b | 2018-04-27 16:11:57 +0000 | [diff] [blame] | 817 | defm : HWWriteResPair<WriteFHAddY, [HWPort1, HWPort5], 5, [1,2], 3, 7>; |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 818 | defm : HWWriteResPair<WritePHAdd, [HWPort5, HWPort15], 3, [2,1], 3, 5>; |
| 819 | defm : HWWriteResPair<WritePHAddX, [HWPort5, HWPort15], 3, [2,1], 3, 6>; |
Simon Pilgrim | f7dd606 | 2018-05-03 13:27:10 +0000 | [diff] [blame] | 820 | defm : HWWriteResPair<WritePHAddY, [HWPort5, HWPort15], 3, [2,1], 3, 7>; |
Andrew V. Tischenko | 8cb1d09 | 2017-06-08 16:44:13 +0000 | [diff] [blame] | 821 | |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 822 | //=== Floating Point XMM and YMM Instructions ===// |
Gadi Haber | 13759a7 | 2017-06-27 15:05:13 +0000 | [diff] [blame] | 823 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 824 | // Remaining instrs. |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 825 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 826 | def HWWriteResGroup0 : SchedWriteRes<[HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 827 | let Latency = 6; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 828 | let NumMicroOps = 1; |
| 829 | let ResourceCycles = [1]; |
| 830 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 831 | def: InstRW<[HWWriteResGroup0], (instrs VBROADCASTSSrm)>; |
| 832 | def: InstRW<[HWWriteResGroup0], (instregex "(V?)MOVSHDUPrm", |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 833 | "(V?)MOVSLDUPrm", |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 834 | "VPBROADCAST(D|Q)rm")>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 835 | |
| 836 | def HWWriteResGroup0_1 : SchedWriteRes<[HWPort23]> { |
| 837 | let Latency = 7; |
| 838 | let NumMicroOps = 1; |
| 839 | let ResourceCycles = [1]; |
| 840 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 841 | def: InstRW<[HWWriteResGroup0_1], (instrs VBROADCASTF128, |
| 842 | VBROADCASTI128, |
| 843 | VBROADCASTSDYrm, |
| 844 | VBROADCASTSSYrm, |
| 845 | VMOVDDUPYrm, |
| 846 | VMOVSHDUPYrm, |
| 847 | VMOVSLDUPYrm)>; |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 848 | def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F(32|64|80)m", |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 849 | "VPBROADCAST(D|Q)Yrm")>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 850 | |
| 851 | def HWWriteResGroup0_2 : SchedWriteRes<[HWPort23]> { |
| 852 | let Latency = 5; |
| 853 | let NumMicroOps = 1; |
| 854 | let ResourceCycles = [1]; |
| 855 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 856 | def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm(8|16|32)", |
| 857 | "MOVZX(16|32|64)rm(8|16)", |
Simon Pilgrim | 37334ea | 2018-04-21 21:59:36 +0000 | [diff] [blame] | 858 | "(V?)MOVDDUPrm")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 859 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 860 | def HWWriteResGroup1 : SchedWriteRes<[HWPort4,HWPort237]> { |
| 861 | let Latency = 1; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 862 | let NumMicroOps = 2; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 863 | let ResourceCycles = [1,1]; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 864 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 865 | def: InstRW<[HWWriteResGroup1], (instrs FBSTPm, VMPTRSTm)>; |
| 866 | def: InstRW<[HWWriteResGroup1], (instregex "ST_FP(32|64|80)m")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 867 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 868 | def HWWriteResGroup2 : SchedWriteRes<[HWPort0]> { |
| 869 | let Latency = 1; |
| 870 | let NumMicroOps = 1; |
| 871 | let ResourceCycles = [1]; |
| 872 | } |
Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 873 | def: InstRW<[HWWriteResGroup2], (instregex "VPSLLVQ(Y?)rr", |
Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 874 | "VPSRLVQ(Y?)rr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 875 | |
| 876 | def HWWriteResGroup3 : SchedWriteRes<[HWPort1]> { |
| 877 | let Latency = 1; |
| 878 | let NumMicroOps = 1; |
| 879 | let ResourceCycles = [1]; |
| 880 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 881 | def: InstRW<[HWWriteResGroup3], (instregex "COM(P?)_FST0r", |
| 882 | "UCOM_F(P?)r")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 883 | |
| 884 | def HWWriteResGroup4 : SchedWriteRes<[HWPort5]> { |
| 885 | let Latency = 1; |
| 886 | let NumMicroOps = 1; |
| 887 | let ResourceCycles = [1]; |
| 888 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 889 | def: InstRW<[HWWriteResGroup4], (instrs MMX_MOVQ2DQrr)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 890 | |
| 891 | def HWWriteResGroup5 : SchedWriteRes<[HWPort6]> { |
| 892 | let Latency = 1; |
| 893 | let NumMicroOps = 1; |
| 894 | let ResourceCycles = [1]; |
| 895 | } |
| 896 | def: InstRW<[HWWriteResGroup5], (instregex "JMP(16|32|64)r")>; |
| 897 | |
| 898 | def HWWriteResGroup6 : SchedWriteRes<[HWPort01]> { |
| 899 | let Latency = 1; |
| 900 | let NumMicroOps = 1; |
| 901 | let ResourceCycles = [1]; |
| 902 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 903 | def: InstRW<[HWWriteResGroup6], (instrs FINCSTP, FNOP)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 904 | |
| 905 | def HWWriteResGroup7 : SchedWriteRes<[HWPort06]> { |
| 906 | let Latency = 1; |
| 907 | let NumMicroOps = 1; |
| 908 | let ResourceCycles = [1]; |
| 909 | } |
Craig Topper | fbe3132 | 2018-04-05 21:56:19 +0000 | [diff] [blame] | 910 | def: InstRW<[HWWriteResGroup7], (instrs CDQ, CQO)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 911 | |
| 912 | def HWWriteResGroup8 : SchedWriteRes<[HWPort15]> { |
| 913 | let Latency = 1; |
| 914 | let NumMicroOps = 1; |
| 915 | let ResourceCycles = [1]; |
| 916 | } |
Simon Pilgrim | 6a47cdb | 2018-09-14 13:09:56 +0000 | [diff] [blame] | 917 | def: InstRW<[HWWriteResGroup8], (instregex "ANDN(32|64)rr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 918 | |
| 919 | def HWWriteResGroup9 : SchedWriteRes<[HWPort015]> { |
| 920 | let Latency = 1; |
| 921 | let NumMicroOps = 1; |
| 922 | let ResourceCycles = [1]; |
| 923 | } |
Simon Pilgrim | 1273f4a | 2018-05-18 17:58:36 +0000 | [diff] [blame] | 924 | def: InstRW<[HWWriteResGroup9], (instregex "VPBLENDD(Y?)rri")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 925 | |
| 926 | def HWWriteResGroup10 : SchedWriteRes<[HWPort0156]> { |
| 927 | let Latency = 1; |
| 928 | let NumMicroOps = 1; |
| 929 | let ResourceCycles = [1]; |
| 930 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 931 | def: InstRW<[HWWriteResGroup10], (instrs CBW, CWDE, CDQE, |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 932 | CMC, STC, |
| 933 | SGDT64m, |
| 934 | SIDT64m, |
| 935 | SMSW16m, |
| 936 | STRm, |
| 937 | SYSCALL)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 938 | |
| 939 | def HWWriteResGroup11 : SchedWriteRes<[HWPort0,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 940 | let Latency = 6; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 941 | let NumMicroOps = 2; |
| 942 | let ResourceCycles = [1,1]; |
| 943 | } |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 944 | def: InstRW<[HWWriteResGroup11], (instregex "(V?)CVTPS2PDrm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 945 | |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 946 | def HWWriteResGroup11_1 : SchedWriteRes<[HWPort0,HWPort23]> { |
| 947 | let Latency = 7; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 948 | let NumMicroOps = 2; |
| 949 | let ResourceCycles = [1,1]; |
| 950 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 951 | def: InstRW<[HWWriteResGroup11_1], (instrs VPSLLVQrm, VPSRLVQrm)>; |
| 952 | def: InstRW<[HWWriteResGroup11_1], (instregex "(V?)CVTSS2SDrm")>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 953 | |
| 954 | def HWWriteResGroup11_2 : SchedWriteRes<[HWPort0,HWPort23]> { |
| 955 | let Latency = 8; |
| 956 | let NumMicroOps = 2; |
| 957 | let ResourceCycles = [1,1]; |
| 958 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 959 | def: InstRW<[HWWriteResGroup11_2], (instrs VPSLLVQYrm, VPSRLVQYrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 960 | |
| 961 | def HWWriteResGroup12 : SchedWriteRes<[HWPort1,HWPort23]> { |
| 962 | let Latency = 8; |
| 963 | let NumMicroOps = 2; |
| 964 | let ResourceCycles = [1,1]; |
| 965 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 966 | def: InstRW<[HWWriteResGroup12], (instrs MMX_CVTPI2PSirm)>; |
| 967 | def: InstRW<[HWWriteResGroup12], (instregex "P(DEP|EXT)(32|64)rm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 968 | |
| 969 | def HWWriteResGroup13 : SchedWriteRes<[HWPort5,HWPort23]> { |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 970 | let Latency = 6; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 971 | let NumMicroOps = 2; |
| 972 | let ResourceCycles = [1,1]; |
| 973 | } |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 974 | def: InstRW<[HWWriteResGroup13], (instregex "(V?)PMOV(SX|ZX)BDrm", |
| 975 | "(V?)PMOV(SX|ZX)BQrm", |
| 976 | "(V?)PMOV(SX|ZX)BWrm", |
| 977 | "(V?)PMOV(SX|ZX)DQrm", |
| 978 | "(V?)PMOV(SX|ZX)WDrm", |
| 979 | "(V?)PMOV(SX|ZX)WQrm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 980 | |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 981 | def HWWriteResGroup13_1 : SchedWriteRes<[HWPort5,HWPort23]> { |
| 982 | let Latency = 8; |
| 983 | let NumMicroOps = 2; |
| 984 | let ResourceCycles = [1,1]; |
| 985 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 986 | def: InstRW<[HWWriteResGroup13_1], (instrs VPMOVSXBDYrm, |
| 987 | VPMOVSXBQYrm, |
| 988 | VPMOVSXWQYrm)>; |
Simon Pilgrim | 6732f6e | 2018-05-02 18:48:23 +0000 | [diff] [blame] | 989 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 990 | def HWWriteResGroup14 : SchedWriteRes<[HWPort6,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 991 | let Latency = 6; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 992 | let NumMicroOps = 2; |
| 993 | let ResourceCycles = [1,1]; |
| 994 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 995 | def: InstRW<[HWWriteResGroup14], (instrs FARJMP64)>; |
| 996 | def: InstRW<[HWWriteResGroup14], (instregex "JMP(16|32|64)m")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 997 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 998 | def HWWriteResGroup16 : SchedWriteRes<[HWPort23,HWPort15]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 999 | let Latency = 6; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1000 | let NumMicroOps = 2; |
| 1001 | let ResourceCycles = [1,1]; |
| 1002 | } |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1003 | def: InstRW<[HWWriteResGroup16], (instregex "ANDN(32|64)rm", |
Simon Pilgrim | 38ac0e9 | 2018-05-10 17:06:09 +0000 | [diff] [blame] | 1004 | "MOVBE(16|32|64)rm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1005 | |
| 1006 | def HWWriteResGroup17 : SchedWriteRes<[HWPort23,HWPort015]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1007 | let Latency = 7; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1008 | let NumMicroOps = 2; |
| 1009 | let ResourceCycles = [1,1]; |
| 1010 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1011 | def: InstRW<[HWWriteResGroup17], (instrs VINSERTF128rm, |
| 1012 | VINSERTI128rm, |
| 1013 | VPBLENDDrmi)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1014 | |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1015 | def HWWriteResGroup17_2 : SchedWriteRes<[HWPort23,HWPort015]> { |
| 1016 | let Latency = 8; |
| 1017 | let NumMicroOps = 2; |
| 1018 | let ResourceCycles = [1,1]; |
| 1019 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1020 | def: InstRW<[HWWriteResGroup17_2], (instrs VPBLENDDYrmi)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1021 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1022 | def HWWriteResGroup18 : SchedWriteRes<[HWPort23,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1023 | let Latency = 6; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1024 | let NumMicroOps = 2; |
| 1025 | let ResourceCycles = [1,1]; |
| 1026 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1027 | def: InstRW<[HWWriteResGroup18], (instrs POP16r, POP32r, POP64r)>; |
Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 1028 | def: InstRW<[HWWriteResGroup18], (instregex "POP(16|32|64)rmr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1029 | |
| 1030 | def HWWriteResGroup19 : SchedWriteRes<[HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1031 | let Latency = 2; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1032 | let NumMicroOps = 2; |
| 1033 | let ResourceCycles = [1,1]; |
| 1034 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1035 | def: InstRW<[HWWriteResGroup19], (instrs SFENCE)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1036 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1037 | def HWWriteResGroup21 : SchedWriteRes<[HWPort4,HWPort6,HWPort237]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1038 | let Latency = 2; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1039 | let NumMicroOps = 3; |
| 1040 | let ResourceCycles = [1,1,1]; |
| 1041 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1042 | def: InstRW<[HWWriteResGroup21], (instrs FNSTCW16m)>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1043 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1044 | def HWWriteResGroup23 : SchedWriteRes<[HWPort4,HWPort237,HWPort15]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1045 | let Latency = 2; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1046 | let NumMicroOps = 3; |
| 1047 | let ResourceCycles = [1,1,1]; |
| 1048 | } |
| 1049 | def: InstRW<[HWWriteResGroup23], (instregex "MOVBE(32|64)mr")>; |
| 1050 | |
| 1051 | def HWWriteResGroup23_16 : SchedWriteRes<[HWPort06, HWPort237, HWPort4]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1052 | let Latency = 2; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1053 | let NumMicroOps = 3; |
| 1054 | let ResourceCycles = [1,1,1]; |
| 1055 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1056 | def: InstRW<[HWWriteResGroup23_16], (instrs MOVBE16mr)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1057 | |
| 1058 | def HWWriteResGroup24 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1059 | let Latency = 2; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1060 | let NumMicroOps = 3; |
| 1061 | let ResourceCycles = [1,1,1]; |
| 1062 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1063 | def: InstRW<[HWWriteResGroup24], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8, |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1064 | STOSB, STOSL, STOSQ, STOSW)>; |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1065 | def: InstRW<[HWWriteResGroup24], (instregex "PUSH(16|32|64)rmr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1066 | |
| 1067 | def HWWriteResGroup25 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1068 | let Latency = 7; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1069 | let NumMicroOps = 4; |
| 1070 | let ResourceCycles = [1,1,1,1]; |
| 1071 | } |
Simon Pilgrim | 201bbe3 | 2018-10-02 13:11:59 +0000 | [diff] [blame] | 1072 | def: InstRW<[HWWriteResGroup25], (instregex "SAR(8|16|32|64)m(1|i)", |
Simon Pilgrim | ebfd6eb | 2018-08-18 15:58:19 +0000 | [diff] [blame] | 1073 | "SHL(8|16|32|64)m(1|i)", |
| 1074 | "SHR(8|16|32|64)m(1|i)")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1075 | |
| 1076 | def HWWriteResGroup26 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1077 | let Latency = 7; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1078 | let NumMicroOps = 4; |
| 1079 | let ResourceCycles = [1,1,1,1]; |
| 1080 | } |
Craig Topper | f0d0426 | 2018-04-06 16:16:48 +0000 | [diff] [blame] | 1081 | def: InstRW<[HWWriteResGroup26], (instregex "POP(16|32|64)rmm", |
| 1082 | "PUSH(16|32|64)rmm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1083 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1084 | def HWWriteResGroup28 : SchedWriteRes<[HWPort01]> { |
| 1085 | let Latency = 2; |
| 1086 | let NumMicroOps = 2; |
| 1087 | let ResourceCycles = [2]; |
| 1088 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 1089 | def: InstRW<[HWWriteResGroup28], (instrs FDECSTP)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1090 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1091 | def HWWriteResGroup30 : SchedWriteRes<[HWPort0156]> { |
| 1092 | let Latency = 2; |
| 1093 | let NumMicroOps = 2; |
| 1094 | let ResourceCycles = [2]; |
| 1095 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1096 | def: InstRW<[HWWriteResGroup30], (instrs LFENCE, |
| 1097 | MFENCE, |
| 1098 | WAIT, |
| 1099 | XGETBV)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1100 | |
| 1101 | def HWWriteResGroup31 : SchedWriteRes<[HWPort0,HWPort5]> { |
| 1102 | let Latency = 2; |
| 1103 | let NumMicroOps = 2; |
| 1104 | let ResourceCycles = [1,1]; |
| 1105 | } |
Simon Pilgrim | 891ebcd | 2018-05-15 14:12:32 +0000 | [diff] [blame] | 1106 | def: InstRW<[HWWriteResGroup31], (instregex "(V?)CVTPS2PDrr", |
Simon Pilgrim | 210286e | 2018-05-08 10:28:03 +0000 | [diff] [blame] | 1107 | "(V?)CVTSS2SDrr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1108 | |
| 1109 | def HWWriteResGroup32 : SchedWriteRes<[HWPort6,HWPort0156]> { |
| 1110 | let Latency = 2; |
| 1111 | let NumMicroOps = 2; |
| 1112 | let ResourceCycles = [1,1]; |
| 1113 | } |
| 1114 | def: InstRW<[HWWriteResGroup32], (instregex "CLFLUSH")>; |
| 1115 | |
| 1116 | def HWWriteResGroup33 : SchedWriteRes<[HWPort01,HWPort015]> { |
| 1117 | let Latency = 2; |
| 1118 | let NumMicroOps = 2; |
| 1119 | let ResourceCycles = [1,1]; |
| 1120 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1121 | def: InstRW<[HWWriteResGroup33], (instrs MMX_MOVDQ2Qrr)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1122 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1123 | def HWWriteResGroup35 : SchedWriteRes<[HWPort06,HWPort0156]> { |
| 1124 | let Latency = 2; |
| 1125 | let NumMicroOps = 2; |
| 1126 | let ResourceCycles = [1,1]; |
| 1127 | } |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1128 | def: InstRW<[HWWriteResGroup35], (instrs CWD, JCXZ, JECXZ, JRCXZ)>; |
Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 1129 | def: InstRW<[HWWriteResGroup35], (instregex "SET(A|BE)r")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1130 | |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1131 | def HWWriteResGroup36_2 : SchedWriteRes<[HWPort5,HWPort23]> { |
| 1132 | let Latency = 7; |
| 1133 | let NumMicroOps = 3; |
| 1134 | let ResourceCycles = [2,1]; |
| 1135 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1136 | def: InstRW<[HWWriteResGroup36_2], (instrs MMX_PACKSSDWirm, |
| 1137 | MMX_PACKSSWBirm, |
| 1138 | MMX_PACKUSWBirm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1139 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1140 | def HWWriteResGroup37 : SchedWriteRes<[HWPort23,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1141 | let Latency = 7; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1142 | let NumMicroOps = 3; |
| 1143 | let ResourceCycles = [1,2]; |
| 1144 | } |
Craig Topper | 3b0b96c | 2018-04-05 21:16:26 +0000 | [diff] [blame] | 1145 | def: InstRW<[HWWriteResGroup37], (instrs LEAVE, LEAVE64, |
| 1146 | SCASB, SCASL, SCASQ, SCASW)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1147 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1148 | def HWWriteResGroup39 : SchedWriteRes<[HWPort0,HWPort01,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1149 | let Latency = 7; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1150 | let NumMicroOps = 3; |
| 1151 | let ResourceCycles = [1,1,1]; |
| 1152 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1153 | def: InstRW<[HWWriteResGroup39], (instrs FLDCW16m)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1154 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1155 | def HWWriteResGroup41 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1156 | let Latency = 7; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1157 | let NumMicroOps = 3; |
| 1158 | let ResourceCycles = [1,1,1]; |
| 1159 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1160 | def: InstRW<[HWWriteResGroup41], (instrs LRETQ, RETL, RETQ)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1161 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1162 | def HWWriteResGroup44 : SchedWriteRes<[HWPort4,HWPort6,HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1163 | let Latency = 3; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1164 | let NumMicroOps = 4; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1165 | let ResourceCycles = [1,1,1,1]; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1166 | } |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1167 | def: InstRW<[HWWriteResGroup44], (instregex "CALL(16|32|64)r")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1168 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1169 | def HWWriteResGroup45 : SchedWriteRes<[HWPort4,HWPort237,HWPort06,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1170 | let Latency = 3; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1171 | let NumMicroOps = 4; |
| 1172 | let ResourceCycles = [1,1,1,1]; |
| 1173 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1174 | def: InstRW<[HWWriteResGroup45], (instrs CALL64pcrel32)>; |
| 1175 | def: InstRW<[HWWriteResGroup45], (instregex "SET(A|BE)m")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1176 | |
| 1177 | def HWWriteResGroup46 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1178 | let Latency = 8; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1179 | let NumMicroOps = 5; |
| 1180 | let ResourceCycles = [1,1,1,2]; |
| 1181 | } |
Simon Pilgrim | ebfd6eb | 2018-08-18 15:58:19 +0000 | [diff] [blame] | 1182 | def: InstRW<[HWWriteResGroup46], (instregex "ROL(8|16|32|64)m(1|i)", |
| 1183 | "ROR(8|16|32|64)m(1|i)")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1184 | |
| 1185 | def HWWriteResGroup47 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1186 | let Latency = 8; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1187 | let NumMicroOps = 5; |
| 1188 | let ResourceCycles = [1,1,1,2]; |
| 1189 | } |
Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1190 | def: InstRW<[HWWriteResGroup47], (instregex "XADD(8|16|32|64)rm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1191 | |
| 1192 | def HWWriteResGroup48 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1193 | let Latency = 8; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1194 | let NumMicroOps = 5; |
| 1195 | let ResourceCycles = [1,1,1,1,1]; |
| 1196 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1197 | def: InstRW<[HWWriteResGroup48], (instregex "CALL(16|32|64)m")>; |
| 1198 | def: InstRW<[HWWriteResGroup48], (instrs FARCALL64)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1199 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1200 | def HWWriteResGroup50 : SchedWriteRes<[HWPort1]> { |
| 1201 | let Latency = 3; |
| 1202 | let NumMicroOps = 1; |
| 1203 | let ResourceCycles = [1]; |
| 1204 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1205 | def: InstRW<[HWWriteResGroup50], (instrs MMX_CVTPI2PSirr)>; |
| 1206 | def: InstRW<[HWWriteResGroup50], (instregex "P(DEP|EXT)(32|64)rr", |
Simon Pilgrim | 920802c | 2018-04-21 21:16:44 +0000 | [diff] [blame] | 1207 | "(V?)CVTDQ2PS(Y?)rr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1208 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1209 | def HWWriteResGroup51 : SchedWriteRes<[HWPort5]> { |
| 1210 | let Latency = 3; |
| 1211 | let NumMicroOps = 1; |
| 1212 | let ResourceCycles = [1]; |
| 1213 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1214 | def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCAST(B|W)rr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1215 | |
| 1216 | def HWWriteResGroup52 : SchedWriteRes<[HWPort1,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1217 | let Latency = 9; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1218 | let NumMicroOps = 2; |
| 1219 | let ResourceCycles = [1,1]; |
| 1220 | } |
Simon Pilgrim | e93fd5f | 2018-05-02 09:18:49 +0000 | [diff] [blame] | 1221 | def: InstRW<[HWWriteResGroup52], (instregex "(V?)CVTPS2DQrm", |
| 1222 | "(V?)CVTTPS2DQrm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1223 | |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1224 | def HWWriteResGroup52_1 : SchedWriteRes<[HWPort1,HWPort23]> { |
| 1225 | let Latency = 10; |
| 1226 | let NumMicroOps = 2; |
| 1227 | let ResourceCycles = [1,1]; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1228 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1229 | def: InstRW<[HWWriteResGroup52_1], (instregex "(ADD|SUB|SUBR)_F(32|64)m", |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1230 | "ILD_F(16|32|64)m")>; |
| 1231 | def: InstRW<[HWWriteResGroup52_1], (instrs VCVTDQ2PSYrm, |
| 1232 | VCVTPS2DQYrm, |
| 1233 | VCVTTPS2DQYrm)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1234 | |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1235 | def HWWriteResGroup53_1 : SchedWriteRes<[HWPort5,HWPort23]> { |
| 1236 | let Latency = 9; |
| 1237 | let NumMicroOps = 2; |
| 1238 | let ResourceCycles = [1,1]; |
| 1239 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1240 | def: InstRW<[HWWriteResGroup53_1], (instrs VPMOVSXBWYrm, |
| 1241 | VPMOVSXDQYrm, |
| 1242 | VPMOVSXWDYrm, |
| 1243 | VPMOVZXWDYrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1244 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1245 | def HWWriteResGroup57 : SchedWriteRes<[HWPort5,HWPort0156]> { |
| 1246 | let Latency = 3; |
| 1247 | let NumMicroOps = 3; |
| 1248 | let ResourceCycles = [2,1]; |
| 1249 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1250 | def: InstRW<[HWWriteResGroup57], (instrs MMX_PACKSSDWirr, |
| 1251 | MMX_PACKSSWBirr, |
| 1252 | MMX_PACKUSWBirr)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1253 | |
| 1254 | def HWWriteResGroup58 : SchedWriteRes<[HWPort6,HWPort0156]> { |
| 1255 | let Latency = 3; |
| 1256 | let NumMicroOps = 3; |
| 1257 | let ResourceCycles = [1,2]; |
| 1258 | } |
| 1259 | def: InstRW<[HWWriteResGroup58], (instregex "CLD")>; |
| 1260 | |
| 1261 | def HWWriteResGroup59 : SchedWriteRes<[HWPort06,HWPort0156]> { |
| 1262 | let Latency = 3; |
| 1263 | let NumMicroOps = 3; |
| 1264 | let ResourceCycles = [1,2]; |
| 1265 | } |
Simon Pilgrim | ebfd6eb | 2018-08-18 15:58:19 +0000 | [diff] [blame] | 1266 | def: InstRW<[HWWriteResGroup59], (instregex "RCL(8|16|32|64)r(1|i)", |
| 1267 | "RCR(8|16|32|64)r(1|i)")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1268 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1269 | def HWWriteResGroup61 : SchedWriteRes<[HWPort0,HWPort4,HWPort237]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1270 | let Latency = 4; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1271 | let NumMicroOps = 3; |
| 1272 | let ResourceCycles = [1,1,1]; |
| 1273 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1274 | def: InstRW<[HWWriteResGroup61], (instrs FNSTSWm)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1275 | |
| 1276 | def HWWriteResGroup62 : SchedWriteRes<[HWPort1,HWPort4,HWPort237]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1277 | let Latency = 4; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1278 | let NumMicroOps = 3; |
| 1279 | let ResourceCycles = [1,1,1]; |
| 1280 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1281 | def: InstRW<[HWWriteResGroup62], (instregex "IST(T?)_FP(16|32|64)m", |
| 1282 | "IST_F(16|32)m")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1283 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1284 | def HWWriteResGroup66 : SchedWriteRes<[HWPort23,HWPort237,HWPort06,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1285 | let Latency = 9; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1286 | let NumMicroOps = 5; |
| 1287 | let ResourceCycles = [1,1,1,2]; |
| 1288 | } |
Simon Pilgrim | ebfd6eb | 2018-08-18 15:58:19 +0000 | [diff] [blame] | 1289 | def: InstRW<[HWWriteResGroup66], (instregex "RCL(8|16|32|64)m(1|i)", |
| 1290 | "RCR(8|16|32|64)m(1|i)")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1291 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1292 | def HWWriteResGroup68 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1293 | let Latency = 9; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1294 | let NumMicroOps = 6; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1295 | let ResourceCycles = [1,1,1,3]; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1296 | } |
Craig Topper | 9f83481 | 2018-04-01 21:54:24 +0000 | [diff] [blame] | 1297 | def: InstRW<[HWWriteResGroup68], (instregex "XCHG(8|16|32|64)rm")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1298 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1299 | def HWWriteResGroup69 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1300 | let Latency = 9; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1301 | let NumMicroOps = 6; |
| 1302 | let ResourceCycles = [1,1,1,2,1]; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1303 | } |
Simon Pilgrim | b56be79 | 2018-09-25 13:01:26 +0000 | [diff] [blame] | 1304 | def: InstRW<[HWWriteResGroup69], (instregex "ROL(8|16|32|64)mCL", |
| 1305 | "ROR(8|16|32|64)mCL", |
| 1306 | "SAR(8|16|32|64)mCL", |
| 1307 | "SHL(8|16|32|64)mCL", |
| 1308 | "SHR(8|16|32|64)mCL")>; |
Simon Pilgrim | 0c0336e | 2018-05-17 12:43:42 +0000 | [diff] [blame] | 1309 | def: SchedAlias<WriteADCRMW, HWWriteResGroup69>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1310 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1311 | def HWWriteResGroup70 : SchedWriteRes<[HWPort0,HWPort1]> { |
| 1312 | let Latency = 4; |
| 1313 | let NumMicroOps = 2; |
| 1314 | let ResourceCycles = [1,1]; |
| 1315 | } |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1316 | def: InstRW<[HWWriteResGroup70], (instregex "(V?)CVT(T?)SD2SI(64)?rr", |
| 1317 | "(V?)CVT(T?)SS2SI(64)?rr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1318 | |
| 1319 | def HWWriteResGroup71 : SchedWriteRes<[HWPort0,HWPort5]> { |
| 1320 | let Latency = 4; |
| 1321 | let NumMicroOps = 2; |
| 1322 | let ResourceCycles = [1,1]; |
| 1323 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1324 | def: InstRW<[HWWriteResGroup71], (instrs VCVTPS2PDYrr)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1325 | |
| 1326 | def HWWriteResGroup72 : SchedWriteRes<[HWPort0,HWPort0156]> { |
| 1327 | let Latency = 4; |
| 1328 | let NumMicroOps = 2; |
| 1329 | let ResourceCycles = [1,1]; |
| 1330 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1331 | def: InstRW<[HWWriteResGroup72], (instrs FNSTSW16r)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1332 | |
| 1333 | def HWWriteResGroup73 : SchedWriteRes<[HWPort1,HWPort5]> { |
| 1334 | let Latency = 4; |
| 1335 | let NumMicroOps = 2; |
| 1336 | let ResourceCycles = [1,1]; |
| 1337 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1338 | def: InstRW<[HWWriteResGroup73], (instrs MMX_CVTPI2PDirr, |
| 1339 | MMX_CVTPD2PIirr, |
| 1340 | MMX_CVTPS2PIirr, |
| 1341 | MMX_CVTTPD2PIirr, |
| 1342 | MMX_CVTTPS2PIirr)>; |
| 1343 | def: InstRW<[HWWriteResGroup73], (instregex "(V?)CVTDQ2PDrr", |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1344 | "(V?)CVTPD2PSrr", |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1345 | "(V?)CVTSD2SSrr", |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1346 | "(V?)CVTSI(64)?2SDrr", |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1347 | "(V?)CVTSI2SSrr", |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1348 | "(V?)CVT(T?)PD2DQrr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1349 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1350 | def HWWriteResGroup75 : SchedWriteRes<[HWPort1,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1351 | let Latency = 11; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1352 | let NumMicroOps = 3; |
| 1353 | let ResourceCycles = [2,1]; |
| 1354 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1355 | def: InstRW<[HWWriteResGroup75], (instregex "FICOM(P?)(16|32)m")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1356 | |
| 1357 | def HWWriteResGroup76 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1358 | let Latency = 9; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1359 | let NumMicroOps = 3; |
| 1360 | let ResourceCycles = [1,1,1]; |
| 1361 | } |
Simon Pilgrim | d5d4cdb | 2018-05-09 19:04:15 +0000 | [diff] [blame] | 1362 | def: InstRW<[HWWriteResGroup76], (instregex "(V?)CVTSD2SI(64)?rm", |
| 1363 | "(V?)CVTSS2SI(64)?rm", |
| 1364 | "(V?)CVTTSD2SI(64)?rm", |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1365 | "VCVTTSS2SI64rm", |
| 1366 | "(V?)CVTTSS2SIrm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1367 | |
| 1368 | def HWWriteResGroup77 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1369 | let Latency = 10; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1370 | let NumMicroOps = 3; |
| 1371 | let ResourceCycles = [1,1,1]; |
| 1372 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1373 | def: InstRW<[HWWriteResGroup77], (instrs VCVTPS2PDYrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1374 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1375 | def HWWriteResGroup78 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1376 | let Latency = 10; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1377 | let NumMicroOps = 3; |
| 1378 | let ResourceCycles = [1,1,1]; |
| 1379 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1380 | def: InstRW<[HWWriteResGroup78], (instrs CVTPD2PSrm, |
| 1381 | CVTPD2DQrm, |
| 1382 | CVTTPD2DQrm, |
| 1383 | MMX_CVTPD2PIirm, |
| 1384 | MMX_CVTTPD2PIirm, |
| 1385 | CVTDQ2PDrm, |
| 1386 | VCVTDQ2PDrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1387 | |
| 1388 | def HWWriteResGroup78_1 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> { |
| 1389 | let Latency = 9; |
| 1390 | let NumMicroOps = 3; |
| 1391 | let ResourceCycles = [1,1,1]; |
| 1392 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1393 | def: InstRW<[HWWriteResGroup78_1], (instrs MMX_CVTPI2PDirm, |
| 1394 | CVTSD2SSrm, |
| 1395 | VCVTSD2SSrm)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1396 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1397 | def HWWriteResGroup80 : SchedWriteRes<[HWPort5,HWPort23,HWPort015]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1398 | let Latency = 9; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1399 | let NumMicroOps = 3; |
| 1400 | let ResourceCycles = [1,1,1]; |
| 1401 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1402 | def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCAST(B|W)(Y?)rm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1403 | |
| 1404 | def HWWriteResGroup81 : SchedWriteRes<[HWPort0156]> { |
| 1405 | let Latency = 4; |
| 1406 | let NumMicroOps = 4; |
| 1407 | let ResourceCycles = [4]; |
| 1408 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 1409 | def: InstRW<[HWWriteResGroup81], (instrs FNCLEX)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1410 | |
Clement Courbet | e6b727e | 2018-11-09 09:49:06 +0000 | [diff] [blame] | 1411 | def HWWriteResGroup82 : SchedWriteRes<[]> { |
| 1412 | let Latency = 0; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1413 | let NumMicroOps = 4; |
Clement Courbet | e6b727e | 2018-11-09 09:49:06 +0000 | [diff] [blame] | 1414 | let ResourceCycles = []; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1415 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1416 | def: InstRW<[HWWriteResGroup82], (instrs VZEROUPPER)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1417 | |
| 1418 | def HWWriteResGroup83 : SchedWriteRes<[HWPort1,HWPort6,HWPort0156]> { |
| 1419 | let Latency = 4; |
| 1420 | let NumMicroOps = 4; |
| 1421 | let ResourceCycles = [1,1,2]; |
| 1422 | } |
| 1423 | def: InstRW<[HWWriteResGroup83], (instregex "LAR(16|32|64)rr")>; |
| 1424 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1425 | def HWWriteResGroup87 : SchedWriteRes<[HWPort1,HWPort6,HWPort23,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1426 | let Latency = 9; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1427 | let NumMicroOps = 5; |
| 1428 | let ResourceCycles = [1,2,1,1]; |
| 1429 | } |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1430 | def: InstRW<[HWWriteResGroup87], (instregex "LAR(16|32|64)rm", |
| 1431 | "LSL(16|32|64)rm")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1432 | |
| 1433 | def HWWriteResGroup88 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1434 | let Latency = 5; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1435 | let NumMicroOps = 6; |
| 1436 | let ResourceCycles = [1,1,4]; |
| 1437 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1438 | def: InstRW<[HWWriteResGroup88], (instregex "PUSHF(16|64)")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1439 | |
| 1440 | def HWWriteResGroup89 : SchedWriteRes<[HWPort0]> { |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1441 | let Latency = 5; |
| 1442 | let NumMicroOps = 1; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1443 | let ResourceCycles = [1]; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1444 | } |
Simon Pilgrim | 86d9f23 | 2018-05-02 14:25:32 +0000 | [diff] [blame] | 1445 | def: InstRW<[HWWriteResGroup89], (instregex "(V?)PCMPGTQ(Y?)rr", |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1446 | "MUL_(FPrST0|FST0r|FrST0)")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1447 | |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1448 | def HWWriteResGroup91_2 : SchedWriteRes<[HWPort0,HWPort23]> { |
| 1449 | let Latency = 11; |
| 1450 | let NumMicroOps = 2; |
| 1451 | let ResourceCycles = [1,1]; |
| 1452 | } |
Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 1453 | def: InstRW<[HWWriteResGroup91_2], (instregex "(V?)PCMPGTQrm")>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1454 | |
| 1455 | def HWWriteResGroup91_3 : SchedWriteRes<[HWPort0,HWPort23]> { |
| 1456 | let Latency = 12; |
| 1457 | let NumMicroOps = 2; |
| 1458 | let ResourceCycles = [1,1]; |
| 1459 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1460 | def: InstRW<[HWWriteResGroup91_3], (instregex "MUL_F(32|64)m")>; |
| 1461 | def: InstRW<[HWWriteResGroup91_3], (instrs VPCMPGTQYrm)>; |
Simon Pilgrim | 93c878c | 2018-05-03 10:31:20 +0000 | [diff] [blame] | 1462 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1463 | def HWWriteResGroup93 : SchedWriteRes<[HWPort1,HWPort5]> { |
| 1464 | let Latency = 5; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1465 | let NumMicroOps = 3; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1466 | let ResourceCycles = [1,2]; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1467 | } |
Simon Pilgrim | 44278f6 | 2018-04-21 16:20:28 +0000 | [diff] [blame] | 1468 | def: InstRW<[HWWriteResGroup93], (instregex "(V?)CVTSI642SSrr")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1469 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1470 | def HWWriteResGroup94 : SchedWriteRes<[HWPort1,HWPort6,HWPort06]> { |
| 1471 | let Latency = 5; |
| 1472 | let NumMicroOps = 3; |
| 1473 | let ResourceCycles = [1,1,1]; |
| 1474 | } |
| 1475 | def: InstRW<[HWWriteResGroup94], (instregex "STR(16|32|64)r")>; |
| 1476 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1477 | def HWWriteResGroup97 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1478 | let Latency = 10; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1479 | let NumMicroOps = 4; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1480 | let ResourceCycles = [1,1,1,1]; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1481 | } |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1482 | def: InstRW<[HWWriteResGroup97], (instregex "CVTTSS2SI64rm")>; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1483 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1484 | def HWWriteResGroup99 : SchedWriteRes<[HWPort6,HWPort0156]> { |
| 1485 | let Latency = 5; |
| 1486 | let NumMicroOps = 5; |
| 1487 | let ResourceCycles = [1,4]; |
| 1488 | } |
Simon Pilgrim | d5ada49 | 2018-04-29 15:33:15 +0000 | [diff] [blame] | 1489 | def: InstRW<[HWWriteResGroup99], (instrs PAUSE)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1490 | |
| 1491 | def HWWriteResGroup100 : SchedWriteRes<[HWPort06,HWPort0156]> { |
| 1492 | let Latency = 5; |
| 1493 | let NumMicroOps = 5; |
| 1494 | let ResourceCycles = [1,4]; |
| 1495 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1496 | def: InstRW<[HWWriteResGroup100], (instrs XSETBV)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1497 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1498 | def HWWriteResGroup102 : SchedWriteRes<[HWPort1,HWPort5]> { |
| 1499 | let Latency = 6; |
| 1500 | let NumMicroOps = 2; |
| 1501 | let ResourceCycles = [1,1]; |
| 1502 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1503 | def: InstRW<[HWWriteResGroup102], (instrs VCVTDQ2PDYrr, |
| 1504 | VCVTPD2PSYrr, |
| 1505 | VCVTPD2DQYrr, |
| 1506 | VCVTTPD2DQYrr)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1507 | |
| 1508 | def HWWriteResGroup103 : SchedWriteRes<[HWPort1,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1509 | let Latency = 13; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1510 | let NumMicroOps = 3; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1511 | let ResourceCycles = [2,1]; |
Michael Zuckerman | f668400 | 2017-06-28 11:23:31 +0000 | [diff] [blame] | 1512 | } |
Simon Pilgrim | be51b20 | 2018-05-04 12:59:24 +0000 | [diff] [blame] | 1513 | def: InstRW<[HWWriteResGroup103], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1514 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1515 | def HWWriteResGroup104 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1516 | let Latency = 12; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1517 | let NumMicroOps = 3; |
| 1518 | let ResourceCycles = [1,1,1]; |
| 1519 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1520 | def: InstRW<[HWWriteResGroup104], (instrs VCVTDQ2PDYrm)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1521 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1522 | def HWWriteResGroup107 : SchedWriteRes<[HWPort1,HWPort6,HWPort06,HWPort0156]> { |
| 1523 | let Latency = 6; |
| 1524 | let NumMicroOps = 4; |
| 1525 | let ResourceCycles = [1,1,1,1]; |
| 1526 | } |
| 1527 | def: InstRW<[HWWriteResGroup107], (instregex "SLDT(16|32|64)r")>; |
| 1528 | |
| 1529 | def HWWriteResGroup108 : SchedWriteRes<[HWPort6,HWPort0156]> { |
| 1530 | let Latency = 6; |
| 1531 | let NumMicroOps = 6; |
| 1532 | let ResourceCycles = [1,5]; |
| 1533 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1534 | def: InstRW<[HWWriteResGroup108], (instrs STD)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1535 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1536 | def HWWriteResGroup114 : SchedWriteRes<[HWPort6,HWPort06,HWPort15,HWPort0156]> { |
| 1537 | let Latency = 7; |
| 1538 | let NumMicroOps = 7; |
| 1539 | let ResourceCycles = [2,2,1,2]; |
| 1540 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1541 | def: InstRW<[HWWriteResGroup114], (instrs LOOP)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1542 | |
| 1543 | def HWWriteResGroup115 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1544 | let Latency = 15; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1545 | let NumMicroOps = 3; |
| 1546 | let ResourceCycles = [1,1,1]; |
| 1547 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1548 | def: InstRW<[HWWriteResGroup115], (instregex "MUL_FI(16|32)m")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1549 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1550 | def HWWriteResGroup120 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1551 | let Latency = 16; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1552 | let NumMicroOps = 10; |
| 1553 | let ResourceCycles = [1,1,1,4,1,2]; |
| 1554 | } |
Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1555 | def: InstRW<[HWWriteResGroup120], (instregex "RCL(8|16|32|64)mCL")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1556 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1557 | def HWWriteResGroup129 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> { |
| 1558 | let Latency = 11; |
| 1559 | let NumMicroOps = 7; |
| 1560 | let ResourceCycles = [2,2,3]; |
| 1561 | } |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1562 | def: InstRW<[HWWriteResGroup129], (instregex "RCL(16|32|64)rCL", |
| 1563 | "RCR(16|32|64)rCL")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1564 | |
| 1565 | def HWWriteResGroup130 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> { |
| 1566 | let Latency = 11; |
| 1567 | let NumMicroOps = 9; |
| 1568 | let ResourceCycles = [1,4,1,3]; |
| 1569 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1570 | def: InstRW<[HWWriteResGroup130], (instrs RCL8rCL)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1571 | |
| 1572 | def HWWriteResGroup131 : SchedWriteRes<[HWPort06,HWPort0156]> { |
| 1573 | let Latency = 11; |
| 1574 | let NumMicroOps = 11; |
| 1575 | let ResourceCycles = [2,9]; |
| 1576 | } |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1577 | def: InstRW<[HWWriteResGroup131], (instrs LOOPE, LOOPNE)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1578 | |
| 1579 | def HWWriteResGroup132 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1580 | let Latency = 17; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1581 | let NumMicroOps = 14; |
| 1582 | let ResourceCycles = [1,1,1,4,2,5]; |
| 1583 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1584 | def: InstRW<[HWWriteResGroup132], (instrs CMPXCHG8B)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1585 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1586 | def HWWriteResGroup135 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1587 | let Latency = 19; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1588 | let NumMicroOps = 11; |
| 1589 | let ResourceCycles = [2,1,1,3,1,3]; |
| 1590 | } |
Craig Topper | 13a1650 | 2018-03-19 00:56:09 +0000 | [diff] [blame] | 1591 | def: InstRW<[HWWriteResGroup135], (instregex "RCR(8|16|32|64)mCL")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1592 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1593 | def HWWriteResGroup142 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> { |
| 1594 | let Latency = 14; |
| 1595 | let NumMicroOps = 10; |
| 1596 | let ResourceCycles = [2,3,1,4]; |
| 1597 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1598 | def: InstRW<[HWWriteResGroup142], (instrs RCR8rCL)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1599 | |
| 1600 | def HWWriteResGroup143 : SchedWriteRes<[HWPort23,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1601 | let Latency = 19; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1602 | let NumMicroOps = 15; |
| 1603 | let ResourceCycles = [1,14]; |
| 1604 | } |
Simon Pilgrim | 9c1761a | 2018-08-18 18:04:29 +0000 | [diff] [blame] | 1605 | def: InstRW<[HWWriteResGroup143], (instrs POPF16)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1606 | |
| 1607 | def HWWriteResGroup144 : SchedWriteRes<[HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1608 | let Latency = 21; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1609 | let NumMicroOps = 8; |
| 1610 | let ResourceCycles = [1,1,1,1,1,1,2]; |
| 1611 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1612 | def: InstRW<[HWWriteResGroup144], (instrs INSB, INSL, INSW)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1613 | |
Clement Courbet | a933fb2 | 2018-10-01 08:37:48 +0000 | [diff] [blame] | 1614 | def HWWriteResGroup145 : SchedWriteRes<[HWPort5, HWPort6]> { |
| 1615 | let Latency = 8; |
| 1616 | let NumMicroOps = 20; |
| 1617 | let ResourceCycles = [1,1]; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1618 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1619 | def: InstRW<[HWWriteResGroup145], (instrs VZEROALL)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1620 | |
| 1621 | def HWWriteResGroup146 : SchedWriteRes<[HWPort0,HWPort4,HWPort5,HWPort23,HWPort237,HWPort06,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1622 | let Latency = 22; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1623 | let NumMicroOps = 19; |
| 1624 | let ResourceCycles = [2,1,4,1,1,4,6]; |
| 1625 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1626 | def: InstRW<[HWWriteResGroup146], (instrs CMPXCHG16B)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1627 | |
| 1628 | def HWWriteResGroup147 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156]> { |
| 1629 | let Latency = 17; |
| 1630 | let NumMicroOps = 15; |
| 1631 | let ResourceCycles = [2,1,2,4,2,4]; |
| 1632 | } |
Simon Pilgrim | aef5ca7 | 2018-04-27 13:32:42 +0000 | [diff] [blame] | 1633 | def: InstRW<[HWWriteResGroup147], (instrs XCH_F)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1634 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1635 | def HWWriteResGroup149 : SchedWriteRes<[HWPort5,HWPort6,HWPort06,HWPort0156]> { |
| 1636 | let Latency = 18; |
| 1637 | let NumMicroOps = 8; |
| 1638 | let ResourceCycles = [1,1,1,5]; |
| 1639 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1640 | def: InstRW<[HWWriteResGroup149], (instrs CPUID, RDTSC)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1641 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1642 | def HWWriteResGroup151 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1643 | let Latency = 23; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1644 | let NumMicroOps = 19; |
| 1645 | let ResourceCycles = [3,1,15]; |
| 1646 | } |
Craig Topper | 391c6f9 | 2017-12-10 01:24:08 +0000 | [diff] [blame] | 1647 | def: InstRW<[HWWriteResGroup151], (instregex "XRSTOR(64)?")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1648 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1649 | def HWWriteResGroup154 : SchedWriteRes<[HWPort0]> { |
| 1650 | let Latency = 20; |
| 1651 | let NumMicroOps = 1; |
| 1652 | let ResourceCycles = [1]; |
| 1653 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1654 | def: InstRW<[HWWriteResGroup154], (instregex "DIV_(FPrST0|FST0r|FrST0)")>; |
Craig Topper | 8104f26 | 2018-04-02 05:33:28 +0000 | [diff] [blame] | 1655 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1656 | def HWWriteResGroup155 : SchedWriteRes<[HWPort0,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1657 | let Latency = 27; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1658 | let NumMicroOps = 2; |
| 1659 | let ResourceCycles = [1,1]; |
| 1660 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1661 | def: InstRW<[HWWriteResGroup155], (instregex "DIVR_F(32|64)m")>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1662 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1663 | def HWWriteResGroup156 : SchedWriteRes<[HWPort5,HWPort6,HWPort0156]> { |
| 1664 | let Latency = 20; |
| 1665 | let NumMicroOps = 10; |
| 1666 | let ResourceCycles = [1,2,7]; |
| 1667 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1668 | def: InstRW<[HWWriteResGroup156], (instrs MWAITrr)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1669 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1670 | def HWWriteResGroup161 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1671 | let Latency = 30; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1672 | let NumMicroOps = 3; |
| 1673 | let ResourceCycles = [1,1,1]; |
| 1674 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1675 | def: InstRW<[HWWriteResGroup161], (instregex "DIVR_FI(16|32)m")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1676 | |
| 1677 | def HWWriteResGroup162 : SchedWriteRes<[HWPort0]> { |
| 1678 | let Latency = 24; |
| 1679 | let NumMicroOps = 1; |
| 1680 | let ResourceCycles = [1]; |
| 1681 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1682 | def: InstRW<[HWWriteResGroup162], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1683 | |
| 1684 | def HWWriteResGroup163 : SchedWriteRes<[HWPort0,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1685 | let Latency = 31; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1686 | let NumMicroOps = 2; |
| 1687 | let ResourceCycles = [1,1]; |
| 1688 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1689 | def: InstRW<[HWWriteResGroup163], (instregex "DIV_F(32|64)m")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1690 | |
| 1691 | def HWWriteResGroup164 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1692 | let Latency = 30; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1693 | let NumMicroOps = 27; |
| 1694 | let ResourceCycles = [1,5,1,1,19]; |
| 1695 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1696 | def: InstRW<[HWWriteResGroup164], (instrs XSAVE64)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1697 | |
| 1698 | def HWWriteResGroup165 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1699 | let Latency = 31; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1700 | let NumMicroOps = 28; |
| 1701 | let ResourceCycles = [1,6,1,1,19]; |
| 1702 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1703 | def: InstRW<[HWWriteResGroup165], (instrs XSAVE)>; |
| 1704 | def: InstRW<[HWWriteResGroup165], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1705 | |
| 1706 | def HWWriteResGroup166 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1707 | let Latency = 34; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1708 | let NumMicroOps = 3; |
| 1709 | let ResourceCycles = [1,1,1]; |
| 1710 | } |
Simon Pilgrim | 8ee7d01 | 2018-04-27 21:14:19 +0000 | [diff] [blame] | 1711 | def: InstRW<[HWWriteResGroup166], (instregex "DIV_FI(16|32)m")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1712 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1713 | def HWWriteResGroup170 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort06,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1714 | let Latency = 35; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1715 | let NumMicroOps = 23; |
| 1716 | let ResourceCycles = [1,5,3,4,10]; |
| 1717 | } |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1718 | def: InstRW<[HWWriteResGroup170], (instregex "IN(8|16|32)ri", |
| 1719 | "IN(8|16|32)rr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1720 | |
| 1721 | def HWWriteResGroup171 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1722 | let Latency = 36; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1723 | let NumMicroOps = 23; |
| 1724 | let ResourceCycles = [1,5,2,1,4,10]; |
| 1725 | } |
Simon Pilgrim | ec2f878 | 2018-03-21 16:19:03 +0000 | [diff] [blame] | 1726 | def: InstRW<[HWWriteResGroup171], (instregex "OUT(8|16|32)ir", |
| 1727 | "OUT(8|16|32)rr")>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1728 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1729 | def HWWriteResGroup175 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort15,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1730 | let Latency = 41; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1731 | let NumMicroOps = 18; |
| 1732 | let ResourceCycles = [1,1,2,3,1,1,1,8]; |
| 1733 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1734 | def: InstRW<[HWWriteResGroup175], (instrs VMCLEARm)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1735 | |
| 1736 | def HWWriteResGroup176 : SchedWriteRes<[HWPort5,HWPort0156]> { |
| 1737 | let Latency = 42; |
| 1738 | let NumMicroOps = 22; |
| 1739 | let ResourceCycles = [2,20]; |
| 1740 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1741 | def: InstRW<[HWWriteResGroup176], (instrs RDTSCP)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1742 | |
| 1743 | def HWWriteResGroup177 : SchedWriteRes<[HWPort0,HWPort01,HWPort23,HWPort05,HWPort06,HWPort015,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1744 | let Latency = 61; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1745 | let NumMicroOps = 64; |
| 1746 | let ResourceCycles = [2,2,8,1,10,2,39]; |
| 1747 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1748 | def: InstRW<[HWWriteResGroup177], (instrs FLDENVm)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1749 | |
| 1750 | def HWWriteResGroup178 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1751 | let Latency = 64; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1752 | let NumMicroOps = 88; |
| 1753 | let ResourceCycles = [4,4,31,1,2,1,45]; |
| 1754 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1755 | def: InstRW<[HWWriteResGroup178], (instrs FXRSTOR64)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1756 | |
| 1757 | def HWWriteResGroup179 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1758 | let Latency = 64; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1759 | let NumMicroOps = 90; |
| 1760 | let ResourceCycles = [4,2,33,1,2,1,47]; |
| 1761 | } |
Craig Topper | 2d451e7 | 2018-03-18 08:38:06 +0000 | [diff] [blame] | 1762 | def: InstRW<[HWWriteResGroup179], (instrs FXRSTOR)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1763 | |
| 1764 | def HWWriteResGroup180 : SchedWriteRes<[HWPort5,HWPort01,HWPort0156]> { |
| 1765 | let Latency = 75; |
| 1766 | let NumMicroOps = 15; |
| 1767 | let ResourceCycles = [6,3,6]; |
| 1768 | } |
Simon Pilgrim | 8cd01aa | 2018-04-23 16:10:50 +0000 | [diff] [blame] | 1769 | def: InstRW<[HWWriteResGroup180], (instrs FNINIT)>; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1770 | |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1771 | def HWWriteResGroup183 : SchedWriteRes<[HWPort0,HWPort1,HWPort4,HWPort5,HWPort6,HWPort237,HWPort06,HWPort0156]> { |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1772 | let Latency = 115; |
Gadi Haber | d76f7b8 | 2017-08-28 10:04:16 +0000 | [diff] [blame] | 1773 | let NumMicroOps = 100; |
| 1774 | let ResourceCycles = [9,9,11,8,1,11,21,30]; |
| 1775 | } |
Simon Pilgrim | a3686c9 | 2018-05-10 19:08:06 +0000 | [diff] [blame] | 1776 | def: InstRW<[HWWriteResGroup183], (instrs FSTENVm)>; |
Quentin Colombet | 95e0531 | 2014-08-18 17:55:59 +0000 | [diff] [blame] | 1777 | |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1778 | def HWWriteResGroup184 : SchedWriteRes<[HWPort0, HWPort5, HWPort15, HWPort015, HWPort06, HWPort23]> { |
| 1779 | let Latency = 26; |
| 1780 | let NumMicroOps = 12; |
| 1781 | let ResourceCycles = [2,2,1,3,2,2]; |
| 1782 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1783 | def: InstRW<[HWWriteResGroup184], (instrs VGATHERDPDrm, |
| 1784 | VPGATHERDQrm, |
| 1785 | VPGATHERDDrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1786 | |
| 1787 | def HWWriteResGroup185 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> { |
| 1788 | let Latency = 24; |
| 1789 | let NumMicroOps = 22; |
| 1790 | let ResourceCycles = [5,3,4,1,5,4]; |
| 1791 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1792 | def: InstRW<[HWWriteResGroup185], (instrs VGATHERQPDYrm, |
| 1793 | VPGATHERQQYrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1794 | |
| 1795 | def HWWriteResGroup186 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> { |
| 1796 | let Latency = 28; |
| 1797 | let NumMicroOps = 22; |
| 1798 | let ResourceCycles = [5,3,4,1,5,4]; |
| 1799 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1800 | def: InstRW<[HWWriteResGroup186], (instrs VPGATHERQDYrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1801 | |
| 1802 | def HWWriteResGroup187 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> { |
| 1803 | let Latency = 25; |
| 1804 | let NumMicroOps = 22; |
| 1805 | let ResourceCycles = [5,3,4,1,5,4]; |
| 1806 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1807 | def: InstRW<[HWWriteResGroup187], (instrs VPGATHERQDrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1808 | |
| 1809 | def HWWriteResGroup188 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> { |
| 1810 | let Latency = 27; |
| 1811 | let NumMicroOps = 20; |
| 1812 | let ResourceCycles = [3,3,4,1,5,4]; |
| 1813 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1814 | def: InstRW<[HWWriteResGroup188], (instrs VGATHERDPDYrm, |
| 1815 | VPGATHERDQYrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1816 | |
| 1817 | def HWWriteResGroup189 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> { |
| 1818 | let Latency = 27; |
| 1819 | let NumMicroOps = 34; |
| 1820 | let ResourceCycles = [5,3,8,1,9,8]; |
| 1821 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1822 | def: InstRW<[HWWriteResGroup189], (instrs VGATHERDPSYrm, |
| 1823 | VPGATHERDDYrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1824 | |
| 1825 | def HWWriteResGroup190 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> { |
| 1826 | let Latency = 23; |
| 1827 | let NumMicroOps = 14; |
| 1828 | let ResourceCycles = [3,3,2,1,3,2]; |
| 1829 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1830 | def: InstRW<[HWWriteResGroup190], (instrs VGATHERQPDrm, |
| 1831 | VPGATHERQQrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1832 | |
| 1833 | def HWWriteResGroup191 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> { |
| 1834 | let Latency = 28; |
| 1835 | let NumMicroOps = 15; |
| 1836 | let ResourceCycles = [3,3,2,1,4,2]; |
| 1837 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1838 | def: InstRW<[HWWriteResGroup191], (instrs VGATHERQPSYrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1839 | |
| 1840 | def HWWriteResGroup192 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> { |
| 1841 | let Latency = 25; |
| 1842 | let NumMicroOps = 15; |
| 1843 | let ResourceCycles = [3,3,2,1,4,2]; |
| 1844 | } |
Craig Topper | 17a3118 | 2017-12-16 18:35:29 +0000 | [diff] [blame] | 1845 | def: InstRW<[HWWriteResGroup192], (instrs VGATHERQPSrm, |
| 1846 | VGATHERDPSrm)>; |
Gadi Haber | 2cf601f | 2017-12-08 09:48:44 +0000 | [diff] [blame] | 1847 | |
Clement Courbet | 07c9ec6 | 2018-05-29 06:19:39 +0000 | [diff] [blame] | 1848 | def: InstRW<[WriteZero], (instrs CLC)>; |
| 1849 | |
Nadav Rotem | e7b6a8a | 2013-03-28 22:34:46 +0000 | [diff] [blame] | 1850 | } // SchedModel |