blob: 06a32fb0b1cdfb490ee7d8cce6872465bfaf739d [file] [log] [blame]
Nadav Roteme7b6a8a2013-03-28 22:34:46 +00001//=- X86SchedHaswell.td - X86 Haswell Scheduling -------------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Haswell to support instruction
11// scheduling and other instruction cost heuristics.
12//
Clement Courbetc48435b2018-06-11 07:00:08 +000013// Note that we define some instructions here that are not supported by haswell,
14// but we still have to define them because KNL uses the HSW model.
15// They are currently tagged with a comment `Unsupported = 1`.
16// FIXME: Use Unsupported = 1 once KNL has its own model.
17//
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000018//===----------------------------------------------------------------------===//
19
20def HaswellModel : SchedMachineModel {
21 // All x86 instructions are modeled as a single micro-op, and HW can decode 4
22 // instructions per cycle.
23 let IssueWidth = 4;
Andrew Trick18dc3da2013-06-15 04:50:02 +000024 let MicroOpBufferSize = 192; // Based on the reorder buffer.
Gadi Haber2cf601f2017-12-08 09:48:44 +000025 let LoadLatency = 5;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000026 let MispredictPenalty = 16;
Andrew Trickb6854d82013-09-25 18:14:12 +000027
Hal Finkel6532c202014-05-08 09:14:44 +000028 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
29 let LoopMicroOpBufferSize = 50;
30
Simon Pilgrim2b5967f2018-03-24 18:36:01 +000031 // This flag is set to allow the scheduler to assign a default model to
Gadi Haberd76f7b82017-08-28 10:04:16 +000032 // unrecognized opcodes.
Andrew Trickb6854d82013-09-25 18:14:12 +000033 let CompleteModel = 0;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000034}
35
36let SchedModel = HaswellModel in {
37
38// Haswell can issue micro-ops to 8 different ports in one cycle.
39
Quentin Colombet9e16c8a2014-01-29 18:26:59 +000040// Ports 0, 1, 5, and 6 handle all computation.
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000041// Port 4 gets the data half of stores. Store data can be available later than
42// the store address, but since we don't model the latency of stores, we can
43// ignore that.
44// Ports 2 and 3 are identical. They handle loads and the address half of
45// stores. Port 7 can handle address calculations.
46def HWPort0 : ProcResource<1>;
47def HWPort1 : ProcResource<1>;
48def HWPort2 : ProcResource<1>;
49def HWPort3 : ProcResource<1>;
50def HWPort4 : ProcResource<1>;
51def HWPort5 : ProcResource<1>;
52def HWPort6 : ProcResource<1>;
53def HWPort7 : ProcResource<1>;
54
55// Many micro-ops are capable of issuing on multiple ports.
Quentin Colombet0bc907e2014-08-18 17:55:26 +000056def HWPort01 : ProcResGroup<[HWPort0, HWPort1]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000057def HWPort23 : ProcResGroup<[HWPort2, HWPort3]>;
58def HWPort237 : ProcResGroup<[HWPort2, HWPort3, HWPort7]>;
Quentin Colombetf68e0942014-08-18 17:55:36 +000059def HWPort04 : ProcResGroup<[HWPort0, HWPort4]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000060def HWPort05 : ProcResGroup<[HWPort0, HWPort5]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000061def HWPort06 : ProcResGroup<[HWPort0, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000062def HWPort15 : ProcResGroup<[HWPort1, HWPort5]>;
Quentin Colombetca498512014-02-24 19:33:51 +000063def HWPort16 : ProcResGroup<[HWPort1, HWPort6]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000064def HWPort56 : ProcResGroup<[HWPort5, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000065def HWPort015 : ProcResGroup<[HWPort0, HWPort1, HWPort5]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000066def HWPort056 : ProcResGroup<[HWPort0, HWPort5, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000067def HWPort0156: ProcResGroup<[HWPort0, HWPort1, HWPort5, HWPort6]>;
68
Andrew Trick40c4f382013-06-15 04:50:06 +000069// 60 Entry Unified Scheduler
70def HWPortAny : ProcResGroup<[HWPort0, HWPort1, HWPort2, HWPort3, HWPort4,
71 HWPort5, HWPort6, HWPort7]> {
72 let BufferSize=60;
73}
74
Andrew Tricke1d88cf2013-04-02 01:58:47 +000075// Integer division issued on port 0.
76def HWDivider : ProcResource<1>;
Craig Topper8104f262018-04-02 05:33:28 +000077// FP division and sqrt on port 0.
78def HWFPDivider : ProcResource<1>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000079
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000080// Integer loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000081// cycles after the memory operand.
Gadi Haber2cf601f2017-12-08 09:48:44 +000082def : ReadAdvance<ReadAfterLd, 5>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000083
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000084// Vector loads are 5/6/7 cycles, so ReadAfterVec*Ld registers needn't be available
85// until 5/6/7 cycles after the memory operand.
86def : ReadAdvance<ReadAfterVecLd, 5>;
87def : ReadAdvance<ReadAfterVecXLd, 6>;
88def : ReadAdvance<ReadAfterVecYLd, 7>;
89
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000090// Many SchedWrites are defined in pairs with and without a folded load.
91// Instructions with folded loads are usually micro-fused, so they only appear
92// as two micro-ops when queued in the reservation station.
93// This multiclass defines the resource usage for variants with and without
94// folded loads.
95multiclass HWWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 int Lat, list<int> Res = [1], int UOps = 1,
Simon Pilgrimb56be792018-09-25 13:01:26 +000098 int LoadLat = 5> {
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000099 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000100 def : WriteRes<SchedRW, ExePorts> {
101 let Latency = Lat;
102 let ResourceCycles = Res;
103 let NumMicroOps = UOps;
104 }
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000105
Simon Pilgrime3547af2018-03-25 10:21:19 +0000106 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
107 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000108 def : WriteRes<SchedRW.Folded, !listconcat([HWPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +0000109 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000110 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrimb56be792018-09-25 13:01:26 +0000111 let NumMicroOps = !add(UOps, 1);
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000112 }
113}
114
Craig Topperf131b602018-04-06 16:16:46 +0000115// A folded store needs a cycle on port 4 for the store data, and an extra port
116// 2/3/7 cycle to recompute the address.
117def : WriteRes<WriteRMW, [HWPort237,HWPort4]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000118
Quentin Colombet9e16c8a2014-01-29 18:26:59 +0000119// Store_addr on 237.
120// Store_data on 4.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000121defm : X86WriteRes<WriteStore, [HWPort237, HWPort4], 1, [1,1], 1>;
122defm : X86WriteRes<WriteStoreNT, [HWPort237, HWPort4], 1, [1,1], 2>;
123defm : X86WriteRes<WriteLoad, [HWPort23], 5, [1], 1>;
124defm : X86WriteRes<WriteMove, [HWPort0156], 1, [1], 1>;
125def : WriteRes<WriteZero, []>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000126
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000127// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000128defm : HWWriteResPair<WriteALU, [HWPort0156], 1>;
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000129defm : HWWriteResPair<WriteADC, [HWPort06, HWPort0156], 2, [1,1], 2>;
Simon Pilgrim00865a42018-09-24 15:21:57 +0000130
131// Integer multiplication.
132defm : HWWriteResPair<WriteIMul8, [HWPort1], 3>;
133defm : HWWriteResPair<WriteIMul16, [HWPort1,HWPort06,HWPort0156], 4, [1,1,2], 4>;
134defm : X86WriteRes<WriteIMul16Imm, [HWPort1,HWPort0156], 4, [1,1], 2>;
135defm : X86WriteRes<WriteIMul16ImmLd, [HWPort1,HWPort0156,HWPort23], 8, [1,1,1], 3>;
136defm : HWWriteResPair<WriteIMul16Reg, [HWPort1], 3>;
137defm : HWWriteResPair<WriteIMul32, [HWPort1,HWPort06,HWPort0156], 4, [1,1,1], 3>;
138defm : HWWriteResPair<WriteIMul32Imm, [HWPort1], 3>;
139defm : HWWriteResPair<WriteIMul32Reg, [HWPort1], 3>;
140defm : HWWriteResPair<WriteIMul64, [HWPort1,HWPort6], 4, [1,1], 2>;
141defm : HWWriteResPair<WriteIMul64Imm, [HWPort1], 3>;
142defm : HWWriteResPair<WriteIMul64Reg, [HWPort1], 3>;
143def : WriteRes<WriteIMulH, []> { let Latency = 3; }
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000144
Simon Pilgrim67caf042018-07-31 18:24:24 +0000145defm : X86WriteRes<WriteBSWAP32, [HWPort15], 1, [1], 1>;
146defm : X86WriteRes<WriteBSWAP64, [HWPort06, HWPort15], 2, [1,1], 2>;
Andrew V. Tischenko62f7a322018-08-30 06:26:00 +0000147defm : X86WriteRes<WriteCMPXCHG,[HWPort06, HWPort0156], 5, [2,3], 5>;
148defm : X86WriteRes<WriteCMPXCHGRMW,[HWPort23,HWPort06,HWPort0156,HWPort237,HWPort4], 9, [1,2,1,1,1], 6>;
Andrew V. Tischenko24f63bc2018-08-09 09:23:26 +0000149defm : X86WriteRes<WriteXCHG, [HWPort0156], 2, [3], 3>;
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000150
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000151// Integer shifts and rotates.
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000152defm : HWWriteResPair<WriteShift, [HWPort06], 1>;
Simon Pilgrimb56be792018-09-25 13:01:26 +0000153defm : HWWriteResPair<WriteShiftCL, [HWPort06, HWPort0156], 3, [2,1], 3>;
Simon Pilgrimf3f3dd52018-09-23 21:19:15 +0000154defm : HWWriteResPair<WriteRotate, [HWPort06], 2, [2], 2>;
Simon Pilgrimb56be792018-09-25 13:01:26 +0000155defm : HWWriteResPair<WriteRotateCL, [HWPort06, HWPort0156], 3, [2,1], 3>;
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000156
157// SHLD/SHRD.
158defm : X86WriteRes<WriteSHDrri, [HWPort1], 3, [1], 1>;
159defm : X86WriteRes<WriteSHDrrcl,[HWPort1, HWPort06, HWPort0156], 6, [1, 1, 2], 4>;
160defm : X86WriteRes<WriteSHDmri, [HWPort1, HWPort23, HWPort237, HWPort0156], 10, [1, 1, 1, 1], 4>;
161defm : X86WriteRes<WriteSHDmrcl,[HWPort1, HWPort23, HWPort237, HWPort06, HWPort0156], 12, [1, 1, 1, 1, 2], 6>;
162
Simon Pilgrim2864b462018-05-08 14:55:16 +0000163defm : HWWriteResPair<WriteJump, [HWPort06], 1>;
164defm : HWWriteResPair<WriteCRC32, [HWPort1], 3>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000165
Craig Topperb7baa352018-04-08 17:53:18 +0000166defm : HWWriteResPair<WriteCMOV, [HWPort06,HWPort0156], 2, [1,1], 2>; // Conditional move.
Simon Pilgrim2782a192018-05-17 16:47:30 +0000167defm : HWWriteResPair<WriteCMOV2, [HWPort06,HWPort0156], 3, [1,2], 3>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000168defm : X86WriteRes<WriteFCMOV, [HWPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000169def : WriteRes<WriteSETCC, [HWPort06]>; // Setcc.
170def : WriteRes<WriteSETCCStore, [HWPort06,HWPort4,HWPort237]> {
171 let Latency = 2;
172 let NumMicroOps = 3;
173}
Simon Pilgrim43737a32018-10-01 14:23:37 +0000174
Simon Pilgrim683e3552018-10-01 16:12:44 +0000175defm : X86WriteRes<WriteLAHFSAHF, [HWPort06], 1, [1], 1>;
176defm : X86WriteRes<WriteBitTest, [HWPort06], 1, [1], 1>;
177defm : X86WriteRes<WriteBitTestImmLd, [HWPort06,HWPort23], 6, [1,1], 2>;
178defm : X86WriteRes<WriteBitTestRegLd, [], 1, [], 10>;
179defm : X86WriteRes<WriteBitTestSet, [HWPort06], 1, [1], 1>;
Simon Pilgrim201bbe32018-10-02 13:11:59 +0000180defm : X86WriteRes<WriteBitTestSetImmLd, [HWPort06,HWPort23], 6, [1,1], 3>;
181//defm : X86WriteRes<WriteBitTestSetRegLd, [], 1, [], 11>;
Craig Topperb7baa352018-04-08 17:53:18 +0000182
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000183// This is for simple LEAs with one or two input operands.
184// The complex ones can only execute on port 1, and they require two cycles on
185// the port to read all inputs. We don't model that.
186def : WriteRes<WriteLEA, [HWPort15]>;
187
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000188// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000189defm : HWWriteResPair<WriteBSF, [HWPort1], 3>;
190defm : HWWriteResPair<WriteBSR, [HWPort1], 3>;
191defm : HWWriteResPair<WriteLZCNT, [HWPort1], 3>;
192defm : HWWriteResPair<WriteTZCNT, [HWPort1], 3>;
193defm : HWWriteResPair<WritePOPCNT, [HWPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000194
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000195// BMI1 BEXTR/BLS, BMI2 BZHI
Craig Topper89310f52018-03-29 20:41:39 +0000196defm : HWWriteResPair<WriteBEXTR, [HWPort06,HWPort15], 2, [1,1], 2>;
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000197defm : HWWriteResPair<WriteBLS, [HWPort15], 1>;
198defm : HWWriteResPair<WriteBZHI, [HWPort15], 1>;
Craig Topper89310f52018-03-29 20:41:39 +0000199
Simon Pilgrima8b4e272018-09-24 16:58:26 +0000200// TODO: Why isn't the HWDivider used?
201defm : X86WriteRes<WriteDiv8, [HWPort0,HWPort1,HWPort5,HWPort6], 22, [], 9>;
202defm : X86WriteRes<WriteDiv16, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>;
203defm : X86WriteRes<WriteDiv32, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>;
204defm : X86WriteRes<WriteDiv64, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156], 98, [7,7,3,3,1,11], 32>;
205defm : X86WriteRes<WriteDiv8Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
206defm : X86WriteRes<WriteDiv16Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
207defm : X86WriteRes<WriteDiv32Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
208defm : X86WriteRes<WriteDiv64Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
209
210defm : X86WriteRes<WriteIDiv8, [HWPort0,HWPort1,HWPort5,HWPort6], 23, [], 9>;
211defm : X86WriteRes<WriteIDiv16, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>;
212defm : X86WriteRes<WriteIDiv32, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>;
213defm : X86WriteRes<WriteIDiv64, [HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156], 112, [4,2,4,8,14,34], 66>;
214defm : X86WriteRes<WriteIDiv8Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
215defm : X86WriteRes<WriteIDiv16Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
216defm : X86WriteRes<WriteIDiv32Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
217defm : X86WriteRes<WriteIDiv64Ld, [HWPort0,HWPort23,HWDivider], 29, [1,1,10], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000218
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000219// Scalar and vector floating point.
Clement Courbetb78ab502018-05-31 11:41:27 +0000220defm : X86WriteRes<WriteFLD0, [HWPort01], 1, [1], 1>;
221defm : X86WriteRes<WriteFLD1, [HWPort01], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000222defm : X86WriteRes<WriteFLDC, [HWPort01], 1, [2], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000223defm : X86WriteRes<WriteFLoad, [HWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000224defm : X86WriteRes<WriteFLoadX, [HWPort23], 6, [1], 1>;
225defm : X86WriteRes<WriteFLoadY, [HWPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000226defm : X86WriteRes<WriteFMaskedLoad, [HWPort23,HWPort5], 8, [1,2], 3>;
227defm : X86WriteRes<WriteFMaskedLoadY, [HWPort23,HWPort5], 9, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000228defm : X86WriteRes<WriteFStore, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000229defm : X86WriteRes<WriteFStoreX, [HWPort237,HWPort4], 1, [1,1], 2>;
230defm : X86WriteRes<WriteFStoreY, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000231defm : X86WriteRes<WriteFStoreNT, [HWPort237,HWPort4], 1, [1,1], 2>;
232defm : X86WriteRes<WriteFStoreNTX, [HWPort237,HWPort4], 1, [1,1], 2>;
233defm : X86WriteRes<WriteFStoreNTY, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000234defm : X86WriteRes<WriteFMaskedStore, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>;
235defm : X86WriteRes<WriteFMaskedStoreY, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>;
236defm : X86WriteRes<WriteFMove, [HWPort5], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000237defm : X86WriteRes<WriteFMoveX, [HWPort5], 1, [1], 1>;
238defm : X86WriteRes<WriteFMoveY, [HWPort5], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000239defm : X86WriteRes<WriteEMMS, [HWPort01,HWPort15,HWPort015,HWPort0156], 31, [8,1,21,1], 31>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000240
Simon Pilgrim1233e122018-05-07 20:52:53 +0000241defm : HWWriteResPair<WriteFAdd, [HWPort1], 3, [1], 1, 5>;
242defm : HWWriteResPair<WriteFAddX, [HWPort1], 3, [1], 1, 6>;
243defm : HWWriteResPair<WriteFAddY, [HWPort1], 3, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000244defm : HWWriteResPair<WriteFAddZ, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000245defm : HWWriteResPair<WriteFAdd64, [HWPort1], 3, [1], 1, 5>;
246defm : HWWriteResPair<WriteFAdd64X, [HWPort1], 3, [1], 1, 6>;
247defm : HWWriteResPair<WriteFAdd64Y, [HWPort1], 3, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000248defm : HWWriteResPair<WriteFAdd64Z, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000249
250defm : HWWriteResPair<WriteFCmp, [HWPort1], 3, [1], 1, 5>;
251defm : HWWriteResPair<WriteFCmpX, [HWPort1], 3, [1], 1, 6>;
252defm : HWWriteResPair<WriteFCmpY, [HWPort1], 3, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000253defm : HWWriteResPair<WriteFCmpZ, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000254defm : HWWriteResPair<WriteFCmp64, [HWPort1], 3, [1], 1, 5>;
255defm : HWWriteResPair<WriteFCmp64X, [HWPort1], 3, [1], 1, 6>;
256defm : HWWriteResPair<WriteFCmp64Y, [HWPort1], 3, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000257defm : HWWriteResPair<WriteFCmp64Z, [HWPort1], 3, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000258
259defm : HWWriteResPair<WriteFCom, [HWPort1], 3>;
260
261defm : HWWriteResPair<WriteFMul, [HWPort01], 5, [1], 1, 5>;
262defm : HWWriteResPair<WriteFMulX, [HWPort01], 5, [1], 1, 6>;
263defm : HWWriteResPair<WriteFMulY, [HWPort01], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000264defm : HWWriteResPair<WriteFMulZ, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim1233e122018-05-07 20:52:53 +0000265defm : HWWriteResPair<WriteFMul64, [HWPort01], 5, [1], 1, 5>;
266defm : HWWriteResPair<WriteFMul64X, [HWPort01], 5, [1], 1, 6>;
267defm : HWWriteResPair<WriteFMul64Y, [HWPort01], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000268defm : HWWriteResPair<WriteFMul64Z, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000269
270defm : HWWriteResPair<WriteFDiv, [HWPort0,HWFPDivider], 13, [1,7], 1, 5>;
271defm : HWWriteResPair<WriteFDivX, [HWPort0,HWFPDivider], 13, [1,7], 1, 6>;
272defm : HWWriteResPair<WriteFDivY, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000273defm : HWWriteResPair<WriteFDivZ, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; // Unsupported = 1
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000274defm : HWWriteResPair<WriteFDiv64, [HWPort0,HWFPDivider], 20, [1,14], 1, 5>;
275defm : HWWriteResPair<WriteFDiv64X, [HWPort0,HWFPDivider], 20, [1,14], 1, 6>;
276defm : HWWriteResPair<WriteFDiv64Y, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000277defm : HWWriteResPair<WriteFDiv64Z, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000278
Simon Pilgrimc7088682018-05-01 18:06:07 +0000279defm : HWWriteResPair<WriteFRcp, [HWPort0], 5, [1], 1, 5>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000280defm : HWWriteResPair<WriteFRcpX, [HWPort0], 5, [1], 1, 6>;
281defm : HWWriteResPair<WriteFRcpY, [HWPort0,HWPort015], 11, [2,1], 3, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000282defm : HWWriteResPair<WriteFRcpZ, [HWPort0,HWPort015], 11, [2,1], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000283
Simon Pilgrimc7088682018-05-01 18:06:07 +0000284defm : HWWriteResPair<WriteFRsqrt, [HWPort0], 5, [1], 1, 5>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000285defm : HWWriteResPair<WriteFRsqrtX,[HWPort0], 5, [1], 1, 6>;
286defm : HWWriteResPair<WriteFRsqrtY,[HWPort0,HWPort015], 11, [2,1], 3, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000287defm : HWWriteResPair<WriteFRsqrtZ,[HWPort0,HWPort015], 11, [2,1], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000288
289defm : HWWriteResPair<WriteFSqrt, [HWPort0,HWFPDivider], 11, [1,7], 1, 5>;
290defm : HWWriteResPair<WriteFSqrtX, [HWPort0,HWFPDivider], 11, [1,7], 1, 6>;
291defm : HWWriteResPair<WriteFSqrtY, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000292defm : HWWriteResPair<WriteFSqrtZ, [HWPort0,HWPort15,HWFPDivider], 21, [2,1,14], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000293defm : HWWriteResPair<WriteFSqrt64, [HWPort0,HWFPDivider], 16, [1,14], 1, 5>;
294defm : HWWriteResPair<WriteFSqrt64X, [HWPort0,HWFPDivider], 16, [1,14], 1, 6>;
295defm : HWWriteResPair<WriteFSqrt64Y, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000296defm : HWWriteResPair<WriteFSqrt64Z, [HWPort0,HWPort15,HWFPDivider], 35, [2,1,28], 3, 7>; // Unsupported = 1
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000297defm : HWWriteResPair<WriteFSqrt80, [HWPort0,HWFPDivider], 23, [1,17]>;
298
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000299defm : HWWriteResPair<WriteFMA, [HWPort01], 5, [1], 1, 5>;
300defm : HWWriteResPair<WriteFMAX, [HWPort01], 5, [1], 1, 6>;
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000301defm : HWWriteResPair<WriteFMAY, [HWPort01], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000302defm : HWWriteResPair<WriteFMAZ, [HWPort01], 5, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000303defm : HWWriteResPair<WriteDPPD, [HWPort0,HWPort1,HWPort5], 9, [1,1,1], 3, 6>;
304defm : HWWriteResPair<WriteDPPS, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 6>;
305defm : HWWriteResPair<WriteDPPSY, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000306defm : HWWriteResPair<WriteDPPSZ, [HWPort0,HWPort1,HWPort5], 14, [2,1,1], 4, 7>; // Unsupported = 1
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000307defm : HWWriteResPair<WriteFSign, [HWPort0], 1>;
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000308defm : X86WriteRes<WriteFRnd, [HWPort23], 6, [1], 1>;
309defm : X86WriteRes<WriteFRndY, [HWPort23], 6, [1], 1>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000310defm : X86WriteRes<WriteFRndZ, [HWPort23], 6, [1], 1>; // Unsupported = 1
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000311defm : X86WriteRes<WriteFRndLd, [HWPort1,HWPort23], 12, [2,1], 3>;
312defm : X86WriteRes<WriteFRndYLd, [HWPort1,HWPort23], 13, [2,1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000313defm : X86WriteRes<WriteFRndZLd, [HWPort1,HWPort23], 13, [2,1], 3>; // Unsupported = 1
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000314defm : HWWriteResPair<WriteFLogic, [HWPort5], 1, [1], 1, 6>;
315defm : HWWriteResPair<WriteFLogicY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000316defm : HWWriteResPair<WriteFLogicZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim210286e2018-05-08 10:28:03 +0000317defm : HWWriteResPair<WriteFTest, [HWPort0], 1, [1], 1, 6>;
318defm : HWWriteResPair<WriteFTestY, [HWPort0], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000319defm : HWWriteResPair<WriteFTestZ, [HWPort0], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim819f2182018-05-02 17:58:50 +0000320defm : HWWriteResPair<WriteFShuffle, [HWPort5], 1, [1], 1, 6>;
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000321defm : HWWriteResPair<WriteFShuffleY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000322defm : HWWriteResPair<WriteFShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000323defm : HWWriteResPair<WriteFVarShuffle, [HWPort5], 1, [1], 1, 6>;
324defm : HWWriteResPair<WriteFVarShuffleY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000325defm : HWWriteResPair<WriteFVarShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim06e16542018-04-22 18:35:53 +0000326defm : HWWriteResPair<WriteFBlend, [HWPort015], 1, [1], 1, 6>;
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000327defm : HWWriteResPair<WriteFBlendY, [HWPort015], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000328defm : HWWriteResPair<WriteFBlendZ, [HWPort015], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim819f2182018-05-02 17:58:50 +0000329defm : HWWriteResPair<WriteFShuffle256, [HWPort5], 3, [1], 1, 7>;
330defm : HWWriteResPair<WriteFVarShuffle256, [HWPort5], 3, [1], 1, 7>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000331defm : HWWriteResPair<WriteFVarBlend, [HWPort5], 2, [2], 2, 6>;
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000332defm : HWWriteResPair<WriteFVarBlendY, [HWPort5], 2, [2], 2, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000333defm : HWWriteResPair<WriteFVarBlendZ, [HWPort5], 2, [2], 2, 7>; // Unsupported = 1
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000334
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000335// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000336defm : HWWriteResPair<WriteCvtSD2I, [HWPort1], 3>;
337defm : HWWriteResPair<WriteCvtPD2I, [HWPort1], 3>;
338defm : HWWriteResPair<WriteCvtPD2IY, [HWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000339defm : HWWriteResPair<WriteCvtPD2IZ, [HWPort1], 3>; // Unsupported = 1
Simon Pilgrim5647e892018-05-16 10:53:45 +0000340defm : HWWriteResPair<WriteCvtSS2I, [HWPort1], 3>;
341defm : HWWriteResPair<WriteCvtPS2I, [HWPort1], 3>;
342defm : HWWriteResPair<WriteCvtPS2IY, [HWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000343defm : HWWriteResPair<WriteCvtPS2IZ, [HWPort1], 3>; // Unsupported = 1
Simon Pilgrim5647e892018-05-16 10:53:45 +0000344
345defm : HWWriteResPair<WriteCvtI2SD, [HWPort1], 4>;
346defm : HWWriteResPair<WriteCvtI2PD, [HWPort1], 4>;
347defm : HWWriteResPair<WriteCvtI2PDY, [HWPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000348defm : HWWriteResPair<WriteCvtI2PDZ, [HWPort1], 4>; // Unsupported = 1
Simon Pilgrim5647e892018-05-16 10:53:45 +0000349defm : HWWriteResPair<WriteCvtI2SS, [HWPort1], 4>;
350defm : HWWriteResPair<WriteCvtI2PS, [HWPort1], 4>;
351defm : HWWriteResPair<WriteCvtI2PSY, [HWPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000352defm : HWWriteResPair<WriteCvtI2PSZ, [HWPort1], 4>; // Unsupported = 1
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000353
354defm : HWWriteResPair<WriteCvtSS2SD, [HWPort1], 3>;
355defm : HWWriteResPair<WriteCvtPS2PD, [HWPort1], 3>;
356defm : HWWriteResPair<WriteCvtPS2PDY, [HWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000357defm : HWWriteResPair<WriteCvtPS2PDZ, [HWPort1], 3>; // Unsupported = 1
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000358defm : HWWriteResPair<WriteCvtSD2SS, [HWPort1], 3>;
359defm : HWWriteResPair<WriteCvtPD2PS, [HWPort1], 3>;
360defm : HWWriteResPair<WriteCvtPD2PSY, [HWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000361defm : HWWriteResPair<WriteCvtPD2PSZ, [HWPort1], 3>; // Unsupported = 1
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000362
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000363defm : X86WriteRes<WriteCvtPH2PS, [HWPort0,HWPort5], 2, [1,1], 2>;
364defm : X86WriteRes<WriteCvtPH2PSY, [HWPort0,HWPort5], 2, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000365defm : X86WriteRes<WriteCvtPH2PSZ, [HWPort0,HWPort5], 2, [1,1], 2>; // Unsupported = 1
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000366defm : X86WriteRes<WriteCvtPH2PSLd, [HWPort0,HWPort23], 6, [1,1], 2>;
367defm : X86WriteRes<WriteCvtPH2PSYLd, [HWPort0,HWPort23], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000368defm : X86WriteRes<WriteCvtPH2PSZLd, [HWPort0,HWPort23], 7, [1,1], 2>; // Unsupported = 1
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000369
370defm : X86WriteRes<WriteCvtPS2PH, [HWPort1,HWPort5], 4, [1,1], 2>;
371defm : X86WriteRes<WriteCvtPS2PHY, [HWPort1,HWPort5], 6, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000372defm : X86WriteRes<WriteCvtPS2PHZ, [HWPort1,HWPort5], 6, [1,1], 2>; // Unsupported = 1
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000373defm : X86WriteRes<WriteCvtPS2PHSt, [HWPort1,HWPort4,HWPort5,HWPort237], 5, [1,1,1,1], 4>;
374defm : X86WriteRes<WriteCvtPS2PHYSt, [HWPort1,HWPort4,HWPort5,HWPort237], 7, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000375defm : X86WriteRes<WriteCvtPS2PHZSt, [HWPort1,HWPort4,HWPort5,HWPort237], 7, [1,1,1,1], 4>; // Unsupported = 1
Simon Pilgrimf0945aa2018-04-24 16:43:07 +0000376
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000377// Vector integer operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000378defm : X86WriteRes<WriteVecLoad, [HWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000379defm : X86WriteRes<WriteVecLoadX, [HWPort23], 6, [1], 1>;
380defm : X86WriteRes<WriteVecLoadY, [HWPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000381defm : X86WriteRes<WriteVecLoadNT, [HWPort23], 6, [1], 1>;
382defm : X86WriteRes<WriteVecLoadNTY, [HWPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000383defm : X86WriteRes<WriteVecMaskedLoad, [HWPort23,HWPort5], 8, [1,2], 3>;
384defm : X86WriteRes<WriteVecMaskedLoadY, [HWPort23,HWPort5], 9, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000385defm : X86WriteRes<WriteVecStore, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000386defm : X86WriteRes<WriteVecStoreX, [HWPort237,HWPort4], 1, [1,1], 2>;
387defm : X86WriteRes<WriteVecStoreY, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000388defm : X86WriteRes<WriteVecStoreNT, [HWPort237,HWPort4], 1, [1,1], 2>;
389defm : X86WriteRes<WriteVecStoreNTY, [HWPort237,HWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000390defm : X86WriteRes<WriteVecMaskedStore, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>;
391defm : X86WriteRes<WriteVecMaskedStoreY, [HWPort0,HWPort4,HWPort237,HWPort15], 5, [1,1,1,1], 4>;
392defm : X86WriteRes<WriteVecMove, [HWPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000393defm : X86WriteRes<WriteVecMoveX, [HWPort015], 1, [1], 1>;
394defm : X86WriteRes<WriteVecMoveY, [HWPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000395defm : X86WriteRes<WriteVecMoveToGpr, [HWPort0], 1, [1], 1>;
396defm : X86WriteRes<WriteVecMoveFromGpr, [HWPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000397
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000398defm : HWWriteResPair<WriteVecLogic, [HWPort015], 1, [1], 1, 5>;
399defm : HWWriteResPair<WriteVecLogicX,[HWPort015], 1, [1], 1, 6>;
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000400defm : HWWriteResPair<WriteVecLogicY,[HWPort015], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000401defm : HWWriteResPair<WriteVecLogicZ,[HWPort015], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim210286e2018-05-08 10:28:03 +0000402defm : HWWriteResPair<WriteVecTest, [HWPort0,HWPort5], 2, [1,1], 2, 6>;
403defm : HWWriteResPair<WriteVecTestY, [HWPort0,HWPort5], 4, [1,1], 2, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000404defm : HWWriteResPair<WriteVecTestZ, [HWPort0,HWPort5], 4, [1,1], 2, 7>; // Unsupported = 1
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000405defm : HWWriteResPair<WriteVecALU, [HWPort15], 1, [1], 1, 5>;
406defm : HWWriteResPair<WriteVecALUX, [HWPort15], 1, [1], 1, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000407defm : HWWriteResPair<WriteVecALUY, [HWPort15], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000408defm : HWWriteResPair<WriteVecALUZ, [HWPort15], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000409defm : HWWriteResPair<WriteVecIMul, [HWPort0], 5, [1], 1, 5>;
410defm : HWWriteResPair<WriteVecIMulX, [HWPort0], 5, [1], 1, 6>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000411defm : HWWriteResPair<WriteVecIMulY, [HWPort0], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000412defm : HWWriteResPair<WriteVecIMulZ, [HWPort0], 5, [1], 1, 7>; // Unsupported = 1
Craig Topper13a0f832018-03-31 04:54:32 +0000413defm : HWWriteResPair<WritePMULLD, [HWPort0], 10, [2], 2, 6>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000414defm : HWWriteResPair<WritePMULLDY, [HWPort0], 10, [2], 2, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000415defm : HWWriteResPair<WritePMULLDZ, [HWPort0], 10, [2], 2, 7>; // Unsupported = 1
Simon Pilgrim819f2182018-05-02 17:58:50 +0000416defm : HWWriteResPair<WriteShuffle, [HWPort5], 1, [1], 1, 5>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000417defm : HWWriteResPair<WriteShuffleX, [HWPort5], 1, [1], 1, 6>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000418defm : HWWriteResPair<WriteShuffleY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000419defm : HWWriteResPair<WriteShuffleZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000420defm : HWWriteResPair<WriteVarShuffle, [HWPort5], 1, [1], 1, 5>;
421defm : HWWriteResPair<WriteVarShuffleX,[HWPort5], 1, [1], 1, 6>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000422defm : HWWriteResPair<WriteVarShuffleY,[HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000423defm : HWWriteResPair<WriteVarShuffleZ,[HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim06e16542018-04-22 18:35:53 +0000424defm : HWWriteResPair<WriteBlend, [HWPort5], 1, [1], 1, 6>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000425defm : HWWriteResPair<WriteBlendY, [HWPort5], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000426defm : HWWriteResPair<WriteBlendZ, [HWPort5], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim819f2182018-05-02 17:58:50 +0000427defm : HWWriteResPair<WriteShuffle256, [HWPort5], 3, [1], 1, 7>;
428defm : HWWriteResPair<WriteVarShuffle256, [HWPort5], 3, [1], 1, 7>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000429defm : HWWriteResPair<WriteVarBlend, [HWPort5], 2, [2], 2, 6>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000430defm : HWWriteResPair<WriteVarBlendY, [HWPort5], 2, [2], 2, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000431defm : HWWriteResPair<WriteVarBlendZ, [HWPort5], 2, [2], 2, 7>; // Unsupported = 1
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000432defm : HWWriteResPair<WriteMPSAD, [HWPort0, HWPort5], 7, [1, 2], 3, 6>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000433defm : HWWriteResPair<WriteMPSADY, [HWPort0, HWPort5], 7, [1, 2], 3, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000434defm : HWWriteResPair<WriteMPSADZ, [HWPort0, HWPort5], 7, [1, 2], 3, 7>; // Unsupported = 1
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000435defm : HWWriteResPair<WritePSADBW, [HWPort0], 5, [1], 1, 5>;
436defm : HWWriteResPair<WritePSADBWX, [HWPort0], 5, [1], 1, 6>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000437defm : HWWriteResPair<WritePSADBWY, [HWPort0], 5, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000438defm : HWWriteResPair<WritePSADBWZ, [HWPort0], 5, [1], 1, 7>; // Unsupported = 1
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000439defm : HWWriteResPair<WritePHMINPOS, [HWPort0], 5, [1], 1, 6>;
Quentin Colombetca498512014-02-24 19:33:51 +0000440
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000441// Vector integer shifts.
442defm : HWWriteResPair<WriteVecShift, [HWPort0], 1, [1], 1, 5>;
443defm : HWWriteResPair<WriteVecShiftX, [HWPort0,HWPort5], 2, [1,1], 2, 6>;
444defm : X86WriteRes<WriteVecShiftY, [HWPort0,HWPort5], 4, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000445defm : X86WriteRes<WriteVecShiftZ, [HWPort0,HWPort5], 4, [1,1], 2>; // Unsupported = 1
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000446defm : X86WriteRes<WriteVecShiftYLd, [HWPort0,HWPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000447defm : X86WriteRes<WriteVecShiftZLd, [HWPort0,HWPort23], 8, [1,1], 2>; // Unsupported = 1
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000448
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000449defm : HWWriteResPair<WriteVecShiftImm, [HWPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000450defm : HWWriteResPair<WriteVecShiftImmX, [HWPort0], 1, [1], 1, 6>;
451defm : HWWriteResPair<WriteVecShiftImmY, [HWPort0], 1, [1], 1, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000452defm : HWWriteResPair<WriteVecShiftImmZ, [HWPort0], 1, [1], 1, 7>; // Unsupported = 1
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000453defm : HWWriteResPair<WriteVarVecShift, [HWPort0, HWPort5], 3, [2,1], 3, 6>;
454defm : HWWriteResPair<WriteVarVecShiftY, [HWPort0, HWPort5], 3, [2,1], 3, 7>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000455defm : HWWriteResPair<WriteVarVecShiftZ, [HWPort0, HWPort5], 3, [2,1], 3, 7>; // Unsupported = 1
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000456
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000457// Vector insert/extract operations.
458def : WriteRes<WriteVecInsert, [HWPort5]> {
459 let Latency = 2;
460 let NumMicroOps = 2;
461 let ResourceCycles = [2];
462}
463def : WriteRes<WriteVecInsertLd, [HWPort5,HWPort23]> {
464 let Latency = 6;
465 let NumMicroOps = 2;
466}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000467def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000468
469def : WriteRes<WriteVecExtract, [HWPort0,HWPort5]> {
470 let Latency = 2;
471 let NumMicroOps = 2;
472}
473def : WriteRes<WriteVecExtractSt, [HWPort4,HWPort5,HWPort237]> {
474 let Latency = 2;
475 let NumMicroOps = 3;
476}
477
Quentin Colombetca498512014-02-24 19:33:51 +0000478// String instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000479
Quentin Colombetca498512014-02-24 19:33:51 +0000480// Packed Compare Implicit Length Strings, Return Mask
481def : WriteRes<WritePCmpIStrM, [HWPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000482 let Latency = 11;
483 let NumMicroOps = 3;
Quentin Colombetca498512014-02-24 19:33:51 +0000484 let ResourceCycles = [3];
485}
486def : WriteRes<WritePCmpIStrMLd, [HWPort0, HWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000487 let Latency = 17;
488 let NumMicroOps = 4;
489 let ResourceCycles = [3,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000490}
491
492// Packed Compare Explicit Length Strings, Return Mask
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000493def : WriteRes<WritePCmpEStrM, [HWPort0, HWPort5, HWPort015, HWPort0156]> {
494 let Latency = 19;
495 let NumMicroOps = 9;
496 let ResourceCycles = [4,3,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000497}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000498def : WriteRes<WritePCmpEStrMLd, [HWPort0, HWPort5, HWPort23, HWPort015, HWPort0156]> {
499 let Latency = 25;
500 let NumMicroOps = 10;
501 let ResourceCycles = [4,3,1,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000502}
503
504// Packed Compare Implicit Length Strings, Return Index
505def : WriteRes<WritePCmpIStrI, [HWPort0]> {
506 let Latency = 11;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000507 let NumMicroOps = 3;
Quentin Colombetca498512014-02-24 19:33:51 +0000508 let ResourceCycles = [3];
509}
510def : WriteRes<WritePCmpIStrILd, [HWPort0, HWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000511 let Latency = 17;
512 let NumMicroOps = 4;
513 let ResourceCycles = [3,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000514}
515
516// Packed Compare Explicit Length Strings, Return Index
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000517def : WriteRes<WritePCmpEStrI, [HWPort0, HWPort5, HWPort0156]> {
518 let Latency = 18;
519 let NumMicroOps = 8;
520 let ResourceCycles = [4,3,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000521}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000522def : WriteRes<WritePCmpEStrILd, [HWPort0, HWPort5, HWPort23, HWPort0156]> {
523 let Latency = 24;
524 let NumMicroOps = 9;
525 let ResourceCycles = [4,3,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000526}
527
Simon Pilgrima2f26782018-03-27 20:38:54 +0000528// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000529def : WriteRes<WriteFMOVMSK, [HWPort0]> { let Latency = 3; }
530def : WriteRes<WriteVecMOVMSK, [HWPort0]> { let Latency = 3; }
531def : WriteRes<WriteVecMOVMSKY, [HWPort0]> { let Latency = 3; }
532def : WriteRes<WriteMMXMOVMSK, [HWPort0]> { let Latency = 1; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000533
Quentin Colombetca498512014-02-24 19:33:51 +0000534// AES Instructions.
535def : WriteRes<WriteAESDecEnc, [HWPort5]> {
536 let Latency = 7;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000537 let NumMicroOps = 1;
Quentin Colombetca498512014-02-24 19:33:51 +0000538 let ResourceCycles = [1];
539}
540def : WriteRes<WriteAESDecEncLd, [HWPort5, HWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000541 let Latency = 13;
542 let NumMicroOps = 2;
543 let ResourceCycles = [1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000544}
545
546def : WriteRes<WriteAESIMC, [HWPort5]> {
547 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000548 let NumMicroOps = 2;
Quentin Colombetca498512014-02-24 19:33:51 +0000549 let ResourceCycles = [2];
550}
551def : WriteRes<WriteAESIMCLd, [HWPort5, HWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000552 let Latency = 20;
553 let NumMicroOps = 3;
554 let ResourceCycles = [2,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000555}
556
Simon Pilgrim7684e052018-03-22 13:18:08 +0000557def : WriteRes<WriteAESKeyGen, [HWPort0,HWPort5,HWPort015]> {
558 let Latency = 29;
559 let NumMicroOps = 11;
560 let ResourceCycles = [2,7,2];
Quentin Colombetca498512014-02-24 19:33:51 +0000561}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000562def : WriteRes<WriteAESKeyGenLd, [HWPort0,HWPort5,HWPort23,HWPort015]> {
563 let Latency = 34;
564 let NumMicroOps = 11;
565 let ResourceCycles = [2,7,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000566}
567
568// Carry-less multiplication instructions.
569def : WriteRes<WriteCLMul, [HWPort0, HWPort5]> {
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000570 let Latency = 11;
571 let NumMicroOps = 3;
572 let ResourceCycles = [2,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000573}
574def : WriteRes<WriteCLMulLd, [HWPort0, HWPort5, HWPort23]> {
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000575 let Latency = 17;
576 let NumMicroOps = 4;
577 let ResourceCycles = [2,1,1];
Quentin Colombetca498512014-02-24 19:33:51 +0000578}
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000579
Craig Topper05242bf2018-04-21 18:07:36 +0000580// Load/store MXCSR.
581def : WriteRes<WriteLDMXCSR, [HWPort0,HWPort23,HWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
582def : WriteRes<WriteSTMXCSR, [HWPort4,HWPort5,HWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
583
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000584def : WriteRes<WriteSystem, [HWPort0156]> { let Latency = 100; }
585def : WriteRes<WriteMicrocoded, [HWPort0156]> { let Latency = 100; }
Quentin Colombetca498512014-02-24 19:33:51 +0000586def : WriteRes<WriteFence, [HWPort23, HWPort4]>;
587def : WriteRes<WriteNop, []>;
Quentin Colombet35d37b72014-08-18 17:55:08 +0000588
Michael Zuckermanf6684002017-06-28 11:23:31 +0000589//================ Exceptions ================//
590
591//-- Specific Scheduling Models --//
592
593// Starting with P0.
Craig Topper02daec02018-04-02 01:12:32 +0000594def HWWriteP0 : SchedWriteRes<[HWPort0]>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000595
Craig Topper02daec02018-04-02 01:12:32 +0000596def HWWriteP01 : SchedWriteRes<[HWPort01]>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000597
Craig Topper02daec02018-04-02 01:12:32 +0000598def HWWrite2P01 : SchedWriteRes<[HWPort01]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000599 let NumMicroOps = 2;
600}
Craig Topper02daec02018-04-02 01:12:32 +0000601def HWWrite3P01 : SchedWriteRes<[HWPort01]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000602 let NumMicroOps = 3;
603}
604
Craig Topper02daec02018-04-02 01:12:32 +0000605def HWWriteP0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000606 let NumMicroOps = 2;
607}
608
Craig Topper02daec02018-04-02 01:12:32 +0000609def HWWrite2P0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000610 let NumMicroOps = 3;
611 let ResourceCycles = [2, 1];
612}
613
Michael Zuckermanf6684002017-06-28 11:23:31 +0000614// Starting with P1.
Craig Topper02daec02018-04-02 01:12:32 +0000615def HWWriteP1 : SchedWriteRes<[HWPort1]>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000616
Michael Zuckermanf6684002017-06-28 11:23:31 +0000617
Craig Topper02daec02018-04-02 01:12:32 +0000618def HWWrite2P1 : SchedWriteRes<[HWPort1]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000619 let NumMicroOps = 2;
620 let ResourceCycles = [2];
621}
Michael Zuckermanf6684002017-06-28 11:23:31 +0000622
623// Notation:
624// - r: register.
625// - mm: 64 bit mmx register.
626// - x = 128 bit xmm register.
627// - (x)mm = mmx or xmm register.
628// - y = 256 bit ymm register.
629// - v = any vector register.
630// - m = memory.
631
632//=== Integer Instructions ===//
633//-- Move instructions --//
634
Michael Zuckermanf6684002017-06-28 11:23:31 +0000635// XLAT.
Craig Topper02daec02018-04-02 01:12:32 +0000636def HWWriteXLAT : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000637 let Latency = 7;
638 let NumMicroOps = 3;
639}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000640def : InstRW<[HWWriteXLAT], (instrs XLAT)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000641
Michael Zuckermanf6684002017-06-28 11:23:31 +0000642// PUSHA.
Craig Topper02daec02018-04-02 01:12:32 +0000643def HWWritePushA : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000644 let NumMicroOps = 19;
645}
Craig Topper02daec02018-04-02 01:12:32 +0000646def : InstRW<[HWWritePushA], (instregex "PUSHA(16|32)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000647
Michael Zuckermanf6684002017-06-28 11:23:31 +0000648// POPA.
Craig Topper02daec02018-04-02 01:12:32 +0000649def HWWritePopA : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000650 let NumMicroOps = 18;
651}
Craig Topper02daec02018-04-02 01:12:32 +0000652def : InstRW<[HWWritePopA], (instregex "POPA(16|32)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000653
Michael Zuckermanf6684002017-06-28 11:23:31 +0000654//-- Arithmetic instructions --//
655
Michael Zuckermanf6684002017-06-28 11:23:31 +0000656// BTR BTS BTC.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000657// m,r.
Craig Topper02daec02018-04-02 01:12:32 +0000658def HWWriteBTRSCmr : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000659 let NumMicroOps = 11;
660}
Simon Pilgrim201bbe32018-10-02 13:11:59 +0000661def : SchedAlias<WriteBitTestSetRegRMW, HWWriteBTRSCmr>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000662
Michael Zuckermanf6684002017-06-28 11:23:31 +0000663//-- Control transfer instructions --//
664
Michael Zuckermanf6684002017-06-28 11:23:31 +0000665// CALL.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000666// i.
Craig Topper02daec02018-04-02 01:12:32 +0000667def HWWriteRETI : SchedWriteRes<[HWPort23, HWPort6, HWPort015]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000668 let NumMicroOps = 4;
669 let ResourceCycles = [1, 2, 1];
670}
Craig Topper02daec02018-04-02 01:12:32 +0000671def : InstRW<[HWWriteRETI], (instregex "RETI(L|Q|W)", "LRETI(L|Q|W)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000672
673// BOUND.
674// r,m.
Craig Topper02daec02018-04-02 01:12:32 +0000675def HWWriteBOUND : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000676 let NumMicroOps = 15;
677}
Craig Topper02daec02018-04-02 01:12:32 +0000678def : InstRW<[HWWriteBOUND], (instregex "BOUNDS(16|32)rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000679
680// INTO.
Craig Topper02daec02018-04-02 01:12:32 +0000681def HWWriteINTO : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000682 let NumMicroOps = 4;
683}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000684def : InstRW<[HWWriteINTO], (instrs INTO)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000685
686//-- String instructions --//
687
688// LODSB/W.
Craig Topper02daec02018-04-02 01:12:32 +0000689def : InstRW<[HWWrite2P0156_P23], (instregex "LODS(B|W)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000690
691// LODSD/Q.
Craig Topper02daec02018-04-02 01:12:32 +0000692def : InstRW<[HWWriteP0156_P23], (instregex "LODS(L|Q)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000693
Michael Zuckermanf6684002017-06-28 11:23:31 +0000694// MOVS.
Craig Topper02daec02018-04-02 01:12:32 +0000695def HWWriteMOVS : SchedWriteRes<[HWPort23, HWPort4, HWPort0156]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000696 let Latency = 4;
697 let NumMicroOps = 5;
698 let ResourceCycles = [2, 1, 2];
699}
Craig Topper02daec02018-04-02 01:12:32 +0000700def : InstRW<[HWWriteMOVS], (instrs MOVSB, MOVSL, MOVSQ, MOVSW)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000701
Michael Zuckermanf6684002017-06-28 11:23:31 +0000702// CMPS.
Craig Topper02daec02018-04-02 01:12:32 +0000703def HWWriteCMPS : SchedWriteRes<[HWPort23, HWPort0156]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000704 let Latency = 4;
705 let NumMicroOps = 5;
706 let ResourceCycles = [2, 3];
707}
Craig Topper02daec02018-04-02 01:12:32 +0000708def : InstRW<[HWWriteCMPS], (instregex "CMPS(B|L|Q|W)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000709
Michael Zuckermanf6684002017-06-28 11:23:31 +0000710//-- Other --//
711
Gadi Haberd76f7b82017-08-28 10:04:16 +0000712// RDPMC.f
Craig Topper02daec02018-04-02 01:12:32 +0000713def HWWriteRDPMC : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000714 let NumMicroOps = 34;
715}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000716def : InstRW<[HWWriteRDPMC], (instrs RDPMC)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000717
718// RDRAND.
Craig Topper02daec02018-04-02 01:12:32 +0000719def HWWriteRDRAND : SchedWriteRes<[HWPort23, HWPort015]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000720 let NumMicroOps = 17;
721 let ResourceCycles = [1, 16];
722}
Simon Pilgrim9b8fdab2018-12-07 18:47:05 +0000723def : InstRW<[HWWriteRDRAND], (instrs RDRAND16r, RDRAND32r, RDRAND64r)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000724
725//=== Floating Point x87 Instructions ===//
726//-- Move instructions --//
727
728// FLD.
729// m80.
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000730def : InstRW<[HWWriteP01], (instrs LD_Frr)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000731
Michael Zuckermanf6684002017-06-28 11:23:31 +0000732// FBLD.
733// m80.
Craig Topper02daec02018-04-02 01:12:32 +0000734def HWWriteFBLD : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000735 let Latency = 47;
736 let NumMicroOps = 43;
737}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000738def : InstRW<[HWWriteFBLD], (instrs FBLDm)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000739
740// FST(P).
741// r.
Craig Topper02daec02018-04-02 01:12:32 +0000742def : InstRW<[HWWriteP01], (instregex "ST_(F|FP)rr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000743
Michael Zuckermanf6684002017-06-28 11:23:31 +0000744// FFREE.
Craig Topper02daec02018-04-02 01:12:32 +0000745def : InstRW<[HWWriteP01], (instregex "FFREE")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000746
747// FNSAVE.
Craig Topper02daec02018-04-02 01:12:32 +0000748def HWWriteFNSAVE : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000749 let NumMicroOps = 147;
750}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000751def : InstRW<[HWWriteFNSAVE], (instrs FSAVEm)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000752
753// FRSTOR.
Craig Topper02daec02018-04-02 01:12:32 +0000754def HWWriteFRSTOR : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000755 let NumMicroOps = 90;
756}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000757def : InstRW<[HWWriteFRSTOR], (instrs FRSTORm)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000758
759//-- Arithmetic instructions --//
760
Michael Zuckermanf6684002017-06-28 11:23:31 +0000761// FCOMPP FUCOMPP.
762// r.
Simon Pilgrima3686c92018-05-10 19:08:06 +0000763def : InstRW<[HWWrite2P01], (instrs FCOMPP, UCOM_FPPr)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000764
765// FCOMI(P) FUCOMI(P).
766// m.
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000767def : InstRW<[HWWrite3P01], (instrs COM_FIPr, COM_FIr, UCOM_FIPr, UCOM_FIr)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000768
Michael Zuckermanf6684002017-06-28 11:23:31 +0000769// FTST.
Craig Topper02daec02018-04-02 01:12:32 +0000770def : InstRW<[HWWriteP1], (instregex "TST_F")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000771
772// FXAM.
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000773def : InstRW<[HWWrite2P1], (instrs FXAM)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000774
775// FPREM.
Craig Topper02daec02018-04-02 01:12:32 +0000776def HWWriteFPREM : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000777 let Latency = 19;
778 let NumMicroOps = 28;
779}
Craig Topper02daec02018-04-02 01:12:32 +0000780def : InstRW<[HWWriteFPREM], (instrs FPREM)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000781
782// FPREM1.
Craig Topper02daec02018-04-02 01:12:32 +0000783def HWWriteFPREM1 : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000784 let Latency = 27;
785 let NumMicroOps = 41;
786}
Craig Topper02daec02018-04-02 01:12:32 +0000787def : InstRW<[HWWriteFPREM1], (instrs FPREM1)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000788
789// FRNDINT.
Craig Topper02daec02018-04-02 01:12:32 +0000790def HWWriteFRNDINT : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000791 let Latency = 11;
792 let NumMicroOps = 17;
793}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000794def : InstRW<[HWWriteFRNDINT], (instrs FRNDINT)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000795
796//-- Math instructions --//
797
798// FSCALE.
Craig Topper02daec02018-04-02 01:12:32 +0000799def HWWriteFSCALE : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000800 let Latency = 75; // 49-125
801 let NumMicroOps = 50; // 25-75
802}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000803def : InstRW<[HWWriteFSCALE], (instrs FSCALE)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000804
805// FXTRACT.
Craig Topper02daec02018-04-02 01:12:32 +0000806def HWWriteFXTRACT : SchedWriteRes<[]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +0000807 let Latency = 15;
808 let NumMicroOps = 17;
809}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000810def : InstRW<[HWWriteFXTRACT], (instrs FXTRACT)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000811
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000812////////////////////////////////////////////////////////////////////////////////
813// Horizontal add/sub instructions.
814////////////////////////////////////////////////////////////////////////////////
815
Simon Pilgrimef8d3ae2018-04-22 15:25:59 +0000816defm : HWWriteResPair<WriteFHAdd, [HWPort1, HWPort5], 5, [1,2], 3, 6>;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000817defm : HWWriteResPair<WriteFHAddY, [HWPort1, HWPort5], 5, [1,2], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000818defm : HWWriteResPair<WritePHAdd, [HWPort5, HWPort15], 3, [2,1], 3, 5>;
819defm : HWWriteResPair<WritePHAddX, [HWPort5, HWPort15], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000820defm : HWWriteResPair<WritePHAddY, [HWPort5, HWPort15], 3, [2,1], 3, 7>;
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000821
Michael Zuckermanf6684002017-06-28 11:23:31 +0000822//=== Floating Point XMM and YMM Instructions ===//
Gadi Haber13759a72017-06-27 15:05:13 +0000823
Gadi Haberd76f7b82017-08-28 10:04:16 +0000824// Remaining instrs.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000825
Gadi Haberd76f7b82017-08-28 10:04:16 +0000826def HWWriteResGroup0 : SchedWriteRes<[HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000827 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000828 let NumMicroOps = 1;
829 let ResourceCycles = [1];
830}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000831def: InstRW<[HWWriteResGroup0], (instrs VBROADCASTSSrm)>;
832def: InstRW<[HWWriteResGroup0], (instregex "(V?)MOVSHDUPrm",
Simon Pilgrimec2f8782018-03-21 16:19:03 +0000833 "(V?)MOVSLDUPrm",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000834 "VPBROADCAST(D|Q)rm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000835
836def HWWriteResGroup0_1 : SchedWriteRes<[HWPort23]> {
837 let Latency = 7;
838 let NumMicroOps = 1;
839 let ResourceCycles = [1];
840}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000841def: InstRW<[HWWriteResGroup0_1], (instrs VBROADCASTF128,
842 VBROADCASTI128,
843 VBROADCASTSDYrm,
844 VBROADCASTSSYrm,
845 VMOVDDUPYrm,
846 VMOVSHDUPYrm,
847 VMOVSLDUPYrm)>;
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000848def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F(32|64|80)m",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000849 "VPBROADCAST(D|Q)Yrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000850
851def HWWriteResGroup0_2 : SchedWriteRes<[HWPort23]> {
852 let Latency = 5;
853 let NumMicroOps = 1;
854 let ResourceCycles = [1];
855}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000856def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm(8|16|32)",
857 "MOVZX(16|32|64)rm(8|16)",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000858 "(V?)MOVDDUPrm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000859
Gadi Haberd76f7b82017-08-28 10:04:16 +0000860def HWWriteResGroup1 : SchedWriteRes<[HWPort4,HWPort237]> {
861 let Latency = 1;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000862 let NumMicroOps = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000863 let ResourceCycles = [1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +0000864}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000865def: InstRW<[HWWriteResGroup1], (instrs FBSTPm, VMPTRSTm)>;
866def: InstRW<[HWWriteResGroup1], (instregex "ST_FP(32|64|80)m")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000867
Gadi Haberd76f7b82017-08-28 10:04:16 +0000868def HWWriteResGroup2 : SchedWriteRes<[HWPort0]> {
869 let Latency = 1;
870 let NumMicroOps = 1;
871 let ResourceCycles = [1];
872}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000873def: InstRW<[HWWriteResGroup2], (instregex "VPSLLVQ(Y?)rr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000874 "VPSRLVQ(Y?)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000875
876def HWWriteResGroup3 : SchedWriteRes<[HWPort1]> {
877 let Latency = 1;
878 let NumMicroOps = 1;
879 let ResourceCycles = [1];
880}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000881def: InstRW<[HWWriteResGroup3], (instregex "COM(P?)_FST0r",
882 "UCOM_F(P?)r")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000883
884def HWWriteResGroup4 : SchedWriteRes<[HWPort5]> {
885 let Latency = 1;
886 let NumMicroOps = 1;
887 let ResourceCycles = [1];
888}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000889def: InstRW<[HWWriteResGroup4], (instrs MMX_MOVQ2DQrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000890
891def HWWriteResGroup5 : SchedWriteRes<[HWPort6]> {
892 let Latency = 1;
893 let NumMicroOps = 1;
894 let ResourceCycles = [1];
895}
896def: InstRW<[HWWriteResGroup5], (instregex "JMP(16|32|64)r")>;
897
898def HWWriteResGroup6 : SchedWriteRes<[HWPort01]> {
899 let Latency = 1;
900 let NumMicroOps = 1;
901 let ResourceCycles = [1];
902}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000903def: InstRW<[HWWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000904
905def HWWriteResGroup7 : SchedWriteRes<[HWPort06]> {
906 let Latency = 1;
907 let NumMicroOps = 1;
908 let ResourceCycles = [1];
909}
Craig Topperfbe31322018-04-05 21:56:19 +0000910def: InstRW<[HWWriteResGroup7], (instrs CDQ, CQO)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000911
912def HWWriteResGroup8 : SchedWriteRes<[HWPort15]> {
913 let Latency = 1;
914 let NumMicroOps = 1;
915 let ResourceCycles = [1];
916}
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000917def: InstRW<[HWWriteResGroup8], (instregex "ANDN(32|64)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000918
919def HWWriteResGroup9 : SchedWriteRes<[HWPort015]> {
920 let Latency = 1;
921 let NumMicroOps = 1;
922 let ResourceCycles = [1];
923}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000924def: InstRW<[HWWriteResGroup9], (instregex "VPBLENDD(Y?)rri")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000925
926def HWWriteResGroup10 : SchedWriteRes<[HWPort0156]> {
927 let Latency = 1;
928 let NumMicroOps = 1;
929 let ResourceCycles = [1];
930}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000931def: InstRW<[HWWriteResGroup10], (instrs CBW, CWDE, CDQE,
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000932 CMC, STC,
933 SGDT64m,
934 SIDT64m,
935 SMSW16m,
936 STRm,
937 SYSCALL)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000938
939def HWWriteResGroup11 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000940 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000941 let NumMicroOps = 2;
942 let ResourceCycles = [1,1];
943}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000944def: InstRW<[HWWriteResGroup11], (instregex "(V?)CVTPS2PDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000945
Gadi Haber2cf601f2017-12-08 09:48:44 +0000946def HWWriteResGroup11_1 : SchedWriteRes<[HWPort0,HWPort23]> {
947 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000948 let NumMicroOps = 2;
949 let ResourceCycles = [1,1];
950}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000951def: InstRW<[HWWriteResGroup11_1], (instrs VPSLLVQrm, VPSRLVQrm)>;
952def: InstRW<[HWWriteResGroup11_1], (instregex "(V?)CVTSS2SDrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000953
954def HWWriteResGroup11_2 : SchedWriteRes<[HWPort0,HWPort23]> {
955 let Latency = 8;
956 let NumMicroOps = 2;
957 let ResourceCycles = [1,1];
958}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000959def: InstRW<[HWWriteResGroup11_2], (instrs VPSLLVQYrm, VPSRLVQYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000960
961def HWWriteResGroup12 : SchedWriteRes<[HWPort1,HWPort23]> {
962 let Latency = 8;
963 let NumMicroOps = 2;
964 let ResourceCycles = [1,1];
965}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000966def: InstRW<[HWWriteResGroup12], (instrs MMX_CVTPI2PSirm)>;
967def: InstRW<[HWWriteResGroup12], (instregex "P(DEP|EXT)(32|64)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000968
969def HWWriteResGroup13 : SchedWriteRes<[HWPort5,HWPort23]> {
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000970 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000971 let NumMicroOps = 2;
972 let ResourceCycles = [1,1];
973}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000974def: InstRW<[HWWriteResGroup13], (instregex "(V?)PMOV(SX|ZX)BDrm",
975 "(V?)PMOV(SX|ZX)BQrm",
976 "(V?)PMOV(SX|ZX)BWrm",
977 "(V?)PMOV(SX|ZX)DQrm",
978 "(V?)PMOV(SX|ZX)WDrm",
979 "(V?)PMOV(SX|ZX)WQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000980
Gadi Haber2cf601f2017-12-08 09:48:44 +0000981def HWWriteResGroup13_1 : SchedWriteRes<[HWPort5,HWPort23]> {
982 let Latency = 8;
983 let NumMicroOps = 2;
984 let ResourceCycles = [1,1];
985}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000986def: InstRW<[HWWriteResGroup13_1], (instrs VPMOVSXBDYrm,
987 VPMOVSXBQYrm,
988 VPMOVSXWQYrm)>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000989
Gadi Haberd76f7b82017-08-28 10:04:16 +0000990def HWWriteResGroup14 : SchedWriteRes<[HWPort6,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000991 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000992 let NumMicroOps = 2;
993 let ResourceCycles = [1,1];
994}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000995def: InstRW<[HWWriteResGroup14], (instrs FARJMP64)>;
996def: InstRW<[HWWriteResGroup14], (instregex "JMP(16|32|64)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000997
Gadi Haberd76f7b82017-08-28 10:04:16 +0000998def HWWriteResGroup16 : SchedWriteRes<[HWPort23,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000999 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001000 let NumMicroOps = 2;
1001 let ResourceCycles = [1,1];
1002}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001003def: InstRW<[HWWriteResGroup16], (instregex "ANDN(32|64)rm",
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001004 "MOVBE(16|32|64)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001005
1006def HWWriteResGroup17 : SchedWriteRes<[HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001007 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001008 let NumMicroOps = 2;
1009 let ResourceCycles = [1,1];
1010}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001011def: InstRW<[HWWriteResGroup17], (instrs VINSERTF128rm,
1012 VINSERTI128rm,
1013 VPBLENDDrmi)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001014
Gadi Haber2cf601f2017-12-08 09:48:44 +00001015def HWWriteResGroup17_2 : SchedWriteRes<[HWPort23,HWPort015]> {
1016 let Latency = 8;
1017 let NumMicroOps = 2;
1018 let ResourceCycles = [1,1];
1019}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001020def: InstRW<[HWWriteResGroup17_2], (instrs VPBLENDDYrmi)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001021
Gadi Haberd76f7b82017-08-28 10:04:16 +00001022def HWWriteResGroup18 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001023 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001024 let NumMicroOps = 2;
1025 let ResourceCycles = [1,1];
1026}
Craig Topper2d451e72018-03-18 08:38:06 +00001027def: InstRW<[HWWriteResGroup18], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001028def: InstRW<[HWWriteResGroup18], (instregex "POP(16|32|64)rmr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001029
1030def HWWriteResGroup19 : SchedWriteRes<[HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001031 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001032 let NumMicroOps = 2;
1033 let ResourceCycles = [1,1];
1034}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001035def: InstRW<[HWWriteResGroup19], (instrs SFENCE)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001036
Gadi Haberd76f7b82017-08-28 10:04:16 +00001037def HWWriteResGroup21 : SchedWriteRes<[HWPort4,HWPort6,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001038 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001039 let NumMicroOps = 3;
1040 let ResourceCycles = [1,1,1];
1041}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001042def: InstRW<[HWWriteResGroup21], (instrs FNSTCW16m)>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001043
Gadi Haberd76f7b82017-08-28 10:04:16 +00001044def HWWriteResGroup23 : SchedWriteRes<[HWPort4,HWPort237,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001045 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001046 let NumMicroOps = 3;
1047 let ResourceCycles = [1,1,1];
1048}
1049def: InstRW<[HWWriteResGroup23], (instregex "MOVBE(32|64)mr")>;
1050
1051def HWWriteResGroup23_16 : SchedWriteRes<[HWPort06, HWPort237, HWPort4]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001052 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001053 let NumMicroOps = 3;
1054 let ResourceCycles = [1,1,1];
1055}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001056def: InstRW<[HWWriteResGroup23_16], (instrs MOVBE16mr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001057
1058def HWWriteResGroup24 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001059 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001060 let NumMicroOps = 3;
1061 let ResourceCycles = [1,1,1];
1062}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001063def: InstRW<[HWWriteResGroup24], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001064 STOSB, STOSL, STOSQ, STOSW)>;
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001065def: InstRW<[HWWriteResGroup24], (instregex "PUSH(16|32|64)rmr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001066
1067def HWWriteResGroup25 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001068 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001069 let NumMicroOps = 4;
1070 let ResourceCycles = [1,1,1,1];
1071}
Simon Pilgrim201bbe32018-10-02 13:11:59 +00001072def: InstRW<[HWWriteResGroup25], (instregex "SAR(8|16|32|64)m(1|i)",
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001073 "SHL(8|16|32|64)m(1|i)",
1074 "SHR(8|16|32|64)m(1|i)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001075
1076def HWWriteResGroup26 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001077 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001078 let NumMicroOps = 4;
1079 let ResourceCycles = [1,1,1,1];
1080}
Craig Topperf0d04262018-04-06 16:16:48 +00001081def: InstRW<[HWWriteResGroup26], (instregex "POP(16|32|64)rmm",
1082 "PUSH(16|32|64)rmm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001083
Gadi Haberd76f7b82017-08-28 10:04:16 +00001084def HWWriteResGroup28 : SchedWriteRes<[HWPort01]> {
1085 let Latency = 2;
1086 let NumMicroOps = 2;
1087 let ResourceCycles = [2];
1088}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001089def: InstRW<[HWWriteResGroup28], (instrs FDECSTP)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001090
Gadi Haberd76f7b82017-08-28 10:04:16 +00001091def HWWriteResGroup30 : SchedWriteRes<[HWPort0156]> {
1092 let Latency = 2;
1093 let NumMicroOps = 2;
1094 let ResourceCycles = [2];
1095}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001096def: InstRW<[HWWriteResGroup30], (instrs LFENCE,
1097 MFENCE,
1098 WAIT,
1099 XGETBV)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001100
1101def HWWriteResGroup31 : SchedWriteRes<[HWPort0,HWPort5]> {
1102 let Latency = 2;
1103 let NumMicroOps = 2;
1104 let ResourceCycles = [1,1];
1105}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00001106def: InstRW<[HWWriteResGroup31], (instregex "(V?)CVTPS2PDrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001107 "(V?)CVTSS2SDrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001108
1109def HWWriteResGroup32 : SchedWriteRes<[HWPort6,HWPort0156]> {
1110 let Latency = 2;
1111 let NumMicroOps = 2;
1112 let ResourceCycles = [1,1];
1113}
1114def: InstRW<[HWWriteResGroup32], (instregex "CLFLUSH")>;
1115
1116def HWWriteResGroup33 : SchedWriteRes<[HWPort01,HWPort015]> {
1117 let Latency = 2;
1118 let NumMicroOps = 2;
1119 let ResourceCycles = [1,1];
1120}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001121def: InstRW<[HWWriteResGroup33], (instrs MMX_MOVDQ2Qrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001122
Gadi Haberd76f7b82017-08-28 10:04:16 +00001123def HWWriteResGroup35 : SchedWriteRes<[HWPort06,HWPort0156]> {
1124 let Latency = 2;
1125 let NumMicroOps = 2;
1126 let ResourceCycles = [1,1];
1127}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001128def: InstRW<[HWWriteResGroup35], (instrs CWD, JCXZ, JECXZ, JRCXZ)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001129def: InstRW<[HWWriteResGroup35], (instregex "SET(A|BE)r")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001130
Gadi Haber2cf601f2017-12-08 09:48:44 +00001131def HWWriteResGroup36_2 : SchedWriteRes<[HWPort5,HWPort23]> {
1132 let Latency = 7;
1133 let NumMicroOps = 3;
1134 let ResourceCycles = [2,1];
1135}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001136def: InstRW<[HWWriteResGroup36_2], (instrs MMX_PACKSSDWirm,
1137 MMX_PACKSSWBirm,
1138 MMX_PACKUSWBirm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001139
Gadi Haberd76f7b82017-08-28 10:04:16 +00001140def HWWriteResGroup37 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001141 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001142 let NumMicroOps = 3;
1143 let ResourceCycles = [1,2];
1144}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001145def: InstRW<[HWWriteResGroup37], (instrs LEAVE, LEAVE64,
1146 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001147
Gadi Haberd76f7b82017-08-28 10:04:16 +00001148def HWWriteResGroup39 : SchedWriteRes<[HWPort0,HWPort01,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001149 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001150 let NumMicroOps = 3;
1151 let ResourceCycles = [1,1,1];
1152}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001153def: InstRW<[HWWriteResGroup39], (instrs FLDCW16m)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001154
Gadi Haberd76f7b82017-08-28 10:04:16 +00001155def HWWriteResGroup41 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001156 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001157 let NumMicroOps = 3;
1158 let ResourceCycles = [1,1,1];
1159}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001160def: InstRW<[HWWriteResGroup41], (instrs LRETQ, RETL, RETQ)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001161
Gadi Haberd76f7b82017-08-28 10:04:16 +00001162def HWWriteResGroup44 : SchedWriteRes<[HWPort4,HWPort6,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001163 let Latency = 3;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001164 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001165 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001166}
Gadi Haberd76f7b82017-08-28 10:04:16 +00001167def: InstRW<[HWWriteResGroup44], (instregex "CALL(16|32|64)r")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001168
Gadi Haberd76f7b82017-08-28 10:04:16 +00001169def HWWriteResGroup45 : SchedWriteRes<[HWPort4,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001170 let Latency = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001171 let NumMicroOps = 4;
1172 let ResourceCycles = [1,1,1,1];
1173}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001174def: InstRW<[HWWriteResGroup45], (instrs CALL64pcrel32)>;
1175def: InstRW<[HWWriteResGroup45], (instregex "SET(A|BE)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001176
1177def HWWriteResGroup46 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001178 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001179 let NumMicroOps = 5;
1180 let ResourceCycles = [1,1,1,2];
1181}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001182def: InstRW<[HWWriteResGroup46], (instregex "ROL(8|16|32|64)m(1|i)",
1183 "ROR(8|16|32|64)m(1|i)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001184
1185def HWWriteResGroup47 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001186 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001187 let NumMicroOps = 5;
1188 let ResourceCycles = [1,1,1,2];
1189}
Craig Topper13a16502018-03-19 00:56:09 +00001190def: InstRW<[HWWriteResGroup47], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001191
1192def HWWriteResGroup48 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001193 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001194 let NumMicroOps = 5;
1195 let ResourceCycles = [1,1,1,1,1];
1196}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001197def: InstRW<[HWWriteResGroup48], (instregex "CALL(16|32|64)m")>;
1198def: InstRW<[HWWriteResGroup48], (instrs FARCALL64)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001199
Gadi Haberd76f7b82017-08-28 10:04:16 +00001200def HWWriteResGroup50 : SchedWriteRes<[HWPort1]> {
1201 let Latency = 3;
1202 let NumMicroOps = 1;
1203 let ResourceCycles = [1];
1204}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001205def: InstRW<[HWWriteResGroup50], (instrs MMX_CVTPI2PSirr)>;
1206def: InstRW<[HWWriteResGroup50], (instregex "P(DEP|EXT)(32|64)rr",
Simon Pilgrim920802c2018-04-21 21:16:44 +00001207 "(V?)CVTDQ2PS(Y?)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001208
Gadi Haberd76f7b82017-08-28 10:04:16 +00001209def HWWriteResGroup51 : SchedWriteRes<[HWPort5]> {
1210 let Latency = 3;
1211 let NumMicroOps = 1;
1212 let ResourceCycles = [1];
1213}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001214def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCAST(B|W)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001215
1216def HWWriteResGroup52 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001217 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001218 let NumMicroOps = 2;
1219 let ResourceCycles = [1,1];
1220}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001221def: InstRW<[HWWriteResGroup52], (instregex "(V?)CVTPS2DQrm",
1222 "(V?)CVTTPS2DQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001223
Gadi Haber2cf601f2017-12-08 09:48:44 +00001224def HWWriteResGroup52_1 : SchedWriteRes<[HWPort1,HWPort23]> {
1225 let Latency = 10;
1226 let NumMicroOps = 2;
1227 let ResourceCycles = [1,1];
Gadi Haberd76f7b82017-08-28 10:04:16 +00001228}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001229def: InstRW<[HWWriteResGroup52_1], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001230 "ILD_F(16|32|64)m")>;
1231def: InstRW<[HWWriteResGroup52_1], (instrs VCVTDQ2PSYrm,
1232 VCVTPS2DQYrm,
1233 VCVTTPS2DQYrm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001234
Gadi Haber2cf601f2017-12-08 09:48:44 +00001235def HWWriteResGroup53_1 : SchedWriteRes<[HWPort5,HWPort23]> {
1236 let Latency = 9;
1237 let NumMicroOps = 2;
1238 let ResourceCycles = [1,1];
1239}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001240def: InstRW<[HWWriteResGroup53_1], (instrs VPMOVSXBWYrm,
1241 VPMOVSXDQYrm,
1242 VPMOVSXWDYrm,
1243 VPMOVZXWDYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001244
Gadi Haberd76f7b82017-08-28 10:04:16 +00001245def HWWriteResGroup57 : SchedWriteRes<[HWPort5,HWPort0156]> {
1246 let Latency = 3;
1247 let NumMicroOps = 3;
1248 let ResourceCycles = [2,1];
1249}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001250def: InstRW<[HWWriteResGroup57], (instrs MMX_PACKSSDWirr,
1251 MMX_PACKSSWBirr,
1252 MMX_PACKUSWBirr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001253
1254def HWWriteResGroup58 : SchedWriteRes<[HWPort6,HWPort0156]> {
1255 let Latency = 3;
1256 let NumMicroOps = 3;
1257 let ResourceCycles = [1,2];
1258}
1259def: InstRW<[HWWriteResGroup58], (instregex "CLD")>;
1260
1261def HWWriteResGroup59 : SchedWriteRes<[HWPort06,HWPort0156]> {
1262 let Latency = 3;
1263 let NumMicroOps = 3;
1264 let ResourceCycles = [1,2];
1265}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001266def: InstRW<[HWWriteResGroup59], (instregex "RCL(8|16|32|64)r(1|i)",
1267 "RCR(8|16|32|64)r(1|i)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001268
Gadi Haberd76f7b82017-08-28 10:04:16 +00001269def HWWriteResGroup61 : SchedWriteRes<[HWPort0,HWPort4,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001270 let Latency = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001271 let NumMicroOps = 3;
1272 let ResourceCycles = [1,1,1];
1273}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001274def: InstRW<[HWWriteResGroup61], (instrs FNSTSWm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001275
1276def HWWriteResGroup62 : SchedWriteRes<[HWPort1,HWPort4,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001277 let Latency = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001278 let NumMicroOps = 3;
1279 let ResourceCycles = [1,1,1];
1280}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001281def: InstRW<[HWWriteResGroup62], (instregex "IST(T?)_FP(16|32|64)m",
1282 "IST_F(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001283
Gadi Haberd76f7b82017-08-28 10:04:16 +00001284def HWWriteResGroup66 : SchedWriteRes<[HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001285 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001286 let NumMicroOps = 5;
1287 let ResourceCycles = [1,1,1,2];
1288}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001289def: InstRW<[HWWriteResGroup66], (instregex "RCL(8|16|32|64)m(1|i)",
1290 "RCR(8|16|32|64)m(1|i)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001291
Gadi Haberd76f7b82017-08-28 10:04:16 +00001292def HWWriteResGroup68 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001293 let Latency = 9;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001294 let NumMicroOps = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001295 let ResourceCycles = [1,1,1,3];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001296}
Craig Topper9f834812018-04-01 21:54:24 +00001297def: InstRW<[HWWriteResGroup68], (instregex "XCHG(8|16|32|64)rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001298
Gadi Haberd76f7b82017-08-28 10:04:16 +00001299def HWWriteResGroup69 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001300 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001301 let NumMicroOps = 6;
1302 let ResourceCycles = [1,1,1,2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001303}
Simon Pilgrimb56be792018-09-25 13:01:26 +00001304def: InstRW<[HWWriteResGroup69], (instregex "ROL(8|16|32|64)mCL",
1305 "ROR(8|16|32|64)mCL",
1306 "SAR(8|16|32|64)mCL",
1307 "SHL(8|16|32|64)mCL",
1308 "SHR(8|16|32|64)mCL")>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001309def: SchedAlias<WriteADCRMW, HWWriteResGroup69>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001310
Gadi Haberd76f7b82017-08-28 10:04:16 +00001311def HWWriteResGroup70 : SchedWriteRes<[HWPort0,HWPort1]> {
1312 let Latency = 4;
1313 let NumMicroOps = 2;
1314 let ResourceCycles = [1,1];
1315}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001316def: InstRW<[HWWriteResGroup70], (instregex "(V?)CVT(T?)SD2SI(64)?rr",
1317 "(V?)CVT(T?)SS2SI(64)?rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001318
1319def HWWriteResGroup71 : SchedWriteRes<[HWPort0,HWPort5]> {
1320 let Latency = 4;
1321 let NumMicroOps = 2;
1322 let ResourceCycles = [1,1];
1323}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001324def: InstRW<[HWWriteResGroup71], (instrs VCVTPS2PDYrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001325
1326def HWWriteResGroup72 : SchedWriteRes<[HWPort0,HWPort0156]> {
1327 let Latency = 4;
1328 let NumMicroOps = 2;
1329 let ResourceCycles = [1,1];
1330}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001331def: InstRW<[HWWriteResGroup72], (instrs FNSTSW16r)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001332
1333def HWWriteResGroup73 : SchedWriteRes<[HWPort1,HWPort5]> {
1334 let Latency = 4;
1335 let NumMicroOps = 2;
1336 let ResourceCycles = [1,1];
1337}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001338def: InstRW<[HWWriteResGroup73], (instrs MMX_CVTPI2PDirr,
1339 MMX_CVTPD2PIirr,
1340 MMX_CVTPS2PIirr,
1341 MMX_CVTTPD2PIirr,
1342 MMX_CVTTPS2PIirr)>;
1343def: InstRW<[HWWriteResGroup73], (instregex "(V?)CVTDQ2PDrr",
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001344 "(V?)CVTPD2PSrr",
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001345 "(V?)CVTSD2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001346 "(V?)CVTSI(64)?2SDrr",
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001347 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001348 "(V?)CVT(T?)PD2DQrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001349
Gadi Haberd76f7b82017-08-28 10:04:16 +00001350def HWWriteResGroup75 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001351 let Latency = 11;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001352 let NumMicroOps = 3;
1353 let ResourceCycles = [2,1];
1354}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001355def: InstRW<[HWWriteResGroup75], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001356
1357def HWWriteResGroup76 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001358 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001359 let NumMicroOps = 3;
1360 let ResourceCycles = [1,1,1];
1361}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001362def: InstRW<[HWWriteResGroup76], (instregex "(V?)CVTSD2SI(64)?rm",
1363 "(V?)CVTSS2SI(64)?rm",
1364 "(V?)CVTTSD2SI(64)?rm",
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001365 "VCVTTSS2SI64rm",
1366 "(V?)CVTTSS2SIrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001367
1368def HWWriteResGroup77 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001369 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001370 let NumMicroOps = 3;
1371 let ResourceCycles = [1,1,1];
1372}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001373def: InstRW<[HWWriteResGroup77], (instrs VCVTPS2PDYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001374
Gadi Haberd76f7b82017-08-28 10:04:16 +00001375def HWWriteResGroup78 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001376 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001377 let NumMicroOps = 3;
1378 let ResourceCycles = [1,1,1];
1379}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001380def: InstRW<[HWWriteResGroup78], (instrs CVTPD2PSrm,
1381 CVTPD2DQrm,
1382 CVTTPD2DQrm,
1383 MMX_CVTPD2PIirm,
1384 MMX_CVTTPD2PIirm,
1385 CVTDQ2PDrm,
1386 VCVTDQ2PDrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001387
1388def HWWriteResGroup78_1 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
1389 let Latency = 9;
1390 let NumMicroOps = 3;
1391 let ResourceCycles = [1,1,1];
1392}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001393def: InstRW<[HWWriteResGroup78_1], (instrs MMX_CVTPI2PDirm,
1394 CVTSD2SSrm,
1395 VCVTSD2SSrm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001396
Gadi Haberd76f7b82017-08-28 10:04:16 +00001397def HWWriteResGroup80 : SchedWriteRes<[HWPort5,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001398 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001399 let NumMicroOps = 3;
1400 let ResourceCycles = [1,1,1];
1401}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001402def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCAST(B|W)(Y?)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001403
1404def HWWriteResGroup81 : SchedWriteRes<[HWPort0156]> {
1405 let Latency = 4;
1406 let NumMicroOps = 4;
1407 let ResourceCycles = [4];
1408}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001409def: InstRW<[HWWriteResGroup81], (instrs FNCLEX)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001410
Clement Courbete6b727e2018-11-09 09:49:06 +00001411def HWWriteResGroup82 : SchedWriteRes<[]> {
1412 let Latency = 0;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001413 let NumMicroOps = 4;
Clement Courbete6b727e2018-11-09 09:49:06 +00001414 let ResourceCycles = [];
Gadi Haberd76f7b82017-08-28 10:04:16 +00001415}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001416def: InstRW<[HWWriteResGroup82], (instrs VZEROUPPER)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001417
1418def HWWriteResGroup83 : SchedWriteRes<[HWPort1,HWPort6,HWPort0156]> {
1419 let Latency = 4;
1420 let NumMicroOps = 4;
1421 let ResourceCycles = [1,1,2];
1422}
1423def: InstRW<[HWWriteResGroup83], (instregex "LAR(16|32|64)rr")>;
1424
Gadi Haberd76f7b82017-08-28 10:04:16 +00001425def HWWriteResGroup87 : SchedWriteRes<[HWPort1,HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001426 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001427 let NumMicroOps = 5;
1428 let ResourceCycles = [1,2,1,1];
1429}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001430def: InstRW<[HWWriteResGroup87], (instregex "LAR(16|32|64)rm",
1431 "LSL(16|32|64)rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001432
1433def HWWriteResGroup88 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001434 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001435 let NumMicroOps = 6;
1436 let ResourceCycles = [1,1,4];
1437}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001438def: InstRW<[HWWriteResGroup88], (instregex "PUSHF(16|64)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001439
1440def HWWriteResGroup89 : SchedWriteRes<[HWPort0]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +00001441 let Latency = 5;
1442 let NumMicroOps = 1;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001443 let ResourceCycles = [1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001444}
Simon Pilgrim86d9f232018-05-02 14:25:32 +00001445def: InstRW<[HWWriteResGroup89], (instregex "(V?)PCMPGTQ(Y?)rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +00001446 "MUL_(FPrST0|FST0r|FrST0)")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001447
Gadi Haber2cf601f2017-12-08 09:48:44 +00001448def HWWriteResGroup91_2 : SchedWriteRes<[HWPort0,HWPort23]> {
1449 let Latency = 11;
1450 let NumMicroOps = 2;
1451 let ResourceCycles = [1,1];
1452}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001453def: InstRW<[HWWriteResGroup91_2], (instregex "(V?)PCMPGTQrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001454
1455def HWWriteResGroup91_3 : SchedWriteRes<[HWPort0,HWPort23]> {
1456 let Latency = 12;
1457 let NumMicroOps = 2;
1458 let ResourceCycles = [1,1];
1459}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001460def: InstRW<[HWWriteResGroup91_3], (instregex "MUL_F(32|64)m")>;
1461def: InstRW<[HWWriteResGroup91_3], (instrs VPCMPGTQYrm)>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001462
Gadi Haberd76f7b82017-08-28 10:04:16 +00001463def HWWriteResGroup93 : SchedWriteRes<[HWPort1,HWPort5]> {
1464 let Latency = 5;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001465 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001466 let ResourceCycles = [1,2];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001467}
Simon Pilgrim44278f62018-04-21 16:20:28 +00001468def: InstRW<[HWWriteResGroup93], (instregex "(V?)CVTSI642SSrr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001469
Gadi Haberd76f7b82017-08-28 10:04:16 +00001470def HWWriteResGroup94 : SchedWriteRes<[HWPort1,HWPort6,HWPort06]> {
1471 let Latency = 5;
1472 let NumMicroOps = 3;
1473 let ResourceCycles = [1,1,1];
1474}
1475def: InstRW<[HWWriteResGroup94], (instregex "STR(16|32|64)r")>;
1476
Gadi Haberd76f7b82017-08-28 10:04:16 +00001477def HWWriteResGroup97 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001478 let Latency = 10;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001479 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001480 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001481}
Gadi Haberd76f7b82017-08-28 10:04:16 +00001482def: InstRW<[HWWriteResGroup97], (instregex "CVTTSS2SI64rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001483
Gadi Haberd76f7b82017-08-28 10:04:16 +00001484def HWWriteResGroup99 : SchedWriteRes<[HWPort6,HWPort0156]> {
1485 let Latency = 5;
1486 let NumMicroOps = 5;
1487 let ResourceCycles = [1,4];
1488}
Simon Pilgrimd5ada492018-04-29 15:33:15 +00001489def: InstRW<[HWWriteResGroup99], (instrs PAUSE)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001490
1491def HWWriteResGroup100 : SchedWriteRes<[HWPort06,HWPort0156]> {
1492 let Latency = 5;
1493 let NumMicroOps = 5;
1494 let ResourceCycles = [1,4];
1495}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001496def: InstRW<[HWWriteResGroup100], (instrs XSETBV)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001497
Gadi Haberd76f7b82017-08-28 10:04:16 +00001498def HWWriteResGroup102 : SchedWriteRes<[HWPort1,HWPort5]> {
1499 let Latency = 6;
1500 let NumMicroOps = 2;
1501 let ResourceCycles = [1,1];
1502}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001503def: InstRW<[HWWriteResGroup102], (instrs VCVTDQ2PDYrr,
1504 VCVTPD2PSYrr,
1505 VCVTPD2DQYrr,
1506 VCVTTPD2DQYrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001507
1508def HWWriteResGroup103 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001509 let Latency = 13;
Michael Zuckermanf6684002017-06-28 11:23:31 +00001510 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001511 let ResourceCycles = [2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00001512}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001513def: InstRW<[HWWriteResGroup103], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001514
Gadi Haberd76f7b82017-08-28 10:04:16 +00001515def HWWriteResGroup104 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001516 let Latency = 12;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001517 let NumMicroOps = 3;
1518 let ResourceCycles = [1,1,1];
1519}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001520def: InstRW<[HWWriteResGroup104], (instrs VCVTDQ2PDYrm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001521
Gadi Haberd76f7b82017-08-28 10:04:16 +00001522def HWWriteResGroup107 : SchedWriteRes<[HWPort1,HWPort6,HWPort06,HWPort0156]> {
1523 let Latency = 6;
1524 let NumMicroOps = 4;
1525 let ResourceCycles = [1,1,1,1];
1526}
1527def: InstRW<[HWWriteResGroup107], (instregex "SLDT(16|32|64)r")>;
1528
1529def HWWriteResGroup108 : SchedWriteRes<[HWPort6,HWPort0156]> {
1530 let Latency = 6;
1531 let NumMicroOps = 6;
1532 let ResourceCycles = [1,5];
1533}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001534def: InstRW<[HWWriteResGroup108], (instrs STD)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001535
Gadi Haberd76f7b82017-08-28 10:04:16 +00001536def HWWriteResGroup114 : SchedWriteRes<[HWPort6,HWPort06,HWPort15,HWPort0156]> {
1537 let Latency = 7;
1538 let NumMicroOps = 7;
1539 let ResourceCycles = [2,2,1,2];
1540}
Craig Topper2d451e72018-03-18 08:38:06 +00001541def: InstRW<[HWWriteResGroup114], (instrs LOOP)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001542
1543def HWWriteResGroup115 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001544 let Latency = 15;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001545 let NumMicroOps = 3;
1546 let ResourceCycles = [1,1,1];
1547}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001548def: InstRW<[HWWriteResGroup115], (instregex "MUL_FI(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001549
Gadi Haberd76f7b82017-08-28 10:04:16 +00001550def HWWriteResGroup120 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001551 let Latency = 16;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001552 let NumMicroOps = 10;
1553 let ResourceCycles = [1,1,1,4,1,2];
1554}
Craig Topper13a16502018-03-19 00:56:09 +00001555def: InstRW<[HWWriteResGroup120], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001556
Gadi Haberd76f7b82017-08-28 10:04:16 +00001557def HWWriteResGroup129 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> {
1558 let Latency = 11;
1559 let NumMicroOps = 7;
1560 let ResourceCycles = [2,2,3];
1561}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001562def: InstRW<[HWWriteResGroup129], (instregex "RCL(16|32|64)rCL",
1563 "RCR(16|32|64)rCL")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001564
1565def HWWriteResGroup130 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> {
1566 let Latency = 11;
1567 let NumMicroOps = 9;
1568 let ResourceCycles = [1,4,1,3];
1569}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001570def: InstRW<[HWWriteResGroup130], (instrs RCL8rCL)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001571
1572def HWWriteResGroup131 : SchedWriteRes<[HWPort06,HWPort0156]> {
1573 let Latency = 11;
1574 let NumMicroOps = 11;
1575 let ResourceCycles = [2,9];
1576}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001577def: InstRW<[HWWriteResGroup131], (instrs LOOPE, LOOPNE)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001578
1579def HWWriteResGroup132 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001580 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001581 let NumMicroOps = 14;
1582 let ResourceCycles = [1,1,1,4,2,5];
1583}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001584def: InstRW<[HWWriteResGroup132], (instrs CMPXCHG8B)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001585
Gadi Haberd76f7b82017-08-28 10:04:16 +00001586def HWWriteResGroup135 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001587 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001588 let NumMicroOps = 11;
1589 let ResourceCycles = [2,1,1,3,1,3];
1590}
Craig Topper13a16502018-03-19 00:56:09 +00001591def: InstRW<[HWWriteResGroup135], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001592
Gadi Haberd76f7b82017-08-28 10:04:16 +00001593def HWWriteResGroup142 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> {
1594 let Latency = 14;
1595 let NumMicroOps = 10;
1596 let ResourceCycles = [2,3,1,4];
1597}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001598def: InstRW<[HWWriteResGroup142], (instrs RCR8rCL)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001599
1600def HWWriteResGroup143 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001601 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001602 let NumMicroOps = 15;
1603 let ResourceCycles = [1,14];
1604}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001605def: InstRW<[HWWriteResGroup143], (instrs POPF16)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001606
1607def HWWriteResGroup144 : SchedWriteRes<[HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001608 let Latency = 21;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001609 let NumMicroOps = 8;
1610 let ResourceCycles = [1,1,1,1,1,1,2];
1611}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001612def: InstRW<[HWWriteResGroup144], (instrs INSB, INSL, INSW)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001613
Clement Courbeta933fb22018-10-01 08:37:48 +00001614def HWWriteResGroup145 : SchedWriteRes<[HWPort5, HWPort6]> {
1615 let Latency = 8;
1616 let NumMicroOps = 20;
1617 let ResourceCycles = [1,1];
Gadi Haberd76f7b82017-08-28 10:04:16 +00001618}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001619def: InstRW<[HWWriteResGroup145], (instrs VZEROALL)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001620
1621def HWWriteResGroup146 : SchedWriteRes<[HWPort0,HWPort4,HWPort5,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001622 let Latency = 22;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001623 let NumMicroOps = 19;
1624 let ResourceCycles = [2,1,4,1,1,4,6];
1625}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001626def: InstRW<[HWWriteResGroup146], (instrs CMPXCHG16B)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001627
1628def HWWriteResGroup147 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156]> {
1629 let Latency = 17;
1630 let NumMicroOps = 15;
1631 let ResourceCycles = [2,1,2,4,2,4];
1632}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001633def: InstRW<[HWWriteResGroup147], (instrs XCH_F)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001634
Gadi Haberd76f7b82017-08-28 10:04:16 +00001635def HWWriteResGroup149 : SchedWriteRes<[HWPort5,HWPort6,HWPort06,HWPort0156]> {
1636 let Latency = 18;
1637 let NumMicroOps = 8;
1638 let ResourceCycles = [1,1,1,5];
1639}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001640def: InstRW<[HWWriteResGroup149], (instrs CPUID, RDTSC)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001641
Gadi Haberd76f7b82017-08-28 10:04:16 +00001642def HWWriteResGroup151 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001643 let Latency = 23;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001644 let NumMicroOps = 19;
1645 let ResourceCycles = [3,1,15];
1646}
Craig Topper391c6f92017-12-10 01:24:08 +00001647def: InstRW<[HWWriteResGroup151], (instregex "XRSTOR(64)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001648
Gadi Haberd76f7b82017-08-28 10:04:16 +00001649def HWWriteResGroup154 : SchedWriteRes<[HWPort0]> {
1650 let Latency = 20;
1651 let NumMicroOps = 1;
1652 let ResourceCycles = [1];
1653}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001654def: InstRW<[HWWriteResGroup154], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Craig Topper8104f262018-04-02 05:33:28 +00001655
Gadi Haberd76f7b82017-08-28 10:04:16 +00001656def HWWriteResGroup155 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001657 let Latency = 27;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001658 let NumMicroOps = 2;
1659 let ResourceCycles = [1,1];
1660}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001661def: InstRW<[HWWriteResGroup155], (instregex "DIVR_F(32|64)m")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001662
Gadi Haberd76f7b82017-08-28 10:04:16 +00001663def HWWriteResGroup156 : SchedWriteRes<[HWPort5,HWPort6,HWPort0156]> {
1664 let Latency = 20;
1665 let NumMicroOps = 10;
1666 let ResourceCycles = [1,2,7];
1667}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001668def: InstRW<[HWWriteResGroup156], (instrs MWAITrr)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001669
Gadi Haberd76f7b82017-08-28 10:04:16 +00001670def HWWriteResGroup161 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001671 let Latency = 30;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001672 let NumMicroOps = 3;
1673 let ResourceCycles = [1,1,1];
1674}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001675def: InstRW<[HWWriteResGroup161], (instregex "DIVR_FI(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001676
1677def HWWriteResGroup162 : SchedWriteRes<[HWPort0]> {
1678 let Latency = 24;
1679 let NumMicroOps = 1;
1680 let ResourceCycles = [1];
1681}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001682def: InstRW<[HWWriteResGroup162], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001683
1684def HWWriteResGroup163 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001685 let Latency = 31;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001686 let NumMicroOps = 2;
1687 let ResourceCycles = [1,1];
1688}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001689def: InstRW<[HWWriteResGroup163], (instregex "DIV_F(32|64)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001690
1691def HWWriteResGroup164 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001692 let Latency = 30;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001693 let NumMicroOps = 27;
1694 let ResourceCycles = [1,5,1,1,19];
1695}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001696def: InstRW<[HWWriteResGroup164], (instrs XSAVE64)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001697
1698def HWWriteResGroup165 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001699 let Latency = 31;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001700 let NumMicroOps = 28;
1701 let ResourceCycles = [1,6,1,1,19];
1702}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001703def: InstRW<[HWWriteResGroup165], (instrs XSAVE)>;
1704def: InstRW<[HWWriteResGroup165], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001705
1706def HWWriteResGroup166 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001707 let Latency = 34;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001708 let NumMicroOps = 3;
1709 let ResourceCycles = [1,1,1];
1710}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001711def: InstRW<[HWWriteResGroup166], (instregex "DIV_FI(16|32)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001712
Gadi Haberd76f7b82017-08-28 10:04:16 +00001713def HWWriteResGroup170 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001714 let Latency = 35;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001715 let NumMicroOps = 23;
1716 let ResourceCycles = [1,5,3,4,10];
1717}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001718def: InstRW<[HWWriteResGroup170], (instregex "IN(8|16|32)ri",
1719 "IN(8|16|32)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001720
1721def HWWriteResGroup171 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001722 let Latency = 36;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001723 let NumMicroOps = 23;
1724 let ResourceCycles = [1,5,2,1,4,10];
1725}
Simon Pilgrimec2f8782018-03-21 16:19:03 +00001726def: InstRW<[HWWriteResGroup171], (instregex "OUT(8|16|32)ir",
1727 "OUT(8|16|32)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001728
Gadi Haberd76f7b82017-08-28 10:04:16 +00001729def HWWriteResGroup175 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001730 let Latency = 41;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001731 let NumMicroOps = 18;
1732 let ResourceCycles = [1,1,2,3,1,1,1,8];
1733}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001734def: InstRW<[HWWriteResGroup175], (instrs VMCLEARm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001735
1736def HWWriteResGroup176 : SchedWriteRes<[HWPort5,HWPort0156]> {
1737 let Latency = 42;
1738 let NumMicroOps = 22;
1739 let ResourceCycles = [2,20];
1740}
Craig Topper2d451e72018-03-18 08:38:06 +00001741def: InstRW<[HWWriteResGroup176], (instrs RDTSCP)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001742
1743def HWWriteResGroup177 : SchedWriteRes<[HWPort0,HWPort01,HWPort23,HWPort05,HWPort06,HWPort015,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001744 let Latency = 61;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001745 let NumMicroOps = 64;
1746 let ResourceCycles = [2,2,8,1,10,2,39];
1747}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001748def: InstRW<[HWWriteResGroup177], (instrs FLDENVm)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001749
1750def HWWriteResGroup178 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001751 let Latency = 64;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001752 let NumMicroOps = 88;
1753 let ResourceCycles = [4,4,31,1,2,1,45];
1754}
Craig Topper2d451e72018-03-18 08:38:06 +00001755def: InstRW<[HWWriteResGroup178], (instrs FXRSTOR64)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001756
1757def HWWriteResGroup179 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001758 let Latency = 64;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001759 let NumMicroOps = 90;
1760 let ResourceCycles = [4,2,33,1,2,1,47];
1761}
Craig Topper2d451e72018-03-18 08:38:06 +00001762def: InstRW<[HWWriteResGroup179], (instrs FXRSTOR)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001763
1764def HWWriteResGroup180 : SchedWriteRes<[HWPort5,HWPort01,HWPort0156]> {
1765 let Latency = 75;
1766 let NumMicroOps = 15;
1767 let ResourceCycles = [6,3,6];
1768}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001769def: InstRW<[HWWriteResGroup180], (instrs FNINIT)>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001770
Gadi Haberd76f7b82017-08-28 10:04:16 +00001771def HWWriteResGroup183 : SchedWriteRes<[HWPort0,HWPort1,HWPort4,HWPort5,HWPort6,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001772 let Latency = 115;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001773 let NumMicroOps = 100;
1774 let ResourceCycles = [9,9,11,8,1,11,21,30];
1775}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001776def: InstRW<[HWWriteResGroup183], (instrs FSTENVm)>;
Quentin Colombet95e05312014-08-18 17:55:59 +00001777
Gadi Haber2cf601f2017-12-08 09:48:44 +00001778def HWWriteResGroup184 : SchedWriteRes<[HWPort0, HWPort5, HWPort15, HWPort015, HWPort06, HWPort23]> {
1779 let Latency = 26;
1780 let NumMicroOps = 12;
1781 let ResourceCycles = [2,2,1,3,2,2];
1782}
Craig Topper17a31182017-12-16 18:35:29 +00001783def: InstRW<[HWWriteResGroup184], (instrs VGATHERDPDrm,
1784 VPGATHERDQrm,
1785 VPGATHERDDrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001786
1787def HWWriteResGroup185 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1788 let Latency = 24;
1789 let NumMicroOps = 22;
1790 let ResourceCycles = [5,3,4,1,5,4];
1791}
Craig Topper17a31182017-12-16 18:35:29 +00001792def: InstRW<[HWWriteResGroup185], (instrs VGATHERQPDYrm,
1793 VPGATHERQQYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001794
1795def HWWriteResGroup186 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1796 let Latency = 28;
1797 let NumMicroOps = 22;
1798 let ResourceCycles = [5,3,4,1,5,4];
1799}
Craig Topper17a31182017-12-16 18:35:29 +00001800def: InstRW<[HWWriteResGroup186], (instrs VPGATHERQDYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001801
1802def HWWriteResGroup187 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1803 let Latency = 25;
1804 let NumMicroOps = 22;
1805 let ResourceCycles = [5,3,4,1,5,4];
1806}
Craig Topper17a31182017-12-16 18:35:29 +00001807def: InstRW<[HWWriteResGroup187], (instrs VPGATHERQDrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001808
1809def HWWriteResGroup188 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1810 let Latency = 27;
1811 let NumMicroOps = 20;
1812 let ResourceCycles = [3,3,4,1,5,4];
1813}
Craig Topper17a31182017-12-16 18:35:29 +00001814def: InstRW<[HWWriteResGroup188], (instrs VGATHERDPDYrm,
1815 VPGATHERDQYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001816
1817def HWWriteResGroup189 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1818 let Latency = 27;
1819 let NumMicroOps = 34;
1820 let ResourceCycles = [5,3,8,1,9,8];
1821}
Craig Topper17a31182017-12-16 18:35:29 +00001822def: InstRW<[HWWriteResGroup189], (instrs VGATHERDPSYrm,
1823 VPGATHERDDYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001824
1825def HWWriteResGroup190 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1826 let Latency = 23;
1827 let NumMicroOps = 14;
1828 let ResourceCycles = [3,3,2,1,3,2];
1829}
Craig Topper17a31182017-12-16 18:35:29 +00001830def: InstRW<[HWWriteResGroup190], (instrs VGATHERQPDrm,
1831 VPGATHERQQrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001832
1833def HWWriteResGroup191 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1834 let Latency = 28;
1835 let NumMicroOps = 15;
1836 let ResourceCycles = [3,3,2,1,4,2];
1837}
Craig Topper17a31182017-12-16 18:35:29 +00001838def: InstRW<[HWWriteResGroup191], (instrs VGATHERQPSYrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001839
1840def HWWriteResGroup192 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
1841 let Latency = 25;
1842 let NumMicroOps = 15;
1843 let ResourceCycles = [3,3,2,1,4,2];
1844}
Craig Topper17a31182017-12-16 18:35:29 +00001845def: InstRW<[HWWriteResGroup192], (instrs VGATHERQPSrm,
1846 VGATHERDPSrm)>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001847
Clement Courbet07c9ec62018-05-29 06:19:39 +00001848def: InstRW<[WriteZero], (instrs CLC)>;
1849
Nadav Roteme7b6a8a2013-03-28 22:34:46 +00001850} // SchedModel