blob: ea5d7ba5c5e488d11f1e8c4b960c66faea089600 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMELFStreamer.h"
16#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000017#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000018#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000019#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000020#include "llvm/MC/MCCodeGenInfo.h"
21#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
Joey Gouly0e76fa72013-09-12 10:28:05 +000029using namespace llvm;
30
Evan Cheng928ce722011-07-06 22:02:34 +000031#define GET_REGINFO_MC_DESC
32#include "ARMGenRegisterInfo.inc"
33
Joey Gouly0e76fa72013-09-12 10:28:05 +000034static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
35 std::string &Info) {
36 // Checks for the deprecated CP15ISB encoding:
37 // mcr pX, #0, rX, c7, c5, #4
38 if (STI.getFeatureBits() & llvm::ARM::HasV8Ops &&
39 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
40 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7) &&
41 (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) &&
42 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
43 Info = "deprecated on armv8";
44 return true;
45 }
46 return false;
47}
48
Evan Cheng928ce722011-07-06 22:02:34 +000049#define GET_INSTRINFO_MC_DESC
50#include "ARMGenInstrInfo.inc"
51
52#define GET_SUBTARGETINFO_MC_DESC
53#include "ARMGenSubtargetInfo.inc"
54
Evan Cheng928ce722011-07-06 22:02:34 +000055
Evan Cheng9f7ad312012-04-26 01:13:36 +000056std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000057 Triple triple(TT);
58
Evan Cheng2bd65362011-07-07 00:08:19 +000059 // Set the boolean corresponding to the current target triple, or the default
60 // if one cannot be determined, to true.
61 unsigned Len = TT.size();
62 unsigned Idx = 0;
63
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000064 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000065 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000066 if (Len >= 5 && TT.substr(0, 4) == "armv")
67 Idx = 4;
68 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000069 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000070 if (Len >= 7 && TT[5] == 'v')
71 Idx = 6;
72 }
73
Evan Chengf52003d2012-04-27 01:27:19 +000074 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000075 std::string ARMArchFeature;
76 if (Idx) {
77 unsigned SubVer = TT[Idx];
Joey Goulyb3f550e2013-06-26 16:58:26 +000078 if (SubVer == '8') {
79 // FIXME: Parse v8 features
80 ARMArchFeature = "+v8";
81 } else if (SubVer == '7') {
Evan Cheng2bd65362011-07-07 00:08:19 +000082 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +000083 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +000084 if (NoCPU)
85 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
86 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
87 else
88 // Use CPU to figure out the exact features.
89 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +000090 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000091 if (NoCPU)
92 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
93 // FeatureT2XtPk, FeatureMClass
94 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
95 else
96 // Use CPU to figure out the exact features.
97 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +000098 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
99 if (NoCPU)
100 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
101 // Swift
102 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk";
103 else
104 // Use CPU to figure out the exact features.
105 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +0000106 } else {
107 // v7 CPUs have lots of different feature sets. If no CPU is specified,
108 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
109 // the "minimum" feature set and use CPU string to figure out the exact
110 // features.
Evan Chengf52003d2012-04-27 01:27:19 +0000111 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +0000112 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
113 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
114 else
115 // Use CPU to figure out the exact features.
116 ARMArchFeature = "+v7";
117 }
Evan Cheng2bd65362011-07-07 00:08:19 +0000118 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +0000119 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +0000120 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +0000121 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000122 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000123 if (NoCPU)
124 // v6m: FeatureNoARM, FeatureMClass
125 ARMArchFeature = "+v6,+noarm,+mclass";
126 else
127 ARMArchFeature = "+v6";
128 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000129 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000130 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000131 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000132 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000133 else
134 ARMArchFeature = "+v5t";
135 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
136 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000137 }
138
Evan Chengf2c26162011-07-07 08:26:46 +0000139 if (isThumb) {
140 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000141 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000142 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000143 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000144 }
145
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000146 if (triple.isOSNaCl()) {
147 if (ARMArchFeature.empty())
148 ARMArchFeature = "+nacl-trap";
149 else
150 ARMArchFeature += ",+nacl-trap";
151 }
152
Evan Cheng2bd65362011-07-07 00:08:19 +0000153 return ARMArchFeature;
154}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000155
156MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
157 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000158 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000159 if (!FS.empty()) {
160 if (!ArchFS.empty())
161 ArchFS = ArchFS + "," + FS.str();
162 else
163 ArchFS = FS;
164 }
165
166 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000167 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000168 return X;
169}
170
Evan Cheng1705ab02011-07-14 23:50:31 +0000171static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000172 MCInstrInfo *X = new MCInstrInfo();
173 InitARMMCInstrInfo(X);
174 return X;
175}
176
Evan Chengd60fa58b2011-07-18 20:57:22 +0000177static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000178 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000179 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000180 return X;
181}
182
Rafael Espindola227144c2013-05-13 01:16:13 +0000183static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000184 Triple TheTriple(TT);
185
186 if (TheTriple.isOSDarwin())
187 return new ARMMCAsmInfoDarwin();
188
189 return new ARMELFMCAsmInfo();
190}
191
Evan Chengad5f4852011-07-23 00:00:19 +0000192static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000193 CodeModel::Model CM,
194 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000195 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000196 if (RM == Reloc::Default) {
197 Triple TheTriple(TT);
198 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
199 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
200 }
Evan Chengecb29082011-11-16 08:38:26 +0000201 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000202 return X;
203}
204
Evan Chengad5f4852011-07-23 00:00:19 +0000205// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000206static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000207 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000208 raw_ostream &OS,
209 MCCodeEmitter *Emitter,
210 bool RelaxAll,
211 bool NoExecStack) {
212 Triple TheTriple(TT);
213
214 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000215 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000216
217 if (TheTriple.isOSWindows()) {
218 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000219 }
220
Tim Northover5cc3dc82012-12-07 16:50:23 +0000221 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
222 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000223}
224
Evan Cheng61faa552011-07-25 21:20:24 +0000225static MCInstPrinter *createARMMCInstPrinter(const Target &T,
226 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000227 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000228 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000229 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000230 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000231 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000232 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000233 return 0;
234}
235
Quentin Colombetf4828052013-05-24 22:51:52 +0000236static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
237 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000238 Triple TheTriple(TT);
239 if (TheTriple.isEnvironmentMachO())
240 return createARMMachORelocationInfo(Ctx);
241 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000242 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000243}
244
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000245namespace {
246
247class ARMMCInstrAnalysis : public MCInstrAnalysis {
248public:
249 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000250
251 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
252 // BCCs with the "always" predicate are unconditional branches.
253 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
254 return true;
255 return MCInstrAnalysis::isUnconditionalBranch(Inst);
256 }
257
258 virtual bool isConditionalBranch(const MCInst &Inst) const {
259 // BCCs with the "always" predicate are unconditional branches.
260 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
261 return false;
262 return MCInstrAnalysis::isConditionalBranch(Inst);
263 }
264
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000265 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
266 uint64_t Size, uint64_t &Target) const {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000267 // We only handle PCRel branches for now.
268 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000269 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000270
271 int64_t Imm = Inst.getOperand(0).getImm();
272 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000273 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
274 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000275 }
276};
277
278}
279
280static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
281 return new ARMMCInstrAnalysis(Info);
282}
Evan Chengad5f4852011-07-23 00:00:19 +0000283
Evan Cheng8c886a42011-07-22 21:58:54 +0000284// Force static initialization.
285extern "C" void LLVMInitializeARMTargetMC() {
286 // Register the MC asm info.
287 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
288 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
289
290 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000291 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
292 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000293
294 // Register the MC instruction info.
295 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
296 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
297
298 // Register the MC register info.
299 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
300 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
301
302 // Register the MC subtarget info.
303 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
304 ARM_MC::createARMMCSubtargetInfo);
305 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
306 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000307
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000308 // Register the MC instruction analyzer.
309 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
310 createARMMCInstrAnalysis);
311 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
312 createARMMCInstrAnalysis);
313
Evan Chengad5f4852011-07-23 00:00:19 +0000314 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000315 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
316 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000317
318 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000319 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
320 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000321
322 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000323 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
324 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000325
326 // Register the MCInstPrinter.
327 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
328 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000329
330 // Register the MC relocation info.
331 TargetRegistry::RegisterMCRelocationInfo(TheARMTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000332 createARMMCRelocationInfo);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000333 TargetRegistry::RegisterMCRelocationInfo(TheThumbTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000334 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000335}