blob: 9024ce5b7a73074e5571e8ef279b4114688f148b [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
12}
13
Tom Stellard0aec5872014-10-07 23:51:39 +000014class vopc <bits<8> si> : vop {
15 field bits<8> SI = si;
16
17 field bits<9> SI3 = {0, si{7-0}};
18}
19
Tom Stellard94d2e992014-10-07 23:51:34 +000020class vop1 <bits<8> si> : vop {
21 field bits<8> SI = si;
22
23 field bits<9> SI3 = {1, 1, si{6-0}};
24}
25
Tom Stellardbec5a242014-10-07 23:51:38 +000026class vop2 <bits<6> si> : vop {
27 field bits<6> SI = si;
28
29 field bits<9> SI3 = {1, 0, 0, si{5-0}};
30}
31
Tom Stellard845bb3c2014-10-07 23:51:41 +000032class vop3 <bits<9> si> : vop {
33 field bits<9> SI3 = si;
34}
35
Tom Stellardc721a232014-05-16 20:56:47 +000036// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
37// in AMDGPUMCInstLower.h
38def SISubtarget {
39 int NONE = -1;
40 int SI = 0;
41}
42
Tom Stellard75aadc22012-12-11 21:25:42 +000043//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000044// SI DAG Nodes
45//===----------------------------------------------------------------------===//
46
Tom Stellard9fa17912013-08-14 23:24:45 +000047def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000048 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000049 [SDNPMayLoad, SDNPMemOperand]
50>;
51
Tom Stellardafcf12f2013-09-12 02:55:14 +000052def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
53 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000054 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000055 SDTCisVT<1, iAny>, // vdata(VGPR)
56 SDTCisVT<2, i32>, // num_channels(imm)
57 SDTCisVT<3, i32>, // vaddr(VGPR)
58 SDTCisVT<4, i32>, // soffset(SGPR)
59 SDTCisVT<5, i32>, // inst_offset(imm)
60 SDTCisVT<6, i32>, // dfmt(imm)
61 SDTCisVT<7, i32>, // nfmt(imm)
62 SDTCisVT<8, i32>, // offen(imm)
63 SDTCisVT<9, i32>, // idxen(imm)
64 SDTCisVT<10, i32>, // glc(imm)
65 SDTCisVT<11, i32>, // slc(imm)
66 SDTCisVT<12, i32> // tfe(imm)
67 ]>,
68 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
69>;
70
Tom Stellard9fa17912013-08-14 23:24:45 +000071def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +000072 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +000073 SDTCisVT<3, i32>]>
74>;
75
76class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +000077 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +000079>;
80
81def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
82def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
83def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
84def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
85
Tom Stellard067c8152014-07-21 14:01:14 +000086def SIconstdata_ptr : SDNode<
87 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
88>;
89
Tom Stellard26075d52013-02-07 19:39:38 +000090// Transformation function, extract the lower 32bit of a 64bit immediate
91def LO32 : SDNodeXForm<imm, [{
92 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
93}]>;
94
Tom Stellardab8a8c82013-07-12 18:15:02 +000095def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +000096 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
97 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +000098}]>;
99
Tom Stellard26075d52013-02-07 19:39:38 +0000100// Transformation function, extract the upper 32bit of a 64bit immediate
101def HI32 : SDNodeXForm<imm, [{
102 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
103}]>;
104
Tom Stellardab8a8c82013-07-12 18:15:02 +0000105def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000106 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
107 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000108}]>;
109
Tom Stellard044e4182014-02-06 18:36:34 +0000110def IMM8bitDWORD : PatLeaf <(imm),
111 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000112>;
113
Tom Stellard044e4182014-02-06 18:36:34 +0000114def as_dword_i32imm : SDNodeXForm<imm, [{
115 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
116}]>;
117
Tom Stellardafcf12f2013-09-12 02:55:14 +0000118def as_i1imm : SDNodeXForm<imm, [{
119 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
120}]>;
121
122def as_i8imm : SDNodeXForm<imm, [{
123 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
124}]>;
125
Tom Stellard07a10a32013-06-03 17:39:43 +0000126def as_i16imm : SDNodeXForm<imm, [{
127 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
128}]>;
129
Tom Stellard044e4182014-02-06 18:36:34 +0000130def as_i32imm: SDNodeXForm<imm, [{
131 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
132}]>;
133
Matt Arsenault99ed7892014-03-19 22:19:49 +0000134def IMM8bit : PatLeaf <(imm),
135 [{return isUInt<8>(N->getZExtValue());}]
136>;
137
Tom Stellard07a10a32013-06-03 17:39:43 +0000138def IMM12bit : PatLeaf <(imm),
139 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000140>;
141
Matt Arsenault99ed7892014-03-19 22:19:49 +0000142def IMM16bit : PatLeaf <(imm),
143 [{return isUInt<16>(N->getZExtValue());}]
144>;
145
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000146def IMM32bit : PatLeaf <(imm),
147 [{return isUInt<32>(N->getZExtValue());}]
148>;
149
Tom Stellarde2367942014-02-06 18:36:41 +0000150def mubuf_vaddr_offset : PatFrag<
151 (ops node:$ptr, node:$offset, node:$imm_offset),
152 (add (add node:$ptr, node:$offset), node:$imm_offset)
153>;
154
Christian Konigf82901a2013-02-26 17:52:23 +0000155class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000156 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000157}]>;
158
Tom Stellarddf94dc32013-08-14 23:24:24 +0000159class SGPRImm <dag frag> : PatLeaf<frag, [{
160 if (TM.getSubtarget<AMDGPUSubtarget>().getGeneration() <
161 AMDGPUSubtarget::SOUTHERN_ISLANDS) {
162 return false;
163 }
164 const SIRegisterInfo *SIRI =
Eric Christopherd9134482014-08-04 21:25:23 +0000165 static_cast<const SIRegisterInfo*>(TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000166 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
167 U != E; ++U) {
168 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
169 return true;
170 }
171 }
172 return false;
173}]>;
174
Tom Stellard01825af2014-07-21 14:01:08 +0000175//===----------------------------------------------------------------------===//
176// Custom Operands
177//===----------------------------------------------------------------------===//
178
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000179def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000180 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000181}
182
Tom Stellard01825af2014-07-21 14:01:08 +0000183def sopp_brtarget : Operand<OtherVT> {
184 let EncoderMethod = "getSOPPBrEncoding";
185 let OperandType = "OPERAND_PCREL";
186}
187
Tom Stellardb4a313a2014-08-01 00:32:39 +0000188include "SIInstrFormats.td"
189
Tom Stellard229d5e62014-08-05 14:48:12 +0000190let OperandType = "OPERAND_IMMEDIATE" in {
191
192def offen : Operand<i1> {
193 let PrintMethod = "printOffen";
194}
195def idxen : Operand<i1> {
196 let PrintMethod = "printIdxen";
197}
198def addr64 : Operand<i1> {
199 let PrintMethod = "printAddr64";
200}
201def mbuf_offset : Operand<i16> {
202 let PrintMethod = "printMBUFOffset";
203}
204def glc : Operand <i1> {
205 let PrintMethod = "printGLC";
206}
207def slc : Operand <i1> {
208 let PrintMethod = "printSLC";
209}
210def tfe : Operand <i1> {
211 let PrintMethod = "printTFE";
212}
213
Matt Arsenault97069782014-09-30 19:49:48 +0000214def omod : Operand <i32> {
215 let PrintMethod = "printOModSI";
216}
217
218def ClampMod : Operand <i1> {
219 let PrintMethod = "printClampSI";
220}
221
Tom Stellard229d5e62014-08-05 14:48:12 +0000222} // End OperandType = "OPERAND_IMMEDIATE"
223
Christian Konig72d5d5c2013-02-21 15:16:44 +0000224//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000225// Complex patterns
226//===----------------------------------------------------------------------===//
227
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000228def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000229def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000230
Tom Stellardb02094e2014-07-21 15:45:01 +0000231def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000232def MUBUFAddr64 : ComplexPattern<i64, 3, "SelectMUBUFAddr64">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000233def MUBUFAddr64Atomic : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000234def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000235def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000236def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000237
Tom Stellardb4a313a2014-08-01 00:32:39 +0000238def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
239def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
240
Tom Stellardb02c2682014-06-24 23:33:07 +0000241//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000242// SI assembler operands
243//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000244
Christian Konigeabf8332013-02-21 15:16:49 +0000245def SIOperand {
246 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000247 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000248 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000249}
250
Tom Stellardb4a313a2014-08-01 00:32:39 +0000251def SRCMODS {
252 int NONE = 0;
253}
254
255def DSTCLAMP {
256 int NONE = 0;
257}
258
259def DSTOMOD {
260 int NONE = 0;
261}
Tom Stellard75aadc22012-12-11 21:25:42 +0000262
Christian Konig72d5d5c2013-02-21 15:16:44 +0000263//===----------------------------------------------------------------------===//
264//
265// SI Instruction multiclass helpers.
266//
267// Instructions with _32 take 32-bit operands.
268// Instructions with _64 take 64-bit operands.
269//
270// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
271// encoding is the standard encoding, but instruction that make use of
272// any of the instruction modifiers must use the 64-bit encoding.
273//
274// Instructions with _e32 use the 32-bit encoding.
275// Instructions with _e64 use the 64-bit encoding.
276//
277//===----------------------------------------------------------------------===//
278
Tom Stellardc470c962014-10-01 14:44:42 +0000279class SIMCInstr <string pseudo, int subtarget> {
280 string PseudoInstr = pseudo;
281 int Subtarget = subtarget;
282}
283
Christian Konig72d5d5c2013-02-21 15:16:44 +0000284//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000285// EXP classes
286//===----------------------------------------------------------------------===//
287
288class EXPCommon : InstSI<
289 (outs),
290 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
291 VReg_32:$src0, VReg_32:$src1, VReg_32:$src2, VReg_32:$src3),
292 "EXP $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
293 [] > {
294
295 let EXP_CNT = 1;
296 let Uses = [EXEC];
297}
298
299multiclass EXP_m {
300
301 let isPseudo = 1 in {
302 def "" : EXPCommon, SIMCInstr <"EXP", SISubtarget.NONE> ;
303 }
304
305 def _si : EXPCommon, SIMCInstr <"EXP", SISubtarget.SI>, EXPe;
306}
307
308//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000309// Scalar classes
310//===----------------------------------------------------------------------===//
311
Christian Konige0130a22013-02-21 15:17:13 +0000312class SOP1_32 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
313 op, (outs SReg_32:$dst), (ins SSrc_32:$src0),
314 opName#" $dst, $src0", pattern
315>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000316
Christian Konige0130a22013-02-21 15:17:13 +0000317class SOP1_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
318 op, (outs SReg_64:$dst), (ins SSrc_64:$src0),
319 opName#" $dst, $src0", pattern
320>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000321
Matt Arsenault8333e432014-06-10 19:18:24 +0000322// 64-bit input, 32-bit output.
323class SOP1_32_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
324 op, (outs SReg_32:$dst), (ins SSrc_64:$src0),
325 opName#" $dst, $src0", pattern
326>;
327
Christian Konige0130a22013-02-21 15:17:13 +0000328class SOP2_32 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
329 op, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
330 opName#" $dst, $src0, $src1", pattern
331>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000332
Christian Konige0130a22013-02-21 15:17:13 +0000333class SOP2_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
334 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
335 opName#" $dst, $src0, $src1", pattern
336>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000337
Tom Stellard82166022013-11-13 23:36:37 +0000338class SOP2_SHIFT_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
339 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
340 opName#" $dst, $src0, $src1", pattern
341>;
342
Christian Konig72d5d5c2013-02-21 15:16:44 +0000343
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000344class SOPC_Helper <bits<7> op, RegisterClass rc, ValueType vt,
345 string opName, PatLeaf cond> : SOPC <
346 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
347 opName#" $dst, $src0, $src1", []>;
348
349class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
350 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
351
352class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
353 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000354
Christian Konige0130a22013-02-21 15:17:13 +0000355class SOPK_32 <bits<5> op, string opName, list<dag> pattern> : SOPK <
356 op, (outs SReg_32:$dst), (ins i16imm:$src0),
357 opName#" $dst, $src0", pattern
358>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000359
Christian Konige0130a22013-02-21 15:17:13 +0000360class SOPK_64 <bits<5> op, string opName, list<dag> pattern> : SOPK <
361 op, (outs SReg_64:$dst), (ins i16imm:$src0),
362 opName#" $dst, $src0", pattern
363>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000364
Tom Stellardc470c962014-10-01 14:44:42 +0000365//===----------------------------------------------------------------------===//
366// SMRD classes
367//===----------------------------------------------------------------------===//
368
369class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
370 SMRD <outs, ins, "", pattern>,
371 SIMCInstr<opName, SISubtarget.NONE> {
372 let isPseudo = 1;
373}
374
375class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
376 string asm> :
377 SMRD <outs, ins, asm, []>,
378 SMRDe <op, imm>,
379 SIMCInstr<opName, SISubtarget.SI>;
380
381multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
382 string asm, list<dag> pattern> {
383
384 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
385
386 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
387
388}
389
390multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000391 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000392 defm _IMM : SMRD_m <
393 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000394 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000395 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000396 >;
397
Tom Stellardc470c962014-10-01 14:44:42 +0000398 defm _SGPR : SMRD_m <
399 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000400 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000401 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000402 >;
403}
404
405//===----------------------------------------------------------------------===//
406// Vector ALU classes
407//===----------------------------------------------------------------------===//
408
Tom Stellardb4a313a2014-08-01 00:32:39 +0000409// This must always be right before the operand being input modified.
410def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
411 let PrintMethod = "printOperandAndMods";
412}
413def InputModsNoDefault : Operand <i32> {
414 let PrintMethod = "printOperandAndMods";
415}
416
417class getNumSrcArgs<ValueType Src1, ValueType Src2> {
418 int ret =
419 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
420 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
421 3)); // VOP3
422}
423
424// Returns the register class to use for the destination of VOP[123C]
425// instructions for the given VT.
426class getVALUDstForVT<ValueType VT> {
427 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
428}
429
430// Returns the register class to use for source 0 of VOP[12C]
431// instructions for the given VT.
432class getVOPSrc0ForVT<ValueType VT> {
433 RegisterClass ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
434}
435
436// Returns the register class to use for source 1 of VOP[12C] for the
437// given VT.
438class getVOPSrc1ForVT<ValueType VT> {
439 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
440}
441
442// Returns the register classes for the source arguments of a VOP[12C]
443// instruction for the given SrcVTs.
444class getInRC32 <list<ValueType> SrcVT> {
445 list<RegisterClass> ret = [
446 getVOPSrc0ForVT<SrcVT[0]>.ret,
447 getVOPSrc1ForVT<SrcVT[1]>.ret
448 ];
449}
450
451// Returns the register class to use for sources of VOP3 instructions for the
452// given VT.
453class getVOP3SrcForVT<ValueType VT> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000454 RegisterClass ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000455}
456
457// Returns the register classes for the source arguments of a VOP3
458// instruction for the given SrcVTs.
459class getInRC64 <list<ValueType> SrcVT> {
460 list<RegisterClass> ret = [
461 getVOP3SrcForVT<SrcVT[0]>.ret,
462 getVOP3SrcForVT<SrcVT[1]>.ret,
463 getVOP3SrcForVT<SrcVT[2]>.ret
464 ];
465}
466
467// Returns 1 if the source arguments have modifiers, 0 if they do not.
468class hasModifiers<ValueType SrcVT> {
469 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
470 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
471}
472
473// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
474class getIns32 <RegisterClass Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
475 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
476 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
477 (ins)));
478}
479
480// Returns the input arguments for VOP3 instructions for the given SrcVT.
481class getIns64 <RegisterClass Src0RC, RegisterClass Src1RC,
482 RegisterClass Src2RC, int NumSrcArgs,
483 bit HasModifiers> {
484
485 dag ret =
486 !if (!eq(NumSrcArgs, 1),
487 !if (!eq(HasModifiers, 1),
488 // VOP1 with modifiers
489 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000490 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000491 /* else */,
492 // VOP1 without modifiers
493 (ins Src0RC:$src0)
494 /* endif */ ),
495 !if (!eq(NumSrcArgs, 2),
496 !if (!eq(HasModifiers, 1),
497 // VOP 2 with modifiers
498 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
499 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000500 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000501 /* else */,
502 // VOP2 without modifiers
503 (ins Src0RC:$src0, Src1RC:$src1)
504 /* endif */ )
505 /* NumSrcArgs == 3 */,
506 !if (!eq(HasModifiers, 1),
507 // VOP3 with modifiers
508 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
509 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
510 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000511 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000512 /* else */,
513 // VOP3 without modifiers
514 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
515 /* endif */ )));
516}
517
518// Returns the assembly string for the inputs and outputs of a VOP[12C]
519// instruction. This does not add the _e32 suffix, so it can be reused
520// by getAsm64.
521class getAsm32 <int NumSrcArgs> {
522 string src1 = ", $src1";
523 string src2 = ", $src2";
524 string ret = " $dst, $src0"#
525 !if(!eq(NumSrcArgs, 1), "", src1)#
526 !if(!eq(NumSrcArgs, 3), src2, "");
527}
528
529// Returns the assembly string for the inputs and outputs of a VOP3
530// instruction.
531class getAsm64 <int NumSrcArgs, bit HasModifiers> {
532 string src0 = "$src0_modifiers,";
Matt Arsenault97069782014-09-30 19:49:48 +0000533 string src1 = !if(!eq(NumSrcArgs, 1), "",
534 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
535 " $src1_modifiers,"));
536 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000537 string ret =
538 !if(!eq(HasModifiers, 0),
539 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000540 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000541}
542
543
544class VOPProfile <list<ValueType> _ArgVT> {
545
546 field list<ValueType> ArgVT = _ArgVT;
547
548 field ValueType DstVT = ArgVT[0];
549 field ValueType Src0VT = ArgVT[1];
550 field ValueType Src1VT = ArgVT[2];
551 field ValueType Src2VT = ArgVT[3];
552 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
553 field RegisterClass Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
554 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
555 field RegisterClass Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
556 field RegisterClass Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
557 field RegisterClass Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
558
559 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
560 field bit HasModifiers = hasModifiers<Src0VT>.ret;
561
562 field dag Outs = (outs DstRC:$dst);
563
564 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
565 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
566 HasModifiers>.ret;
567
Matt Arsenault9215b172014-08-03 05:27:14 +0000568 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000569 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
570}
571
572def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
573def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
574def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
575def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
576def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
577def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
578def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
579def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
580def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
581
582def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
583def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
584def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
585def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
586def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
587def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
588def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000589 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000590}
591def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
592def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
593
594def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
595def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
596def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
597def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
598
599
Christian Konigf741fbf2013-02-26 17:52:42 +0000600class VOP <string opName> {
601 string OpName = opName;
602}
603
Christian Konig3c145802013-03-27 09:12:59 +0000604class VOP2_REV <string revOp, bit isOrig> {
605 string RevOp = revOp;
606 bit IsOrig = isOrig;
607}
608
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000609class AtomicNoRet <string noRetOp, bit isRet> {
610 string NoRetOp = noRetOp;
611 bit IsRet = isRet;
612}
613
Tom Stellard94d2e992014-10-07 23:51:34 +0000614class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
615 VOP1Common <outs, ins, "", pattern>,
616 SIMCInstr<opName, SISubtarget.NONE> {
617 let isPseudo = 1;
618}
619
620multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
621 string opName> {
622 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
623
624 def _si : VOP1<op.SI, outs, ins, asm, []>,
625 SIMCInstr <opName, SISubtarget.SI>;
626}
627
Tom Stellardb4a313a2014-08-01 00:32:39 +0000628class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
629
630 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
631 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
632 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
633 bits<2> omod = !if(HasModifiers, ?, 0);
634 bits<1> clamp = !if(HasModifiers, ?, 0);
635 bits<9> src1 = !if(HasSrc1, ?, 0);
636 bits<9> src2 = !if(HasSrc2, ?, 0);
637}
638
Tom Stellardbda32c92014-07-21 17:44:29 +0000639class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
640 VOP3Common <outs, ins, "", pattern>,
641 VOP <opName>,
642 SIMCInstr<opName, SISubtarget.NONE> {
643 let isPseudo = 1;
644}
645
646class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
647 VOP3 <op, outs, ins, asm, []>,
648 SIMCInstr<opName, SISubtarget.SI>;
649
Tom Stellard845bb3c2014-10-07 23:51:41 +0000650multiclass VOP3_m <vop3 op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000651 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000652
Tom Stellardbda32c92014-07-21 17:44:29 +0000653 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000654
Tom Stellard845bb3c2014-10-07 23:51:41 +0000655 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000656 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
657 !if(!eq(NumSrcArgs, 2), 0, 1),
658 HasMods>;
Tom Stellardc721a232014-05-16 20:56:47 +0000659
660}
661
Tom Stellard94d2e992014-10-07 23:51:34 +0000662multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000663 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000664
665 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
666
Tom Stellard94d2e992014-10-07 23:51:34 +0000667 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000668 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000669}
670
Tom Stellardbec5a242014-10-07 23:51:38 +0000671multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000672 list<dag> pattern, string opName, string revOp,
673 bit HasMods = 1, bit UseFullOp = 0> {
674
675 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
676 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
677
Tom Stellardbec5a242014-10-07 23:51:38 +0000678 def _si : VOP3_Real_si <op.SI3,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000679 outs, ins, asm, opName>,
680 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>,
681 VOP3DisableFields<1, 0, HasMods>;
682}
683
Tom Stellard845bb3c2014-10-07 23:51:41 +0000684multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000685 list<dag> pattern, string opName, string revOp,
686 bit HasMods = 1, bit UseFullOp = 0> {
687 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
688 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
689
690 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
691 // can write it into any SGPR. We currently don't use the carry out,
692 // so for now hardcode it to VCC as well.
693 let sdst = SIOperand.VCC, Defs = [VCC] in {
Tom Stellard845bb3c2014-10-07 23:51:41 +0000694 def _si : VOP3b <op.SI3, outs, ins, asm, pattern>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000695 VOP3DisableFields<1, 0, HasMods>,
696 SIMCInstr<opName, SISubtarget.SI>,
697 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>;
698 } // End sdst = SIOperand.VCC, Defs = [VCC]
699}
700
Tom Stellard0aec5872014-10-07 23:51:39 +0000701multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000702 list<dag> pattern, string opName,
703 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000704
705 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
706
Tom Stellard0aec5872014-10-07 23:51:39 +0000707 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000708 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +0000709 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +0000710 }
711}
712
Tom Stellard94d2e992014-10-07 23:51:34 +0000713multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000714 dag ins32, string asm32, list<dag> pat32,
715 dag ins64, string asm64, list<dag> pat64,
716 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +0000717
Tom Stellard94d2e992014-10-07 23:51:34 +0000718 def _e32 : VOP1 <op.SI, outs, ins32, opName#asm32, pat32>, VOP<opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000719
720 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000721}
722
Tom Stellard94d2e992014-10-07 23:51:34 +0000723multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000724 SDPatternOperator node = null_frag> : VOP1_Helper <
725 op, opName, P.Outs,
726 P.Ins32, P.Asm32, [],
727 P.Ins64, P.Asm64,
728 !if(P.HasModifiers,
729 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000730 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +0000731 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
732 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +0000733>;
Christian Konigf5754a02013-02-21 15:17:09 +0000734
Tom Stellardb4a313a2014-08-01 00:32:39 +0000735class VOP2_e32 <bits<6> op, string opName, dag outs, dag ins, string asm,
736 list<dag> pattern, string revOp> :
737 VOP2 <op, outs, ins, opName#asm, pattern>,
738 VOP <opName>,
739 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000740
Tom Stellardbec5a242014-10-07 23:51:38 +0000741multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000742 dag ins32, string asm32, list<dag> pat32,
743 dag ins64, string asm64, list<dag> pat64,
744 string revOp, bit HasMods> {
Tom Stellardbec5a242014-10-07 23:51:38 +0000745 def _e32 : VOP2_e32 <op.SI, opName, outs, ins32, asm32, pat32, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000746
Tom Stellardbec5a242014-10-07 23:51:38 +0000747 defm _e64 : VOP3_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000748 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
749 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000750}
751
Tom Stellardbec5a242014-10-07 23:51:38 +0000752multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000753 SDPatternOperator node = null_frag,
754 string revOp = opName> : VOP2_Helper <
755 op, opName, P.Outs,
756 P.Ins32, P.Asm32, [],
757 P.Ins64, P.Asm64,
758 !if(P.HasModifiers,
759 [(set P.DstVT:$dst,
760 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000761 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000762 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
763 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
764 revOp, P.HasModifiers
765>;
766
Tom Stellard845bb3c2014-10-07 23:51:41 +0000767multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000768 dag ins32, string asm32, list<dag> pat32,
769 dag ins64, string asm64, list<dag> pat64,
770 string revOp, bit HasMods> {
771
Tom Stellard845bb3c2014-10-07 23:51:41 +0000772 def _e32 : VOP2_e32 <op.SI, opName, outs, ins32, asm32, pat32, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000773
Tom Stellard845bb3c2014-10-07 23:51:41 +0000774 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000775 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
776 >;
777}
778
Tom Stellard845bb3c2014-10-07 23:51:41 +0000779multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000780 SDPatternOperator node = null_frag,
781 string revOp = opName> : VOP2b_Helper <
782 op, opName, P.Outs,
783 P.Ins32, P.Asm32, [],
784 P.Ins64, P.Asm64,
785 !if(P.HasModifiers,
786 [(set P.DstVT:$dst,
787 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000788 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000789 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
790 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
791 revOp, P.HasModifiers
792>;
793
Tom Stellard0aec5872014-10-07 23:51:39 +0000794multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000795 dag ins32, string asm32, list<dag> pat32,
796 dag out64, dag ins64, string asm64, list<dag> pat64,
797 bit HasMods, bit DefExec> {
Tom Stellard0aec5872014-10-07 23:51:39 +0000798 def _e32 : VOPC <op.SI, ins32, opName#asm32, pat32>, VOP <opName> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000799 let Defs = !if(DefExec, [EXEC], []);
800 }
801
802 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64, opName,
803 HasMods, DefExec>;
804}
805
Tom Stellard0aec5872014-10-07 23:51:39 +0000806multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000807 VOPProfile P, PatLeaf cond = COND_NULL,
808 bit DefExec = 0> : VOPC_Helper <
809 op, opName,
810 P.Ins32, P.Asm32, [],
811 (outs SReg_64:$dst), P.Ins64, P.Asm64,
812 !if(P.HasModifiers,
813 [(set i1:$dst,
814 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000815 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000816 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
817 cond))],
818 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
819 P.HasModifiers, DefExec
820>;
821
Tom Stellard0aec5872014-10-07 23:51:39 +0000822multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000823 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
824
Tom Stellard0aec5872014-10-07 23:51:39 +0000825multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000826 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
827
Tom Stellard0aec5872014-10-07 23:51:39 +0000828multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000829 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
830
Tom Stellard0aec5872014-10-07 23:51:39 +0000831multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000832 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +0000833
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000834
Tom Stellard0aec5872014-10-07 23:51:39 +0000835multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000836 PatLeaf cond = COND_NULL>
837 : VOPCInst <op, opName, P, cond, 1>;
838
Tom Stellard0aec5872014-10-07 23:51:39 +0000839multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000840 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
841
Tom Stellard0aec5872014-10-07 23:51:39 +0000842multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000843 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
844
Tom Stellard0aec5872014-10-07 23:51:39 +0000845multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000846 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
847
Tom Stellard0aec5872014-10-07 23:51:39 +0000848multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000849 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
850
Tom Stellard845bb3c2014-10-07 23:51:41 +0000851multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000852 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
853 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
854>;
855
Tom Stellard845bb3c2014-10-07 23:51:41 +0000856multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000857 SDPatternOperator node = null_frag> : VOP3_Helper <
858 op, opName, P.Outs, P.Ins64, P.Asm64,
859 !if(!eq(P.NumSrcArgs, 3),
860 !if(P.HasModifiers,
861 [(set P.DstVT:$dst,
862 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000863 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000864 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
865 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
866 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
867 P.Src2VT:$src2))]),
868 !if(!eq(P.NumSrcArgs, 2),
869 !if(P.HasModifiers,
870 [(set P.DstVT:$dst,
871 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000872 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000873 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
874 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
875 /* P.NumSrcArgs == 1 */,
876 !if(P.HasModifiers,
877 [(set P.DstVT:$dst,
878 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000879 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +0000880 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
881 P.NumSrcArgs, P.HasModifiers
882>;
883
Tom Stellard845bb3c2014-10-07 23:51:41 +0000884multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterClass arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000885 string opName, list<dag> pattern> :
886 VOP3b_2_m <
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000887 op, (outs vrc:$dst0, SReg_64:$dst1),
Matt Arsenault272c50a2014-09-30 19:49:43 +0000888 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
889 InputModsNoDefault:$src1_modifiers, arc:$src1,
890 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000891 ClampMod:$clamp, i32imm:$omod),
892 opName#" $dst0, $dst1, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000893 opName, opName, 1, 1
894>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000895
Tom Stellard845bb3c2014-10-07 23:51:41 +0000896multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000897 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
898
Tom Stellard845bb3c2014-10-07 23:51:41 +0000899multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000900 VOP3b_Helper <op, VReg_32, VSrc_32, opName, pattern>;
901
Matt Arsenault8675db12014-08-29 16:01:14 +0000902
903class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +0000904 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +0000905 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
906 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
907 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
908 i32:$src1_modifiers, P.Src1VT:$src1,
909 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000910 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +0000911 i32:$omod)>;
912
Christian Konig72d5d5c2013-02-21 15:16:44 +0000913//===----------------------------------------------------------------------===//
914// Vector I/O classes
915//===----------------------------------------------------------------------===//
916
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000917class DS_1A <bits<8> op, dag outs, dag ins, string asm, list<dag> pat> :
918 DS <op, outs, ins, asm, pat> {
919 bits<16> offset;
920
Matt Arsenault99ed7892014-03-19 22:19:49 +0000921 // Single load interpret the 2 i8imm operands as a single i16 offset.
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000922 let offset0 = offset{7-0};
923 let offset1 = offset{15-8};
924}
925
926class DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000927 op,
928 (outs regClass:$vdst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000929 (ins i1imm:$gds, VReg_32:$addr, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000930 asm#" $vdst, $addr, $offset, [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000931 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000932 let data0 = 0;
933 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000934 let mayLoad = 1;
935 let mayStore = 0;
936}
937
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000938class DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
939 op,
940 (outs regClass:$vdst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000941 (ins i1imm:$gds, VReg_32:$addr, u8imm:$offset0, u8imm:$offset1),
Matt Arsenaultcdcdb872014-08-01 17:00:26 +0000942 asm#" $vdst, $addr, $offset0, $offset1, [M0]",
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000943 []> {
944 let data0 = 0;
945 let data1 = 0;
946 let mayLoad = 1;
947 let mayStore = 0;
948}
949
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000950class DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000951 op,
952 (outs),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000953 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000954 asm#" $addr, $data0, $offset [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000955 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000956 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000957 let mayStore = 1;
958 let mayLoad = 0;
959 let vdst = 0;
960}
961
Tom Stellard05105142014-08-22 18:49:28 +0000962class DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000963 op,
964 (outs),
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000965 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, regClass:$data1,
966 u8imm:$offset0, u8imm:$offset1),
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000967 asm#" $addr, $data0, $data1, $offset0, $offset1 [M0]",
968 []> {
969 let mayStore = 1;
970 let mayLoad = 0;
971 let vdst = 0;
972}
973
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000974// 1 address, 1 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000975class DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A <
Tom Stellard13c68ef2013-09-05 18:38:09 +0000976 op,
977 (outs rc:$vdst),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000978 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, u16imm:$offset),
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000979 asm#" $vdst, $addr, $data0, $offset, [M0]", []>,
980 AtomicNoRet<noRetOp, 1> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000981
982 let data1 = 0;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000983 let mayStore = 1;
984 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000985
986 let hasPostISelHook = 1; // Adjusted to no return version.
Tom Stellard13c68ef2013-09-05 18:38:09 +0000987}
988
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000989// 1 address, 2 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000990class DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A <
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000991 op,
992 (outs rc:$vdst),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000993 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000994 asm#" $vdst, $addr, $data0, $data1, $offset, [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000995 []>,
996 AtomicNoRet<noRetOp, 1> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000997 let mayStore = 1;
998 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000999
1000 let hasPostISelHook = 1; // Adjusted to no return version.
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001001}
1002
1003// 1 address, 2 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001004class DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001005 op,
1006 (outs),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00001007 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001008 asm#" $addr, $data0, $data1, $offset, [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001009 []>,
1010 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001011 let mayStore = 1;
1012 let mayLoad = 1;
1013}
1014
1015// 1 address, 1 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001016class DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001017 op,
1018 (outs),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00001019 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001020 asm#" $addr, $data0, $offset, [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001021 []>,
1022 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001023
1024 let data1 = 0;
1025 let mayStore = 1;
1026 let mayLoad = 1;
1027}
1028
Tom Stellard0c238c22014-10-01 14:44:43 +00001029//===----------------------------------------------------------------------===//
1030// MTBUF classes
1031//===----------------------------------------------------------------------===//
1032
1033class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1034 MTBUF <outs, ins, "", pattern>,
1035 SIMCInstr<opName, SISubtarget.NONE> {
1036 let isPseudo = 1;
1037}
1038
1039class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1040 string asm> :
1041 MTBUF <outs, ins, asm, []>,
1042 MTBUFe <op>,
1043 SIMCInstr<opName, SISubtarget.SI>;
1044
1045multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1046 list<dag> pattern> {
1047
1048 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1049
1050 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1051
1052}
1053
1054let mayStore = 1, mayLoad = 0 in {
1055
1056multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1057 RegisterClass regClass> : MTBUF_m <
1058 op, opName, (outs),
1059 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
1060 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr,
1061 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
1062 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1063 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1064>;
1065
1066} // mayStore = 1, mayLoad = 0
1067
1068let mayLoad = 1, mayStore = 0 in {
1069
1070multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1071 RegisterClass regClass> : MTBUF_m <
1072 op, opName, (outs regClass:$dst),
1073 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
1074 i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr, SReg_128:$srsrc,
1075 i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
1076 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1077 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1078>;
1079
1080} // mayLoad = 1, mayStore = 0
1081
Tom Stellard7980fc82014-09-25 18:30:26 +00001082class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
Tom Stellard155bbb72014-08-11 22:18:17 +00001083
1084 bit IsAddr64 = is_addr64;
Tom Stellard7980fc82014-09-25 18:30:26 +00001085 string OpName = NAME # suffix;
Tom Stellard155bbb72014-08-11 22:18:17 +00001086}
1087
Tom Stellard7980fc82014-09-25 18:30:26 +00001088class MUBUFAtomicAddr64 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
1089 : MUBUF <op, outs, ins, asm, pattern> {
1090
1091 let offen = 0;
1092 let idxen = 0;
1093 let addr64 = 1;
1094 let tfe = 0;
1095 let lds = 0;
1096 let soffset = 128;
1097}
1098
1099class MUBUFAtomicOffset <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
1100 : MUBUF <op, outs, ins, asm, pattern> {
1101
1102 let offen = 0;
1103 let idxen = 0;
1104 let addr64 = 0;
1105 let tfe = 0;
1106 let lds = 0;
1107 let vaddr = 0;
1108}
1109
1110multiclass MUBUF_Atomic <bits<7> op, string name, RegisterClass rc,
1111 ValueType vt, SDPatternOperator atomic> {
1112
1113 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1114
1115 // No return variants
1116 let glc = 0 in {
1117
1118 def _ADDR64 : MUBUFAtomicAddr64 <
1119 op, (outs),
1120 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
1121 mbuf_offset:$offset, slc:$slc),
1122 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#"$slc", []
1123 >, MUBUFAddr64Table<1>, AtomicNoRet<NAME#"_ADDR64", 0>;
1124
1125 def _OFFSET : MUBUFAtomicOffset <
1126 op, (outs),
1127 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1128 SSrc_32:$soffset, slc:$slc),
1129 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", []
1130 >, MUBUFAddr64Table<0>, AtomicNoRet<NAME#"_OFFSET", 0>;
1131 } // glc = 0
1132
1133 // Variant that return values
1134 let glc = 1, Constraints = "$vdata = $vdata_in",
1135 DisableEncoding = "$vdata_in" in {
1136
1137 def _RTN_ADDR64 : MUBUFAtomicAddr64 <
1138 op, (outs rc:$vdata),
1139 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
1140 mbuf_offset:$offset, slc:$slc),
1141 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#" glc"#"$slc",
1142 [(set vt:$vdata,
1143 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i16:$offset,
1144 i1:$slc), vt:$vdata_in))]
1145 >, MUBUFAddr64Table<1, "_RTN">, AtomicNoRet<NAME#"_ADDR64", 1>;
1146
1147 def _RTN_OFFSET : MUBUFAtomicOffset <
1148 op, (outs rc:$vdata),
1149 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
1150 SSrc_32:$soffset, slc:$slc),
1151 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1152 [(set vt:$vdata,
1153 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
1154 i1:$slc), vt:$vdata_in))]
1155 >, MUBUFAddr64Table<0, "_RTN">, AtomicNoRet<NAME#"_OFFSET", 1>;
1156
1157 } // glc = 1
1158
1159 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1160}
1161
Tom Stellard7c1838d2014-07-02 20:53:56 +00001162multiclass MUBUF_Load_Helper <bits<7> op, string asm, RegisterClass regClass,
1163 ValueType load_vt = i32,
1164 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001165
Michel Danzer13736222014-01-27 07:20:51 +00001166 let lds = 0, mayLoad = 1 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001167
Michel Danzer13736222014-01-27 07:20:51 +00001168 let addr64 = 0 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001169
Tom Stellard8e44d942014-07-21 15:44:55 +00001170 let offen = 0, idxen = 0, vaddr = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +00001171 def _OFFSET : MUBUF <op, (outs regClass:$vdata),
Tom Stellard8e44d942014-07-21 15:44:55 +00001172 (ins SReg_128:$srsrc,
Tom Stellard229d5e62014-08-05 14:48:12 +00001173 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
1174 slc:$slc, tfe:$tfe),
Tom Stellard155bbb72014-08-11 22:18:17 +00001175 asm#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1176 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1177 i32:$soffset, i16:$offset,
1178 i1:$glc, i1:$slc, i1:$tfe)))]>,
1179 MUBUFAddr64Table<0>;
Michel Danzer13736222014-01-27 07:20:51 +00001180 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001181
Tom Stellardb02094e2014-07-21 15:45:01 +00001182 let offen = 1, idxen = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +00001183 def _OFFEN : MUBUF <op, (outs regClass:$vdata),
1184 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +00001185 SSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1186 tfe:$tfe),
1187 asm#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001188 }
1189
1190 let offen = 0, idxen = 1 in {
1191 def _IDXEN : MUBUF <op, (outs regClass:$vdata),
1192 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +00001193 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
1194 slc:$slc, tfe:$tfe),
1195 asm#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001196 }
1197
1198 let offen = 1, idxen = 1 in {
1199 def _BOTHEN : MUBUF <op, (outs regClass:$vdata),
1200 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +00001201 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1202 asm#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001203 }
1204 }
1205
1206 let offen = 0, idxen = 0, addr64 = 1, glc = 0, slc = 0, tfe = 0, soffset = 128 /* ZERO */ in {
1207 def _ADDR64 : MUBUF <op, (outs regClass:$vdata),
Tom Stellard229d5e62014-08-05 14:48:12 +00001208 (ins SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1209 asm#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001210 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellard155bbb72014-08-11 22:18:17 +00001211 i64:$vaddr, i16:$offset)))]>, MUBUFAddr64Table<1>;
Michel Danzer13736222014-01-27 07:20:51 +00001212 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001213 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001214}
1215
Tom Stellardb02094e2014-07-21 15:45:01 +00001216multiclass MUBUF_Store_Helper <bits<7> op, string name, RegisterClass vdataClass,
1217 ValueType store_vt, SDPatternOperator st> {
Tom Stellard754f80f2013-04-05 23:31:51 +00001218
Tom Stellardddea4862014-08-11 22:18:14 +00001219 let addr64 = 0, lds = 0 in {
1220
1221 def "" : MUBUF <
1222 op, (outs),
1223 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
1224 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1225 tfe:$tfe),
1226 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1227 "$glc"#"$slc"#"$tfe",
1228 []
1229 >;
1230
Tom Stellard155bbb72014-08-11 22:18:17 +00001231 let offen = 0, idxen = 0, vaddr = 0 in {
1232 def _OFFSET : MUBUF <
1233 op, (outs),
1234 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1235 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1236 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1237 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1238 i16:$offset, i1:$glc, i1:$slc,
1239 i1:$tfe))]
1240 >, MUBUFAddr64Table<0>;
1241 } // offen = 0, idxen = 0, vaddr = 0
1242
Tom Stellardddea4862014-08-11 22:18:14 +00001243 let offen = 1, idxen = 0 in {
1244 def _OFFEN : MUBUF <
1245 op, (outs),
1246 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
1247 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1248 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1249 "$glc"#"$slc"#"$tfe",
1250 []
1251 >;
1252 } // end offen = 1, idxen = 0
1253
1254 } // End addr64 = 0, lds = 0
Tom Stellard754f80f2013-04-05 23:31:51 +00001255
Tom Stellardb02094e2014-07-21 15:45:01 +00001256 def _ADDR64 : MUBUF <
1257 op, (outs),
Tom Stellard229d5e62014-08-05 14:48:12 +00001258 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1259 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellardb02094e2014-07-21 15:45:01 +00001260 [(st store_vt:$vdata,
Tom Stellard155bbb72014-08-11 22:18:17 +00001261 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))]>, MUBUFAddr64Table<1>
1262 {
Tom Stellardb02094e2014-07-21 15:45:01 +00001263
1264 let mayLoad = 0;
1265 let mayStore = 1;
1266
1267 // Encoding
1268 let offen = 0;
1269 let idxen = 0;
1270 let glc = 0;
1271 let addr64 = 1;
1272 let lds = 0;
1273 let slc = 0;
1274 let tfe = 0;
1275 let soffset = 128; // ZERO
1276 }
Tom Stellard754f80f2013-04-05 23:31:51 +00001277}
1278
Matt Arsenault3f981402014-09-15 15:41:53 +00001279class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
1280 FLAT <op, (outs regClass:$data),
1281 (ins VReg_64:$addr),
1282 asm#" $data, $addr, [M0, FLAT_SCRATCH]", []> {
1283 let glc = 0;
1284 let slc = 0;
1285 let tfe = 0;
1286 let mayLoad = 1;
1287}
1288
1289class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1290 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1291 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1292 []> {
1293
1294 let mayLoad = 0;
1295 let mayStore = 1;
1296
1297 // Encoding
1298 let glc = 0;
1299 let slc = 0;
1300 let tfe = 0;
1301}
1302
Tom Stellard682bfbc2013-10-10 17:11:24 +00001303class MIMG_Mask <string op, int channels> {
1304 string Op = op;
1305 int Channels = channels;
1306}
1307
Tom Stellard16a9a202013-08-14 23:24:17 +00001308class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001309 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001310 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001311 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001312 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001313 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001314 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001315 SReg_256:$srsrc),
1316 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1317 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1318 []> {
1319 let SSAMP = 0;
1320 let mayLoad = 1;
1321 let mayStore = 0;
1322 let hasPostISelHook = 1;
1323}
1324
Tom Stellard682bfbc2013-10-10 17:11:24 +00001325multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1326 RegisterClass dst_rc,
1327 int channels> {
1328 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_32>,
1329 MIMG_Mask<asm#"_V1", channels>;
1330 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1331 MIMG_Mask<asm#"_V2", channels>;
1332 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1333 MIMG_Mask<asm#"_V4", channels>;
1334}
1335
Tom Stellard16a9a202013-08-14 23:24:17 +00001336multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001337 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VReg_32, 1>;
1338 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1339 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1340 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001341}
1342
1343class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001344 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001345 RegisterClass src_rc> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001346 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001347 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001348 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001349 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001350 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001351 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1352 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001353 []> {
1354 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001355 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001356 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001357}
1358
Tom Stellard682bfbc2013-10-10 17:11:24 +00001359multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1360 RegisterClass dst_rc,
1361 int channels> {
1362 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_32>,
1363 MIMG_Mask<asm#"_V1", channels>;
1364 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64>,
1365 MIMG_Mask<asm#"_V2", channels>;
1366 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128>,
1367 MIMG_Mask<asm#"_V4", channels>;
1368 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256>,
1369 MIMG_Mask<asm#"_V8", channels>;
1370 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512>,
1371 MIMG_Mask<asm#"_V16", channels>;
1372}
1373
Tom Stellard16a9a202013-08-14 23:24:17 +00001374multiclass MIMG_Sampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001375 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VReg_32, 1>;
1376 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2>;
1377 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3>;
1378 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001379}
1380
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001381class MIMG_Gather_Helper <bits<7> op, string asm,
1382 RegisterClass dst_rc,
1383 RegisterClass src_rc> : MIMG <
1384 op,
1385 (outs dst_rc:$vdata),
1386 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1387 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1388 SReg_256:$srsrc, SReg_128:$ssamp),
1389 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1390 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
1391 []> {
1392 let mayLoad = 1;
1393 let mayStore = 0;
1394
1395 // DMASK was repurposed for GATHER4. 4 components are always
1396 // returned and DMASK works like a swizzle - it selects
1397 // the component to fetch. The only useful DMASK values are
1398 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
1399 // (red,red,red,red) etc.) The ISA document doesn't mention
1400 // this.
1401 // Therefore, disable all code which updates DMASK by setting these two:
1402 let MIMG = 0;
1403 let hasPostISelHook = 0;
1404}
1405
1406multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
1407 RegisterClass dst_rc,
1408 int channels> {
1409 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_32>,
1410 MIMG_Mask<asm#"_V1", channels>;
1411 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64>,
1412 MIMG_Mask<asm#"_V2", channels>;
1413 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128>,
1414 MIMG_Mask<asm#"_V4", channels>;
1415 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256>,
1416 MIMG_Mask<asm#"_V8", channels>;
1417 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512>,
1418 MIMG_Mask<asm#"_V16", channels>;
1419}
1420
1421multiclass MIMG_Gather <bits<7> op, string asm> {
1422 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VReg_32, 1>;
1423 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2>;
1424 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3>;
1425 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4>;
1426}
1427
Christian Konigf741fbf2013-02-26 17:52:42 +00001428//===----------------------------------------------------------------------===//
1429// Vector instruction mappings
1430//===----------------------------------------------------------------------===//
1431
1432// Maps an opcode in e32 form to its e64 equivalent
1433def getVOPe64 : InstrMapping {
1434 let FilterClass = "VOP";
1435 let RowFields = ["OpName"];
1436 let ColFields = ["Size"];
1437 let KeyCol = ["4"];
1438 let ValueCols = [["8"]];
1439}
1440
Tom Stellard1aaad692014-07-21 16:55:33 +00001441// Maps an opcode in e64 form to its e32 equivalent
1442def getVOPe32 : InstrMapping {
1443 let FilterClass = "VOP";
1444 let RowFields = ["OpName"];
1445 let ColFields = ["Size"];
1446 let KeyCol = ["8"];
1447 let ValueCols = [["4"]];
1448}
1449
Christian Konig3c145802013-03-27 09:12:59 +00001450// Maps an original opcode to its commuted version
1451def getCommuteRev : InstrMapping {
1452 let FilterClass = "VOP2_REV";
1453 let RowFields = ["RevOp"];
1454 let ColFields = ["IsOrig"];
1455 let KeyCol = ["1"];
1456 let ValueCols = [["0"]];
1457}
1458
Tom Stellard682bfbc2013-10-10 17:11:24 +00001459def getMaskedMIMGOp : InstrMapping {
1460 let FilterClass = "MIMG_Mask";
1461 let RowFields = ["Op"];
1462 let ColFields = ["Channels"];
1463 let KeyCol = ["4"];
1464 let ValueCols = [["1"], ["2"], ["3"] ];
1465}
1466
Christian Konig3c145802013-03-27 09:12:59 +00001467// Maps an commuted opcode to its original version
1468def getCommuteOrig : InstrMapping {
1469 let FilterClass = "VOP2_REV";
1470 let RowFields = ["RevOp"];
1471 let ColFields = ["IsOrig"];
1472 let KeyCol = ["0"];
1473 let ValueCols = [["1"]];
1474}
1475
Tom Stellard5d7aaae2014-02-10 16:58:30 +00001476def isDS : InstrMapping {
1477 let FilterClass = "DS";
1478 let RowFields = ["Inst"];
1479 let ColFields = ["Size"];
1480 let KeyCol = ["8"];
1481 let ValueCols = [["8"]];
1482}
1483
Tom Stellardc721a232014-05-16 20:56:47 +00001484def getMCOpcode : InstrMapping {
1485 let FilterClass = "SIMCInstr";
1486 let RowFields = ["PseudoInstr"];
1487 let ColFields = ["Subtarget"];
1488 let KeyCol = [!cast<string>(SISubtarget.NONE)];
1489 let ValueCols = [[!cast<string>(SISubtarget.SI)]];
1490}
1491
Tom Stellard155bbb72014-08-11 22:18:17 +00001492def getAddr64Inst : InstrMapping {
1493 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00001494 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00001495 let ColFields = ["IsAddr64"];
1496 let KeyCol = ["0"];
1497 let ValueCols = [["1"]];
1498}
1499
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001500// Maps an atomic opcode to its version with a return value.
1501def getAtomicRetOp : InstrMapping {
1502 let FilterClass = "AtomicNoRet";
1503 let RowFields = ["NoRetOp"];
1504 let ColFields = ["IsRet"];
1505 let KeyCol = ["0"];
1506 let ValueCols = [["1"]];
1507}
1508
1509// Maps an atomic opcode to its returnless version.
1510def getAtomicNoRetOp : InstrMapping {
1511 let FilterClass = "AtomicNoRet";
1512 let RowFields = ["NoRetOp"];
1513 let ColFields = ["IsRet"];
1514 let KeyCol = ["1"];
1515 let ValueCols = [["0"]];
1516}
1517
Tom Stellard75aadc22012-12-11 21:25:42 +00001518include "SIInstructions.td"