blob: 60df21571b35d752ecaaf3c1d473b8405716c9d6 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.h - R600 Instruction Info Interface -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition for R600InstrInfo
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef R600INSTRUCTIONINFO_H_
16#define R600INSTRUCTIONINFO_H_
17
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUInstrInfo.h"
19#include "R600Defines.h"
20#include "R600RegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include <map>
22
23namespace llvm {
24
25 class AMDGPUTargetMachine;
26 class DFAPacketizer;
27 class ScheduleDAG;
28 class MachineFunction;
29 class MachineInstr;
30 class MachineInstrBuilder;
31
32 class R600InstrInfo : public AMDGPUInstrInfo {
33 private:
34 const R600RegisterInfo RI;
35
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000036 std::vector<std::pair<int, unsigned> >
Vincent Lejeunebb8a87212013-06-29 19:32:29 +000037 ExtractSrcs(MachineInstr *MI, const DenseMap<unsigned, unsigned> &PV, unsigned &ConstCount) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
39 public:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000040 enum BankSwizzle {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +000041 ALU_VEC_012_SCL_210 = 0,
42 ALU_VEC_021_SCL_122,
43 ALU_VEC_120_SCL_212,
44 ALU_VEC_102_SCL_221,
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000045 ALU_VEC_201,
46 ALU_VEC_210
47 };
48
Tom Stellard2e59a452014-06-13 01:32:00 +000049 explicit R600InstrInfo(const AMDGPUSubtarget &st);
Tom Stellard75aadc22012-12-11 21:25:42 +000050
Craig Topper5656db42014-04-29 07:57:24 +000051 const R600RegisterInfo &getRegisterInfo() const override;
52 void copyPhysReg(MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator MI, DebugLoc DL,
54 unsigned DestReg, unsigned SrcReg,
55 bool KillSrc) const override;
Tom Stellardcd6b0a62013-11-22 00:41:08 +000056 bool isLegalToSplitMBBAt(MachineBasicBlock &MBB,
Craig Topper5656db42014-04-29 07:57:24 +000057 MachineBasicBlock::iterator MBBI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +000058
59 bool isTrig(const MachineInstr &MI) const;
60 bool isPlaceHolderOpcode(unsigned opcode) const;
61 bool isReductionOp(unsigned opcode) const;
62 bool isCubeOp(unsigned opcode) const;
63
64 /// \returns true if this \p Opcode represents an ALU instruction.
65 bool isALUInstr(unsigned Opcode) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000066 bool hasInstrModifiers(unsigned Opcode) const;
67 bool isLDSInstr(unsigned Opcode) const;
Tom Stellard8f9fc202013-11-15 00:12:45 +000068 bool isLDSNoRetInstr(unsigned Opcode) const;
69 bool isLDSRetInstr(unsigned Opcode) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000070
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000071 /// \returns true if this \p Opcode represents an ALU instruction or an
72 /// instruction that will be lowered in ExpandSpecialInstrs Pass.
73 bool canBeConsideredALU(const MachineInstr *MI) const;
74
Vincent Lejeune076c0b22013-04-30 00:14:17 +000075 bool isTransOnly(unsigned Opcode) const;
76 bool isTransOnly(const MachineInstr *MI) const;
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +000077 bool isVectorOnly(unsigned Opcode) const;
78 bool isVectorOnly(const MachineInstr *MI) const;
Tom Stellard676c16d2013-08-16 01:11:51 +000079 bool isExport(unsigned Opcode) const;
Vincent Lejeune076c0b22013-04-30 00:14:17 +000080
Vincent Lejeunec2991642013-04-30 00:13:39 +000081 bool usesVertexCache(unsigned Opcode) const;
82 bool usesVertexCache(const MachineInstr *MI) const;
83 bool usesTextureCache(unsigned Opcode) const;
84 bool usesTextureCache(const MachineInstr *MI) const;
85
Tom Stellardce540332013-06-28 15:46:59 +000086 bool mustBeLastInClause(unsigned Opcode) const;
Tom Stellard26a3b672013-10-22 18:19:10 +000087 bool usesAddressRegister(MachineInstr *MI) const;
88 bool definesAddressRegister(MachineInstr *MI) const;
Tom Stellard7f6fa4c2013-09-12 02:55:06 +000089 bool readsLDSSrcReg(const MachineInstr *MI) const;
Tom Stellardce540332013-06-28 15:46:59 +000090
Tom Stellard84021442013-07-23 01:48:24 +000091 /// \returns The operand index for the given source number. Legal values
92 /// for SrcNum are 0, 1, and 2.
93 int getSrcIdx(unsigned Opcode, unsigned SrcNum) const;
94 /// \returns The operand Index for the Sel operand given an index to one
95 /// of the instruction's src operands.
96 int getSelIdx(unsigned Opcode, unsigned SrcIdx) const;
97
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000098 /// \returns a pair for each src of an ALU instructions.
99 /// The first member of a pair is the register id.
100 /// If register is ALU_CONST, second member is SEL.
101 /// If register is ALU_LITERAL, second member is IMM.
102 /// Otherwise, second member value is undefined.
103 SmallVector<std::pair<MachineOperand *, int64_t>, 3>
104 getSrcs(MachineInstr *MI) const;
105
Vincent Lejeune77a83522013-06-29 19:32:43 +0000106 unsigned isLegalUpTo(
107 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
108 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
109 const std::vector<std::pair<int, unsigned> > &TransSrcs,
110 R600InstrInfo::BankSwizzle TransSwz) const;
111
112 bool FindSwizzleForVectorSlot(
113 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
114 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
115 const std::vector<std::pair<int, unsigned> > &TransSrcs,
116 R600InstrInfo::BankSwizzle TransSwz) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000117
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000118 /// Given the order VEC_012 < VEC_021 < VEC_120 < VEC_102 < VEC_201 < VEC_210
119 /// returns true and the first (in lexical order) BankSwizzle affectation
120 /// starting from the one already provided in the Instruction Group MIs that
121 /// fits Read Port limitations in BS if available. Otherwise returns false
122 /// and undefined content in BS.
Vincent Lejeune77a83522013-06-29 19:32:43 +0000123 /// isLastAluTrans should be set if the last Alu of MIs will be executed on
124 /// Trans ALU. In this case, ValidTSwizzle returns the BankSwizzle value to
125 /// apply to the last instruction.
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000126 /// PV holds GPR to PV registers in the Instruction Group MIs.
127 bool fitsReadPortLimitations(const std::vector<MachineInstr *> &MIs,
128 const DenseMap<unsigned, unsigned> &PV,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000129 std::vector<BankSwizzle> &BS,
130 bool isLastAluTrans) const;
131
132 /// An instruction group can only access 2 channel pair (either [XY] or [ZW])
133 /// from KCache bank on R700+. This function check if MI set in input meet
134 /// this limitations
135 bool fitsConstReadLimitations(const std::vector<MachineInstr *> &) const;
136 /// Same but using const index set instead of MI set.
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000137 bool fitsConstReadLimitations(const std::vector<unsigned>&) const;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000138
Alp Tokercb402912014-01-24 17:20:08 +0000139 /// \brief Vector instructions are instructions that must fill all
Tom Stellard75aadc22012-12-11 21:25:42 +0000140 /// instruction slots within an instruction group.
141 bool isVector(const MachineInstr &MI) const;
142
Craig Topper5656db42014-04-29 07:57:24 +0000143 unsigned getIEQOpcode() const override;
144 bool isMov(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000145
146 DFAPacketizer *CreateTargetScheduleState(const TargetMachine *TM,
Craig Topper5656db42014-04-29 07:57:24 +0000147 const ScheduleDAG *DAG) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000148
Craig Topper5656db42014-04-29 07:57:24 +0000149 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000150
151 bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB,
Craig Topper5656db42014-04-29 07:57:24 +0000152 SmallVectorImpl<MachineOperand> &Cond, bool AllowModify) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000153
Craig Topper5656db42014-04-29 07:57:24 +0000154 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, const SmallVectorImpl<MachineOperand> &Cond, DebugLoc DL) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000155
Craig Topper5656db42014-04-29 07:57:24 +0000156 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000157
Craig Topper5656db42014-04-29 07:57:24 +0000158 bool isPredicated(const MachineInstr *MI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000159
Craig Topper5656db42014-04-29 07:57:24 +0000160 bool isPredicable(MachineInstr *MI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000161
162 bool
163 isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCyles,
Craig Topper5656db42014-04-29 07:57:24 +0000164 const BranchProbability &Probability) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000165
166 bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCyles,
167 unsigned ExtraPredCycles,
Craig Topper5656db42014-04-29 07:57:24 +0000168 const BranchProbability &Probability) const override ;
Tom Stellard75aadc22012-12-11 21:25:42 +0000169
170 bool
171 isProfitableToIfCvt(MachineBasicBlock &TMBB,
172 unsigned NumTCycles, unsigned ExtraTCycles,
173 MachineBasicBlock &FMBB,
174 unsigned NumFCycles, unsigned ExtraFCycles,
Craig Topper5656db42014-04-29 07:57:24 +0000175 const BranchProbability &Probability) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000176
177 bool DefinesPredicate(MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000178 std::vector<MachineOperand> &Pred) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000179
180 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
Craig Topper5656db42014-04-29 07:57:24 +0000181 const SmallVectorImpl<MachineOperand> &Pred2) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000182
183 bool isProfitableToUnpredicate(MachineBasicBlock &TMBB,
Craig Topper5656db42014-04-29 07:57:24 +0000184 MachineBasicBlock &FMBB) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000185
186 bool PredicateInstruction(MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000187 const SmallVectorImpl<MachineOperand> &Pred) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000188
Craig Topper5656db42014-04-29 07:57:24 +0000189 unsigned int getPredicationCost(const MachineInstr *) const override;
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +0000190
Tom Stellard75aadc22012-12-11 21:25:42 +0000191 unsigned int getInstrLatency(const InstrItineraryData *ItinData,
192 const MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000193 unsigned *PredCost = nullptr) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000194
Craig Topper5656db42014-04-29 07:57:24 +0000195 int getInstrLatency(const InstrItineraryData *ItinData,
196 SDNode *Node) const override { return 1;}
Tom Stellard75aadc22012-12-11 21:25:42 +0000197
Tom Stellard81d871d2013-11-13 23:36:50 +0000198 /// \brief Reserve the registers that may be accesed using indirect addressing.
199 void reserveIndirectRegisters(BitVector &Reserved,
200 const MachineFunction &MF) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000201
Craig Topper5656db42014-04-29 07:57:24 +0000202 unsigned calculateIndirectAddress(unsigned RegIndex,
203 unsigned Channel) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000204
Craig Topper5656db42014-04-29 07:57:24 +0000205 const TargetRegisterClass *getIndirectAddrRegClass() const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000206
Craig Topper5656db42014-04-29 07:57:24 +0000207 MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB,
208 MachineBasicBlock::iterator I,
209 unsigned ValueReg, unsigned Address,
210 unsigned OffsetReg) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000211
Craig Topper5656db42014-04-29 07:57:24 +0000212 MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB,
213 MachineBasicBlock::iterator I,
214 unsigned ValueReg, unsigned Address,
215 unsigned OffsetReg) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000216
Vincent Lejeune80031d9f2013-04-03 16:49:34 +0000217 unsigned getMaxAlusPerClause() const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000218
219 ///buildDefaultInstruction - This function returns a MachineInstr with
220 /// all the instruction modifiers initialized to their default values.
Tom Stellard75aadc22012-12-11 21:25:42 +0000221 /// You can use this function to avoid manually specifying each instruction
222 /// modifier operand when building a new instruction.
223 ///
224 /// \returns a MachineInstr with all the instruction modifiers initialized
225 /// to their default values.
226 MachineInstrBuilder buildDefaultInstruction(MachineBasicBlock &MBB,
227 MachineBasicBlock::iterator I,
228 unsigned Opcode,
229 unsigned DstReg,
230 unsigned Src0Reg,
231 unsigned Src1Reg = 0) const;
232
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000233 MachineInstr *buildSlotOfVectorInstruction(MachineBasicBlock &MBB,
234 MachineInstr *MI,
235 unsigned Slot,
236 unsigned DstReg) const;
237
Tom Stellard75aadc22012-12-11 21:25:42 +0000238 MachineInstr *buildMovImm(MachineBasicBlock &BB,
239 MachineBasicBlock::iterator I,
240 unsigned DstReg,
241 uint64_t Imm) const;
242
Tom Stellard26a3b672013-10-22 18:19:10 +0000243 MachineInstr *buildMovInstr(MachineBasicBlock *MBB,
244 MachineBasicBlock::iterator I,
Craig Topper5656db42014-04-29 07:57:24 +0000245 unsigned DstReg, unsigned SrcReg) const override;
Tom Stellard26a3b672013-10-22 18:19:10 +0000246
Tom Stellard75aadc22012-12-11 21:25:42 +0000247 /// \brief Get the index of Op in the MachineInstr.
248 ///
249 /// \returns -1 if the Instruction does not contain the specified \p Op.
Tom Stellard02661d92013-06-25 21:22:18 +0000250 int getOperandIdx(const MachineInstr &MI, unsigned Op) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000251
252 /// \brief Get the index of \p Op for the given Opcode.
253 ///
254 /// \returns -1 if the Instruction does not contain the specified \p Op.
Tom Stellard02661d92013-06-25 21:22:18 +0000255 int getOperandIdx(unsigned Opcode, unsigned Op) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000256
257 /// \brief Helper function for setting instruction flag values.
Tom Stellard02661d92013-06-25 21:22:18 +0000258 void setImmOperand(MachineInstr *MI, unsigned Op, int64_t Imm) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000259
260 /// \returns true if this instruction has an operand for storing target flags.
261 bool hasFlagOperand(const MachineInstr &MI) const;
262
263 ///\brief Add one of the MO_FLAG* flags to the specified \p Operand.
264 void addFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const;
265
266 ///\brief Determine if the specified \p Flag is set on this \p Operand.
267 bool isFlagSet(const MachineInstr &MI, unsigned Operand, unsigned Flag) const;
268
269 /// \param SrcIdx The register source to set the flag on (e.g src0, src1, src2)
270 /// \param Flag The flag being set.
271 ///
272 /// \returns the operand containing the flags for this instruction.
273 MachineOperand &getFlagOp(MachineInstr *MI, unsigned SrcIdx = 0,
274 unsigned Flag = 0) const;
275
276 /// \brief Clear the specified flag on the instruction.
277 void clearFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const;
278};
279
Tom Stellard13c68ef2013-09-05 18:38:09 +0000280namespace AMDGPU {
281
282int getLDSNoRetOp(uint16_t Opcode);
283
284} //End namespace AMDGPU
285
Tom Stellard75aadc22012-12-11 21:25:42 +0000286} // End llvm namespace
287
288#endif // R600INSTRINFO_H_