blob: 9f1c78142b0b481c35f272f84b9e44da97775638 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.h - R600 Instruction Info Interface -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition for R600InstrInfo
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef R600INSTRUCTIONINFO_H_
16#define R600INSTRUCTIONINFO_H_
17
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUInstrInfo.h"
19#include "R600Defines.h"
20#include "R600RegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include <map>
22
23namespace llvm {
24
25 class AMDGPUTargetMachine;
26 class DFAPacketizer;
27 class ScheduleDAG;
28 class MachineFunction;
29 class MachineInstr;
30 class MachineInstrBuilder;
31
32 class R600InstrInfo : public AMDGPUInstrInfo {
33 private:
34 const R600RegisterInfo RI;
35
36 int getBranchInstr(const MachineOperand &op) const;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000037 std::vector<std::pair<int, unsigned> >
Vincent Lejeunebb8a87212013-06-29 19:32:29 +000038 ExtractSrcs(MachineInstr *MI, const DenseMap<unsigned, unsigned> &PV, unsigned &ConstCount) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000039
40 public:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000041 enum BankSwizzle {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +000042 ALU_VEC_012_SCL_210 = 0,
43 ALU_VEC_021_SCL_122,
44 ALU_VEC_120_SCL_212,
45 ALU_VEC_102_SCL_221,
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000046 ALU_VEC_201,
47 ALU_VEC_210
48 };
49
Tom Stellard2e59a452014-06-13 01:32:00 +000050 explicit R600InstrInfo(const AMDGPUSubtarget &st);
Tom Stellard75aadc22012-12-11 21:25:42 +000051
Craig Topper5656db42014-04-29 07:57:24 +000052 const R600RegisterInfo &getRegisterInfo() const override;
53 void copyPhysReg(MachineBasicBlock &MBB,
54 MachineBasicBlock::iterator MI, DebugLoc DL,
55 unsigned DestReg, unsigned SrcReg,
56 bool KillSrc) const override;
Tom Stellardcd6b0a62013-11-22 00:41:08 +000057 bool isLegalToSplitMBBAt(MachineBasicBlock &MBB,
Craig Topper5656db42014-04-29 07:57:24 +000058 MachineBasicBlock::iterator MBBI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +000059
60 bool isTrig(const MachineInstr &MI) const;
61 bool isPlaceHolderOpcode(unsigned opcode) const;
62 bool isReductionOp(unsigned opcode) const;
63 bool isCubeOp(unsigned opcode) const;
64
65 /// \returns true if this \p Opcode represents an ALU instruction.
66 bool isALUInstr(unsigned Opcode) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000067 bool hasInstrModifiers(unsigned Opcode) const;
68 bool isLDSInstr(unsigned Opcode) const;
Tom Stellard8f9fc202013-11-15 00:12:45 +000069 bool isLDSNoRetInstr(unsigned Opcode) const;
70 bool isLDSRetInstr(unsigned Opcode) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000071
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000072 /// \returns true if this \p Opcode represents an ALU instruction or an
73 /// instruction that will be lowered in ExpandSpecialInstrs Pass.
74 bool canBeConsideredALU(const MachineInstr *MI) const;
75
Vincent Lejeune076c0b22013-04-30 00:14:17 +000076 bool isTransOnly(unsigned Opcode) const;
77 bool isTransOnly(const MachineInstr *MI) const;
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +000078 bool isVectorOnly(unsigned Opcode) const;
79 bool isVectorOnly(const MachineInstr *MI) const;
Tom Stellard676c16d2013-08-16 01:11:51 +000080 bool isExport(unsigned Opcode) const;
Vincent Lejeune076c0b22013-04-30 00:14:17 +000081
Vincent Lejeunec2991642013-04-30 00:13:39 +000082 bool usesVertexCache(unsigned Opcode) const;
83 bool usesVertexCache(const MachineInstr *MI) const;
84 bool usesTextureCache(unsigned Opcode) const;
85 bool usesTextureCache(const MachineInstr *MI) const;
86
Tom Stellardce540332013-06-28 15:46:59 +000087 bool mustBeLastInClause(unsigned Opcode) const;
Tom Stellard26a3b672013-10-22 18:19:10 +000088 bool usesAddressRegister(MachineInstr *MI) const;
89 bool definesAddressRegister(MachineInstr *MI) const;
Tom Stellard7f6fa4c2013-09-12 02:55:06 +000090 bool readsLDSSrcReg(const MachineInstr *MI) const;
Tom Stellardce540332013-06-28 15:46:59 +000091
Tom Stellard84021442013-07-23 01:48:24 +000092 /// \returns The operand index for the given source number. Legal values
93 /// for SrcNum are 0, 1, and 2.
94 int getSrcIdx(unsigned Opcode, unsigned SrcNum) const;
95 /// \returns The operand Index for the Sel operand given an index to one
96 /// of the instruction's src operands.
97 int getSelIdx(unsigned Opcode, unsigned SrcIdx) const;
98
Vincent Lejeune0fca91d2013-05-17 16:50:02 +000099 /// \returns a pair for each src of an ALU instructions.
100 /// The first member of a pair is the register id.
101 /// If register is ALU_CONST, second member is SEL.
102 /// If register is ALU_LITERAL, second member is IMM.
103 /// Otherwise, second member value is undefined.
104 SmallVector<std::pair<MachineOperand *, int64_t>, 3>
105 getSrcs(MachineInstr *MI) const;
106
Vincent Lejeune77a83522013-06-29 19:32:43 +0000107 unsigned isLegalUpTo(
108 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
109 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
110 const std::vector<std::pair<int, unsigned> > &TransSrcs,
111 R600InstrInfo::BankSwizzle TransSwz) const;
112
113 bool FindSwizzleForVectorSlot(
114 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
115 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
116 const std::vector<std::pair<int, unsigned> > &TransSrcs,
117 R600InstrInfo::BankSwizzle TransSwz) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000118
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000119 /// Given the order VEC_012 < VEC_021 < VEC_120 < VEC_102 < VEC_201 < VEC_210
120 /// returns true and the first (in lexical order) BankSwizzle affectation
121 /// starting from the one already provided in the Instruction Group MIs that
122 /// fits Read Port limitations in BS if available. Otherwise returns false
123 /// and undefined content in BS.
Vincent Lejeune77a83522013-06-29 19:32:43 +0000124 /// isLastAluTrans should be set if the last Alu of MIs will be executed on
125 /// Trans ALU. In this case, ValidTSwizzle returns the BankSwizzle value to
126 /// apply to the last instruction.
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000127 /// PV holds GPR to PV registers in the Instruction Group MIs.
128 bool fitsReadPortLimitations(const std::vector<MachineInstr *> &MIs,
129 const DenseMap<unsigned, unsigned> &PV,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000130 std::vector<BankSwizzle> &BS,
131 bool isLastAluTrans) const;
132
133 /// An instruction group can only access 2 channel pair (either [XY] or [ZW])
134 /// from KCache bank on R700+. This function check if MI set in input meet
135 /// this limitations
136 bool fitsConstReadLimitations(const std::vector<MachineInstr *> &) const;
137 /// Same but using const index set instead of MI set.
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000138 bool fitsConstReadLimitations(const std::vector<unsigned>&) const;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000139
Alp Tokercb402912014-01-24 17:20:08 +0000140 /// \brief Vector instructions are instructions that must fill all
Tom Stellard75aadc22012-12-11 21:25:42 +0000141 /// instruction slots within an instruction group.
142 bool isVector(const MachineInstr &MI) const;
143
Craig Topper5656db42014-04-29 07:57:24 +0000144 unsigned getIEQOpcode() const override;
145 bool isMov(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000146
147 DFAPacketizer *CreateTargetScheduleState(const TargetMachine *TM,
Craig Topper5656db42014-04-29 07:57:24 +0000148 const ScheduleDAG *DAG) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000149
Craig Topper5656db42014-04-29 07:57:24 +0000150 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000151
152 bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB,
Craig Topper5656db42014-04-29 07:57:24 +0000153 SmallVectorImpl<MachineOperand> &Cond, bool AllowModify) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000154
Craig Topper5656db42014-04-29 07:57:24 +0000155 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, const SmallVectorImpl<MachineOperand> &Cond, DebugLoc DL) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000156
Craig Topper5656db42014-04-29 07:57:24 +0000157 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000158
Craig Topper5656db42014-04-29 07:57:24 +0000159 bool isPredicated(const MachineInstr *MI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000160
Craig Topper5656db42014-04-29 07:57:24 +0000161 bool isPredicable(MachineInstr *MI) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000162
163 bool
164 isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCyles,
Craig Topper5656db42014-04-29 07:57:24 +0000165 const BranchProbability &Probability) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000166
167 bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCyles,
168 unsigned ExtraPredCycles,
Craig Topper5656db42014-04-29 07:57:24 +0000169 const BranchProbability &Probability) const override ;
Tom Stellard75aadc22012-12-11 21:25:42 +0000170
171 bool
172 isProfitableToIfCvt(MachineBasicBlock &TMBB,
173 unsigned NumTCycles, unsigned ExtraTCycles,
174 MachineBasicBlock &FMBB,
175 unsigned NumFCycles, unsigned ExtraFCycles,
Craig Topper5656db42014-04-29 07:57:24 +0000176 const BranchProbability &Probability) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000177
178 bool DefinesPredicate(MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000179 std::vector<MachineOperand> &Pred) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000180
181 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
Craig Topper5656db42014-04-29 07:57:24 +0000182 const SmallVectorImpl<MachineOperand> &Pred2) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000183
184 bool isProfitableToUnpredicate(MachineBasicBlock &TMBB,
Craig Topper5656db42014-04-29 07:57:24 +0000185 MachineBasicBlock &FMBB) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000186
187 bool PredicateInstruction(MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000188 const SmallVectorImpl<MachineOperand> &Pred) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000189
Craig Topper5656db42014-04-29 07:57:24 +0000190 unsigned int getPredicationCost(const MachineInstr *) const override;
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +0000191
Tom Stellard75aadc22012-12-11 21:25:42 +0000192 unsigned int getInstrLatency(const InstrItineraryData *ItinData,
193 const MachineInstr *MI,
Craig Topper5656db42014-04-29 07:57:24 +0000194 unsigned *PredCost = nullptr) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000195
Craig Topper5656db42014-04-29 07:57:24 +0000196 int getInstrLatency(const InstrItineraryData *ItinData,
197 SDNode *Node) const override { return 1;}
Tom Stellard75aadc22012-12-11 21:25:42 +0000198
Tom Stellard81d871d2013-11-13 23:36:50 +0000199 /// \brief Reserve the registers that may be accesed using indirect addressing.
200 void reserveIndirectRegisters(BitVector &Reserved,
201 const MachineFunction &MF) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000202
Craig Topper5656db42014-04-29 07:57:24 +0000203 unsigned calculateIndirectAddress(unsigned RegIndex,
204 unsigned Channel) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000205
Craig Topper5656db42014-04-29 07:57:24 +0000206 const TargetRegisterClass *getIndirectAddrRegClass() const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000207
Craig Topper5656db42014-04-29 07:57:24 +0000208 MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB,
209 MachineBasicBlock::iterator I,
210 unsigned ValueReg, unsigned Address,
211 unsigned OffsetReg) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000212
Craig Topper5656db42014-04-29 07:57:24 +0000213 MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB,
214 MachineBasicBlock::iterator I,
215 unsigned ValueReg, unsigned Address,
216 unsigned OffsetReg) const override;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000217
Vincent Lejeune80031d9f2013-04-03 16:49:34 +0000218 unsigned getMaxAlusPerClause() const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000219
220 ///buildDefaultInstruction - This function returns a MachineInstr with
221 /// all the instruction modifiers initialized to their default values.
Tom Stellard75aadc22012-12-11 21:25:42 +0000222 /// You can use this function to avoid manually specifying each instruction
223 /// modifier operand when building a new instruction.
224 ///
225 /// \returns a MachineInstr with all the instruction modifiers initialized
226 /// to their default values.
227 MachineInstrBuilder buildDefaultInstruction(MachineBasicBlock &MBB,
228 MachineBasicBlock::iterator I,
229 unsigned Opcode,
230 unsigned DstReg,
231 unsigned Src0Reg,
232 unsigned Src1Reg = 0) const;
233
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000234 MachineInstr *buildSlotOfVectorInstruction(MachineBasicBlock &MBB,
235 MachineInstr *MI,
236 unsigned Slot,
237 unsigned DstReg) const;
238
Tom Stellard75aadc22012-12-11 21:25:42 +0000239 MachineInstr *buildMovImm(MachineBasicBlock &BB,
240 MachineBasicBlock::iterator I,
241 unsigned DstReg,
242 uint64_t Imm) const;
243
Tom Stellard26a3b672013-10-22 18:19:10 +0000244 MachineInstr *buildMovInstr(MachineBasicBlock *MBB,
245 MachineBasicBlock::iterator I,
Craig Topper5656db42014-04-29 07:57:24 +0000246 unsigned DstReg, unsigned SrcReg) const override;
Tom Stellard26a3b672013-10-22 18:19:10 +0000247
Tom Stellard75aadc22012-12-11 21:25:42 +0000248 /// \brief Get the index of Op in the MachineInstr.
249 ///
250 /// \returns -1 if the Instruction does not contain the specified \p Op.
Tom Stellard02661d92013-06-25 21:22:18 +0000251 int getOperandIdx(const MachineInstr &MI, unsigned Op) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000252
253 /// \brief Get the index of \p Op for the given Opcode.
254 ///
255 /// \returns -1 if the Instruction does not contain the specified \p Op.
Tom Stellard02661d92013-06-25 21:22:18 +0000256 int getOperandIdx(unsigned Opcode, unsigned Op) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000257
258 /// \brief Helper function for setting instruction flag values.
Tom Stellard02661d92013-06-25 21:22:18 +0000259 void setImmOperand(MachineInstr *MI, unsigned Op, int64_t Imm) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000260
261 /// \returns true if this instruction has an operand for storing target flags.
262 bool hasFlagOperand(const MachineInstr &MI) const;
263
264 ///\brief Add one of the MO_FLAG* flags to the specified \p Operand.
265 void addFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const;
266
267 ///\brief Determine if the specified \p Flag is set on this \p Operand.
268 bool isFlagSet(const MachineInstr &MI, unsigned Operand, unsigned Flag) const;
269
270 /// \param SrcIdx The register source to set the flag on (e.g src0, src1, src2)
271 /// \param Flag The flag being set.
272 ///
273 /// \returns the operand containing the flags for this instruction.
274 MachineOperand &getFlagOp(MachineInstr *MI, unsigned SrcIdx = 0,
275 unsigned Flag = 0) const;
276
277 /// \brief Clear the specified flag on the instruction.
278 void clearFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const;
279};
280
Tom Stellard13c68ef2013-09-05 18:38:09 +0000281namespace AMDGPU {
282
283int getLDSNoRetOp(uint16_t Opcode);
284
285} //End namespace AMDGPU
286
Tom Stellard75aadc22012-12-11 21:25:42 +0000287} // End llvm namespace
288
289#endif // R600INSTRINFO_H_