blob: 964da18035ad410dfec45581ea610a0d9217184e [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36// FIXME: temporary.
37#include "llvm/Support/CommandLine.h"
38static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
39 cl::desc("Enable fastcc on X86"));
40
41X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
45
Chris Lattner76ac0682005-11-15 00:40:23 +000046 // Set up the TargetLowering object.
47
48 // X86 is weird, it always uses i8 for shift amounts and setcc results.
49 setShiftAmountType(MVT::i8);
50 setSetCCResultType(MVT::i8);
51 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000052 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000053 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Chris Lattner1a8d9182006-01-13 18:00:54 +000054 setStackPointerRegisterToSaveRestore(X86::ESP);
Evan Cheng20931a72006-03-16 21:47:42 +000055
Evan Chengbc047222006-03-22 19:22:18 +000056 if (!Subtarget->isTargetDarwin())
Evan Chengb09a56f2006-03-17 20:31:41 +000057 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
58 setUseUnderscoreSetJmpLongJmp(true);
59
Evan Cheng20931a72006-03-16 21:47:42 +000060 // Add legal addressing mode scale values.
61 addLegalAddressScale(8);
62 addLegalAddressScale(4);
63 addLegalAddressScale(2);
64 // Enter the ones which require both scale + index last. These are more
65 // expensive.
66 addLegalAddressScale(9);
67 addLegalAddressScale(5);
68 addLegalAddressScale(3);
Chris Lattner61c9a8e2006-01-29 06:26:08 +000069
Chris Lattner76ac0682005-11-15 00:40:23 +000070 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000071 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
72 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
73 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000074
75 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
76 // operation.
77 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
78 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
79 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000080
81 if (X86ScalarSSE)
82 // No SSE i64 SINT_TO_FP, so expand i32 UINT_TO_FP instead.
83 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
84 else
85 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
87 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
88 // this operation.
89 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
90 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +000091 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +000092 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +000093 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +000094 else {
95 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
96 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
97 }
Chris Lattner76ac0682005-11-15 00:40:23 +000098
Evan Cheng5b97fcf2006-01-30 08:02:57 +000099 // We can handle SINT_TO_FP and FP_TO_SINT from/to i64 even though i64
100 // isn't legal.
101 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
102 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
103
Evan Cheng08390f62006-01-30 22:13:22 +0000104 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
105 // this operation.
106 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
107 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
108
109 if (X86ScalarSSE) {
110 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
111 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000112 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000113 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000114 }
115
116 // Handle FP_TO_UINT by promoting the destination to a larger signed
117 // conversion.
118 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
119 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
120 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
121
Evan Chengd13778e2006-02-18 07:26:17 +0000122 if (X86ScalarSSE && !Subtarget->hasSSE3())
Evan Cheng08390f62006-01-30 22:13:22 +0000123 // Expand FP_TO_UINT into a select.
124 // FIXME: We would like to use a Custom expander here eventually to do
125 // the optimal thing for SSE vs. the default expansion in the legalizer.
126 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
127 else
Evan Chengd13778e2006-02-18 07:26:17 +0000128 // With SSE3 we can use fisttpll to convert to a signed i64.
Chris Lattner76ac0682005-11-15 00:40:23 +0000129 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
130
Evan Cheng08390f62006-01-30 22:13:22 +0000131 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
132 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattner30107e62005-12-23 05:15:23 +0000133
Evan Cheng593bea72006-02-17 07:01:52 +0000134 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000135 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
136 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000137 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
138 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000139 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000140 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
141 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
142 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
143 setOperationAction(ISD::FREM , MVT::f64 , Expand);
144 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
145 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
146 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
147 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
148 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
149 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
150 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
151 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
152 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000153 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000154 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000155
Chris Lattner76ac0682005-11-15 00:40:23 +0000156 // These should be promoted to a larger select which is supported.
157 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
158 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000159
160 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000161 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
162 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
163 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
164 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
165 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
166 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
167 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
168 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
169 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000170 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000171 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000172 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000173 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000174 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000175 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000176 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000177 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000178 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
179 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
180 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000181 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000182 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
183 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000184
Chris Lattner9c415362005-11-29 06:16:21 +0000185 // We don't have line number support yet.
186 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000187 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000188 // FIXME - use subtarget debug flags
Evan Chengbc047222006-03-22 19:22:18 +0000189 if (!Subtarget->isTargetDarwin())
Evan Cheng30d7b702006-03-07 02:02:57 +0000190 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000191
Nate Begemane74795c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
194
195 // Use the default implementation.
196 setOperationAction(ISD::VAARG , MVT::Other, Expand);
197 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
198 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000199 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
200 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
201 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000202
Chris Lattner9c7f5032006-03-05 05:08:37 +0000203 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
204 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
205
Chris Lattner76ac0682005-11-15 00:40:23 +0000206 if (X86ScalarSSE) {
207 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000208 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
209 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000210
Evan Cheng72d5c252006-01-31 22:28:30 +0000211 // Use ANDPD to simulate FABS.
212 setOperationAction(ISD::FABS , MVT::f64, Custom);
213 setOperationAction(ISD::FABS , MVT::f32, Custom);
214
215 // Use XORP to simulate FNEG.
216 setOperationAction(ISD::FNEG , MVT::f64, Custom);
217 setOperationAction(ISD::FNEG , MVT::f32, Custom);
218
Evan Chengd8fba3a2006-02-02 00:28:23 +0000219 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000220 setOperationAction(ISD::FSIN , MVT::f64, Expand);
221 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000222 setOperationAction(ISD::FREM , MVT::f64, Expand);
223 setOperationAction(ISD::FSIN , MVT::f32, Expand);
224 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000225 setOperationAction(ISD::FREM , MVT::f32, Expand);
226
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000227 // Expand FP immediates into loads from the stack, except for the special
228 // cases we handle.
229 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
230 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000231 addLegalFPImmediate(+0.0); // xorps / xorpd
232 } else {
233 // Set up the FP register classes.
234 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Chris Lattner132177e2006-01-29 06:44:22 +0000235
236 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
237
Chris Lattner76ac0682005-11-15 00:40:23 +0000238 if (!UnsafeFPMath) {
239 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
240 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
241 }
242
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000243 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000244 addLegalFPImmediate(+0.0); // FLD0
245 addLegalFPImmediate(+1.0); // FLD1
246 addLegalFPImmediate(-0.0); // FLD0/FCHS
247 addLegalFPImmediate(-1.0); // FLD1/FCHS
248 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000249
Evan Cheng19264272006-03-01 01:11:20 +0000250 // First set operation action for all vector types to expand. Then we
251 // will selectively turn on ones that can be effectively codegen'd.
252 for (unsigned VT = (unsigned)MVT::Vector + 1;
253 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
254 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
255 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
256 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
257 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000258 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000259 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000260 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000261 }
262
Evan Chengbc047222006-03-22 19:22:18 +0000263 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000264 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
265 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
266 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
267
Evan Cheng19264272006-03-01 01:11:20 +0000268 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000269 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
270 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
271 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000272 }
273
Evan Chengbc047222006-03-22 19:22:18 +0000274 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000275 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
276
Evan Cheng92232302006-04-12 21:21:57 +0000277 setOperationAction(ISD::AND, MVT::v4f32, Legal);
278 setOperationAction(ISD::OR, MVT::v4f32, Legal);
279 setOperationAction(ISD::XOR, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000280 setOperationAction(ISD::ADD, MVT::v4f32, Legal);
281 setOperationAction(ISD::SUB, MVT::v4f32, Legal);
282 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
283 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
284 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
285 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000286 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000287 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000288 }
289
Evan Chengbc047222006-03-22 19:22:18 +0000290 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000291 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
292 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
293 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
294 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
295 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
296
Evan Cheng617a6a82006-04-10 07:23:14 +0000297 setOperationAction(ISD::ADD, MVT::v2f64, Legal);
298 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
299 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
300 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
301 setOperationAction(ISD::SUB, MVT::v2f64, Legal);
302 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
303 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
304 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000305 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000306 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000307
Evan Cheng617a6a82006-04-10 07:23:14 +0000308 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
309 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000310 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000311 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
312 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
313 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000314
Evan Cheng92232302006-04-12 21:21:57 +0000315 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
316 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
317 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
318 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
319 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
320 }
321 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
322 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
323 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
324 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
325 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
326 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
327
328 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
329 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
330 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
331 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
332 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
333 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
334 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
335 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000336 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
337 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000338 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
339 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000340 }
Evan Cheng92232302006-04-12 21:21:57 +0000341
342 // Custom lower v2i64 and v2f64 selects.
343 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000344 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000345 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000346 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Cheng78038292006-04-05 23:38:46 +0000349 // We want to custom lower some of our intrinsics.
350 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
351
Evan Cheng5987cfb2006-07-07 08:33:52 +0000352 // We have target-specific dag combine patterns for the following nodes:
353 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
354
Chris Lattner76ac0682005-11-15 00:40:23 +0000355 computeRegisterProperties();
356
Evan Cheng6a374562006-02-14 08:25:08 +0000357 // FIXME: These should be based on subtarget info. Plus, the values should
358 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000359 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
360 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
361 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000362 allowUnalignedMemoryAccesses = true; // x86 supports it!
363}
364
Chris Lattner76ac0682005-11-15 00:40:23 +0000365//===----------------------------------------------------------------------===//
366// C Calling Convention implementation
367//===----------------------------------------------------------------------===//
368
Evan Cheng24eb3f42006-04-27 05:35:28 +0000369/// AddLiveIn - This helper function adds the specified physical register to the
370/// MachineFunction as a live in value. It also creates a corresponding virtual
371/// register for it.
372static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
373 TargetRegisterClass *RC) {
374 assert(RC->contains(PReg) && "Not the correct regclass!");
375 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
376 MF.addLiveIn(PReg, VReg);
377 return VReg;
378}
379
Evan Cheng89001ad2006-04-27 08:31:10 +0000380/// HowToPassCCCArgument - Returns how an formal argument of the specified type
381/// should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +0000382/// slot; if it is through XMM register, returns the number of XMM registers
Evan Cheng89001ad2006-04-27 08:31:10 +0000383/// are needed.
384static void
385HowToPassCCCArgument(MVT::ValueType ObjectVT, unsigned NumXMMRegs,
386 unsigned &ObjSize, unsigned &ObjXMMRegs) {
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000387 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000388
Evan Cheng48940d12006-04-27 01:32:22 +0000389 switch (ObjectVT) {
390 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +0000391 case MVT::i8: ObjSize = 1; break;
392 case MVT::i16: ObjSize = 2; break;
393 case MVT::i32: ObjSize = 4; break;
394 case MVT::i64: ObjSize = 8; break;
395 case MVT::f32: ObjSize = 4; break;
396 case MVT::f64: ObjSize = 8; break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000397 case MVT::v16i8:
398 case MVT::v8i16:
399 case MVT::v4i32:
400 case MVT::v2i64:
401 case MVT::v4f32:
402 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000403 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +0000404 ObjXMMRegs = 1;
405 else
406 ObjSize = 16;
407 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000408 }
Evan Cheng48940d12006-04-27 01:32:22 +0000409}
410
Evan Cheng17e734f2006-05-23 21:06:34 +0000411SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG) {
412 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000413 MachineFunction &MF = DAG.getMachineFunction();
414 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000415 SDOperand Root = Op.getOperand(0);
416 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +0000417
Evan Cheng48940d12006-04-27 01:32:22 +0000418 // Add DAG nodes to load the arguments... On entry to a function on the X86,
419 // the stack frame looks like this:
420 //
421 // [ESP] -- return address
422 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000423 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000424 // ...
425 //
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000426 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Evan Cheng89001ad2006-04-27 08:31:10 +0000427 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Chengbfb5ea62006-05-26 19:22:06 +0000428 static const unsigned XMMArgRegs[] = {
429 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
430 };
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000431 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000432 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
433 unsigned ArgIncrement = 4;
434 unsigned ObjSize = 0;
435 unsigned ObjXMMRegs = 0;
436 HowToPassCCCArgument(ObjectVT, NumXMMRegs, ObjSize, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +0000437 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000438 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000439
Evan Cheng17e734f2006-05-23 21:06:34 +0000440 SDOperand ArgValue;
441 if (ObjXMMRegs) {
442 // Passed in a XMM register.
443 unsigned Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
Evan Cheng89001ad2006-04-27 08:31:10 +0000444 X86::VR128RegisterClass);
Evan Cheng17e734f2006-05-23 21:06:34 +0000445 ArgValue= DAG.getCopyFromReg(Root, Reg, ObjectVT);
446 ArgValues.push_back(ArgValue);
447 NumXMMRegs += ObjXMMRegs;
448 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000449 // XMM arguments have to be aligned on 16-byte boundary.
450 if (ObjSize == 16)
451 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +0000452 // Create the frame index object for this incoming parameter...
453 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
454 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
455 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
456 DAG.getSrcValue(NULL));
457 ArgValues.push_back(ArgValue);
458 ArgOffset += ArgIncrement; // Move on to the next argument...
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000459 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000460 }
461
Evan Cheng17e734f2006-05-23 21:06:34 +0000462 ArgValues.push_back(Root);
463
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000464 // If the function takes variable number of arguments, make a frame index for
465 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000466 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
467 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000468 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
469 ReturnAddrIndex = 0; // No return address slot generated yet.
470 BytesToPopOnReturn = 0; // Callee pops nothing.
471 BytesCallerReserves = ArgOffset;
Evan Cheng17e734f2006-05-23 21:06:34 +0000472
Chris Lattner8be5be82006-05-23 18:50:38 +0000473 // If this is a struct return on Darwin/X86, the callee pops the hidden struct
474 // pointer.
Evan Cheng17e734f2006-05-23 21:06:34 +0000475 if (MF.getFunction()->getCallingConv() == CallingConv::CSRet &&
Chris Lattner8be5be82006-05-23 18:50:38 +0000476 Subtarget->isTargetDarwin())
477 BytesToPopOnReturn = 4;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000478
Evan Cheng17e734f2006-05-23 21:06:34 +0000479 // Return the new list of results.
480 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
481 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000482 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000483}
484
Evan Cheng2a330942006-05-25 00:59:30 +0000485
486SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG) {
487 SDOperand Chain = Op.getOperand(0);
488 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
489 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
490 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
491 SDOperand Callee = Op.getOperand(4);
492 MVT::ValueType RetVT= Op.Val->getValueType(0);
493 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000494
Evan Cheng88decde2006-04-28 21:29:37 +0000495 // Keep track of the number of XMM regs passed so far.
496 unsigned NumXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000497 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000498 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000499 };
Evan Cheng88decde2006-04-28 21:29:37 +0000500
Evan Cheng2a330942006-05-25 00:59:30 +0000501 // Count how many bytes are to be pushed on the stack.
502 unsigned NumBytes = 0;
503 for (unsigned i = 0; i != NumOps; ++i) {
504 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattner76ac0682005-11-15 00:40:23 +0000505
Evan Cheng2a330942006-05-25 00:59:30 +0000506 switch (Arg.getValueType()) {
507 default: assert(0 && "Unexpected ValueType for argument!");
508 case MVT::i8:
509 case MVT::i16:
510 case MVT::i32:
511 case MVT::f32:
512 NumBytes += 4;
513 break;
514 case MVT::i64:
515 case MVT::f64:
516 NumBytes += 8;
517 break;
518 case MVT::v16i8:
519 case MVT::v8i16:
520 case MVT::v4i32:
521 case MVT::v2i64:
522 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000523 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000524 if (NumXMMRegs < 4)
Evan Cheng2a330942006-05-25 00:59:30 +0000525 ++NumXMMRegs;
Evan Chengb92f4182006-05-26 20:37:47 +0000526 else {
527 // XMM arguments have to be aligned on 16-byte boundary.
528 NumBytes = ((NumBytes + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +0000529 NumBytes += 16;
Evan Chengb92f4182006-05-26 20:37:47 +0000530 }
Evan Cheng2a330942006-05-25 00:59:30 +0000531 break;
532 }
Evan Cheng2a330942006-05-25 00:59:30 +0000533 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000534
Evan Cheng2a330942006-05-25 00:59:30 +0000535 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000536
Evan Cheng2a330942006-05-25 00:59:30 +0000537 // Arguments go on the stack in reverse order, as specified by the ABI.
538 unsigned ArgOffset = 0;
539 NumXMMRegs = 0;
540 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
541 std::vector<SDOperand> MemOpChains;
542 SDOperand StackPtr = DAG.getRegister(X86::ESP, getPointerTy());
543 for (unsigned i = 0; i != NumOps; ++i) {
544 SDOperand Arg = Op.getOperand(5+2*i);
545
546 switch (Arg.getValueType()) {
547 default: assert(0 && "Unexpected ValueType for argument!");
548 case MVT::i8:
Evan Cheng5ee96892006-05-25 18:56:34 +0000549 case MVT::i16: {
Evan Cheng2a330942006-05-25 00:59:30 +0000550 // Promote the integer to 32 bits. If the input type is signed use a
551 // sign extend, otherwise use a zero extend.
552 unsigned ExtOp =
553 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue() ?
554 ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
555 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000556 }
557 // Fallthrough
Evan Cheng2a330942006-05-25 00:59:30 +0000558
559 case MVT::i32:
560 case MVT::f32: {
561 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
562 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
563 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
564 Arg, PtrOff, DAG.getSrcValue(NULL)));
565 ArgOffset += 4;
566 break;
567 }
568 case MVT::i64:
569 case MVT::f64: {
570 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
571 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
572 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
573 Arg, PtrOff, DAG.getSrcValue(NULL)));
574 ArgOffset += 8;
575 break;
576 }
577 case MVT::v16i8:
578 case MVT::v8i16:
579 case MVT::v4i32:
580 case MVT::v2i64:
581 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000582 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000583 if (NumXMMRegs < 4) {
Evan Cheng2a330942006-05-25 00:59:30 +0000584 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
585 NumXMMRegs++;
586 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000587 // XMM arguments have to be aligned on 16-byte boundary.
588 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000589 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000590 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
591 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
592 Arg, PtrOff, DAG.getSrcValue(NULL)));
593 ArgOffset += 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000594 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000595 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000596 }
597
Evan Cheng2a330942006-05-25 00:59:30 +0000598 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000599 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
600 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000601
Evan Cheng88decde2006-04-28 21:29:37 +0000602 // Build a sequence of copy-to-reg nodes chained together with token chain
603 // and flag operands which copy the outgoing args into registers.
604 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000605 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
606 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
607 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000608 InFlag = Chain.getValue(1);
609 }
610
Evan Cheng2a330942006-05-25 00:59:30 +0000611 // If the callee is a GlobalAddress node (quite common, every direct call is)
612 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
613 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
614 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
615 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
616 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
617
Nate Begeman7e5496d2006-02-17 00:03:04 +0000618 std::vector<MVT::ValueType> NodeTys;
619 NodeTys.push_back(MVT::Other); // Returns a chain
620 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
621 std::vector<SDOperand> Ops;
622 Ops.push_back(Chain);
623 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000624
625 // Add argument registers to the end of the list so that they are known live
626 // into the call.
627 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
628 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
629 RegsToPass[i].second.getValueType()));
630
Evan Cheng88decde2006-04-28 21:29:37 +0000631 if (InFlag.Val)
632 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000633
Evan Cheng2a330942006-05-25 00:59:30 +0000634 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000635 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000636 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000637
Chris Lattner8be5be82006-05-23 18:50:38 +0000638 // Create the CALLSEQ_END node.
639 unsigned NumBytesForCalleeToPush = 0;
640
641 // If this is is a call to a struct-return function on Darwin/X86, the callee
642 // pops the hidden struct pointer, so we have to push it back.
643 if (CallingConv == CallingConv::CSRet && Subtarget->isTargetDarwin())
644 NumBytesForCalleeToPush = 4;
645
Nate Begeman7e5496d2006-02-17 00:03:04 +0000646 NodeTys.clear();
647 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +0000648 if (RetVT != MVT::Other)
649 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +0000650 Ops.clear();
651 Ops.push_back(Chain);
652 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000653 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000654 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000655 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000656 if (RetVT != MVT::Other)
657 InFlag = Chain.getValue(1);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000658
Evan Cheng2a330942006-05-25 00:59:30 +0000659 std::vector<SDOperand> ResultVals;
660 NodeTys.clear();
661 switch (RetVT) {
662 default: assert(0 && "Unknown value type to return!");
663 case MVT::Other: break;
664 case MVT::i8:
665 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
666 ResultVals.push_back(Chain.getValue(0));
667 NodeTys.push_back(MVT::i8);
668 break;
669 case MVT::i16:
670 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
671 ResultVals.push_back(Chain.getValue(0));
672 NodeTys.push_back(MVT::i16);
673 break;
674 case MVT::i32:
675 if (Op.Val->getValueType(1) == MVT::i32) {
676 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
677 ResultVals.push_back(Chain.getValue(0));
678 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
679 Chain.getValue(2)).getValue(1);
680 ResultVals.push_back(Chain.getValue(0));
681 NodeTys.push_back(MVT::i32);
682 } else {
683 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
684 ResultVals.push_back(Chain.getValue(0));
Evan Cheng45e190982006-01-05 00:27:02 +0000685 }
Evan Cheng2a330942006-05-25 00:59:30 +0000686 NodeTys.push_back(MVT::i32);
687 break;
688 case MVT::v16i8:
689 case MVT::v8i16:
690 case MVT::v4i32:
691 case MVT::v2i64:
692 case MVT::v4f32:
693 case MVT::v2f64:
Evan Cheng2a330942006-05-25 00:59:30 +0000694 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
695 ResultVals.push_back(Chain.getValue(0));
696 NodeTys.push_back(RetVT);
697 break;
698 case MVT::f32:
699 case MVT::f64: {
700 std::vector<MVT::ValueType> Tys;
701 Tys.push_back(MVT::f64);
702 Tys.push_back(MVT::Other);
703 Tys.push_back(MVT::Flag);
704 std::vector<SDOperand> Ops;
705 Ops.push_back(Chain);
706 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000707 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
708 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000709 Chain = RetVal.getValue(1);
710 InFlag = RetVal.getValue(2);
711 if (X86ScalarSSE) {
712 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
713 // shouldn't be necessary except that RFP cannot be live across
714 // multiple blocks. When stackifier is fixed, they can be uncoupled.
715 MachineFunction &MF = DAG.getMachineFunction();
716 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
717 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
718 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000719 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000720 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000721 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +0000722 Ops.push_back(RetVal);
723 Ops.push_back(StackSlot);
724 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000725 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000726 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000727 RetVal = DAG.getLoad(RetVT, Chain, StackSlot,
728 DAG.getSrcValue(NULL));
Evan Cheng88decde2006-04-28 21:29:37 +0000729 Chain = RetVal.getValue(1);
Evan Cheng88decde2006-04-28 21:29:37 +0000730 }
Evan Cheng2a330942006-05-25 00:59:30 +0000731
732 if (RetVT == MVT::f32 && !X86ScalarSSE)
733 // FIXME: we would really like to remember that this FP_ROUND
734 // operation is okay to eliminate if we allow excess FP precision.
735 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
736 ResultVals.push_back(RetVal);
737 NodeTys.push_back(RetVT);
738 break;
739 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000740 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000741
Evan Cheng2a330942006-05-25 00:59:30 +0000742 // If the function returns void, just return the chain.
743 if (ResultVals.empty())
744 return Chain;
745
746 // Otherwise, merge everything together with a MERGE_VALUES node.
747 NodeTys.push_back(MVT::Other);
748 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000749 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
750 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000751 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000752}
753
Chris Lattner76ac0682005-11-15 00:40:23 +0000754//===----------------------------------------------------------------------===//
755// Fast Calling Convention implementation
756//===----------------------------------------------------------------------===//
757//
758// The X86 'fast' calling convention passes up to two integer arguments in
759// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
760// and requires that the callee pop its arguments off the stack (allowing proper
761// tail calls), and has the same return value conventions as C calling convs.
762//
763// This calling convention always arranges for the callee pop value to be 8n+4
764// bytes, which is needed for tail recursion elimination and stack alignment
765// reasons.
766//
767// Note that this can be enhanced in the future to pass fp vals in registers
768// (when we have a global fp allocator) and do other tricks.
769//
770
Evan Cheng89001ad2006-04-27 08:31:10 +0000771/// HowToPassFastCCArgument - Returns how an formal argument of the specified
772/// type should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +0000773/// slot; if it is through integer or XMM register, returns the number of
Evan Cheng89001ad2006-04-27 08:31:10 +0000774/// integer or XMM registers are needed.
Evan Cheng48940d12006-04-27 01:32:22 +0000775static void
Evan Cheng89001ad2006-04-27 08:31:10 +0000776HowToPassFastCCArgument(MVT::ValueType ObjectVT,
777 unsigned NumIntRegs, unsigned NumXMMRegs,
778 unsigned &ObjSize, unsigned &ObjIntRegs,
779 unsigned &ObjXMMRegs) {
Evan Cheng48940d12006-04-27 01:32:22 +0000780 ObjSize = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000781 ObjIntRegs = 0;
782 ObjXMMRegs = 0;
Evan Cheng48940d12006-04-27 01:32:22 +0000783
784 switch (ObjectVT) {
785 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +0000786 case MVT::i8:
Evan Cheng38c5aee2006-06-24 08:36:10 +0000787#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +0000788 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +0000789 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +0000790 else
Evan Cheng38c5aee2006-06-24 08:36:10 +0000791#endif
Evan Cheng48940d12006-04-27 01:32:22 +0000792 ObjSize = 1;
793 break;
794 case MVT::i16:
Evan Cheng38c5aee2006-06-24 08:36:10 +0000795#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +0000796 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +0000797 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +0000798 else
Evan Cheng38c5aee2006-06-24 08:36:10 +0000799#endif
Evan Cheng48940d12006-04-27 01:32:22 +0000800 ObjSize = 2;
801 break;
802 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +0000803#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +0000804 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +0000805 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +0000806 else
Evan Cheng38c5aee2006-06-24 08:36:10 +0000807#endif
Evan Cheng48940d12006-04-27 01:32:22 +0000808 ObjSize = 4;
809 break;
810 case MVT::i64:
Evan Cheng38c5aee2006-06-24 08:36:10 +0000811#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +0000812 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000813 ObjIntRegs = 2;
Evan Cheng48940d12006-04-27 01:32:22 +0000814 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000815 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +0000816 ObjSize = 4;
817 } else
Evan Cheng38c5aee2006-06-24 08:36:10 +0000818#endif
Evan Cheng48940d12006-04-27 01:32:22 +0000819 ObjSize = 8;
820 case MVT::f32:
821 ObjSize = 4;
822 break;
823 case MVT::f64:
824 ObjSize = 8;
825 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000826 case MVT::v16i8:
827 case MVT::v8i16:
828 case MVT::v4i32:
829 case MVT::v2i64:
830 case MVT::v4f32:
831 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000832 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +0000833 ObjXMMRegs = 1;
834 else
835 ObjSize = 16;
836 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000837 }
838}
839
Evan Cheng17e734f2006-05-23 21:06:34 +0000840SDOperand
841X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
842 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +0000843 MachineFunction &MF = DAG.getMachineFunction();
844 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000845 SDOperand Root = Op.getOperand(0);
846 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +0000847
Evan Cheng48940d12006-04-27 01:32:22 +0000848 // Add DAG nodes to load the arguments... On entry to a function the stack
849 // frame looks like this:
850 //
851 // [ESP] -- return address
852 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000853 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000854 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +0000855 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
856
857 // Keep track of the number of integer regs passed so far. This can be either
858 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
859 // used).
860 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +0000861 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +0000862
863 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000864 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000865 };
Chris Lattner43798852006-03-17 05:10:20 +0000866
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000867 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000868 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
869 unsigned ArgIncrement = 4;
870 unsigned ObjSize = 0;
871 unsigned ObjIntRegs = 0;
872 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000873
Evan Cheng17e734f2006-05-23 21:06:34 +0000874 HowToPassFastCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
875 ObjSize, ObjIntRegs, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +0000876 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000877 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000878
Evan Cheng2489ccd2006-06-01 00:30:39 +0000879 unsigned Reg = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +0000880 SDOperand ArgValue;
881 if (ObjIntRegs || ObjXMMRegs) {
882 switch (ObjectVT) {
883 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +0000884 case MVT::i8:
885 Reg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
886 X86::GR8RegisterClass);
887 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i8);
888 break;
889 case MVT::i16:
890 Reg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
891 X86::GR16RegisterClass);
892 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i16);
893 break;
894 case MVT::i32:
895 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
896 X86::GR32RegisterClass);
897 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
898 break;
899 case MVT::i64:
900 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
901 X86::GR32RegisterClass);
902 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
903 if (ObjIntRegs == 2) {
904 Reg = AddLiveIn(MF, X86::EDX, X86::GR32RegisterClass);
905 SDOperand ArgValue2 = DAG.getCopyFromReg(Root, Reg, MVT::i32);
906 ArgValue= DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
Evan Cheng24eb3f42006-04-27 05:35:28 +0000907 }
Evan Cheng17e734f2006-05-23 21:06:34 +0000908 break;
909 case MVT::v16i8:
910 case MVT::v8i16:
911 case MVT::v4i32:
912 case MVT::v2i64:
913 case MVT::v4f32:
914 case MVT::v2f64:
915 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
916 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
917 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000918 }
Evan Cheng17e734f2006-05-23 21:06:34 +0000919 NumIntRegs += ObjIntRegs;
920 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +0000921 }
Evan Cheng17e734f2006-05-23 21:06:34 +0000922
923 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000924 // XMM arguments have to be aligned on 16-byte boundary.
925 if (ObjSize == 16)
926 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +0000927 // Create the SelectionDAG nodes corresponding to a load from this
928 // parameter.
929 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
930 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
931 if (ObjectVT == MVT::i64 && ObjIntRegs) {
932 SDOperand ArgValue2 = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
933 DAG.getSrcValue(NULL));
934 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
935 } else
936 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
937 DAG.getSrcValue(NULL));
938 ArgOffset += ArgIncrement; // Move on to the next argument.
939 }
940
941 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +0000942 }
943
Evan Cheng17e734f2006-05-23 21:06:34 +0000944 ArgValues.push_back(Root);
945
Chris Lattner76ac0682005-11-15 00:40:23 +0000946 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
947 // arguments and the arguments after the retaddr has been pushed are aligned.
948 if ((ArgOffset & 7) == 0)
949 ArgOffset += 4;
950
951 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
952 ReturnAddrIndex = 0; // No return address slot generated yet.
953 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
954 BytesCallerReserves = 0;
955
956 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +0000957 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000958 default: assert(0 && "Unknown type!");
959 case MVT::isVoid: break;
Chris Lattner76ac0682005-11-15 00:40:23 +0000960 case MVT::i8:
961 case MVT::i16:
962 case MVT::i32:
963 MF.addLiveOut(X86::EAX);
964 break;
965 case MVT::i64:
966 MF.addLiveOut(X86::EAX);
967 MF.addLiveOut(X86::EDX);
968 break;
969 case MVT::f32:
970 case MVT::f64:
971 MF.addLiveOut(X86::ST0);
972 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000973 case MVT::v16i8:
974 case MVT::v8i16:
975 case MVT::v4i32:
976 case MVT::v2i64:
977 case MVT::v4f32:
978 case MVT::v2f64:
Evan Cheng88decde2006-04-28 21:29:37 +0000979 MF.addLiveOut(X86::XMM0);
980 break;
981 }
Evan Cheng88decde2006-04-28 21:29:37 +0000982
Evan Cheng17e734f2006-05-23 21:06:34 +0000983 // Return the new list of results.
984 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
985 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000986 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000987}
988
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000989SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG){
Evan Cheng2a330942006-05-25 00:59:30 +0000990 SDOperand Chain = Op.getOperand(0);
991 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
992 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
993 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
994 SDOperand Callee = Op.getOperand(4);
995 MVT::ValueType RetVT= Op.Val->getValueType(0);
996 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
997
Chris Lattner76ac0682005-11-15 00:40:23 +0000998 // Count how many bytes are to be pushed on the stack.
999 unsigned NumBytes = 0;
1000
1001 // Keep track of the number of integer regs passed so far. This can be either
1002 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
1003 // used).
1004 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001005 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001006
Evan Cheng2a330942006-05-25 00:59:30 +00001007 static const unsigned GPRArgRegs[][2] = {
1008 { X86::AL, X86::DL },
1009 { X86::AX, X86::DX },
1010 { X86::EAX, X86::EDX }
1011 };
1012 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001013 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001014 };
1015
1016 for (unsigned i = 0; i != NumOps; ++i) {
1017 SDOperand Arg = Op.getOperand(5+2*i);
1018
1019 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001020 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001021 case MVT::i8:
1022 case MVT::i16:
1023 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001024#if FASTCC_NUM_INT_ARGS_INREGS > 0
Chris Lattner43798852006-03-17 05:10:20 +00001025 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001026 ++NumIntRegs;
1027 break;
1028 }
Evan Cheng38c5aee2006-06-24 08:36:10 +00001029#endif
Evan Cheng0421aca2006-05-25 22:38:31 +00001030 // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001031 case MVT::f32:
1032 NumBytes += 4;
1033 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001034 case MVT::f64:
1035 NumBytes += 8;
1036 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001037 case MVT::v16i8:
1038 case MVT::v8i16:
1039 case MVT::v4i32:
1040 case MVT::v2i64:
1041 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001042 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001043 if (NumXMMRegs < 4)
Evan Cheng2a330942006-05-25 00:59:30 +00001044 NumXMMRegs++;
Evan Chengb92f4182006-05-26 20:37:47 +00001045 else {
1046 // XMM arguments have to be aligned on 16-byte boundary.
1047 NumBytes = ((NumBytes + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +00001048 NumBytes += 16;
Evan Chengb92f4182006-05-26 20:37:47 +00001049 }
Evan Cheng2a330942006-05-25 00:59:30 +00001050 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001051 }
Evan Cheng2a330942006-05-25 00:59:30 +00001052 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001053
1054 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1055 // arguments and the arguments after the retaddr has been pushed are aligned.
1056 if ((NumBytes & 7) == 0)
1057 NumBytes += 4;
1058
Chris Lattner62c34842006-02-13 09:00:43 +00001059 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001060
1061 // Arguments go on the stack in reverse order, as specified by the ABI.
1062 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001063 NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001064 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1065 std::vector<SDOperand> MemOpChains;
1066 SDOperand StackPtr = DAG.getRegister(X86::ESP, getPointerTy());
1067 for (unsigned i = 0; i != NumOps; ++i) {
1068 SDOperand Arg = Op.getOperand(5+2*i);
1069
1070 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001071 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001072 case MVT::i8:
1073 case MVT::i16:
1074 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001075#if FASTCC_NUM_INT_ARGS_INREGS > 0
Chris Lattner43798852006-03-17 05:10:20 +00001076 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng2a330942006-05-25 00:59:30 +00001077 RegsToPass.push_back(
1078 std::make_pair(GPRArgRegs[Arg.getValueType()-MVT::i8][NumIntRegs],
1079 Arg));
Chris Lattner76ac0682005-11-15 00:40:23 +00001080 ++NumIntRegs;
1081 break;
1082 }
Evan Cheng38c5aee2006-06-24 08:36:10 +00001083#endif
Chris Lattner76ac0682005-11-15 00:40:23 +00001084 // Fall through
1085 case MVT::f32: {
1086 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001087 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1088 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1089 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner76ac0682005-11-15 00:40:23 +00001090 ArgOffset += 4;
1091 break;
1092 }
Evan Cheng2a330942006-05-25 00:59:30 +00001093 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001094 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001095 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1096 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1097 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner76ac0682005-11-15 00:40:23 +00001098 ArgOffset += 8;
1099 break;
1100 }
Evan Cheng2a330942006-05-25 00:59:30 +00001101 case MVT::v16i8:
1102 case MVT::v8i16:
1103 case MVT::v4i32:
1104 case MVT::v2i64:
1105 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001106 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001107 if (NumXMMRegs < 4) {
Evan Cheng2a330942006-05-25 00:59:30 +00001108 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1109 NumXMMRegs++;
1110 } else {
Evan Chengb92f4182006-05-26 20:37:47 +00001111 // XMM arguments have to be aligned on 16-byte boundary.
1112 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +00001113 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1114 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1115 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1116 Arg, PtrOff, DAG.getSrcValue(NULL)));
1117 ArgOffset += 16;
1118 }
1119 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001120 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001121
Evan Cheng2a330942006-05-25 00:59:30 +00001122 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001123 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1124 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001125
Nate Begeman7e5496d2006-02-17 00:03:04 +00001126 // Build a sequence of copy-to-reg nodes chained together with token chain
1127 // and flag operands which copy the outgoing args into registers.
1128 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001129 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1130 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1131 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001132 InFlag = Chain.getValue(1);
1133 }
1134
Evan Cheng2a330942006-05-25 00:59:30 +00001135 // If the callee is a GlobalAddress node (quite common, every direct call is)
1136 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1137 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1138 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1139 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1140 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1141
Nate Begeman7e5496d2006-02-17 00:03:04 +00001142 std::vector<MVT::ValueType> NodeTys;
1143 NodeTys.push_back(MVT::Other); // Returns a chain
1144 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1145 std::vector<SDOperand> Ops;
1146 Ops.push_back(Chain);
1147 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001148
1149 // Add argument registers to the end of the list so that they are known live
1150 // into the call.
1151 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1152 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1153 RegsToPass[i].second.getValueType()));
1154
Nate Begeman7e5496d2006-02-17 00:03:04 +00001155 if (InFlag.Val)
1156 Ops.push_back(InFlag);
1157
1158 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001159 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001160 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001161 InFlag = Chain.getValue(1);
1162
1163 NodeTys.clear();
1164 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +00001165 if (RetVT != MVT::Other)
1166 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +00001167 Ops.clear();
1168 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001169 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1170 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001171 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001172 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001173 if (RetVT != MVT::Other)
1174 InFlag = Chain.getValue(1);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001175
Evan Cheng2a330942006-05-25 00:59:30 +00001176 std::vector<SDOperand> ResultVals;
1177 NodeTys.clear();
1178 switch (RetVT) {
1179 default: assert(0 && "Unknown value type to return!");
1180 case MVT::Other: break;
1181 case MVT::i8:
1182 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1183 ResultVals.push_back(Chain.getValue(0));
1184 NodeTys.push_back(MVT::i8);
1185 break;
1186 case MVT::i16:
1187 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1188 ResultVals.push_back(Chain.getValue(0));
1189 NodeTys.push_back(MVT::i16);
1190 break;
1191 case MVT::i32:
1192 if (Op.Val->getValueType(1) == MVT::i32) {
1193 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1194 ResultVals.push_back(Chain.getValue(0));
1195 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1196 Chain.getValue(2)).getValue(1);
1197 ResultVals.push_back(Chain.getValue(0));
1198 NodeTys.push_back(MVT::i32);
1199 } else {
1200 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1201 ResultVals.push_back(Chain.getValue(0));
Evan Cheng172fce72006-01-06 00:43:03 +00001202 }
Evan Cheng2a330942006-05-25 00:59:30 +00001203 NodeTys.push_back(MVT::i32);
1204 break;
1205 case MVT::v16i8:
1206 case MVT::v8i16:
1207 case MVT::v4i32:
1208 case MVT::v2i64:
1209 case MVT::v4f32:
1210 case MVT::v2f64:
Evan Cheng2a330942006-05-25 00:59:30 +00001211 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1212 ResultVals.push_back(Chain.getValue(0));
1213 NodeTys.push_back(RetVT);
1214 break;
1215 case MVT::f32:
1216 case MVT::f64: {
1217 std::vector<MVT::ValueType> Tys;
1218 Tys.push_back(MVT::f64);
1219 Tys.push_back(MVT::Other);
1220 Tys.push_back(MVT::Flag);
1221 std::vector<SDOperand> Ops;
1222 Ops.push_back(Chain);
1223 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001224 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1225 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001226 Chain = RetVal.getValue(1);
1227 InFlag = RetVal.getValue(2);
1228 if (X86ScalarSSE) {
1229 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1230 // shouldn't be necessary except that RFP cannot be live across
1231 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1232 MachineFunction &MF = DAG.getMachineFunction();
1233 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1234 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1235 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001236 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001237 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001238 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001239 Ops.push_back(RetVal);
1240 Ops.push_back(StackSlot);
1241 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001242 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001243 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001244 RetVal = DAG.getLoad(RetVT, Chain, StackSlot,
1245 DAG.getSrcValue(NULL));
1246 Chain = RetVal.getValue(1);
1247 }
Evan Cheng172fce72006-01-06 00:43:03 +00001248
Evan Cheng2a330942006-05-25 00:59:30 +00001249 if (RetVT == MVT::f32 && !X86ScalarSSE)
1250 // FIXME: we would really like to remember that this FP_ROUND
1251 // operation is okay to eliminate if we allow excess FP precision.
1252 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1253 ResultVals.push_back(RetVal);
1254 NodeTys.push_back(RetVT);
1255 break;
1256 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001257 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001258
Evan Cheng2a330942006-05-25 00:59:30 +00001259
1260 // If the function returns void, just return the chain.
1261 if (ResultVals.empty())
1262 return Chain;
1263
1264 // Otherwise, merge everything together with a MERGE_VALUES node.
1265 NodeTys.push_back(MVT::Other);
1266 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001267 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1268 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001269 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001270}
1271
1272SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1273 if (ReturnAddrIndex == 0) {
1274 // Set up a frame object for the return address.
1275 MachineFunction &MF = DAG.getMachineFunction();
1276 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
1277 }
1278
1279 return DAG.getFrameIndex(ReturnAddrIndex, MVT::i32);
1280}
1281
1282
1283
1284std::pair<SDOperand, SDOperand> X86TargetLowering::
1285LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
1286 SelectionDAG &DAG) {
1287 SDOperand Result;
1288 if (Depth) // Depths > 0 not supported yet!
1289 Result = DAG.getConstant(0, getPointerTy());
1290 else {
1291 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
1292 if (!isFrameAddress)
1293 // Just load the return address
1294 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(), RetAddrFI,
1295 DAG.getSrcValue(NULL));
1296 else
1297 Result = DAG.getNode(ISD::SUB, MVT::i32, RetAddrFI,
1298 DAG.getConstant(4, MVT::i32));
1299 }
1300 return std::make_pair(Result, Chain);
1301}
1302
Evan Cheng339edad2006-01-11 00:33:36 +00001303/// getCondBrOpcodeForX86CC - Returns the X86 conditional branch opcode
1304/// which corresponds to the condition code.
1305static unsigned getCondBrOpcodeForX86CC(unsigned X86CC) {
1306 switch (X86CC) {
1307 default: assert(0 && "Unknown X86 conditional code!");
1308 case X86ISD::COND_A: return X86::JA;
1309 case X86ISD::COND_AE: return X86::JAE;
1310 case X86ISD::COND_B: return X86::JB;
1311 case X86ISD::COND_BE: return X86::JBE;
1312 case X86ISD::COND_E: return X86::JE;
1313 case X86ISD::COND_G: return X86::JG;
1314 case X86ISD::COND_GE: return X86::JGE;
1315 case X86ISD::COND_L: return X86::JL;
1316 case X86ISD::COND_LE: return X86::JLE;
1317 case X86ISD::COND_NE: return X86::JNE;
1318 case X86ISD::COND_NO: return X86::JNO;
1319 case X86ISD::COND_NP: return X86::JNP;
1320 case X86ISD::COND_NS: return X86::JNS;
1321 case X86ISD::COND_O: return X86::JO;
1322 case X86ISD::COND_P: return X86::JP;
1323 case X86ISD::COND_S: return X86::JS;
1324 }
1325}
Chris Lattner76ac0682005-11-15 00:40:23 +00001326
Evan Cheng45df7f82006-01-30 23:41:35 +00001327/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1328/// specific condition code. It returns a false if it cannot do a direct
1329/// translation. X86CC is the translated CondCode. Flip is set to true if the
1330/// the order of comparison operands should be flipped.
Evan Cheng78038292006-04-05 23:38:46 +00001331static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
1332 unsigned &X86CC, bool &Flip) {
Evan Cheng45df7f82006-01-30 23:41:35 +00001333 Flip = false;
1334 X86CC = X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001335 if (!isFP) {
1336 switch (SetCCOpcode) {
1337 default: break;
1338 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1339 case ISD::SETGT: X86CC = X86ISD::COND_G; break;
1340 case ISD::SETGE: X86CC = X86ISD::COND_GE; break;
1341 case ISD::SETLT: X86CC = X86ISD::COND_L; break;
1342 case ISD::SETLE: X86CC = X86ISD::COND_LE; break;
1343 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1344 case ISD::SETULT: X86CC = X86ISD::COND_B; break;
1345 case ISD::SETUGT: X86CC = X86ISD::COND_A; break;
1346 case ISD::SETULE: X86CC = X86ISD::COND_BE; break;
1347 case ISD::SETUGE: X86CC = X86ISD::COND_AE; break;
1348 }
1349 } else {
1350 // On a floating point condition, the flags are set as follows:
1351 // ZF PF CF op
1352 // 0 | 0 | 0 | X > Y
1353 // 0 | 0 | 1 | X < Y
1354 // 1 | 0 | 0 | X == Y
1355 // 1 | 1 | 1 | unordered
1356 switch (SetCCOpcode) {
1357 default: break;
1358 case ISD::SETUEQ:
1359 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001360 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001361 case ISD::SETOGT:
1362 case ISD::SETGT: X86CC = X86ISD::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001363 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001364 case ISD::SETOGE:
1365 case ISD::SETGE: X86CC = X86ISD::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001366 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001367 case ISD::SETULT:
1368 case ISD::SETLT: X86CC = X86ISD::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001369 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001370 case ISD::SETULE:
1371 case ISD::SETLE: X86CC = X86ISD::COND_BE; break;
1372 case ISD::SETONE:
1373 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1374 case ISD::SETUO: X86CC = X86ISD::COND_P; break;
1375 case ISD::SETO: X86CC = X86ISD::COND_NP; break;
1376 }
1377 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001378
1379 return X86CC != X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001380}
1381
Evan Cheng78038292006-04-05 23:38:46 +00001382static bool translateX86CC(SDOperand CC, bool isFP, unsigned &X86CC,
1383 bool &Flip) {
1384 return translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC, Flip);
1385}
1386
Evan Cheng339edad2006-01-11 00:33:36 +00001387/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1388/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001389/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001390static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001391 switch (X86CC) {
1392 default:
1393 return false;
1394 case X86ISD::COND_B:
1395 case X86ISD::COND_BE:
1396 case X86ISD::COND_E:
1397 case X86ISD::COND_P:
1398 case X86ISD::COND_A:
1399 case X86ISD::COND_AE:
1400 case X86ISD::COND_NE:
1401 case X86ISD::COND_NP:
1402 return true;
1403 }
1404}
1405
Evan Chengaf598d22006-03-13 23:18:16 +00001406/// DarwinGVRequiresExtraLoad - true if accessing the GV requires an extra
1407/// load. For Darwin, external and weak symbols are indirect, loading the value
1408/// at address GV rather then the value of GV itself. This means that the
1409/// GlobalAddress must be in the base or index register of the address, not the
1410/// GV offset field.
1411static bool DarwinGVRequiresExtraLoad(GlobalValue *GV) {
1412 return (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
1413 (GV->isExternal() && !GV->hasNotBeenReadFromBytecode()));
1414}
1415
Evan Chengc995b452006-04-06 23:23:56 +00001416/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001417/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001418static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1419 if (Op.getOpcode() == ISD::UNDEF)
1420 return true;
1421
1422 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001423 return (Val >= Low && Val < Hi);
1424}
1425
1426/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1427/// true if Op is undef or if its value equal to the specified value.
1428static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1429 if (Op.getOpcode() == ISD::UNDEF)
1430 return true;
1431 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001432}
1433
Evan Cheng68ad48b2006-03-22 18:59:22 +00001434/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1435/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1436bool X86::isPSHUFDMask(SDNode *N) {
1437 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1438
1439 if (N->getNumOperands() != 4)
1440 return false;
1441
1442 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001443 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001444 SDOperand Arg = N->getOperand(i);
1445 if (Arg.getOpcode() == ISD::UNDEF) continue;
1446 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1447 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001448 return false;
1449 }
1450
1451 return true;
1452}
1453
1454/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001455/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001456bool X86::isPSHUFHWMask(SDNode *N) {
1457 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1458
1459 if (N->getNumOperands() != 8)
1460 return false;
1461
1462 // Lower quadword copied in order.
1463 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001464 SDOperand Arg = N->getOperand(i);
1465 if (Arg.getOpcode() == ISD::UNDEF) continue;
1466 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1467 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001468 return false;
1469 }
1470
1471 // Upper quadword shuffled.
1472 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001473 SDOperand Arg = N->getOperand(i);
1474 if (Arg.getOpcode() == ISD::UNDEF) continue;
1475 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1476 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001477 if (Val < 4 || Val > 7)
1478 return false;
1479 }
1480
1481 return true;
1482}
1483
1484/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001485/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001486bool X86::isPSHUFLWMask(SDNode *N) {
1487 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1488
1489 if (N->getNumOperands() != 8)
1490 return false;
1491
1492 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001493 for (unsigned i = 4; i != 8; ++i)
1494 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001495 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001496
1497 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001498 for (unsigned i = 0; i != 4; ++i)
1499 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001500 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001501
1502 return true;
1503}
1504
Evan Chengd27fb3e2006-03-24 01:18:28 +00001505/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1506/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Evan Cheng60f0b892006-04-20 08:58:49 +00001507static bool isSHUFPMask(std::vector<SDOperand> &N) {
1508 unsigned NumElems = N.size();
1509 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001510
Evan Cheng60f0b892006-04-20 08:58:49 +00001511 unsigned Half = NumElems / 2;
1512 for (unsigned i = 0; i < Half; ++i)
1513 if (!isUndefOrInRange(N[i], 0, NumElems))
1514 return false;
1515 for (unsigned i = Half; i < NumElems; ++i)
1516 if (!isUndefOrInRange(N[i], NumElems, NumElems*2))
1517 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001518
1519 return true;
1520}
1521
Evan Cheng60f0b892006-04-20 08:58:49 +00001522bool X86::isSHUFPMask(SDNode *N) {
1523 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1524 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
1525 return ::isSHUFPMask(Ops);
1526}
1527
1528/// isCommutedSHUFP - Returns true if the shuffle mask is except
1529/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1530/// half elements to come from vector 1 (which would equal the dest.) and
1531/// the upper half to come from vector 2.
1532static bool isCommutedSHUFP(std::vector<SDOperand> &Ops) {
1533 unsigned NumElems = Ops.size();
1534 if (NumElems != 2 && NumElems != 4) return false;
1535
1536 unsigned Half = NumElems / 2;
1537 for (unsigned i = 0; i < Half; ++i)
1538 if (!isUndefOrInRange(Ops[i], NumElems, NumElems*2))
1539 return false;
1540 for (unsigned i = Half; i < NumElems; ++i)
1541 if (!isUndefOrInRange(Ops[i], 0, NumElems))
1542 return false;
1543 return true;
1544}
1545
1546static bool isCommutedSHUFP(SDNode *N) {
1547 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1548 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
1549 return isCommutedSHUFP(Ops);
1550}
1551
Evan Cheng2595a682006-03-24 02:58:06 +00001552/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1553/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1554bool X86::isMOVHLPSMask(SDNode *N) {
1555 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1556
Evan Cheng1a194a52006-03-28 06:50:32 +00001557 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001558 return false;
1559
Evan Cheng1a194a52006-03-28 06:50:32 +00001560 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001561 return isUndefOrEqual(N->getOperand(0), 6) &&
1562 isUndefOrEqual(N->getOperand(1), 7) &&
1563 isUndefOrEqual(N->getOperand(2), 2) &&
1564 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001565}
1566
Evan Chengc995b452006-04-06 23:23:56 +00001567/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1568/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1569bool X86::isMOVLPMask(SDNode *N) {
1570 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1571
1572 unsigned NumElems = N->getNumOperands();
1573 if (NumElems != 2 && NumElems != 4)
1574 return false;
1575
Evan Chengac847262006-04-07 21:53:05 +00001576 for (unsigned i = 0; i < NumElems/2; ++i)
1577 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1578 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001579
Evan Chengac847262006-04-07 21:53:05 +00001580 for (unsigned i = NumElems/2; i < NumElems; ++i)
1581 if (!isUndefOrEqual(N->getOperand(i), i))
1582 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001583
1584 return true;
1585}
1586
1587/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001588/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1589/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001590bool X86::isMOVHPMask(SDNode *N) {
1591 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1592
1593 unsigned NumElems = N->getNumOperands();
1594 if (NumElems != 2 && NumElems != 4)
1595 return false;
1596
Evan Chengac847262006-04-07 21:53:05 +00001597 for (unsigned i = 0; i < NumElems/2; ++i)
1598 if (!isUndefOrEqual(N->getOperand(i), i))
1599 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001600
1601 for (unsigned i = 0; i < NumElems/2; ++i) {
1602 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001603 if (!isUndefOrEqual(Arg, i + NumElems))
1604 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001605 }
1606
1607 return true;
1608}
1609
Evan Cheng5df75882006-03-28 00:39:58 +00001610/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1611/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng60f0b892006-04-20 08:58:49 +00001612bool static isUNPCKLMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
1613 unsigned NumElems = N.size();
Evan Cheng5df75882006-03-28 00:39:58 +00001614 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1615 return false;
1616
1617 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001618 SDOperand BitI = N[i];
1619 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001620 if (!isUndefOrEqual(BitI, j))
1621 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001622 if (V2IsSplat) {
1623 if (isUndefOrEqual(BitI1, NumElems))
1624 return false;
1625 } else {
1626 if (!isUndefOrEqual(BitI1, j + NumElems))
1627 return false;
1628 }
Evan Cheng5df75882006-03-28 00:39:58 +00001629 }
1630
1631 return true;
1632}
1633
Evan Cheng60f0b892006-04-20 08:58:49 +00001634bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1635 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1636 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
1637 return ::isUNPCKLMask(Ops, V2IsSplat);
1638}
1639
Evan Cheng2bc32802006-03-28 02:43:26 +00001640/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1641/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng60f0b892006-04-20 08:58:49 +00001642bool static isUNPCKHMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
1643 unsigned NumElems = N.size();
Evan Cheng2bc32802006-03-28 02:43:26 +00001644 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1645 return false;
1646
1647 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001648 SDOperand BitI = N[i];
1649 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001650 if (!isUndefOrEqual(BitI, j + NumElems/2))
1651 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001652 if (V2IsSplat) {
1653 if (isUndefOrEqual(BitI1, NumElems))
1654 return false;
1655 } else {
1656 if (!isUndefOrEqual(BitI1, j + NumElems/2 + NumElems))
1657 return false;
1658 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001659 }
1660
1661 return true;
1662}
1663
Evan Cheng60f0b892006-04-20 08:58:49 +00001664bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1665 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1666 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
1667 return ::isUNPCKHMask(Ops, V2IsSplat);
1668}
1669
Evan Chengf3b52c82006-04-05 07:20:06 +00001670/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1671/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1672/// <0, 0, 1, 1>
1673bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1674 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1675
1676 unsigned NumElems = N->getNumOperands();
1677 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
1678 return false;
1679
1680 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1681 SDOperand BitI = N->getOperand(i);
1682 SDOperand BitI1 = N->getOperand(i+1);
1683
Evan Chengac847262006-04-07 21:53:05 +00001684 if (!isUndefOrEqual(BitI, j))
1685 return false;
1686 if (!isUndefOrEqual(BitI1, j))
1687 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001688 }
1689
1690 return true;
1691}
1692
Evan Chenge8b51802006-04-21 01:05:10 +00001693/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
1694/// specifies a shuffle of elements that is suitable for input to MOVSS,
1695/// MOVSD, and MOVD, i.e. setting the lowest element.
1696static bool isMOVLMask(std::vector<SDOperand> &N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001697 unsigned NumElems = N.size();
Evan Chenge8b51802006-04-21 01:05:10 +00001698 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00001699 return false;
1700
Evan Cheng60f0b892006-04-20 08:58:49 +00001701 if (!isUndefOrEqual(N[0], NumElems))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001702 return false;
1703
1704 for (unsigned i = 1; i < NumElems; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001705 SDOperand Arg = N[i];
Evan Cheng12ba3e22006-04-11 00:19:04 +00001706 if (!isUndefOrEqual(Arg, i))
1707 return false;
1708 }
1709
1710 return true;
1711}
Evan Chengf3b52c82006-04-05 07:20:06 +00001712
Evan Chenge8b51802006-04-21 01:05:10 +00001713bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001714 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1715 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Chenge8b51802006-04-21 01:05:10 +00001716 return ::isMOVLMask(Ops);
Evan Cheng60f0b892006-04-20 08:58:49 +00001717}
1718
Evan Chenge8b51802006-04-21 01:05:10 +00001719/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
1720/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00001721/// element of vector 2 and the other elements to come from vector 1 in order.
Evan Cheng89c5d042006-09-08 01:50:06 +00001722static bool isCommutedMOVL(std::vector<SDOperand> &Ops, bool V2IsSplat = false,
1723 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001724 unsigned NumElems = Ops.size();
Evan Chenge8b51802006-04-21 01:05:10 +00001725 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00001726 return false;
1727
1728 if (!isUndefOrEqual(Ops[0], 0))
1729 return false;
1730
1731 for (unsigned i = 1; i < NumElems; ++i) {
1732 SDOperand Arg = Ops[i];
Evan Cheng89c5d042006-09-08 01:50:06 +00001733 if (!(isUndefOrEqual(Arg, i+NumElems) ||
1734 (V2IsUndef && isUndefOrInRange(Arg, NumElems, NumElems*2)) ||
1735 (V2IsSplat && isUndefOrEqual(Arg, NumElems))))
1736 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001737 }
1738
1739 return true;
1740}
1741
Evan Cheng89c5d042006-09-08 01:50:06 +00001742static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
1743 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001744 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1745 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Cheng89c5d042006-09-08 01:50:06 +00001746 return isCommutedMOVL(Ops, V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00001747}
1748
Evan Cheng5d247f82006-04-14 21:59:03 +00001749/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1750/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
1751bool X86::isMOVSHDUPMask(SDNode *N) {
1752 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1753
1754 if (N->getNumOperands() != 4)
1755 return false;
1756
1757 // Expect 1, 1, 3, 3
1758 for (unsigned i = 0; i < 2; ++i) {
1759 SDOperand Arg = N->getOperand(i);
1760 if (Arg.getOpcode() == ISD::UNDEF) continue;
1761 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1762 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1763 if (Val != 1) return false;
1764 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001765
1766 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001767 for (unsigned i = 2; i < 4; ++i) {
1768 SDOperand Arg = N->getOperand(i);
1769 if (Arg.getOpcode() == ISD::UNDEF) continue;
1770 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1771 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1772 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001773 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001774 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001775
Evan Cheng6222cf22006-04-15 05:37:34 +00001776 // Don't use movshdup if it can be done with a shufps.
1777 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001778}
1779
1780/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1781/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
1782bool X86::isMOVSLDUPMask(SDNode *N) {
1783 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1784
1785 if (N->getNumOperands() != 4)
1786 return false;
1787
1788 // Expect 0, 0, 2, 2
1789 for (unsigned i = 0; i < 2; ++i) {
1790 SDOperand Arg = N->getOperand(i);
1791 if (Arg.getOpcode() == ISD::UNDEF) continue;
1792 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1793 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1794 if (Val != 0) return false;
1795 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001796
1797 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001798 for (unsigned i = 2; i < 4; ++i) {
1799 SDOperand Arg = N->getOperand(i);
1800 if (Arg.getOpcode() == ISD::UNDEF) continue;
1801 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1802 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1803 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001804 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001805 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001806
Evan Cheng6222cf22006-04-15 05:37:34 +00001807 // Don't use movshdup if it can be done with a shufps.
1808 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001809}
1810
Evan Chengd097e672006-03-22 02:53:00 +00001811/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1812/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00001813static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001814 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1815
Evan Chengd097e672006-03-22 02:53:00 +00001816 // This is a splat operation if each element of the permute is the same, and
1817 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001818 unsigned NumElems = N->getNumOperands();
1819 SDOperand ElementBase;
1820 unsigned i = 0;
1821 for (; i != NumElems; ++i) {
1822 SDOperand Elt = N->getOperand(i);
1823 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt)) {
1824 ElementBase = Elt;
1825 break;
1826 }
1827 }
1828
1829 if (!ElementBase.Val)
1830 return false;
1831
1832 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001833 SDOperand Arg = N->getOperand(i);
1834 if (Arg.getOpcode() == ISD::UNDEF) continue;
1835 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001836 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00001837 }
1838
1839 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001840 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00001841}
1842
Evan Cheng5022b342006-04-17 20:43:08 +00001843/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1844/// a splat of a single element and it's a 2 or 4 element mask.
1845bool X86::isSplatMask(SDNode *N) {
1846 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1847
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001848 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00001849 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
1850 return false;
1851 return ::isSplatMask(N);
1852}
1853
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001854/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
1855/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
1856/// instructions.
1857unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001858 unsigned NumOperands = N->getNumOperands();
1859 unsigned Shift = (NumOperands == 4) ? 2 : 1;
1860 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00001861 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001862 unsigned Val = 0;
1863 SDOperand Arg = N->getOperand(NumOperands-i-1);
1864 if (Arg.getOpcode() != ISD::UNDEF)
1865 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00001866 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001867 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00001868 if (i != NumOperands - 1)
1869 Mask <<= Shift;
1870 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001871
1872 return Mask;
1873}
1874
Evan Chengb7fedff2006-03-29 23:07:14 +00001875/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
1876/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
1877/// instructions.
1878unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
1879 unsigned Mask = 0;
1880 // 8 nodes, but we only care about the last 4.
1881 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001882 unsigned Val = 0;
1883 SDOperand Arg = N->getOperand(i);
1884 if (Arg.getOpcode() != ISD::UNDEF)
1885 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001886 Mask |= (Val - 4);
1887 if (i != 4)
1888 Mask <<= 2;
1889 }
1890
1891 return Mask;
1892}
1893
1894/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
1895/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
1896/// instructions.
1897unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
1898 unsigned Mask = 0;
1899 // 8 nodes, but we only care about the first 4.
1900 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001901 unsigned Val = 0;
1902 SDOperand Arg = N->getOperand(i);
1903 if (Arg.getOpcode() != ISD::UNDEF)
1904 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001905 Mask |= Val;
1906 if (i != 0)
1907 Mask <<= 2;
1908 }
1909
1910 return Mask;
1911}
1912
Evan Cheng59a63552006-04-05 01:47:37 +00001913/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
1914/// specifies a 8 element shuffle that can be broken into a pair of
1915/// PSHUFHW and PSHUFLW.
1916static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
1917 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1918
1919 if (N->getNumOperands() != 8)
1920 return false;
1921
1922 // Lower quadword shuffled.
1923 for (unsigned i = 0; i != 4; ++i) {
1924 SDOperand Arg = N->getOperand(i);
1925 if (Arg.getOpcode() == ISD::UNDEF) continue;
1926 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1927 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1928 if (Val > 4)
1929 return false;
1930 }
1931
1932 // Upper quadword shuffled.
1933 for (unsigned i = 4; i != 8; ++i) {
1934 SDOperand Arg = N->getOperand(i);
1935 if (Arg.getOpcode() == ISD::UNDEF) continue;
1936 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1937 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1938 if (Val < 4 || Val > 7)
1939 return false;
1940 }
1941
1942 return true;
1943}
1944
Evan Chengc995b452006-04-06 23:23:56 +00001945/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
1946/// values in ther permute mask.
1947static SDOperand CommuteVectorShuffle(SDOperand Op, SelectionDAG &DAG) {
1948 SDOperand V1 = Op.getOperand(0);
1949 SDOperand V2 = Op.getOperand(1);
1950 SDOperand Mask = Op.getOperand(2);
1951 MVT::ValueType VT = Op.getValueType();
1952 MVT::ValueType MaskVT = Mask.getValueType();
1953 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
1954 unsigned NumElems = Mask.getNumOperands();
1955 std::vector<SDOperand> MaskVec;
1956
1957 for (unsigned i = 0; i != NumElems; ++i) {
1958 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00001959 if (Arg.getOpcode() == ISD::UNDEF) {
1960 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
1961 continue;
1962 }
Evan Chengc995b452006-04-06 23:23:56 +00001963 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1964 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1965 if (Val < NumElems)
1966 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
1967 else
1968 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
1969 }
1970
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001971 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc995b452006-04-06 23:23:56 +00001972 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1, Mask);
1973}
1974
Evan Cheng7855e4d2006-04-19 20:35:22 +00001975/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
1976/// match movhlps. The lower half elements should come from upper half of
1977/// V1 (and in order), and the upper half elements should come from the upper
1978/// half of V2 (and in order).
1979static bool ShouldXformToMOVHLPS(SDNode *Mask) {
1980 unsigned NumElems = Mask->getNumOperands();
1981 if (NumElems != 4)
1982 return false;
1983 for (unsigned i = 0, e = 2; i != e; ++i)
1984 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
1985 return false;
1986 for (unsigned i = 2; i != 4; ++i)
1987 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
1988 return false;
1989 return true;
1990}
1991
Evan Chengc995b452006-04-06 23:23:56 +00001992/// isScalarLoadToVector - Returns true if the node is a scalar load that
1993/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00001994static inline bool isScalarLoadToVector(SDNode *N) {
1995 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
1996 N = N->getOperand(0).Val;
1997 return (N->getOpcode() == ISD::LOAD);
Evan Chengc995b452006-04-06 23:23:56 +00001998 }
1999 return false;
2000}
2001
Evan Cheng7855e4d2006-04-19 20:35:22 +00002002/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2003/// match movlp{s|d}. The lower half elements should come from lower half of
2004/// V1 (and in order), and the upper half elements should come from the upper
2005/// half of V2 (and in order). And since V1 will become the source of the
2006/// MOVLP, it must be either a vector load or a scalar load to vector.
2007static bool ShouldXformToMOVLP(SDNode *V1, SDNode *Mask) {
2008 if (V1->getOpcode() != ISD::LOAD && !isScalarLoadToVector(V1))
2009 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002010
Evan Cheng7855e4d2006-04-19 20:35:22 +00002011 unsigned NumElems = Mask->getNumOperands();
2012 if (NumElems != 2 && NumElems != 4)
2013 return false;
2014 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2015 if (!isUndefOrEqual(Mask->getOperand(i), i))
2016 return false;
2017 for (unsigned i = NumElems/2; i != NumElems; ++i)
2018 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2019 return false;
2020 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002021}
2022
Evan Cheng60f0b892006-04-20 08:58:49 +00002023/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2024/// all the same.
2025static bool isSplatVector(SDNode *N) {
2026 if (N->getOpcode() != ISD::BUILD_VECTOR)
2027 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002028
Evan Cheng60f0b892006-04-20 08:58:49 +00002029 SDOperand SplatValue = N->getOperand(0);
2030 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2031 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002032 return false;
2033 return true;
2034}
2035
Evan Cheng89c5d042006-09-08 01:50:06 +00002036/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2037/// to an undef.
2038static bool isUndefShuffle(SDNode *N) {
2039 if (N->getOpcode() != ISD::BUILD_VECTOR)
2040 return false;
2041
2042 SDOperand V1 = N->getOperand(0);
2043 SDOperand V2 = N->getOperand(1);
2044 SDOperand Mask = N->getOperand(2);
2045 unsigned NumElems = Mask.getNumOperands();
2046 for (unsigned i = 0; i != NumElems; ++i) {
2047 SDOperand Arg = Mask.getOperand(i);
2048 if (Arg.getOpcode() != ISD::UNDEF) {
2049 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2050 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2051 return false;
2052 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2053 return false;
2054 }
2055 }
2056 return true;
2057}
2058
Evan Cheng60f0b892006-04-20 08:58:49 +00002059/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2060/// that point to V2 points to its first element.
2061static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2062 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2063
2064 bool Changed = false;
2065 std::vector<SDOperand> MaskVec;
2066 unsigned NumElems = Mask.getNumOperands();
2067 for (unsigned i = 0; i != NumElems; ++i) {
2068 SDOperand Arg = Mask.getOperand(i);
2069 if (Arg.getOpcode() != ISD::UNDEF) {
2070 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2071 if (Val > NumElems) {
2072 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2073 Changed = true;
2074 }
2075 }
2076 MaskVec.push_back(Arg);
2077 }
2078
2079 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002080 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2081 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002082 return Mask;
2083}
2084
Evan Chenge8b51802006-04-21 01:05:10 +00002085/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2086/// operation of specified width.
2087static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002088 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2089 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2090
2091 std::vector<SDOperand> MaskVec;
2092 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2093 for (unsigned i = 1; i != NumElems; ++i)
2094 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002095 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002096}
2097
Evan Cheng5022b342006-04-17 20:43:08 +00002098/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2099/// of specified width.
2100static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2101 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2102 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2103 std::vector<SDOperand> MaskVec;
2104 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2105 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2106 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2107 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002108 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002109}
2110
Evan Cheng60f0b892006-04-20 08:58:49 +00002111/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2112/// of specified width.
2113static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2114 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2115 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2116 unsigned Half = NumElems/2;
2117 std::vector<SDOperand> MaskVec;
2118 for (unsigned i = 0; i != Half; ++i) {
2119 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2120 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2121 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002122 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002123}
2124
Evan Chenge8b51802006-04-21 01:05:10 +00002125/// getZeroVector - Returns a vector of specified type with all zero elements.
2126///
2127static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2128 assert(MVT::isVector(VT) && "Expected a vector type");
2129 unsigned NumElems = getVectorNumElements(VT);
2130 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2131 bool isFP = MVT::isFloatingPoint(EVT);
2132 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2133 std::vector<SDOperand> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002134 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002135}
2136
Evan Cheng5022b342006-04-17 20:43:08 +00002137/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2138///
2139static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2140 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002141 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002142 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002143 unsigned NumElems = Mask.getNumOperands();
2144 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002145 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002146 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002147 NumElems >>= 1;
2148 }
2149 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2150
2151 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002152 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002153 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002154 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002155 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2156}
2157
Evan Chenge8b51802006-04-21 01:05:10 +00002158/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2159/// constant +0.0.
2160static inline bool isZeroNode(SDOperand Elt) {
2161 return ((isa<ConstantSDNode>(Elt) &&
2162 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2163 (isa<ConstantFPSDNode>(Elt) &&
2164 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2165}
2166
Evan Cheng14215c32006-04-21 23:03:30 +00002167/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2168/// vector and zero or undef vector.
2169static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002170 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002171 bool isZero, SelectionDAG &DAG) {
2172 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002173 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2174 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2175 SDOperand Zero = DAG.getConstant(0, EVT);
2176 std::vector<SDOperand> MaskVec(NumElems, Zero);
2177 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002178 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2179 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002180 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002181}
2182
Evan Chengb0461082006-04-24 18:01:45 +00002183/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2184///
2185static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2186 unsigned NumNonZero, unsigned NumZero,
2187 SelectionDAG &DAG) {
2188 if (NumNonZero > 8)
2189 return SDOperand();
2190
2191 SDOperand V(0, 0);
2192 bool First = true;
2193 for (unsigned i = 0; i < 16; ++i) {
2194 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2195 if (ThisIsNonZero && First) {
2196 if (NumZero)
2197 V = getZeroVector(MVT::v8i16, DAG);
2198 else
2199 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2200 First = false;
2201 }
2202
2203 if ((i & 1) != 0) {
2204 SDOperand ThisElt(0, 0), LastElt(0, 0);
2205 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2206 if (LastIsNonZero) {
2207 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2208 }
2209 if (ThisIsNonZero) {
2210 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2211 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2212 ThisElt, DAG.getConstant(8, MVT::i8));
2213 if (LastIsNonZero)
2214 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2215 } else
2216 ThisElt = LastElt;
2217
2218 if (ThisElt.Val)
2219 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
2220 DAG.getConstant(i/2, MVT::i32));
2221 }
2222 }
2223
2224 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2225}
2226
2227/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2228///
2229static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2230 unsigned NumNonZero, unsigned NumZero,
2231 SelectionDAG &DAG) {
2232 if (NumNonZero > 4)
2233 return SDOperand();
2234
2235 SDOperand V(0, 0);
2236 bool First = true;
2237 for (unsigned i = 0; i < 8; ++i) {
2238 bool isNonZero = (NonZeros & (1 << i)) != 0;
2239 if (isNonZero) {
2240 if (First) {
2241 if (NumZero)
2242 V = getZeroVector(MVT::v8i16, DAG);
2243 else
2244 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2245 First = false;
2246 }
2247 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
2248 DAG.getConstant(i, MVT::i32));
2249 }
2250 }
2251
2252 return V;
2253}
2254
Evan Chenga9467aa2006-04-25 20:13:52 +00002255SDOperand
2256X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2257 // All zero's are handled with pxor.
2258 if (ISD::isBuildVectorAllZeros(Op.Val))
2259 return Op;
2260
2261 // All one's are handled with pcmpeqd.
2262 if (ISD::isBuildVectorAllOnes(Op.Val))
2263 return Op;
2264
2265 MVT::ValueType VT = Op.getValueType();
2266 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2267 unsigned EVTBits = MVT::getSizeInBits(EVT);
2268
2269 unsigned NumElems = Op.getNumOperands();
2270 unsigned NumZero = 0;
2271 unsigned NumNonZero = 0;
2272 unsigned NonZeros = 0;
2273 std::set<SDOperand> Values;
2274 for (unsigned i = 0; i < NumElems; ++i) {
2275 SDOperand Elt = Op.getOperand(i);
2276 if (Elt.getOpcode() != ISD::UNDEF) {
2277 Values.insert(Elt);
2278 if (isZeroNode(Elt))
2279 NumZero++;
2280 else {
2281 NonZeros |= (1 << i);
2282 NumNonZero++;
2283 }
2284 }
2285 }
2286
2287 if (NumNonZero == 0)
2288 // Must be a mix of zero and undef. Return a zero vector.
2289 return getZeroVector(VT, DAG);
2290
2291 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2292 if (Values.size() == 1)
2293 return SDOperand();
2294
2295 // Special case for single non-zero element.
2296 if (NumNonZero == 1) {
2297 unsigned Idx = CountTrailingZeros_32(NonZeros);
2298 SDOperand Item = Op.getOperand(Idx);
2299 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2300 if (Idx == 0)
2301 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2302 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2303 NumZero > 0, DAG);
2304
2305 if (EVTBits == 32) {
2306 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2307 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2308 DAG);
2309 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2310 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
2311 std::vector<SDOperand> MaskVec;
2312 for (unsigned i = 0; i < NumElems; i++)
2313 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002314 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2315 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002316 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2317 DAG.getNode(ISD::UNDEF, VT), Mask);
2318 }
2319 }
2320
2321 // Let legalizer expand 2-widde build_vector's.
2322 if (EVTBits == 64)
2323 return SDOperand();
2324
2325 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2326 if (EVTBits == 8) {
2327 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG);
2328 if (V.Val) return V;
2329 }
2330
2331 if (EVTBits == 16) {
2332 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG);
2333 if (V.Val) return V;
2334 }
2335
2336 // If element VT is == 32 bits, turn it into a number of shuffles.
2337 std::vector<SDOperand> V(NumElems);
2338 if (NumElems == 4 && NumZero > 0) {
2339 for (unsigned i = 0; i < 4; ++i) {
2340 bool isZero = !(NonZeros & (1 << i));
2341 if (isZero)
2342 V[i] = getZeroVector(VT, DAG);
2343 else
2344 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2345 }
2346
2347 for (unsigned i = 0; i < 2; ++i) {
2348 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2349 default: break;
2350 case 0:
2351 V[i] = V[i*2]; // Must be a zero vector.
2352 break;
2353 case 1:
2354 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2355 getMOVLMask(NumElems, DAG));
2356 break;
2357 case 2:
2358 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2359 getMOVLMask(NumElems, DAG));
2360 break;
2361 case 3:
2362 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2363 getUnpacklMask(NumElems, DAG));
2364 break;
2365 }
2366 }
2367
Evan Cheng9fee4422006-05-16 07:21:53 +00002368 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Evan Chenga9467aa2006-04-25 20:13:52 +00002369 // clears the upper bits.
2370 // FIXME: we can do the same for v4f32 case when we know both parts of
2371 // the lower half come from scalar_to_vector (loadf32). We should do
2372 // that in post legalizer dag combiner with target specific hooks.
2373 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
2374 return V[0];
2375 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2376 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2377 std::vector<SDOperand> MaskVec;
2378 bool Reverse = (NonZeros & 0x3) == 2;
2379 for (unsigned i = 0; i < 2; ++i)
2380 if (Reverse)
2381 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2382 else
2383 MaskVec.push_back(DAG.getConstant(i, EVT));
2384 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2385 for (unsigned i = 0; i < 2; ++i)
2386 if (Reverse)
2387 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2388 else
2389 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002390 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2391 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002392 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2393 }
2394
2395 if (Values.size() > 2) {
2396 // Expand into a number of unpckl*.
2397 // e.g. for v4f32
2398 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2399 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2400 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2401 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2402 for (unsigned i = 0; i < NumElems; ++i)
2403 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2404 NumElems >>= 1;
2405 while (NumElems != 0) {
2406 for (unsigned i = 0; i < NumElems; ++i)
2407 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2408 UnpckMask);
2409 NumElems >>= 1;
2410 }
2411 return V[0];
2412 }
2413
2414 return SDOperand();
2415}
2416
2417SDOperand
2418X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2419 SDOperand V1 = Op.getOperand(0);
2420 SDOperand V2 = Op.getOperand(1);
2421 SDOperand PermMask = Op.getOperand(2);
2422 MVT::ValueType VT = Op.getValueType();
2423 unsigned NumElems = PermMask.getNumOperands();
2424 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2425 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
2426
Evan Cheng89c5d042006-09-08 01:50:06 +00002427 if (isUndefShuffle(Op.Val))
2428 return DAG.getNode(ISD::UNDEF, VT);
2429
Evan Chenga9467aa2006-04-25 20:13:52 +00002430 if (isSplatMask(PermMask.Val)) {
2431 if (NumElems <= 4) return Op;
2432 // Promote it to a v4i32 splat.
2433 return PromoteSplat(Op, DAG);
2434 }
2435
2436 if (X86::isMOVLMask(PermMask.Val))
2437 return (V1IsUndef) ? V2 : Op;
2438
2439 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2440 X86::isMOVSLDUPMask(PermMask.Val) ||
2441 X86::isMOVHLPSMask(PermMask.Val) ||
2442 X86::isMOVHPMask(PermMask.Val) ||
2443 X86::isMOVLPMask(PermMask.Val))
2444 return Op;
2445
2446 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2447 ShouldXformToMOVLP(V1.Val, PermMask.Val))
2448 return CommuteVectorShuffle(Op, DAG);
2449
Evan Cheng89c5d042006-09-08 01:50:06 +00002450 bool V1IsSplat = isSplatVector(V1.Val);
2451 bool V2IsSplat = isSplatVector(V2.Val);
2452 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002453 Op = CommuteVectorShuffle(Op, DAG);
2454 V1 = Op.getOperand(0);
2455 V2 = Op.getOperand(1);
2456 PermMask = Op.getOperand(2);
Evan Cheng89c5d042006-09-08 01:50:06 +00002457 std::swap(V1IsSplat, V2IsSplat);
2458 std::swap(V1IsUndef, V2IsUndef);
Evan Chenga9467aa2006-04-25 20:13:52 +00002459 }
2460
Evan Cheng89c5d042006-09-08 01:50:06 +00002461 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002462 if (V2IsUndef) return V1;
2463 Op = CommuteVectorShuffle(Op, DAG);
2464 V1 = Op.getOperand(0);
2465 V2 = Op.getOperand(1);
2466 PermMask = Op.getOperand(2);
2467 if (V2IsSplat) {
2468 // V2 is a splat, so the mask may be malformed. That is, it may point
2469 // to any V2 element. The instruction selectior won't like this. Get
2470 // a corrected mask and commute to form a proper MOVS{S|D}.
2471 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2472 if (NewMask.Val != PermMask.Val)
2473 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2474 }
2475 return Op;
2476 }
2477
2478 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
2479 X86::isUNPCKLMask(PermMask.Val) ||
2480 X86::isUNPCKHMask(PermMask.Val))
2481 return Op;
2482
2483 if (V2IsSplat) {
2484 // Normalize mask so all entries that point to V2 points to its first
2485 // element then try to match unpck{h|l} again. If match, return a
2486 // new vector_shuffle with the corrected mask.
2487 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2488 if (NewMask.Val != PermMask.Val) {
2489 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2490 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2491 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2492 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2493 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2494 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2495 }
2496 }
2497 }
2498
2499 // Normalize the node to match x86 shuffle ops if needed
2500 if (V2.getOpcode() != ISD::UNDEF)
2501 if (isCommutedSHUFP(PermMask.Val)) {
2502 Op = CommuteVectorShuffle(Op, DAG);
2503 V1 = Op.getOperand(0);
2504 V2 = Op.getOperand(1);
2505 PermMask = Op.getOperand(2);
2506 }
2507
2508 // If VT is integer, try PSHUF* first, then SHUFP*.
2509 if (MVT::isInteger(VT)) {
2510 if (X86::isPSHUFDMask(PermMask.Val) ||
2511 X86::isPSHUFHWMask(PermMask.Val) ||
2512 X86::isPSHUFLWMask(PermMask.Val)) {
2513 if (V2.getOpcode() != ISD::UNDEF)
2514 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2515 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2516 return Op;
2517 }
2518
2519 if (X86::isSHUFPMask(PermMask.Val))
2520 return Op;
2521
2522 // Handle v8i16 shuffle high / low shuffle node pair.
2523 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2524 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2525 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2526 std::vector<SDOperand> MaskVec;
2527 for (unsigned i = 0; i != 4; ++i)
2528 MaskVec.push_back(PermMask.getOperand(i));
2529 for (unsigned i = 4; i != 8; ++i)
2530 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002531 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2532 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002533 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2534 MaskVec.clear();
2535 for (unsigned i = 0; i != 4; ++i)
2536 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2537 for (unsigned i = 4; i != 8; ++i)
2538 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002539 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002540 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2541 }
2542 } else {
2543 // Floating point cases in the other order.
2544 if (X86::isSHUFPMask(PermMask.Val))
2545 return Op;
2546 if (X86::isPSHUFDMask(PermMask.Val) ||
2547 X86::isPSHUFHWMask(PermMask.Val) ||
2548 X86::isPSHUFLWMask(PermMask.Val)) {
2549 if (V2.getOpcode() != ISD::UNDEF)
2550 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2551 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2552 return Op;
2553 }
2554 }
2555
2556 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002557 MVT::ValueType MaskVT = PermMask.getValueType();
2558 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Evan Cheng3cd43622006-04-28 07:03:38 +00002559 std::vector<std::pair<int, int> > Locs;
2560 Locs.reserve(NumElems);
2561 std::vector<SDOperand> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2562 std::vector<SDOperand> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2563 unsigned NumHi = 0;
2564 unsigned NumLo = 0;
2565 // If no more than two elements come from either vector. This can be
2566 // implemented with two shuffles. First shuffle gather the elements.
2567 // The second shuffle, which takes the first shuffle as both of its
2568 // vector operands, put the elements into the right order.
2569 for (unsigned i = 0; i != NumElems; ++i) {
2570 SDOperand Elt = PermMask.getOperand(i);
2571 if (Elt.getOpcode() == ISD::UNDEF) {
2572 Locs[i] = std::make_pair(-1, -1);
2573 } else {
2574 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
2575 if (Val < NumElems) {
2576 Locs[i] = std::make_pair(0, NumLo);
2577 Mask1[NumLo] = Elt;
2578 NumLo++;
2579 } else {
2580 Locs[i] = std::make_pair(1, NumHi);
2581 if (2+NumHi < NumElems)
2582 Mask1[2+NumHi] = Elt;
2583 NumHi++;
2584 }
2585 }
2586 }
2587 if (NumLo <= 2 && NumHi <= 2) {
2588 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002589 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2590 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002591 for (unsigned i = 0; i != NumElems; ++i) {
2592 if (Locs[i].first == -1)
2593 continue;
2594 else {
2595 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
2596 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
2597 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
2598 }
2599 }
2600
2601 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00002602 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2603 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002604 }
2605
2606 // Break it into (shuffle shuffle_hi, shuffle_lo).
2607 Locs.clear();
Evan Chenga9467aa2006-04-25 20:13:52 +00002608 std::vector<SDOperand> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2609 std::vector<SDOperand> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2610 std::vector<SDOperand> *MaskPtr = &LoMask;
2611 unsigned MaskIdx = 0;
2612 unsigned LoIdx = 0;
2613 unsigned HiIdx = NumElems/2;
2614 for (unsigned i = 0; i != NumElems; ++i) {
2615 if (i == NumElems/2) {
2616 MaskPtr = &HiMask;
2617 MaskIdx = 1;
2618 LoIdx = 0;
2619 HiIdx = NumElems/2;
2620 }
2621 SDOperand Elt = PermMask.getOperand(i);
2622 if (Elt.getOpcode() == ISD::UNDEF) {
2623 Locs[i] = std::make_pair(-1, -1);
2624 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2625 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2626 (*MaskPtr)[LoIdx] = Elt;
2627 LoIdx++;
2628 } else {
2629 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2630 (*MaskPtr)[HiIdx] = Elt;
2631 HiIdx++;
2632 }
2633 }
2634
Chris Lattner3d826992006-05-16 06:45:34 +00002635 SDOperand LoShuffle =
2636 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002637 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2638 &LoMask[0], LoMask.size()));
Chris Lattner3d826992006-05-16 06:45:34 +00002639 SDOperand HiShuffle =
2640 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002641 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2642 &HiMask[0], HiMask.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002643 std::vector<SDOperand> MaskOps;
2644 for (unsigned i = 0; i != NumElems; ++i) {
2645 if (Locs[i].first == -1) {
2646 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2647 } else {
2648 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2649 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2650 }
2651 }
2652 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00002653 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2654 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002655 }
2656
2657 return SDOperand();
2658}
2659
2660SDOperand
2661X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
2662 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2663 return SDOperand();
2664
2665 MVT::ValueType VT = Op.getValueType();
2666 // TODO: handle v16i8.
2667 if (MVT::getSizeInBits(VT) == 16) {
2668 // Transform it so it match pextrw which produces a 32-bit result.
2669 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
2670 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
2671 Op.getOperand(0), Op.getOperand(1));
2672 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
2673 DAG.getValueType(VT));
2674 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
2675 } else if (MVT::getSizeInBits(VT) == 32) {
2676 SDOperand Vec = Op.getOperand(0);
2677 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2678 if (Idx == 0)
2679 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002680 // SHUFPS the element to the lowest double word, then movss.
2681 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenga9467aa2006-04-25 20:13:52 +00002682 std::vector<SDOperand> IdxVec;
2683 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
2684 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2685 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2686 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002687 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2688 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002689 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
2690 Vec, Vec, Mask);
2691 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002692 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002693 } else if (MVT::getSizeInBits(VT) == 64) {
2694 SDOperand Vec = Op.getOperand(0);
2695 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2696 if (Idx == 0)
2697 return Op;
2698
2699 // UNPCKHPD the element to the lowest double word, then movsd.
2700 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
2701 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
2702 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
2703 std::vector<SDOperand> IdxVec;
2704 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
2705 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002706 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2707 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002708 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
2709 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
2710 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002711 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002712 }
2713
2714 return SDOperand();
2715}
2716
2717SDOperand
2718X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002719 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00002720 // as its second argument.
2721 MVT::ValueType VT = Op.getValueType();
2722 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
2723 SDOperand N0 = Op.getOperand(0);
2724 SDOperand N1 = Op.getOperand(1);
2725 SDOperand N2 = Op.getOperand(2);
2726 if (MVT::getSizeInBits(BaseVT) == 16) {
2727 if (N1.getValueType() != MVT::i32)
2728 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
2729 if (N2.getValueType() != MVT::i32)
2730 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
2731 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
2732 } else if (MVT::getSizeInBits(BaseVT) == 32) {
2733 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
2734 if (Idx == 0) {
2735 // Use a movss.
2736 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
2737 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
2738 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2739 std::vector<SDOperand> MaskVec;
2740 MaskVec.push_back(DAG.getConstant(4, BaseVT));
2741 for (unsigned i = 1; i <= 3; ++i)
2742 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2743 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00002744 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2745 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002746 } else {
2747 // Use two pinsrw instructions to insert a 32 bit value.
2748 Idx <<= 1;
2749 if (MVT::isFloatingPoint(N1.getValueType())) {
2750 if (N1.getOpcode() == ISD::LOAD) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002751 // Just load directly from f32mem to GR32.
Evan Chenga9467aa2006-04-25 20:13:52 +00002752 N1 = DAG.getLoad(MVT::i32, N1.getOperand(0), N1.getOperand(1),
2753 N1.getOperand(2));
2754 } else {
2755 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
2756 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
2757 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002758 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002759 }
2760 }
2761 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
2762 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002763 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002764 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
2765 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002766 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002767 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2768 }
2769 }
2770
2771 return SDOperand();
2772}
2773
2774SDOperand
2775X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2776 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
2777 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
2778}
2779
2780// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2781// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
2782// one of the above mentioned nodes. It has to be wrapped because otherwise
2783// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2784// be used to form addressing mode. These wrapped nodes will be selected
2785// into MOV32ri.
2786SDOperand
2787X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
2788 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
2789 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
2790 DAG.getTargetConstantPool(CP->get(), getPointerTy(),
2791 CP->getAlignment()));
2792 if (Subtarget->isTargetDarwin()) {
2793 // With PIC, the address is actually $g + Offset.
Chris Lattner9e56e5c2006-07-26 21:12:04 +00002794 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00002795 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2796 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
2797 }
2798
2799 return Result;
2800}
2801
2802SDOperand
2803X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
2804 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
2805 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00002806 DAG.getTargetGlobalAddress(GV,
2807 getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002808 if (Subtarget->isTargetDarwin()) {
2809 // With PIC, the address is actually $g + Offset.
Chris Lattner9e56e5c2006-07-26 21:12:04 +00002810 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00002811 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00002812 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
2813 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00002814
2815 // For Darwin, external and weak symbols are indirect, so we want to load
2816 // the value at address GV, not the value of GV itself. This means that
2817 // the GlobalAddress must be in the base or index register of the address,
2818 // not the GV offset field.
2819 if (getTargetMachine().getRelocationModel() != Reloc::Static &&
2820 DarwinGVRequiresExtraLoad(GV))
2821 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(),
2822 Result, DAG.getSrcValue(NULL));
2823 }
2824
2825 return Result;
2826}
2827
2828SDOperand
2829X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
2830 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
2831 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00002832 DAG.getTargetExternalSymbol(Sym,
2833 getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002834 if (Subtarget->isTargetDarwin()) {
2835 // With PIC, the address is actually $g + Offset.
Chris Lattner9e56e5c2006-07-26 21:12:04 +00002836 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00002837 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00002838 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
2839 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00002840 }
2841
2842 return Result;
2843}
2844
2845SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00002846 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2847 "Not an i64 shift!");
2848 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
2849 SDOperand ShOpLo = Op.getOperand(0);
2850 SDOperand ShOpHi = Op.getOperand(1);
2851 SDOperand ShAmt = Op.getOperand(2);
2852 SDOperand Tmp1 = isSRA ? DAG.getNode(ISD::SRA, MVT::i32, ShOpHi,
Evan Cheng621674a2006-01-18 09:26:46 +00002853 DAG.getConstant(31, MVT::i8))
Evan Cheng9c249c32006-01-09 18:33:28 +00002854 : DAG.getConstant(0, MVT::i32);
2855
2856 SDOperand Tmp2, Tmp3;
2857 if (Op.getOpcode() == ISD::SHL_PARTS) {
2858 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
2859 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
2860 } else {
2861 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00002862 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00002863 }
2864
Chris Lattnerdc4ff532006-09-07 20:33:45 +00002865 SDOperand InFlag =
2866 DAG.getNode(X86ISD::CMP, MVT::Flag,
2867 DAG.getNode(ISD::AND, MVT::i8,
2868 ShAmt, DAG.getConstant(32, MVT::i8)),
2869 DAG.getConstant(0, MVT::i8));
Evan Cheng9c249c32006-01-09 18:33:28 +00002870
2871 SDOperand Hi, Lo;
Evan Cheng77fa9192006-01-09 20:49:21 +00002872 SDOperand CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00002873
2874 std::vector<MVT::ValueType> Tys;
2875 Tys.push_back(MVT::i32);
2876 Tys.push_back(MVT::Flag);
2877 std::vector<SDOperand> Ops;
2878 if (Op.getOpcode() == ISD::SHL_PARTS) {
2879 Ops.push_back(Tmp2);
2880 Ops.push_back(Tmp3);
2881 Ops.push_back(CC);
2882 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002883 Hi = DAG.getNode(X86ISD::CMOV, Tys, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00002884 InFlag = Hi.getValue(1);
2885
2886 Ops.clear();
2887 Ops.push_back(Tmp3);
2888 Ops.push_back(Tmp1);
2889 Ops.push_back(CC);
2890 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002891 Lo = DAG.getNode(X86ISD::CMOV, Tys, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00002892 } else {
2893 Ops.push_back(Tmp2);
2894 Ops.push_back(Tmp3);
2895 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00002896 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002897 Lo = DAG.getNode(X86ISD::CMOV, Tys, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00002898 InFlag = Lo.getValue(1);
2899
2900 Ops.clear();
2901 Ops.push_back(Tmp3);
2902 Ops.push_back(Tmp1);
2903 Ops.push_back(CC);
2904 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002905 Hi = DAG.getNode(X86ISD::CMOV, Tys, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00002906 }
2907
2908 Tys.clear();
2909 Tys.push_back(MVT::i32);
2910 Tys.push_back(MVT::i32);
2911 Ops.clear();
2912 Ops.push_back(Lo);
2913 Ops.push_back(Hi);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002914 return DAG.getNode(ISD::MERGE_VALUES, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002915}
Evan Cheng6305e502006-01-12 22:54:21 +00002916
Evan Chenga9467aa2006-04-25 20:13:52 +00002917SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2918 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
2919 Op.getOperand(0).getValueType() >= MVT::i16 &&
2920 "Unknown SINT_TO_FP to lower!");
2921
2922 SDOperand Result;
2923 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
2924 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
2925 MachineFunction &MF = DAG.getMachineFunction();
2926 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
2927 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
2928 SDOperand Chain = DAG.getNode(ISD::STORE, MVT::Other,
2929 DAG.getEntryNode(), Op.getOperand(0),
2930 StackSlot, DAG.getSrcValue(NULL));
2931
2932 // Build the FILD
2933 std::vector<MVT::ValueType> Tys;
2934 Tys.push_back(MVT::f64);
2935 Tys.push_back(MVT::Other);
2936 if (X86ScalarSSE) Tys.push_back(MVT::Flag);
2937 std::vector<SDOperand> Ops;
2938 Ops.push_back(Chain);
2939 Ops.push_back(StackSlot);
2940 Ops.push_back(DAG.getValueType(SrcVT));
2941 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002942 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002943
2944 if (X86ScalarSSE) {
2945 Chain = Result.getValue(1);
2946 SDOperand InFlag = Result.getValue(2);
2947
2948 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
2949 // shouldn't be necessary except that RFP cannot be live across
2950 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00002951 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00002952 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00002953 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00002954 std::vector<MVT::ValueType> Tys;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002955 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00002956 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00002957 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00002958 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00002959 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00002960 Ops.push_back(DAG.getValueType(Op.getValueType()));
2961 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002962 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002963 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
2964 DAG.getSrcValue(NULL));
Chris Lattner76ac0682005-11-15 00:40:23 +00002965 }
Chris Lattner76ac0682005-11-15 00:40:23 +00002966
Evan Chenga9467aa2006-04-25 20:13:52 +00002967 return Result;
2968}
2969
2970SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2971 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
2972 "Unknown FP_TO_SINT to lower!");
2973 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
2974 // stack slot.
2975 MachineFunction &MF = DAG.getMachineFunction();
2976 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
2977 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
2978 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
2979
2980 unsigned Opc;
2981 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00002982 default: assert(0 && "Invalid FP_TO_SINT to lower!");
2983 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
2984 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
2985 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00002986 }
Chris Lattner76ac0682005-11-15 00:40:23 +00002987
Evan Chenga9467aa2006-04-25 20:13:52 +00002988 SDOperand Chain = DAG.getEntryNode();
2989 SDOperand Value = Op.getOperand(0);
2990 if (X86ScalarSSE) {
2991 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
2992 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value, StackSlot,
2993 DAG.getSrcValue(0));
2994 std::vector<MVT::ValueType> Tys;
2995 Tys.push_back(MVT::f64);
2996 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00002997 std::vector<SDOperand> Ops;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00002998 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00002999 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003000 Ops.push_back(DAG.getValueType(Op.getOperand(0).getValueType()));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003001 Value = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003002 Chain = Value.getValue(1);
3003 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3004 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3005 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003006
Evan Chenga9467aa2006-04-25 20:13:52 +00003007 // Build the FP_TO_INT*_IN_MEM
3008 std::vector<SDOperand> Ops;
3009 Ops.push_back(Chain);
3010 Ops.push_back(Value);
3011 Ops.push_back(StackSlot);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003012 SDOperand FIST = DAG.getNode(Opc, MVT::Other, &Ops[0], Ops.size());
Evan Cheng172fce72006-01-06 00:43:03 +00003013
Evan Chenga9467aa2006-04-25 20:13:52 +00003014 // Load the result.
3015 return DAG.getLoad(Op.getValueType(), FIST, StackSlot,
3016 DAG.getSrcValue(NULL));
3017}
3018
3019SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3020 MVT::ValueType VT = Op.getValueType();
3021 const Type *OpNTy = MVT::getTypeForValueType(VT);
3022 std::vector<Constant*> CV;
3023 if (VT == MVT::f64) {
3024 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3025 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3026 } else {
3027 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3028 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3029 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3030 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3031 }
3032 Constant *CS = ConstantStruct::get(CV);
3033 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003034 std::vector<MVT::ValueType> Tys;
3035 Tys.push_back(VT);
3036 Tys.push_back(MVT::Other);
3037 SmallVector<SDOperand, 3> Ops;
3038 Ops.push_back(DAG.getEntryNode());
3039 Ops.push_back(CPIdx);
3040 Ops.push_back(DAG.getSrcValue(NULL));
3041 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003042 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3043}
3044
3045SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3046 MVT::ValueType VT = Op.getValueType();
3047 const Type *OpNTy = MVT::getTypeForValueType(VT);
3048 std::vector<Constant*> CV;
3049 if (VT == MVT::f64) {
3050 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3051 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3052 } else {
3053 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3054 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3055 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3056 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3057 }
3058 Constant *CS = ConstantStruct::get(CV);
3059 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003060 std::vector<MVT::ValueType> Tys;
3061 Tys.push_back(VT);
3062 Tys.push_back(MVT::Other);
3063 SmallVector<SDOperand, 3> Ops;
3064 Ops.push_back(DAG.getEntryNode());
3065 Ops.push_back(CPIdx);
3066 Ops.push_back(DAG.getSrcValue(NULL));
3067 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003068 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3069}
3070
3071SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
3072 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3073 SDOperand Cond;
3074 SDOperand CC = Op.getOperand(2);
3075 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3076 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
3077 bool Flip;
3078 unsigned X86CC;
3079 if (translateX86CC(CC, isFP, X86CC, Flip)) {
3080 if (Flip)
3081 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
3082 Op.getOperand(1), Op.getOperand(0));
3083 else
Evan Cheng45df7f82006-01-30 23:41:35 +00003084 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
3085 Op.getOperand(0), Op.getOperand(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003086 return DAG.getNode(X86ISD::SETCC, MVT::i8,
3087 DAG.getConstant(X86CC, MVT::i8), Cond);
3088 } else {
3089 assert(isFP && "Illegal integer SetCC!");
3090
3091 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
3092 Op.getOperand(0), Op.getOperand(1));
3093 std::vector<MVT::ValueType> Tys;
3094 std::vector<SDOperand> Ops;
3095 switch (SetCCOpcode) {
Evan Cheng172fce72006-01-06 00:43:03 +00003096 default: assert(false && "Illegal floating point SetCC!");
3097 case ISD::SETOEQ: { // !PF & ZF
3098 Tys.push_back(MVT::i8);
3099 Tys.push_back(MVT::Flag);
3100 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
3101 Ops.push_back(Cond);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003102 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, &Ops[0], Ops.size());
Evan Cheng172fce72006-01-06 00:43:03 +00003103 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
3104 DAG.getConstant(X86ISD::COND_E, MVT::i8),
3105 Tmp1.getValue(1));
3106 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3107 }
Evan Cheng172fce72006-01-06 00:43:03 +00003108 case ISD::SETUNE: { // PF | !ZF
3109 Tys.push_back(MVT::i8);
3110 Tys.push_back(MVT::Flag);
3111 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
3112 Ops.push_back(Cond);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003113 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, &Ops[0], Ops.size());
Evan Cheng172fce72006-01-06 00:43:03 +00003114 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
3115 DAG.getConstant(X86ISD::COND_NE, MVT::i8),
3116 Tmp1.getValue(1));
3117 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3118 }
Evan Cheng172fce72006-01-06 00:43:03 +00003119 }
Evan Chengc1583db2005-12-21 20:21:51 +00003120 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003121}
Evan Cheng45df7f82006-01-30 23:41:35 +00003122
Evan Chenga9467aa2006-04-25 20:13:52 +00003123SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
3124 MVT::ValueType VT = Op.getValueType();
3125 bool isFPStack = MVT::isFloatingPoint(VT) && !X86ScalarSSE;
3126 bool addTest = false;
3127 SDOperand Op0 = Op.getOperand(0);
3128 SDOperand Cond, CC;
3129 if (Op0.getOpcode() == ISD::SETCC)
3130 Op0 = LowerOperation(Op0, DAG);
Evan Cheng944d1e92006-01-26 02:13:10 +00003131
Evan Chenga9467aa2006-04-25 20:13:52 +00003132 if (Op0.getOpcode() == X86ISD::SETCC) {
3133 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3134 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
3135 // have another use it will be eliminated.
3136 // If the X86ISD::SETCC has more than one use, then it's probably better
3137 // to use a test instead of duplicating the X86ISD::CMP (for register
3138 // pressure reason).
3139 unsigned CmpOpc = Op0.getOperand(1).getOpcode();
3140 if (CmpOpc == X86ISD::CMP || CmpOpc == X86ISD::COMI ||
3141 CmpOpc == X86ISD::UCOMI) {
3142 if (!Op0.hasOneUse()) {
3143 std::vector<MVT::ValueType> Tys;
3144 for (unsigned i = 0; i < Op0.Val->getNumValues(); ++i)
3145 Tys.push_back(Op0.Val->getValueType(i));
3146 std::vector<SDOperand> Ops;
3147 for (unsigned i = 0; i < Op0.getNumOperands(); ++i)
3148 Ops.push_back(Op0.getOperand(i));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003149 Op0 = DAG.getNode(X86ISD::SETCC, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003150 }
3151
3152 CC = Op0.getOperand(0);
3153 Cond = Op0.getOperand(1);
3154 // Make a copy as flag result cannot be used by more than one.
3155 Cond = DAG.getNode(CmpOpc, MVT::Flag,
3156 Cond.getOperand(0), Cond.getOperand(1));
3157 addTest =
3158 isFPStack && !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Chengfb22e862006-01-13 01:03:02 +00003159 } else
3160 addTest = true;
Evan Chenga9467aa2006-04-25 20:13:52 +00003161 } else
3162 addTest = true;
Evan Cheng73a1ad92006-01-10 20:26:56 +00003163
Evan Chenga9467aa2006-04-25 20:13:52 +00003164 if (addTest) {
3165 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Chris Lattnerdc4ff532006-09-07 20:33:45 +00003166 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag, Op0,
3167 DAG.getConstant(0, MVT::i8));
Evan Cheng225a4d02005-12-17 01:21:05 +00003168 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003169
Evan Chenga9467aa2006-04-25 20:13:52 +00003170 std::vector<MVT::ValueType> Tys;
3171 Tys.push_back(Op.getValueType());
3172 Tys.push_back(MVT::Flag);
3173 std::vector<SDOperand> Ops;
3174 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3175 // condition is true.
3176 Ops.push_back(Op.getOperand(2));
3177 Ops.push_back(Op.getOperand(1));
3178 Ops.push_back(CC);
3179 Ops.push_back(Cond);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003180 return DAG.getNode(X86ISD::CMOV, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003181}
Evan Cheng944d1e92006-01-26 02:13:10 +00003182
Evan Chenga9467aa2006-04-25 20:13:52 +00003183SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
3184 bool addTest = false;
3185 SDOperand Cond = Op.getOperand(1);
3186 SDOperand Dest = Op.getOperand(2);
3187 SDOperand CC;
3188 if (Cond.getOpcode() == ISD::SETCC)
3189 Cond = LowerOperation(Cond, DAG);
3190
3191 if (Cond.getOpcode() == X86ISD::SETCC) {
3192 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3193 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
3194 // have another use it will be eliminated.
3195 // If the X86ISD::SETCC has more than one use, then it's probably better
3196 // to use a test instead of duplicating the X86ISD::CMP (for register
3197 // pressure reason).
3198 unsigned CmpOpc = Cond.getOperand(1).getOpcode();
3199 if (CmpOpc == X86ISD::CMP || CmpOpc == X86ISD::COMI ||
3200 CmpOpc == X86ISD::UCOMI) {
3201 if (!Cond.hasOneUse()) {
3202 std::vector<MVT::ValueType> Tys;
3203 for (unsigned i = 0; i < Cond.Val->getNumValues(); ++i)
3204 Tys.push_back(Cond.Val->getValueType(i));
3205 std::vector<SDOperand> Ops;
3206 for (unsigned i = 0; i < Cond.getNumOperands(); ++i)
3207 Ops.push_back(Cond.getOperand(i));
Evan Cheng5c68bba2006-08-11 07:35:45 +00003208 Cond = DAG.getNode(X86ISD::SETCC, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003209 }
3210
3211 CC = Cond.getOperand(0);
3212 Cond = Cond.getOperand(1);
3213 // Make a copy as flag result cannot be used by more than one.
3214 Cond = DAG.getNode(CmpOpc, MVT::Flag,
3215 Cond.getOperand(0), Cond.getOperand(1));
Evan Chengfb22e862006-01-13 01:03:02 +00003216 } else
3217 addTest = true;
Evan Chenga9467aa2006-04-25 20:13:52 +00003218 } else
3219 addTest = true;
Evan Chengfb22e862006-01-13 01:03:02 +00003220
Evan Chenga9467aa2006-04-25 20:13:52 +00003221 if (addTest) {
3222 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Chris Lattnerdc4ff532006-09-07 20:33:45 +00003223 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag, Cond,
3224 DAG.getConstant(0, MVT::i8));
Evan Cheng6fc31042005-12-19 23:12:38 +00003225 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003226 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
3227 Op.getOperand(0), Op.getOperand(2), CC, Cond);
3228}
Evan Chengae986f12006-01-11 22:15:48 +00003229
Evan Chenga9467aa2006-04-25 20:13:52 +00003230SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3231 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3232 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
3233 DAG.getTargetJumpTable(JT->getIndex(),
3234 getPointerTy()));
3235 if (Subtarget->isTargetDarwin()) {
3236 // With PIC, the address is actually $g + Offset.
Chris Lattner9e56e5c2006-07-26 21:12:04 +00003237 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003238 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003239 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3240 Result);
Evan Chengae986f12006-01-11 22:15:48 +00003241 }
Evan Cheng99470012006-02-25 09:55:19 +00003242
Evan Chenga9467aa2006-04-25 20:13:52 +00003243 return Result;
3244}
Evan Cheng5588de92006-02-18 00:15:05 +00003245
Evan Cheng2a330942006-05-25 00:59:30 +00003246SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3247 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3248 if (CallingConv == CallingConv::Fast && EnableFastCC)
3249 return LowerFastCCCallTo(Op, DAG);
3250 else
3251 return LowerCCCCallTo(Op, DAG);
3252}
3253
Evan Chenga9467aa2006-04-25 20:13:52 +00003254SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
3255 SDOperand Copy;
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003256
Evan Chenga9467aa2006-04-25 20:13:52 +00003257 switch(Op.getNumOperands()) {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003258 default:
3259 assert(0 && "Do not know how to return this many arguments!");
3260 abort();
Chris Lattnerc070c622006-04-17 20:32:50 +00003261 case 1: // ret void.
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003262 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Chenga9467aa2006-04-25 20:13:52 +00003263 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Evan Chenga3add0f2006-05-26 23:10:12 +00003264 case 3: {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003265 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Chris Lattnerc070c622006-04-17 20:32:50 +00003266
3267 if (MVT::isVector(ArgVT)) {
3268 // Integer or FP vector result -> XMM0.
3269 if (DAG.getMachineFunction().liveout_empty())
3270 DAG.getMachineFunction().addLiveOut(X86::XMM0);
3271 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::XMM0, Op.getOperand(1),
3272 SDOperand());
3273 } else if (MVT::isInteger(ArgVT)) {
3274 // Integer result -> EAX
3275 if (DAG.getMachineFunction().liveout_empty())
3276 DAG.getMachineFunction().addLiveOut(X86::EAX);
3277
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003278 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::EAX, Op.getOperand(1),
3279 SDOperand());
Chris Lattnerc070c622006-04-17 20:32:50 +00003280 } else if (!X86ScalarSSE) {
3281 // FP return with fp-stack value.
3282 if (DAG.getMachineFunction().liveout_empty())
3283 DAG.getMachineFunction().addLiveOut(X86::ST0);
3284
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003285 std::vector<MVT::ValueType> Tys;
3286 Tys.push_back(MVT::Other);
3287 Tys.push_back(MVT::Flag);
3288 std::vector<SDOperand> Ops;
3289 Ops.push_back(Op.getOperand(0));
3290 Ops.push_back(Op.getOperand(1));
Evan Cheng5c68bba2006-08-11 07:35:45 +00003291 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003292 } else {
Chris Lattnerc070c622006-04-17 20:32:50 +00003293 // FP return with ScalarSSE (return on fp-stack).
3294 if (DAG.getMachineFunction().liveout_empty())
3295 DAG.getMachineFunction().addLiveOut(X86::ST0);
3296
Evan Chenge1ce4d72006-02-01 00:20:21 +00003297 SDOperand MemLoc;
3298 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00003299 SDOperand Value = Op.getOperand(1);
3300
Evan Chenga24617f2006-02-01 01:19:32 +00003301 if (Value.getOpcode() == ISD::LOAD &&
3302 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00003303 Chain = Value.getOperand(0);
3304 MemLoc = Value.getOperand(1);
3305 } else {
3306 // Spill the value to memory and reload it into top of stack.
3307 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
3308 MachineFunction &MF = DAG.getMachineFunction();
3309 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3310 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
3311 Chain = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
3312 Value, MemLoc, DAG.getSrcValue(0));
3313 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003314 std::vector<MVT::ValueType> Tys;
3315 Tys.push_back(MVT::f64);
3316 Tys.push_back(MVT::Other);
3317 std::vector<SDOperand> Ops;
3318 Ops.push_back(Chain);
Evan Cheng5659ca82006-01-31 23:19:54 +00003319 Ops.push_back(MemLoc);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003320 Ops.push_back(DAG.getValueType(ArgVT));
Evan Cheng5c68bba2006-08-11 07:35:45 +00003321 Copy = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003322 Tys.clear();
3323 Tys.push_back(MVT::Other);
3324 Tys.push_back(MVT::Flag);
3325 Ops.clear();
3326 Ops.push_back(Copy.getValue(1));
3327 Ops.push_back(Copy);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003328 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003329 }
3330 break;
3331 }
Evan Chenga3add0f2006-05-26 23:10:12 +00003332 case 5:
Chris Lattnerc070c622006-04-17 20:32:50 +00003333 if (DAG.getMachineFunction().liveout_empty()) {
3334 DAG.getMachineFunction().addLiveOut(X86::EAX);
3335 DAG.getMachineFunction().addLiveOut(X86::EDX);
3336 }
3337
Evan Chenga3add0f2006-05-26 23:10:12 +00003338 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::EDX, Op.getOperand(3),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003339 SDOperand());
3340 Copy = DAG.getCopyToReg(Copy, X86::EAX,Op.getOperand(1),Copy.getValue(1));
3341 break;
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003342 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003343 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
3344 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
3345 Copy.getValue(1));
3346}
3347
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003348SDOperand
3349X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003350 MachineFunction &MF = DAG.getMachineFunction();
3351 const Function* Fn = MF.getFunction();
3352 if (Fn->hasExternalLinkage() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003353 Subtarget->TargetType == X86Subtarget::isCygwin &&
3354 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003355 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3356
Evan Cheng17e734f2006-05-23 21:06:34 +00003357 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3358 if (CC == CallingConv::Fast && EnableFastCC)
3359 return LowerFastCCArguments(Op, DAG);
3360 else
3361 return LowerCCCArguments(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003362}
3363
Evan Chenga9467aa2006-04-25 20:13:52 +00003364SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3365 SDOperand InFlag(0, 0);
3366 SDOperand Chain = Op.getOperand(0);
3367 unsigned Align =
3368 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3369 if (Align == 0) Align = 1;
3370
3371 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3372 // If not DWORD aligned, call memset if size is less than the threshold.
3373 // It knows how to align to the right boundary first.
3374 if ((Align & 3) != 0 ||
3375 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3376 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003377 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Evan Chenga9467aa2006-04-25 20:13:52 +00003378 std::vector<std::pair<SDOperand, const Type*> > Args;
3379 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
3380 // Extend the ubyte argument to be an int value for the call.
3381 SDOperand Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3382 Args.push_back(std::make_pair(Val, IntPtrTy));
3383 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
3384 std::pair<SDOperand,SDOperand> CallResult =
3385 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
3386 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3387 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003388 }
Evan Chengd097e672006-03-22 02:53:00 +00003389
Evan Chenga9467aa2006-04-25 20:13:52 +00003390 MVT::ValueType AVT;
3391 SDOperand Count;
3392 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3393 unsigned BytesLeft = 0;
3394 bool TwoRepStos = false;
3395 if (ValC) {
3396 unsigned ValReg;
3397 unsigned Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003398
Evan Chenga9467aa2006-04-25 20:13:52 +00003399 // If the value is a constant, then we can potentially use larger sets.
3400 switch (Align & 3) {
3401 case 2: // WORD aligned
3402 AVT = MVT::i16;
3403 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
3404 BytesLeft = I->getValue() % 2;
3405 Val = (Val << 8) | Val;
3406 ValReg = X86::AX;
3407 break;
3408 case 0: // DWORD aligned
3409 AVT = MVT::i32;
3410 if (I) {
3411 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
3412 BytesLeft = I->getValue() % 4;
Evan Chenga3caaee2006-04-19 22:48:17 +00003413 } else {
Evan Chenga9467aa2006-04-25 20:13:52 +00003414 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
3415 DAG.getConstant(2, MVT::i8));
3416 TwoRepStos = true;
Evan Chenga3caaee2006-04-19 22:48:17 +00003417 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003418 Val = (Val << 8) | Val;
3419 Val = (Val << 16) | Val;
3420 ValReg = X86::EAX;
3421 break;
3422 default: // Byte aligned
3423 AVT = MVT::i8;
3424 Count = Op.getOperand(3);
3425 ValReg = X86::AL;
3426 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003427 }
3428
Evan Chenga9467aa2006-04-25 20:13:52 +00003429 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3430 InFlag);
3431 InFlag = Chain.getValue(1);
3432 } else {
3433 AVT = MVT::i8;
3434 Count = Op.getOperand(3);
3435 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3436 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003437 }
Evan Chengb0461082006-04-24 18:01:45 +00003438
Evan Chenga9467aa2006-04-25 20:13:52 +00003439 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
3440 InFlag = Chain.getValue(1);
3441 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
3442 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003443
Evan Chenga9467aa2006-04-25 20:13:52 +00003444 std::vector<MVT::ValueType> Tys;
3445 Tys.push_back(MVT::Other);
3446 Tys.push_back(MVT::Flag);
3447 std::vector<SDOperand> Ops;
3448 Ops.push_back(Chain);
3449 Ops.push_back(DAG.getValueType(AVT));
3450 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003451 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003452
Evan Chenga9467aa2006-04-25 20:13:52 +00003453 if (TwoRepStos) {
3454 InFlag = Chain.getValue(1);
3455 Count = Op.getOperand(3);
3456 MVT::ValueType CVT = Count.getValueType();
3457 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
3458 DAG.getConstant(3, CVT));
3459 Chain = DAG.getCopyToReg(Chain, X86::ECX, Left, InFlag);
3460 InFlag = Chain.getValue(1);
3461 Tys.clear();
3462 Tys.push_back(MVT::Other);
3463 Tys.push_back(MVT::Flag);
3464 Ops.clear();
3465 Ops.push_back(Chain);
3466 Ops.push_back(DAG.getValueType(MVT::i8));
3467 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003468 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003469 } else if (BytesLeft) {
3470 // Issue stores for the last 1 - 3 bytes.
3471 SDOperand Value;
3472 unsigned Val = ValC->getValue() & 255;
3473 unsigned Offset = I->getValue() - BytesLeft;
3474 SDOperand DstAddr = Op.getOperand(1);
3475 MVT::ValueType AddrVT = DstAddr.getValueType();
3476 if (BytesLeft >= 2) {
3477 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
3478 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
3479 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3480 DAG.getConstant(Offset, AddrVT)),
3481 DAG.getSrcValue(NULL));
3482 BytesLeft -= 2;
3483 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00003484 }
3485
Evan Chenga9467aa2006-04-25 20:13:52 +00003486 if (BytesLeft == 1) {
3487 Value = DAG.getConstant(Val, MVT::i8);
3488 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
3489 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3490 DAG.getConstant(Offset, AddrVT)),
3491 DAG.getSrcValue(NULL));
Evan Cheng14215c32006-04-21 23:03:30 +00003492 }
Evan Cheng082c8782006-03-24 07:29:27 +00003493 }
Evan Chengebf10062006-04-03 20:53:28 +00003494
Evan Chenga9467aa2006-04-25 20:13:52 +00003495 return Chain;
3496}
Evan Chengebf10062006-04-03 20:53:28 +00003497
Evan Chenga9467aa2006-04-25 20:13:52 +00003498SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
3499 SDOperand Chain = Op.getOperand(0);
3500 unsigned Align =
3501 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3502 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00003503
Evan Chenga9467aa2006-04-25 20:13:52 +00003504 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3505 // If not DWORD aligned, call memcpy if size is less than the threshold.
3506 // It knows how to align to the right boundary first.
3507 if ((Align & 3) != 0 ||
3508 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3509 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003510 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Evan Chenga9467aa2006-04-25 20:13:52 +00003511 std::vector<std::pair<SDOperand, const Type*> > Args;
3512 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
3513 Args.push_back(std::make_pair(Op.getOperand(2), IntPtrTy));
3514 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
3515 std::pair<SDOperand,SDOperand> CallResult =
3516 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
3517 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
3518 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00003519 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003520
3521 MVT::ValueType AVT;
3522 SDOperand Count;
3523 unsigned BytesLeft = 0;
3524 bool TwoRepMovs = false;
3525 switch (Align & 3) {
3526 case 2: // WORD aligned
3527 AVT = MVT::i16;
3528 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
3529 BytesLeft = I->getValue() % 2;
3530 break;
3531 case 0: // DWORD aligned
3532 AVT = MVT::i32;
3533 if (I) {
3534 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
3535 BytesLeft = I->getValue() % 4;
Evan Cheng54212062006-04-17 22:45:49 +00003536 } else {
Evan Chenga9467aa2006-04-25 20:13:52 +00003537 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
3538 DAG.getConstant(2, MVT::i8));
3539 TwoRepMovs = true;
Evan Cheng6e5e2052006-04-17 22:04:06 +00003540 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003541 break;
3542 default: // Byte aligned
3543 AVT = MVT::i8;
3544 Count = Op.getOperand(3);
3545 break;
3546 }
3547
3548 SDOperand InFlag(0, 0);
3549 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
3550 InFlag = Chain.getValue(1);
3551 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
3552 InFlag = Chain.getValue(1);
3553 Chain = DAG.getCopyToReg(Chain, X86::ESI, Op.getOperand(2), InFlag);
3554 InFlag = Chain.getValue(1);
3555
3556 std::vector<MVT::ValueType> Tys;
3557 Tys.push_back(MVT::Other);
3558 Tys.push_back(MVT::Flag);
3559 std::vector<SDOperand> Ops;
3560 Ops.push_back(Chain);
3561 Ops.push_back(DAG.getValueType(AVT));
3562 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003563 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003564
3565 if (TwoRepMovs) {
3566 InFlag = Chain.getValue(1);
3567 Count = Op.getOperand(3);
3568 MVT::ValueType CVT = Count.getValueType();
3569 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
3570 DAG.getConstant(3, CVT));
3571 Chain = DAG.getCopyToReg(Chain, X86::ECX, Left, InFlag);
3572 InFlag = Chain.getValue(1);
3573 Tys.clear();
3574 Tys.push_back(MVT::Other);
3575 Tys.push_back(MVT::Flag);
3576 Ops.clear();
3577 Ops.push_back(Chain);
3578 Ops.push_back(DAG.getValueType(MVT::i8));
3579 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003580 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003581 } else if (BytesLeft) {
3582 // Issue loads and stores for the last 1 - 3 bytes.
3583 unsigned Offset = I->getValue() - BytesLeft;
3584 SDOperand DstAddr = Op.getOperand(1);
3585 MVT::ValueType DstVT = DstAddr.getValueType();
3586 SDOperand SrcAddr = Op.getOperand(2);
3587 MVT::ValueType SrcVT = SrcAddr.getValueType();
3588 SDOperand Value;
3589 if (BytesLeft >= 2) {
3590 Value = DAG.getLoad(MVT::i16, Chain,
3591 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3592 DAG.getConstant(Offset, SrcVT)),
3593 DAG.getSrcValue(NULL));
3594 Chain = Value.getValue(1);
3595 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
3596 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3597 DAG.getConstant(Offset, DstVT)),
3598 DAG.getSrcValue(NULL));
3599 BytesLeft -= 2;
3600 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00003601 }
3602
Evan Chenga9467aa2006-04-25 20:13:52 +00003603 if (BytesLeft == 1) {
3604 Value = DAG.getLoad(MVT::i8, Chain,
3605 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3606 DAG.getConstant(Offset, SrcVT)),
3607 DAG.getSrcValue(NULL));
3608 Chain = Value.getValue(1);
3609 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
3610 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3611 DAG.getConstant(Offset, DstVT)),
3612 DAG.getSrcValue(NULL));
3613 }
Evan Chengcbffa462006-03-31 19:22:53 +00003614 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003615
3616 return Chain;
3617}
3618
3619SDOperand
3620X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
3621 std::vector<MVT::ValueType> Tys;
3622 Tys.push_back(MVT::Other);
3623 Tys.push_back(MVT::Flag);
3624 std::vector<SDOperand> Ops;
3625 Ops.push_back(Op.getOperand(0));
Evan Cheng5c68bba2006-08-11 07:35:45 +00003626 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003627 Ops.clear();
3628 Ops.push_back(DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)));
3629 Ops.push_back(DAG.getCopyFromReg(Ops[0].getValue(1), X86::EDX,
3630 MVT::i32, Ops[0].getValue(2)));
3631 Ops.push_back(Ops[1].getValue(1));
3632 Tys[0] = Tys[1] = MVT::i32;
3633 Tys.push_back(MVT::Other);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003634 return DAG.getNode(ISD::MERGE_VALUES, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003635}
3636
3637SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
3638 // vastart just stores the address of the VarArgsFrameIndex slot into the
3639 // memory location argument.
3640 // FIXME: Replace MVT::i32 with PointerTy
3641 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
3642 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
3643 Op.getOperand(1), Op.getOperand(2));
3644}
3645
3646SDOperand
3647X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
3648 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
3649 switch (IntNo) {
3650 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00003651 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00003652 case Intrinsic::x86_sse_comieq_ss:
3653 case Intrinsic::x86_sse_comilt_ss:
3654 case Intrinsic::x86_sse_comile_ss:
3655 case Intrinsic::x86_sse_comigt_ss:
3656 case Intrinsic::x86_sse_comige_ss:
3657 case Intrinsic::x86_sse_comineq_ss:
3658 case Intrinsic::x86_sse_ucomieq_ss:
3659 case Intrinsic::x86_sse_ucomilt_ss:
3660 case Intrinsic::x86_sse_ucomile_ss:
3661 case Intrinsic::x86_sse_ucomigt_ss:
3662 case Intrinsic::x86_sse_ucomige_ss:
3663 case Intrinsic::x86_sse_ucomineq_ss:
3664 case Intrinsic::x86_sse2_comieq_sd:
3665 case Intrinsic::x86_sse2_comilt_sd:
3666 case Intrinsic::x86_sse2_comile_sd:
3667 case Intrinsic::x86_sse2_comigt_sd:
3668 case Intrinsic::x86_sse2_comige_sd:
3669 case Intrinsic::x86_sse2_comineq_sd:
3670 case Intrinsic::x86_sse2_ucomieq_sd:
3671 case Intrinsic::x86_sse2_ucomilt_sd:
3672 case Intrinsic::x86_sse2_ucomile_sd:
3673 case Intrinsic::x86_sse2_ucomigt_sd:
3674 case Intrinsic::x86_sse2_ucomige_sd:
3675 case Intrinsic::x86_sse2_ucomineq_sd: {
3676 unsigned Opc = 0;
3677 ISD::CondCode CC = ISD::SETCC_INVALID;
3678 switch (IntNo) {
3679 default: break;
3680 case Intrinsic::x86_sse_comieq_ss:
3681 case Intrinsic::x86_sse2_comieq_sd:
3682 Opc = X86ISD::COMI;
3683 CC = ISD::SETEQ;
3684 break;
Evan Cheng78038292006-04-05 23:38:46 +00003685 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003686 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003687 Opc = X86ISD::COMI;
3688 CC = ISD::SETLT;
3689 break;
3690 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003691 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003692 Opc = X86ISD::COMI;
3693 CC = ISD::SETLE;
3694 break;
3695 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003696 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003697 Opc = X86ISD::COMI;
3698 CC = ISD::SETGT;
3699 break;
3700 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003701 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003702 Opc = X86ISD::COMI;
3703 CC = ISD::SETGE;
3704 break;
3705 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003706 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003707 Opc = X86ISD::COMI;
3708 CC = ISD::SETNE;
3709 break;
3710 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003711 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003712 Opc = X86ISD::UCOMI;
3713 CC = ISD::SETEQ;
3714 break;
3715 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003716 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003717 Opc = X86ISD::UCOMI;
3718 CC = ISD::SETLT;
3719 break;
3720 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003721 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003722 Opc = X86ISD::UCOMI;
3723 CC = ISD::SETLE;
3724 break;
3725 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003726 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003727 Opc = X86ISD::UCOMI;
3728 CC = ISD::SETGT;
3729 break;
3730 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003731 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003732 Opc = X86ISD::UCOMI;
3733 CC = ISD::SETGE;
3734 break;
3735 case Intrinsic::x86_sse_ucomineq_ss:
3736 case Intrinsic::x86_sse2_ucomineq_sd:
3737 Opc = X86ISD::UCOMI;
3738 CC = ISD::SETNE;
3739 break;
Evan Cheng78038292006-04-05 23:38:46 +00003740 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003741 bool Flip;
3742 unsigned X86CC;
3743 translateX86CC(CC, true, X86CC, Flip);
3744 SDOperand Cond = DAG.getNode(Opc, MVT::Flag, Op.getOperand(Flip?2:1),
3745 Op.getOperand(Flip?1:2));
3746 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
3747 DAG.getConstant(X86CC, MVT::i8), Cond);
3748 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00003749 }
Evan Cheng5c59d492005-12-23 07:31:11 +00003750 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003751}
Evan Cheng6af02632005-12-20 06:22:03 +00003752
Evan Chenga9467aa2006-04-25 20:13:52 +00003753/// LowerOperation - Provide custom lowering hooks for some operations.
3754///
3755SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
3756 switch (Op.getOpcode()) {
3757 default: assert(0 && "Should not custom lower this!");
3758 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3759 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3760 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
3761 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
3762 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
3763 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3764 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
3765 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
3766 case ISD::SHL_PARTS:
3767 case ISD::SRA_PARTS:
3768 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
3769 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
3770 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3771 case ISD::FABS: return LowerFABS(Op, DAG);
3772 case ISD::FNEG: return LowerFNEG(Op, DAG);
3773 case ISD::SETCC: return LowerSETCC(Op, DAG);
3774 case ISD::SELECT: return LowerSELECT(Op, DAG);
3775 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
3776 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00003777 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003778 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003779 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003780 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
3781 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
3782 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
3783 case ISD::VASTART: return LowerVASTART(Op, DAG);
3784 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3785 }
3786}
3787
Evan Cheng6af02632005-12-20 06:22:03 +00003788const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
3789 switch (Opcode) {
3790 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00003791 case X86ISD::SHLD: return "X86ISD::SHLD";
3792 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00003793 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng72d5c252006-01-31 22:28:30 +00003794 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng6305e502006-01-12 22:54:21 +00003795 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00003796 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00003797 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
3798 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
3799 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00003800 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00003801 case X86ISD::FST: return "X86ISD::FST";
3802 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00003803 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00003804 case X86ISD::CALL: return "X86ISD::CALL";
3805 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
3806 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
3807 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00003808 case X86ISD::COMI: return "X86ISD::COMI";
3809 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00003810 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00003811 case X86ISD::CMOV: return "X86ISD::CMOV";
3812 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00003813 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00003814 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
3815 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00003816 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00003817 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00003818 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00003819 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00003820 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00003821 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00003822 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng6af02632005-12-20 06:22:03 +00003823 }
3824}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00003825
Evan Cheng02612422006-07-05 22:17:51 +00003826/// isLegalAddressImmediate - Return true if the integer value or
3827/// GlobalValue can be used as the offset of the target addressing mode.
3828bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
3829 // X86 allows a sign-extended 32-bit immediate field.
3830 return (V > -(1LL << 32) && V < (1LL << 32)-1);
3831}
3832
3833bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
3834 // GV is 64-bit but displacement field is 32-bit unless we are in small code
3835 // model. Mac OS X happens to support only small PIC code model.
3836 // FIXME: better support for other OS's.
3837 if (Subtarget->is64Bit() && !Subtarget->isTargetDarwin())
3838 return false;
3839 if (Subtarget->isTargetDarwin()) {
3840 Reloc::Model RModel = getTargetMachine().getRelocationModel();
3841 if (RModel == Reloc::Static)
3842 return true;
3843 else if (RModel == Reloc::DynamicNoPIC)
3844 return !DarwinGVRequiresExtraLoad(GV);
3845 else
3846 return false;
3847 } else
3848 return true;
3849}
3850
3851/// isShuffleMaskLegal - Targets can use this to indicate that they only
3852/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3853/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3854/// are assumed to be legal.
3855bool
3856X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
3857 // Only do shuffles on 128-bit vector types for now.
3858 if (MVT::getSizeInBits(VT) == 64) return false;
3859 return (Mask.Val->getNumOperands() <= 4 ||
3860 isSplatMask(Mask.Val) ||
3861 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
3862 X86::isUNPCKLMask(Mask.Val) ||
3863 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
3864 X86::isUNPCKHMask(Mask.Val));
3865}
3866
3867bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
3868 MVT::ValueType EVT,
3869 SelectionDAG &DAG) const {
3870 unsigned NumElts = BVOps.size();
3871 // Only do shuffles on 128-bit vector types for now.
3872 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
3873 if (NumElts == 2) return true;
3874 if (NumElts == 4) {
3875 return (isMOVLMask(BVOps) || isCommutedMOVL(BVOps, true) ||
3876 isSHUFPMask(BVOps) || isCommutedSHUFP(BVOps));
3877 }
3878 return false;
3879}
3880
3881//===----------------------------------------------------------------------===//
3882// X86 Scheduler Hooks
3883//===----------------------------------------------------------------------===//
3884
3885MachineBasicBlock *
3886X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
3887 MachineBasicBlock *BB) {
3888 switch (MI->getOpcode()) {
3889 default: assert(false && "Unexpected instr type to insert");
3890 case X86::CMOV_FR32:
3891 case X86::CMOV_FR64:
3892 case X86::CMOV_V4F32:
3893 case X86::CMOV_V2F64:
3894 case X86::CMOV_V2I64: {
3895 // To "insert" a SELECT_CC instruction, we actually have to insert the
3896 // diamond control-flow pattern. The incoming instruction knows the
3897 // destination vreg to set, the condition code register to branch on, the
3898 // true/false values to select between, and a branch opcode to use.
3899 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3900 ilist<MachineBasicBlock>::iterator It = BB;
3901 ++It;
3902
3903 // thisMBB:
3904 // ...
3905 // TrueVal = ...
3906 // cmpTY ccX, r1, r2
3907 // bCC copy1MBB
3908 // fallthrough --> copy0MBB
3909 MachineBasicBlock *thisMBB = BB;
3910 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3911 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
3912 unsigned Opc = getCondBrOpcodeForX86CC(MI->getOperand(3).getImmedValue());
3913 BuildMI(BB, Opc, 1).addMBB(sinkMBB);
3914 MachineFunction *F = BB->getParent();
3915 F->getBasicBlockList().insert(It, copy0MBB);
3916 F->getBasicBlockList().insert(It, sinkMBB);
3917 // Update machine-CFG edges by first adding all successors of the current
3918 // block to the new block which will contain the Phi node for the select.
3919 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3920 e = BB->succ_end(); i != e; ++i)
3921 sinkMBB->addSuccessor(*i);
3922 // Next, remove all successors of the current block, and add the true
3923 // and fallthrough blocks as its successors.
3924 while(!BB->succ_empty())
3925 BB->removeSuccessor(BB->succ_begin());
3926 BB->addSuccessor(copy0MBB);
3927 BB->addSuccessor(sinkMBB);
3928
3929 // copy0MBB:
3930 // %FalseValue = ...
3931 // # fallthrough to sinkMBB
3932 BB = copy0MBB;
3933
3934 // Update machine-CFG edges
3935 BB->addSuccessor(sinkMBB);
3936
3937 // sinkMBB:
3938 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3939 // ...
3940 BB = sinkMBB;
3941 BuildMI(BB, X86::PHI, 4, MI->getOperand(0).getReg())
3942 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3943 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3944
3945 delete MI; // The pseudo instruction is gone now.
3946 return BB;
3947 }
3948
3949 case X86::FP_TO_INT16_IN_MEM:
3950 case X86::FP_TO_INT32_IN_MEM:
3951 case X86::FP_TO_INT64_IN_MEM: {
3952 // Change the floating point control register to use "round towards zero"
3953 // mode when truncating to an integer value.
3954 MachineFunction *F = BB->getParent();
3955 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
3956 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
3957
3958 // Load the old value of the high byte of the control word...
3959 unsigned OldCW =
3960 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
3961 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx);
3962
3963 // Set the high part to be round to zero...
3964 addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F);
3965
3966 // Reload the modified control word now...
3967 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
3968
3969 // Restore the memory image of control word to original value
3970 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW);
3971
3972 // Get the X86 opcode to use.
3973 unsigned Opc;
3974 switch (MI->getOpcode()) {
3975 default: assert(0 && "illegal opcode!");
3976 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
3977 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
3978 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
3979 }
3980
3981 X86AddressMode AM;
3982 MachineOperand &Op = MI->getOperand(0);
3983 if (Op.isRegister()) {
3984 AM.BaseType = X86AddressMode::RegBase;
3985 AM.Base.Reg = Op.getReg();
3986 } else {
3987 AM.BaseType = X86AddressMode::FrameIndexBase;
3988 AM.Base.FrameIndex = Op.getFrameIndex();
3989 }
3990 Op = MI->getOperand(1);
3991 if (Op.isImmediate())
3992 AM.Scale = Op.getImmedValue();
3993 Op = MI->getOperand(2);
3994 if (Op.isImmediate())
3995 AM.IndexReg = Op.getImmedValue();
3996 Op = MI->getOperand(3);
3997 if (Op.isGlobalAddress()) {
3998 AM.GV = Op.getGlobal();
3999 } else {
4000 AM.Disp = Op.getImmedValue();
4001 }
4002 addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(MI->getOperand(4).getReg());
4003
4004 // Reload the original control word now.
4005 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
4006
4007 delete MI; // The pseudo instruction is gone now.
4008 return BB;
4009 }
4010 }
4011}
4012
4013//===----------------------------------------------------------------------===//
4014// X86 Optimization Hooks
4015//===----------------------------------------------------------------------===//
4016
Nate Begeman8a77efe2006-02-16 21:11:51 +00004017void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4018 uint64_t Mask,
4019 uint64_t &KnownZero,
4020 uint64_t &KnownOne,
4021 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004022 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004023 assert((Opc >= ISD::BUILTIN_OP_END ||
4024 Opc == ISD::INTRINSIC_WO_CHAIN ||
4025 Opc == ISD::INTRINSIC_W_CHAIN ||
4026 Opc == ISD::INTRINSIC_VOID) &&
4027 "Should use MaskedValueIsZero if you don't know whether Op"
4028 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004029
Evan Cheng6d196db2006-04-05 06:11:20 +00004030 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004031 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004032 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00004033 case X86ISD::SETCC:
4034 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4035 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004036 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004037}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004038
Evan Cheng5987cfb2006-07-07 08:33:52 +00004039/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4040/// element of the result of the vector shuffle.
4041static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4042 MVT::ValueType VT = N->getValueType(0);
4043 SDOperand PermMask = N->getOperand(2);
4044 unsigned NumElems = PermMask.getNumOperands();
4045 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4046 i %= NumElems;
4047 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4048 return (i == 0)
4049 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4050 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4051 SDOperand Idx = PermMask.getOperand(i);
4052 if (Idx.getOpcode() == ISD::UNDEF)
4053 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4054 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4055 }
4056 return SDOperand();
4057}
4058
4059/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4060/// node is a GlobalAddress + an offset.
4061static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
4062 if (N->getOpcode() == X86ISD::Wrapper) {
4063 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4064 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4065 return true;
4066 }
4067 } else if (N->getOpcode() == ISD::ADD) {
4068 SDOperand N1 = N->getOperand(0);
4069 SDOperand N2 = N->getOperand(1);
4070 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4071 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4072 if (V) {
4073 Offset += V->getSignExtended();
4074 return true;
4075 }
4076 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4077 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4078 if (V) {
4079 Offset += V->getSignExtended();
4080 return true;
4081 }
4082 }
4083 }
4084 return false;
4085}
4086
4087/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4088/// + Dist * Size.
4089static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4090 MachineFrameInfo *MFI) {
4091 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4092 return false;
4093
4094 SDOperand Loc = N->getOperand(1);
4095 SDOperand BaseLoc = Base->getOperand(1);
4096 if (Loc.getOpcode() == ISD::FrameIndex) {
4097 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4098 return false;
4099 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4100 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4101 int FS = MFI->getObjectSize(FI);
4102 int BFS = MFI->getObjectSize(BFI);
4103 if (FS != BFS || FS != Size) return false;
4104 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4105 } else {
4106 GlobalValue *GV1 = NULL;
4107 GlobalValue *GV2 = NULL;
4108 int64_t Offset1 = 0;
4109 int64_t Offset2 = 0;
4110 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4111 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4112 if (isGA1 && isGA2 && GV1 == GV2)
4113 return Offset1 == (Offset2 + Dist*Size);
4114 }
4115
4116 return false;
4117}
4118
Evan Cheng79cf9a52006-07-10 21:37:44 +00004119static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4120 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004121 GlobalValue *GV;
4122 int64_t Offset;
4123 if (isGAPlusOffset(Base, GV, Offset))
4124 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4125 else {
4126 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4127 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004128 if (BFI < 0)
4129 // Fixed objects do not specify alignment, however the offsets are known.
4130 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4131 (MFI->getObjectOffset(BFI) % 16) == 0);
4132 else
4133 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004134 }
4135 return false;
4136}
4137
4138
4139/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4140/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4141/// if the load addresses are consecutive, non-overlapping, and in the right
4142/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004143static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4144 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004145 MachineFunction &MF = DAG.getMachineFunction();
4146 MachineFrameInfo *MFI = MF.getFrameInfo();
4147 MVT::ValueType VT = N->getValueType(0);
4148 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4149 SDOperand PermMask = N->getOperand(2);
4150 int NumElems = (int)PermMask.getNumOperands();
4151 SDNode *Base = NULL;
4152 for (int i = 0; i < NumElems; ++i) {
4153 SDOperand Idx = PermMask.getOperand(i);
4154 if (Idx.getOpcode() == ISD::UNDEF) {
4155 if (!Base) return SDOperand();
4156 } else {
4157 SDOperand Arg =
4158 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
4159 if (!Arg.Val || Arg.getOpcode() != ISD::LOAD)
4160 return SDOperand();
4161 if (!Base)
4162 Base = Arg.Val;
4163 else if (!isConsecutiveLoad(Arg.Val, Base,
4164 i, MVT::getSizeInBits(EVT)/8,MFI))
4165 return SDOperand();
4166 }
4167 }
4168
Evan Cheng79cf9a52006-07-10 21:37:44 +00004169 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004170 if (isAlign16)
4171 return DAG.getLoad(VT, Base->getOperand(0), Base->getOperand(1),
4172 Base->getOperand(2));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004173 else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004174 // Just use movups, it's shorter.
Evan Chengbd1c5a82006-08-11 09:08:15 +00004175 std::vector<MVT::ValueType> Tys;
4176 Tys.push_back(MVT::v4f32);
4177 Tys.push_back(MVT::Other);
4178 SmallVector<SDOperand, 3> Ops;
4179 Ops.push_back(Base->getOperand(0));
4180 Ops.push_back(Base->getOperand(1));
4181 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004182 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004183 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004184 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004185}
4186
4187SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
4188 DAGCombinerInfo &DCI) const {
4189 TargetMachine &TM = getTargetMachine();
4190 SelectionDAG &DAG = DCI.DAG;
4191 switch (N->getOpcode()) {
4192 default: break;
4193 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004194 return PerformShuffleCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004195 }
4196
4197 return SDOperand();
4198}
4199
Evan Cheng02612422006-07-05 22:17:51 +00004200//===----------------------------------------------------------------------===//
4201// X86 Inline Assembly Support
4202//===----------------------------------------------------------------------===//
4203
Chris Lattner298ef372006-07-11 02:54:03 +00004204/// getConstraintType - Given a constraint letter, return the type of
4205/// constraint it is for this target.
4206X86TargetLowering::ConstraintType
4207X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4208 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004209 case 'A':
4210 case 'r':
4211 case 'R':
4212 case 'l':
4213 case 'q':
4214 case 'Q':
4215 case 'x':
4216 case 'Y':
4217 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004218 default: return TargetLowering::getConstraintType(ConstraintLetter);
4219 }
4220}
4221
Chris Lattnerc642aa52006-01-31 19:43:35 +00004222std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004223getRegClassForInlineAsmConstraint(const std::string &Constraint,
4224 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004225 if (Constraint.size() == 1) {
4226 // FIXME: not handling fp-stack yet!
4227 // FIXME: not handling MMX registers yet ('y' constraint).
4228 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004229 default: break; // Unknown constraint letter
4230 case 'A': // EAX/EDX
4231 if (VT == MVT::i32 || VT == MVT::i64)
4232 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4233 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004234 case 'r': // GENERAL_REGS
4235 case 'R': // LEGACY_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004236 if (VT == MVT::i32)
4237 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4238 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
4239 else if (VT == MVT::i16)
4240 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
4241 X86::SI, X86::DI, X86::BP, X86::SP, 0);
4242 else if (VT == MVT::i8)
4243 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4244 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004245 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004246 if (VT == MVT::i32)
4247 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4248 X86::ESI, X86::EDI, X86::EBP, 0);
4249 else if (VT == MVT::i16)
4250 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
4251 X86::SI, X86::DI, X86::BP, 0);
4252 else if (VT == MVT::i8)
4253 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4254 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004255 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4256 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004257 if (VT == MVT::i32)
4258 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4259 else if (VT == MVT::i16)
4260 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4261 else if (VT == MVT::i8)
4262 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4263 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004264 case 'x': // SSE_REGS if SSE1 allowed
4265 if (Subtarget->hasSSE1())
4266 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4267 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4268 0);
4269 return std::vector<unsigned>();
4270 case 'Y': // SSE_REGS if SSE2 allowed
4271 if (Subtarget->hasSSE2())
4272 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4273 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4274 0);
4275 return std::vector<unsigned>();
4276 }
4277 }
4278
Chris Lattner7ad77df2006-02-22 00:56:39 +00004279 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004280}
Chris Lattner524129d2006-07-31 23:26:50 +00004281
4282std::pair<unsigned, const TargetRegisterClass*>
4283X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4284 MVT::ValueType VT) const {
4285 // Use the default implementation in TargetLowering to convert the register
4286 // constraint into a member of a register class.
4287 std::pair<unsigned, const TargetRegisterClass*> Res;
4288 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4289
4290 // Not found? Bail out.
4291 if (Res.second == 0) return Res;
4292
4293 // Otherwise, check to see if this is a register class of the wrong value
4294 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
4295 // turn into {ax},{dx}.
4296 if (Res.second->hasType(VT))
4297 return Res; // Correct type already, nothing to do.
4298
4299 // All of the single-register GCC register classes map their values onto
4300 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
4301 // really want an 8-bit or 32-bit register, map to the appropriate register
4302 // class and return the appropriate register.
4303 if (Res.second != X86::GR16RegisterClass)
4304 return Res;
4305
4306 if (VT == MVT::i8) {
4307 unsigned DestReg = 0;
4308 switch (Res.first) {
4309 default: break;
4310 case X86::AX: DestReg = X86::AL; break;
4311 case X86::DX: DestReg = X86::DL; break;
4312 case X86::CX: DestReg = X86::CL; break;
4313 case X86::BX: DestReg = X86::BL; break;
4314 }
4315 if (DestReg) {
4316 Res.first = DestReg;
4317 Res.second = Res.second = X86::GR8RegisterClass;
4318 }
4319 } else if (VT == MVT::i32) {
4320 unsigned DestReg = 0;
4321 switch (Res.first) {
4322 default: break;
4323 case X86::AX: DestReg = X86::EAX; break;
4324 case X86::DX: DestReg = X86::EDX; break;
4325 case X86::CX: DestReg = X86::ECX; break;
4326 case X86::BX: DestReg = X86::EBX; break;
4327 case X86::SI: DestReg = X86::ESI; break;
4328 case X86::DI: DestReg = X86::EDI; break;
4329 case X86::BP: DestReg = X86::EBP; break;
4330 case X86::SP: DestReg = X86::ESP; break;
4331 }
4332 if (DestReg) {
4333 Res.first = DestReg;
4334 Res.second = Res.second = X86::GR32RegisterClass;
4335 }
4336 }
4337
4338 return Res;
4339}
4340