blob: 097ad0dd002cde933efe1054e1aebfaea7930c2d [file] [log] [blame]
Petar Jovanovicfac93e22018-02-23 11:06:40 +00001//===- MipsCallLowering.cpp -------------------------------------*- C++ -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Petar Jovanovicfac93e22018-02-23 11:06:40 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
10/// This file implements the lowering of LLVM calls to machine code calls for
11/// GlobalISel.
12//
13//===----------------------------------------------------------------------===//
14
15#include "MipsCallLowering.h"
Petar Jovanovic366857a2018-04-11 15:12:32 +000016#include "MipsCCState.h"
Petar Avramovicefcd3c02019-05-31 08:27:06 +000017#include "MipsMachineFunction.h"
Petar Jovanovic326ec322018-06-06 07:24:52 +000018#include "MipsTargetMachine.h"
Alexander Ivchenko49168f62018-08-02 08:33:31 +000019#include "llvm/CodeGen/Analysis.h"
Petar Jovanovicfac93e22018-02-23 11:06:40 +000020#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
21
22using namespace llvm;
23
24MipsCallLowering::MipsCallLowering(const MipsTargetLowering &TLI)
25 : CallLowering(&TLI) {}
26
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000027bool MipsCallLowering::MipsHandler::assign(Register VReg, const CCValAssign &VA,
Petar Avramovic5a457e02019-03-25 11:23:41 +000028 const EVT &VT) {
Petar Jovanovic366857a2018-04-11 15:12:32 +000029 if (VA.isRegLoc()) {
Petar Avramovic5a457e02019-03-25 11:23:41 +000030 assignValueToReg(VReg, VA, VT);
Petar Jovanovic226e6112018-07-03 09:31:48 +000031 } else if (VA.isMemLoc()) {
Petar Jovanovic65d463b2018-08-23 20:41:09 +000032 assignValueToAddress(VReg, VA);
Petar Jovanovic366857a2018-04-11 15:12:32 +000033 } else {
34 return false;
35 }
36 return true;
37}
38
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000039bool MipsCallLowering::MipsHandler::assignVRegs(ArrayRef<Register> VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +000040 ArrayRef<CCValAssign> ArgLocs,
Petar Avramovic5a457e02019-03-25 11:23:41 +000041 unsigned ArgLocsStartIndex,
42 const EVT &VT) {
Petar Jovanovicff1bc622018-09-28 13:28:47 +000043 for (unsigned i = 0; i < VRegs.size(); ++i)
Petar Avramovic5a457e02019-03-25 11:23:41 +000044 if (!assign(VRegs[i], ArgLocs[ArgLocsStartIndex + i], VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +000045 return false;
46 return true;
47}
48
Petar Avramovic2624c8d2018-11-07 11:45:43 +000049void MipsCallLowering::MipsHandler::setLeastSignificantFirst(
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000050 SmallVectorImpl<Register> &VRegs) {
Petar Avramovic2624c8d2018-11-07 11:45:43 +000051 if (!MIRBuilder.getMF().getDataLayout().isLittleEndian())
Petar Jovanovicff1bc622018-09-28 13:28:47 +000052 std::reverse(VRegs.begin(), VRegs.end());
53}
54
55bool MipsCallLowering::MipsHandler::handle(
56 ArrayRef<CCValAssign> ArgLocs, ArrayRef<CallLowering::ArgInfo> Args) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000057 SmallVector<Register, 4> VRegs;
Petar Jovanovicff1bc622018-09-28 13:28:47 +000058 unsigned SplitLength;
59 const Function &F = MIRBuilder.getMF().getFunction();
60 const DataLayout &DL = F.getParent()->getDataLayout();
61 const MipsTargetLowering &TLI = *static_cast<const MipsTargetLowering *>(
62 MIRBuilder.getMF().getSubtarget().getTargetLowering());
63
64 for (unsigned ArgsIndex = 0, ArgLocsIndex = 0; ArgsIndex < Args.size();
65 ++ArgsIndex, ArgLocsIndex += SplitLength) {
66 EVT VT = TLI.getValueType(DL, Args[ArgsIndex].Ty);
67 SplitLength = TLI.getNumRegistersForCallingConv(F.getContext(),
68 F.getCallingConv(), VT);
69 if (SplitLength > 1) {
70 VRegs.clear();
71 MVT RegisterVT = TLI.getRegisterTypeForCallingConv(
72 F.getContext(), F.getCallingConv(), VT);
73 for (unsigned i = 0; i < SplitLength; ++i)
74 VRegs.push_back(MRI.createGenericVirtualRegister(LLT{RegisterVT}));
75
Petar Avramovic5a457e02019-03-25 11:23:41 +000076 if (!handleSplit(VRegs, ArgLocs, ArgLocsIndex, Args[ArgsIndex].Reg, VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +000077 return false;
78 } else {
Petar Avramovic5a457e02019-03-25 11:23:41 +000079 if (!assign(Args[ArgsIndex].Reg, ArgLocs[ArgLocsIndex], VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +000080 return false;
81 }
82 }
83 return true;
84}
85
Petar Jovanovic366857a2018-04-11 15:12:32 +000086namespace {
87class IncomingValueHandler : public MipsCallLowering::MipsHandler {
88public:
89 IncomingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI)
90 : MipsHandler(MIRBuilder, MRI) {}
91
Petar Jovanovic366857a2018-04-11 15:12:32 +000092private:
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000093 void assignValueToReg(Register ValVReg, const CCValAssign &VA,
Petar Avramovic5a457e02019-03-25 11:23:41 +000094 const EVT &VT) override;
Petar Jovanovic226e6112018-07-03 09:31:48 +000095
Petar Jovanovic65d463b2018-08-23 20:41:09 +000096 unsigned getStackAddress(const CCValAssign &VA,
97 MachineMemOperand *&MMO) override;
Petar Jovanovic226e6112018-07-03 09:31:48 +000098
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000099 void assignValueToAddress(Register ValVReg, const CCValAssign &VA) override;
Petar Jovanovic366857a2018-04-11 15:12:32 +0000100
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000101 bool handleSplit(SmallVectorImpl<Register> &VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000102 ArrayRef<CCValAssign> ArgLocs, unsigned ArgLocsStartIndex,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000103 Register ArgsReg, const EVT &VT) override;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000104
Petar Jovanovic326ec322018-06-06 07:24:52 +0000105 virtual void markPhysRegUsed(unsigned PhysReg) {
Petar Jovanovic366857a2018-04-11 15:12:32 +0000106 MIRBuilder.getMBB().addLiveIn(PhysReg);
107 }
Petar Jovanovic226e6112018-07-03 09:31:48 +0000108
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000109 void buildLoad(unsigned Val, const CCValAssign &VA) {
110 MachineMemOperand *MMO;
111 unsigned Addr = getStackAddress(VA, MMO);
Petar Jovanovic226e6112018-07-03 09:31:48 +0000112 MIRBuilder.buildLoad(Val, Addr, *MMO);
113 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000114};
Petar Jovanovic326ec322018-06-06 07:24:52 +0000115
116class CallReturnHandler : public IncomingValueHandler {
117public:
118 CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
119 MachineInstrBuilder &MIB)
120 : IncomingValueHandler(MIRBuilder, MRI), MIB(MIB) {}
121
122private:
Petar Jovanovic226e6112018-07-03 09:31:48 +0000123 void markPhysRegUsed(unsigned PhysReg) override {
Petar Jovanovic326ec322018-06-06 07:24:52 +0000124 MIB.addDef(PhysReg, RegState::Implicit);
125 }
126
127 MachineInstrBuilder &MIB;
128};
129
Petar Jovanovic366857a2018-04-11 15:12:32 +0000130} // end anonymous namespace
131
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000132void IncomingValueHandler::assignValueToReg(Register ValVReg,
Petar Avramovic5a457e02019-03-25 11:23:41 +0000133 const CCValAssign &VA,
134 const EVT &VT) {
135 const MipsSubtarget &STI =
136 static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget());
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000137 unsigned PhysReg = VA.getLocReg();
Petar Avramovic5a457e02019-03-25 11:23:41 +0000138 if (VT == MVT::f64 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) {
139 const MipsSubtarget &STI =
140 static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget());
141
142 MIRBuilder
143 .buildInstr(STI.isFP64bit() ? Mips::BuildPairF64_64
144 : Mips::BuildPairF64)
145 .addDef(ValVReg)
146 .addUse(PhysReg + (STI.isLittle() ? 0 : 1))
147 .addUse(PhysReg + (STI.isLittle() ? 1 : 0))
148 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
149 *STI.getRegBankInfo());
150 markPhysRegUsed(PhysReg);
151 markPhysRegUsed(PhysReg + 1);
152 } else if (VT == MVT::f32 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) {
153 MIRBuilder.buildInstr(Mips::MTC1)
154 .addDef(ValVReg)
155 .addUse(PhysReg)
156 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
157 *STI.getRegBankInfo());
158 markPhysRegUsed(PhysReg);
159 } else {
160 switch (VA.getLocInfo()) {
161 case CCValAssign::LocInfo::SExt:
162 case CCValAssign::LocInfo::ZExt:
163 case CCValAssign::LocInfo::AExt: {
164 auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg);
165 MIRBuilder.buildTrunc(ValVReg, Copy);
166 break;
167 }
168 default:
169 MIRBuilder.buildCopy(ValVReg, PhysReg);
170 break;
171 }
172 markPhysRegUsed(PhysReg);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000173 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000174}
175
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000176unsigned IncomingValueHandler::getStackAddress(const CCValAssign &VA,
177 MachineMemOperand *&MMO) {
Matt Arsenault2a645982019-01-31 01:38:47 +0000178 MachineFunction &MF = MIRBuilder.getMF();
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000179 unsigned Size = alignTo(VA.getValVT().getSizeInBits(), 8) / 8;
180 unsigned Offset = VA.getLocMemOffset();
Matt Arsenault2a645982019-01-31 01:38:47 +0000181 MachineFrameInfo &MFI = MF.getFrameInfo();
Petar Jovanovic226e6112018-07-03 09:31:48 +0000182
183 int FI = MFI.CreateFixedObject(Size, Offset, true);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000184 MachinePointerInfo MPO =
185 MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI);
Matt Arsenault2a645982019-01-31 01:38:47 +0000186
187 const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering();
188 unsigned Align = MinAlign(TFL->getStackAlignment(), Offset);
189 MMO = MF.getMachineMemOperand(MPO, MachineMemOperand::MOLoad, Size, Align);
Petar Jovanovic226e6112018-07-03 09:31:48 +0000190
191 unsigned AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 32));
192 MIRBuilder.buildFrameIndex(AddrReg, FI);
193
194 return AddrReg;
195}
196
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000197void IncomingValueHandler::assignValueToAddress(Register ValVReg,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000198 const CCValAssign &VA) {
199 if (VA.getLocInfo() == CCValAssign::SExt ||
200 VA.getLocInfo() == CCValAssign::ZExt ||
201 VA.getLocInfo() == CCValAssign::AExt) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000202 Register LoadReg = MRI.createGenericVirtualRegister(LLT::scalar(32));
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000203 buildLoad(LoadReg, VA);
204 MIRBuilder.buildTrunc(ValVReg, LoadReg);
205 } else
206 buildLoad(ValVReg, VA);
Petar Jovanovic226e6112018-07-03 09:31:48 +0000207}
208
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000209bool IncomingValueHandler::handleSplit(SmallVectorImpl<Register> &VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000210 ArrayRef<CCValAssign> ArgLocs,
211 unsigned ArgLocsStartIndex,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000212 Register ArgsReg, const EVT &VT) {
Petar Avramovic5a457e02019-03-25 11:23:41 +0000213 if (!assignVRegs(VRegs, ArgLocs, ArgLocsStartIndex, VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000214 return false;
Petar Avramovic2624c8d2018-11-07 11:45:43 +0000215 setLeastSignificantFirst(VRegs);
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000216 MIRBuilder.buildMerge(ArgsReg, VRegs);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000217 return true;
218}
219
220namespace {
221class OutgoingValueHandler : public MipsCallLowering::MipsHandler {
222public:
223 OutgoingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
224 MachineInstrBuilder &MIB)
225 : MipsHandler(MIRBuilder, MRI), MIB(MIB) {}
226
Petar Jovanovic366857a2018-04-11 15:12:32 +0000227private:
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000228 void assignValueToReg(Register ValVReg, const CCValAssign &VA,
Petar Avramovic5a457e02019-03-25 11:23:41 +0000229 const EVT &VT) override;
Petar Jovanovic226e6112018-07-03 09:31:48 +0000230
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000231 unsigned getStackAddress(const CCValAssign &VA,
232 MachineMemOperand *&MMO) override;
Petar Jovanovic226e6112018-07-03 09:31:48 +0000233
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000234 void assignValueToAddress(Register ValVReg, const CCValAssign &VA) override;
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000235
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000236 bool handleSplit(SmallVectorImpl<Register> &VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000237 ArrayRef<CCValAssign> ArgLocs, unsigned ArgLocsStartIndex,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000238 Register ArgsReg, const EVT &VT) override;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000239
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000240 unsigned extendRegister(Register ValReg, const CCValAssign &VA);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000241
242 MachineInstrBuilder &MIB;
243};
244} // end anonymous namespace
245
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000246void OutgoingValueHandler::assignValueToReg(Register ValVReg,
Petar Avramovic5a457e02019-03-25 11:23:41 +0000247 const CCValAssign &VA,
248 const EVT &VT) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000249 Register PhysReg = VA.getLocReg();
Petar Avramovic5a457e02019-03-25 11:23:41 +0000250 const MipsSubtarget &STI =
251 static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget());
252
253 if (VT == MVT::f64 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) {
254 MIRBuilder
255 .buildInstr(STI.isFP64bit() ? Mips::ExtractElementF64_64
256 : Mips::ExtractElementF64)
257 .addDef(PhysReg + (STI.isLittle() ? 1 : 0))
258 .addUse(ValVReg)
259 .addImm(1)
260 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
261 *STI.getRegBankInfo());
262 MIRBuilder
263 .buildInstr(STI.isFP64bit() ? Mips::ExtractElementF64_64
264 : Mips::ExtractElementF64)
265 .addDef(PhysReg + (STI.isLittle() ? 0 : 1))
266 .addUse(ValVReg)
267 .addImm(0)
268 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
269 *STI.getRegBankInfo());
270 } else if (VT == MVT::f32 && PhysReg >= Mips::A0 && PhysReg <= Mips::A3) {
271 MIRBuilder.buildInstr(Mips::MFC1)
272 .addDef(PhysReg)
273 .addUse(ValVReg)
274 .constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
275 *STI.getRegBankInfo());
276 } else {
277 unsigned ExtReg = extendRegister(ValVReg, VA);
278 MIRBuilder.buildCopy(PhysReg, ExtReg);
279 MIB.addUse(PhysReg, RegState::Implicit);
280 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000281}
282
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000283unsigned OutgoingValueHandler::getStackAddress(const CCValAssign &VA,
284 MachineMemOperand *&MMO) {
Matt Arsenault2a645982019-01-31 01:38:47 +0000285 MachineFunction &MF = MIRBuilder.getMF();
286 const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering();
287
Petar Jovanovic226e6112018-07-03 09:31:48 +0000288 LLT p0 = LLT::pointer(0, 32);
289 LLT s32 = LLT::scalar(32);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000290 Register SPReg = MRI.createGenericVirtualRegister(p0);
Petar Jovanovic226e6112018-07-03 09:31:48 +0000291 MIRBuilder.buildCopy(SPReg, Mips::SP);
292
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000293 Register OffsetReg = MRI.createGenericVirtualRegister(s32);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000294 unsigned Offset = VA.getLocMemOffset();
Petar Jovanovic226e6112018-07-03 09:31:48 +0000295 MIRBuilder.buildConstant(OffsetReg, Offset);
296
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000297 Register AddrReg = MRI.createGenericVirtualRegister(p0);
Petar Jovanovic226e6112018-07-03 09:31:48 +0000298 MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg);
299
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000300 MachinePointerInfo MPO =
301 MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset);
302 unsigned Size = alignTo(VA.getValVT().getSizeInBits(), 8) / 8;
Matt Arsenault2a645982019-01-31 01:38:47 +0000303 unsigned Align = MinAlign(TFL->getStackAlignment(), Offset);
304 MMO = MF.getMachineMemOperand(MPO, MachineMemOperand::MOStore, Size, Align);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000305
Petar Jovanovic226e6112018-07-03 09:31:48 +0000306 return AddrReg;
307}
308
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000309void OutgoingValueHandler::assignValueToAddress(Register ValVReg,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000310 const CCValAssign &VA) {
311 MachineMemOperand *MMO;
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000312 Register Addr = getStackAddress(VA, MMO);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000313 unsigned ExtReg = extendRegister(ValVReg, VA);
314 MIRBuilder.buildStore(ExtReg, Addr, *MMO);
315}
316
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000317unsigned OutgoingValueHandler::extendRegister(Register ValReg,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000318 const CCValAssign &VA) {
319 LLT LocTy{VA.getLocVT()};
320 switch (VA.getLocInfo()) {
321 case CCValAssign::SExt: {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000322 Register ExtReg = MRI.createGenericVirtualRegister(LocTy);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000323 MIRBuilder.buildSExt(ExtReg, ValReg);
324 return ExtReg;
325 }
326 case CCValAssign::ZExt: {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000327 Register ExtReg = MRI.createGenericVirtualRegister(LocTy);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000328 MIRBuilder.buildZExt(ExtReg, ValReg);
329 return ExtReg;
330 }
331 case CCValAssign::AExt: {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000332 Register ExtReg = MRI.createGenericVirtualRegister(LocTy);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000333 MIRBuilder.buildAnyExt(ExtReg, ValReg);
334 return ExtReg;
335 }
336 // TODO : handle upper extends
337 case CCValAssign::Full:
338 return ValReg;
339 default:
340 break;
341 }
342 llvm_unreachable("unable to extend register");
Petar Jovanovic226e6112018-07-03 09:31:48 +0000343}
344
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000345bool OutgoingValueHandler::handleSplit(SmallVectorImpl<Register> &VRegs,
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000346 ArrayRef<CCValAssign> ArgLocs,
347 unsigned ArgLocsStartIndex,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000348 Register ArgsReg, const EVT &VT) {
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000349 MIRBuilder.buildUnmerge(VRegs, ArgsReg);
Petar Avramovic2624c8d2018-11-07 11:45:43 +0000350 setLeastSignificantFirst(VRegs);
Petar Avramovic5a457e02019-03-25 11:23:41 +0000351 if (!assignVRegs(VRegs, ArgLocs, ArgLocsStartIndex, VT))
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000352 return false;
353
Petar Jovanovic366857a2018-04-11 15:12:32 +0000354 return true;
355}
356
357static bool isSupportedType(Type *T) {
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000358 if (T->isIntegerTy())
Petar Jovanovic366857a2018-04-11 15:12:32 +0000359 return true;
Petar Jovanovic58c02102018-07-25 12:35:01 +0000360 if (T->isPointerTy())
361 return true;
Petar Avramovic5a457e02019-03-25 11:23:41 +0000362 if (T->isFloatingPointTy())
363 return true;
Petar Jovanovic366857a2018-04-11 15:12:32 +0000364 return false;
365}
366
Benjamin Kramerc55e9972018-10-13 22:18:22 +0000367static CCValAssign::LocInfo determineLocInfo(const MVT RegisterVT, const EVT VT,
368 const ISD::ArgFlagsTy &Flags) {
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000369 // > does not mean loss of information as type RegisterVT can't hold type VT,
370 // it means that type VT is split into multiple registers of type RegisterVT
371 if (VT.getSizeInBits() >= RegisterVT.getSizeInBits())
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000372 return CCValAssign::LocInfo::Full;
373 if (Flags.isSExt())
374 return CCValAssign::LocInfo::SExt;
375 if (Flags.isZExt())
376 return CCValAssign::LocInfo::ZExt;
377 return CCValAssign::LocInfo::AExt;
378}
379
380template <typename T>
Benjamin Kramerc55e9972018-10-13 22:18:22 +0000381static void setLocInfo(SmallVectorImpl<CCValAssign> &ArgLocs,
382 const SmallVectorImpl<T> &Arguments) {
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000383 for (unsigned i = 0; i < ArgLocs.size(); ++i) {
384 const CCValAssign &VA = ArgLocs[i];
385 CCValAssign::LocInfo LocInfo = determineLocInfo(
386 Arguments[i].VT, Arguments[i].ArgVT, Arguments[i].Flags);
387 if (VA.isMemLoc())
388 ArgLocs[i] =
389 CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
390 VA.getLocMemOffset(), VA.getLocVT(), LocInfo);
391 else
392 ArgLocs[i] = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
393 VA.getLocReg(), VA.getLocVT(), LocInfo);
394 }
395}
396
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000397bool MipsCallLowering::lowerReturn(MachineIRBuilder &MIRBuilder,
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000398 const Value *Val,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000399 ArrayRef<Register> VRegs) const {
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000400
401 MachineInstrBuilder Ret = MIRBuilder.buildInstrNoInsert(Mips::RetRA);
402
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000403 if (Val != nullptr && !isSupportedType(Val->getType()))
404 return false;
Petar Jovanovic366857a2018-04-11 15:12:32 +0000405
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000406 if (!VRegs.empty()) {
Petar Jovanovic366857a2018-04-11 15:12:32 +0000407 MachineFunction &MF = MIRBuilder.getMF();
408 const Function &F = MF.getFunction();
409 const DataLayout &DL = MF.getDataLayout();
410 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000411 LLVMContext &Ctx = Val->getType()->getContext();
412
413 SmallVector<EVT, 4> SplitEVTs;
414 ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs);
415 assert(VRegs.size() == SplitEVTs.size() &&
416 "For each split Type there should be exactly one VReg.");
Petar Jovanovic366857a2018-04-11 15:12:32 +0000417
418 SmallVector<ArgInfo, 8> RetInfos;
419 SmallVector<unsigned, 8> OrigArgIndices;
420
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000421 for (unsigned i = 0; i < SplitEVTs.size(); ++i) {
422 ArgInfo CurArgInfo = ArgInfo{VRegs[i], SplitEVTs[i].getTypeForEVT(Ctx)};
423 setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F);
424 splitToValueTypes(CurArgInfo, 0, RetInfos, OrigArgIndices);
425 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000426
427 SmallVector<ISD::OutputArg, 8> Outs;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000428 subTargetRegTypeForCallingConv(F, RetInfos, OrigArgIndices, Outs);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000429
430 SmallVector<CCValAssign, 16> ArgLocs;
431 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
432 F.getContext());
433 CCInfo.AnalyzeReturn(Outs, TLI.CCAssignFnForReturn());
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000434 setLocInfo(ArgLocs, Outs);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000435
436 OutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), Ret);
437 if (!RetHandler.handle(ArgLocs, RetInfos)) {
438 return false;
439 }
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000440 }
441 MIRBuilder.insertInstr(Ret);
442 return true;
443}
444
445bool MipsCallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder,
446 const Function &F,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000447 ArrayRef<Register> VRegs) const {
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000448
449 // Quick exit if there aren't any args.
450 if (F.arg_empty())
451 return true;
452
Petar Jovanovic366857a2018-04-11 15:12:32 +0000453 if (F.isVarArg()) {
454 return false;
455 }
456
457 for (auto &Arg : F.args()) {
458 if (!isSupportedType(Arg.getType()))
459 return false;
460 }
461
462 MachineFunction &MF = MIRBuilder.getMF();
463 const DataLayout &DL = MF.getDataLayout();
464 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
465
466 SmallVector<ArgInfo, 8> ArgInfos;
467 SmallVector<unsigned, 8> OrigArgIndices;
468 unsigned i = 0;
469 for (auto &Arg : F.args()) {
470 ArgInfo AInfo(VRegs[i], Arg.getType());
471 setArgFlags(AInfo, i + AttributeList::FirstArgIndex, DL, F);
472 splitToValueTypes(AInfo, i, ArgInfos, OrigArgIndices);
473 ++i;
474 }
475
476 SmallVector<ISD::InputArg, 8> Ins;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000477 subTargetRegTypeForCallingConv(F, ArgInfos, OrigArgIndices, Ins);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000478
479 SmallVector<CCValAssign, 16> ArgLocs;
480 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
481 F.getContext());
482
Petar Jovanovic226e6112018-07-03 09:31:48 +0000483 const MipsTargetMachine &TM =
484 static_cast<const MipsTargetMachine &>(MF.getTarget());
485 const MipsABIInfo &ABI = TM.getABI();
486 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(F.getCallingConv()),
487 1);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000488 CCInfo.AnalyzeFormalArguments(Ins, TLI.CCAssignFnForCall());
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000489 setLocInfo(ArgLocs, Ins);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000490
Petar Jovanovic667e2132018-04-12 17:01:46 +0000491 IncomingValueHandler Handler(MIRBuilder, MF.getRegInfo());
Petar Jovanovic366857a2018-04-11 15:12:32 +0000492 if (!Handler.handle(ArgLocs, ArgInfos))
493 return false;
494
495 return true;
496}
497
Petar Jovanovic326ec322018-06-06 07:24:52 +0000498bool MipsCallLowering::lowerCall(MachineIRBuilder &MIRBuilder,
499 CallingConv::ID CallConv,
500 const MachineOperand &Callee,
501 const ArgInfo &OrigRet,
502 ArrayRef<ArgInfo> OrigArgs) const {
503
504 if (CallConv != CallingConv::C)
505 return false;
506
507 for (auto &Arg : OrigArgs) {
508 if (!isSupportedType(Arg.Ty))
509 return false;
510 if (Arg.Flags.isByVal() || Arg.Flags.isSRet())
511 return false;
512 }
513 if (OrigRet.Reg && !isSupportedType(OrigRet.Ty))
514 return false;
515
516 MachineFunction &MF = MIRBuilder.getMF();
517 const Function &F = MF.getFunction();
518 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
519 const MipsTargetMachine &TM =
520 static_cast<const MipsTargetMachine &>(MF.getTarget());
521 const MipsABIInfo &ABI = TM.getABI();
522
523 MachineInstrBuilder CallSeqStart =
524 MIRBuilder.buildInstr(Mips::ADJCALLSTACKDOWN);
525
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000526 const bool IsCalleeGlobalPIC =
527 Callee.isGlobal() && TM.isPositionIndependent();
528
Petar Avramovicf4a6dd22019-05-31 08:06:17 +0000529 MachineInstrBuilder MIB = MIRBuilder.buildInstrNoInsert(
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000530 Callee.isReg() || IsCalleeGlobalPIC ? Mips::JALRPseudo : Mips::JAL);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000531 MIB.addDef(Mips::SP, RegState::Implicit);
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000532 if (IsCalleeGlobalPIC) {
533 unsigned CalleeReg =
534 MF.getRegInfo().createGenericVirtualRegister(LLT::pointer(0, 32));
535 MachineInstr *CalleeGlobalValue =
536 MIRBuilder.buildGlobalValue(CalleeReg, Callee.getGlobal());
537 if (!Callee.getGlobal()->hasLocalLinkage())
538 CalleeGlobalValue->getOperand(1).setTargetFlags(MipsII::MO_GOT_CALL);
539 MIB.addUse(CalleeReg);
540 } else
541 MIB.add(Callee);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000542 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
543 MIB.addRegMask(TRI->getCallPreservedMask(MF, F.getCallingConv()));
544
545 TargetLowering::ArgListTy FuncOrigArgs;
546 FuncOrigArgs.reserve(OrigArgs.size());
547
548 SmallVector<ArgInfo, 8> ArgInfos;
549 SmallVector<unsigned, 8> OrigArgIndices;
550 unsigned i = 0;
551 for (auto &Arg : OrigArgs) {
552
553 TargetLowering::ArgListEntry Entry;
554 Entry.Ty = Arg.Ty;
555 FuncOrigArgs.push_back(Entry);
556
557 splitToValueTypes(Arg, i, ArgInfos, OrigArgIndices);
558 ++i;
559 }
560
561 SmallVector<ISD::OutputArg, 8> Outs;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000562 subTargetRegTypeForCallingConv(F, ArgInfos, OrigArgIndices, Outs);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000563
564 SmallVector<CCValAssign, 8> ArgLocs;
565 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
566 F.getContext());
567
Petar Jovanovic226e6112018-07-03 09:31:48 +0000568 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000569 const char *Call = Callee.isSymbol() ? Callee.getSymbolName() : nullptr;
570 CCInfo.AnalyzeCallOperands(Outs, TLI.CCAssignFnForCall(), FuncOrigArgs, Call);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000571 setLocInfo(ArgLocs, Outs);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000572
573 OutgoingValueHandler RetHandler(MIRBuilder, MF.getRegInfo(), MIB);
574 if (!RetHandler.handle(ArgLocs, ArgInfos)) {
575 return false;
576 }
577
Petar Jovanovic226e6112018-07-03 09:31:48 +0000578 unsigned NextStackOffset = CCInfo.getNextStackOffset();
579 const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering();
580 unsigned StackAlignment = TFL->getStackAlignment();
581 NextStackOffset = alignTo(NextStackOffset, StackAlignment);
582 CallSeqStart.addImm(NextStackOffset).addImm(0);
583
Petar Avramovicefcd3c02019-05-31 08:27:06 +0000584 if (IsCalleeGlobalPIC) {
585 MIRBuilder.buildCopy(
586 Mips::GP,
587 MF.getInfo<MipsFunctionInfo>()->getGlobalBaseRegForGlobalISel());
588 MIB.addDef(Mips::GP, RegState::Implicit);
589 }
Petar Jovanovic326ec322018-06-06 07:24:52 +0000590 MIRBuilder.insertInstr(MIB);
Petar Avramovicf4a6dd22019-05-31 08:06:17 +0000591 if (MIB->getOpcode() == Mips::JALRPseudo) {
592 const MipsSubtarget &STI =
593 static_cast<const MipsSubtarget &>(MIRBuilder.getMF().getSubtarget());
594 MIB.constrainAllUses(MIRBuilder.getTII(), *STI.getRegisterInfo(),
595 *STI.getRegBankInfo());
596 }
Petar Jovanovic326ec322018-06-06 07:24:52 +0000597
598 if (OrigRet.Reg) {
599
600 ArgInfos.clear();
601 SmallVector<unsigned, 8> OrigRetIndices;
602
603 splitToValueTypes(OrigRet, 0, ArgInfos, OrigRetIndices);
604
605 SmallVector<ISD::InputArg, 8> Ins;
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000606 subTargetRegTypeForCallingConv(F, ArgInfos, OrigRetIndices, Ins);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000607
608 SmallVector<CCValAssign, 8> ArgLocs;
609 MipsCCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs,
610 F.getContext());
611
612 CCInfo.AnalyzeCallResult(Ins, TLI.CCAssignFnForReturn(), OrigRet.Ty, Call);
Petar Jovanovic65d463b2018-08-23 20:41:09 +0000613 setLocInfo(ArgLocs, Ins);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000614
615 CallReturnHandler Handler(MIRBuilder, MF.getRegInfo(), MIB);
616 if (!Handler.handle(ArgLocs, ArgInfos))
617 return false;
618 }
619
Petar Jovanovic226e6112018-07-03 09:31:48 +0000620 MIRBuilder.buildInstr(Mips::ADJCALLSTACKUP).addImm(NextStackOffset).addImm(0);
Petar Jovanovic326ec322018-06-06 07:24:52 +0000621
622 return true;
623}
624
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000625template <typename T>
Petar Jovanovic366857a2018-04-11 15:12:32 +0000626void MipsCallLowering::subTargetRegTypeForCallingConv(
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000627 const Function &F, ArrayRef<ArgInfo> Args,
628 ArrayRef<unsigned> OrigArgIndices, SmallVectorImpl<T> &ISDArgs) const {
Petar Jovanovic366857a2018-04-11 15:12:32 +0000629 const DataLayout &DL = F.getParent()->getDataLayout();
630 const MipsTargetLowering &TLI = *getTLI<MipsTargetLowering>();
631
632 unsigned ArgNo = 0;
633 for (auto &Arg : Args) {
634
635 EVT VT = TLI.getValueType(DL, Arg.Ty);
Matt Arsenault81920b02018-07-28 13:25:19 +0000636 MVT RegisterVT = TLI.getRegisterTypeForCallingConv(F.getContext(),
637 F.getCallingConv(), VT);
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000638 unsigned NumRegs = TLI.getNumRegistersForCallingConv(
639 F.getContext(), F.getCallingConv(), VT);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000640
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000641 for (unsigned i = 0; i < NumRegs; ++i) {
642 ISD::ArgFlagsTy Flags = Arg.Flags;
Petar Jovanovic366857a2018-04-11 15:12:32 +0000643
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000644 if (i == 0)
645 Flags.setOrigAlign(TLI.getABIAlignmentForCallingConv(Arg.Ty, DL));
646 else
647 Flags.setOrigAlign(1);
Petar Jovanovic366857a2018-04-11 15:12:32 +0000648
Petar Jovanovicff1bc622018-09-28 13:28:47 +0000649 ISDArgs.emplace_back(Flags, RegisterVT, VT, true, OrigArgIndices[ArgNo],
650 0);
651 }
Petar Jovanovic366857a2018-04-11 15:12:32 +0000652 ++ArgNo;
653 }
654}
655
656void MipsCallLowering::splitToValueTypes(
657 const ArgInfo &OrigArg, unsigned OriginalIndex,
658 SmallVectorImpl<ArgInfo> &SplitArgs,
659 SmallVectorImpl<unsigned> &SplitArgsOrigIndices) const {
660
661 // TODO : perform structure and array split. For now we only deal with
662 // types that pass isSupportedType check.
663 SplitArgs.push_back(OrigArg);
664 SplitArgsOrigIndices.push_back(OriginalIndex);
Petar Jovanovicfac93e22018-02-23 11:06:40 +0000665}