| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information -------------===// | 
| Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
| David Goodwin | ade05a3 | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 10 | // This file contains the Thumb-2 implementation of the TargetInstrInfo class. | 
| Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 14 | #include "Thumb2InstrInfo.h" | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 15 | #include "ARMConstantPoolValue.h" | 
| Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 16 | #include "ARMMachineFunctionInfo.h" | 
| Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 17 | #include "MCTargetDesc/ARMAddressingModes.h" | 
| Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
|  | 19 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Evan Cheng | 1a4492b | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineMemOperand.h" | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCInst.h" | 
| Evan Cheng | 02b184d | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 23 | #include "llvm/Support/CommandLine.h" | 
| Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 24 |  | 
|  | 25 | using namespace llvm; | 
|  | 26 |  | 
| Owen Anderson | 671d578 | 2010-10-01 20:28:06 +0000 | [diff] [blame] | 27 | static cl::opt<bool> | 
|  | 28 | OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden, | 
|  | 29 | cl::desc("Use old-style Thumb2 if-conversion heuristics"), | 
|  | 30 | cl::init(false)); | 
|  | 31 |  | 
| Anton Korobeynikov | 14635da | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 32 | Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI) | 
| Eric Christopher | 3408583 | 2015-03-12 05:12:31 +0000 | [diff] [blame] | 33 | : ARMBaseInstrInfo(STI), RI() {} | 
| Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 34 |  | 
| Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 35 | /// getNoopForMachoTarget - Return the noop instruction to use for a noop. | 
|  | 36 | void Thumb2InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const { | 
| Richard Barton | 87dacc3 | 2013-10-18 14:09:49 +0000 | [diff] [blame] | 37 | NopInst.setOpcode(ARM::tHINT); | 
| Jim Grosbach | e9119e4 | 2015-05-13 18:37:00 +0000 | [diff] [blame] | 38 | NopInst.addOperand(MCOperand::createImm(0)); | 
|  | 39 | NopInst.addOperand(MCOperand::createImm(ARMCC::AL)); | 
|  | 40 | NopInst.addOperand(MCOperand::createReg(0)); | 
| Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 41 | } | 
|  | 42 |  | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 43 | unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const { | 
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 44 | // FIXME | 
|  | 45 | return 0; | 
|  | 46 | } | 
|  | 47 |  | 
| Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 48 | void | 
|  | 49 | Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail, | 
|  | 50 | MachineBasicBlock *NewDest) const { | 
|  | 51 | MachineBasicBlock *MBB = Tail->getParent(); | 
|  | 52 | ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>(); | 
| James Molloy | a7dbf98 | 2016-06-09 11:51:29 +0000 | [diff] [blame] | 53 | if (!AFI->hasITBlocks() || Tail->isBranch()) { | 
| Jakob Stoklund Olesen | 9de596e | 2012-11-28 02:35:17 +0000 | [diff] [blame] | 54 | TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest); | 
| Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 55 | return; | 
|  | 56 | } | 
|  | 57 |  | 
|  | 58 | // If the first instruction of Tail is predicated, we may have to update | 
|  | 59 | // the IT instruction. | 
|  | 60 | unsigned PredReg = 0; | 
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 61 | ARMCC::CondCodes CC = getInstrPredicate(*Tail, PredReg); | 
| Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 62 | MachineBasicBlock::iterator MBBI = Tail; | 
|  | 63 | if (CC != ARMCC::AL) | 
|  | 64 | // Expecting at least the t2IT instruction before it. | 
|  | 65 | --MBBI; | 
|  | 66 |  | 
|  | 67 | // Actually replace the tail. | 
| Jakob Stoklund Olesen | 9de596e | 2012-11-28 02:35:17 +0000 | [diff] [blame] | 68 | TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest); | 
| Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 69 |  | 
|  | 70 | // Fix up IT. | 
|  | 71 | if (CC != ARMCC::AL) { | 
|  | 72 | MachineBasicBlock::iterator E = MBB->begin(); | 
|  | 73 | unsigned Count = 4; // At most 4 instructions in an IT block. | 
|  | 74 | while (Count && MBBI != E) { | 
|  | 75 | if (MBBI->isDebugValue()) { | 
|  | 76 | --MBBI; | 
|  | 77 | continue; | 
|  | 78 | } | 
|  | 79 | if (MBBI->getOpcode() == ARM::t2IT) { | 
|  | 80 | unsigned Mask = MBBI->getOperand(1).getImm(); | 
|  | 81 | if (Count == 4) | 
|  | 82 | MBBI->eraseFromParent(); | 
|  | 83 | else { | 
|  | 84 | unsigned MaskOn = 1 << Count; | 
|  | 85 | unsigned MaskOff = ~(MaskOn - 1); | 
|  | 86 | MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn); | 
|  | 87 | } | 
|  | 88 | return; | 
|  | 89 | } | 
|  | 90 | --MBBI; | 
|  | 91 | --Count; | 
|  | 92 | } | 
|  | 93 |  | 
|  | 94 | // Ctrl flow can reach here if branch folding is run before IT block | 
|  | 95 | // formation pass. | 
|  | 96 | } | 
|  | 97 | } | 
|  | 98 |  | 
| David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 99 | bool | 
| Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 100 | Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB, | 
|  | 101 | MachineBasicBlock::iterator MBBI) const { | 
| Evan Cheng | 666cf56 | 2011-02-22 07:07:59 +0000 | [diff] [blame] | 102 | while (MBBI->isDebugValue()) { | 
| Evan Cheng | 87a9f19 | 2011-02-21 23:40:47 +0000 | [diff] [blame] | 103 | ++MBBI; | 
| Evan Cheng | 666cf56 | 2011-02-22 07:07:59 +0000 | [diff] [blame] | 104 | if (MBBI == MBB.end()) | 
|  | 105 | return false; | 
|  | 106 | } | 
| Evan Cheng | 87a9f19 | 2011-02-21 23:40:47 +0000 | [diff] [blame] | 107 |  | 
| Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 108 | unsigned PredReg = 0; | 
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 109 | return getITInstrPredicate(*MBBI, PredReg) == ARMCC::AL; | 
| Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 110 | } | 
|  | 111 |  | 
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 112 | void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB, | 
| Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 113 | MachineBasicBlock::iterator I, | 
|  | 114 | const DebugLoc &DL, unsigned DestReg, | 
|  | 115 | unsigned SrcReg, bool KillSrc) const { | 
| Evan Cheng | 186332f | 2009-07-27 00:33:08 +0000 | [diff] [blame] | 116 | // Handle SPR, DPR, and QPR copies. | 
| Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 117 | if (!ARM::GPRRegClass.contains(DestReg, SrcReg)) | 
|  | 118 | return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc); | 
|  | 119 |  | 
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 120 | BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg) | 
|  | 121 | .addReg(SrcReg, getKillRegState(KillSrc)) | 
|  | 122 | .add(predOps(ARMCC::AL)); | 
| Anton Korobeynikov | c5df7e2 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 123 | } | 
| Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 124 |  | 
|  | 125 | void Thumb2InstrInfo:: | 
|  | 126 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, | 
|  | 127 | unsigned SrcReg, bool isKill, int FI, | 
| Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 128 | const TargetRegisterClass *RC, | 
|  | 129 | const TargetRegisterInfo *TRI) const { | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 130 | DebugLoc DL; | 
|  | 131 | if (I != MBB.end()) DL = I->getDebugLoc(); | 
|  | 132 |  | 
|  | 133 | MachineFunction &MF = *MBB.getParent(); | 
| Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 134 | MachineFrameInfo &MFI = MF.getFrameInfo(); | 
| Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 135 | MachineMemOperand *MMO = MF.getMachineMemOperand( | 
|  | 136 | MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore, | 
|  | 137 | MFI.getObjectSize(FI), MFI.getObjectAlignment(FI)); | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 138 |  | 
| Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 139 | if (RC == &ARM::GPRRegClass   || RC == &ARM::tGPRRegClass || | 
|  | 140 | RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass || | 
|  | 141 | RC == &ARM::GPRnopcRegClass) { | 
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 142 | BuildMI(MBB, I, DL, get(ARM::t2STRi12)) | 
|  | 143 | .addReg(SrcReg, getKillRegState(isKill)) | 
|  | 144 | .addFrameIndex(FI) | 
|  | 145 | .addImm(0) | 
|  | 146 | .addMemOperand(MMO) | 
|  | 147 | .add(predOps(ARMCC::AL)); | 
| Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 148 | return; | 
|  | 149 | } | 
|  | 150 |  | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 151 | if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { | 
|  | 152 | // Thumb2 STRD expects its dest-registers to be in rGPR. Not a problem for | 
|  | 153 | // gsub_0, but needs an extra constraint for gsub_1 (which could be sp | 
|  | 154 | // otherwise). | 
| Matthias Braun | fe725c9 | 2016-05-31 21:39:12 +0000 | [diff] [blame] | 155 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) { | 
|  | 156 | MachineRegisterInfo *MRI = &MF.getRegInfo(); | 
|  | 157 | MRI->constrainRegClass(SrcReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass); | 
|  | 158 | } | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 159 |  | 
|  | 160 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2STRDi8)); | 
|  | 161 | AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI); | 
|  | 162 | AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI); | 
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 163 | MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO).add(predOps(ARMCC::AL)); | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 164 | return; | 
|  | 165 | } | 
|  | 166 |  | 
| Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 167 | ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI); | 
| Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 168 | } | 
|  | 169 |  | 
|  | 170 | void Thumb2InstrInfo:: | 
|  | 171 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, | 
|  | 172 | unsigned DestReg, int FI, | 
| Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 173 | const TargetRegisterClass *RC, | 
|  | 174 | const TargetRegisterInfo *TRI) const { | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 175 | MachineFunction &MF = *MBB.getParent(); | 
| Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 176 | MachineFrameInfo &MFI = MF.getFrameInfo(); | 
| Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 177 | MachineMemOperand *MMO = MF.getMachineMemOperand( | 
|  | 178 | MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad, | 
|  | 179 | MFI.getObjectSize(FI), MFI.getObjectAlignment(FI)); | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 180 | DebugLoc DL; | 
|  | 181 | if (I != MBB.end()) DL = I->getDebugLoc(); | 
|  | 182 |  | 
| Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 183 | if (RC == &ARM::GPRRegClass   || RC == &ARM::tGPRRegClass || | 
|  | 184 | RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass || | 
|  | 185 | RC == &ARM::GPRnopcRegClass) { | 
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 186 | BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg) | 
|  | 187 | .addFrameIndex(FI) | 
|  | 188 | .addImm(0) | 
|  | 189 | .addMemOperand(MMO) | 
|  | 190 | .add(predOps(ARMCC::AL)); | 
| Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 191 | return; | 
|  | 192 | } | 
|  | 193 |  | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 194 | if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { | 
|  | 195 | // Thumb2 LDRD expects its dest-registers to be in rGPR. Not a problem for | 
|  | 196 | // gsub_0, but needs an extra constraint for gsub_1 (which could be sp | 
|  | 197 | // otherwise). | 
| Matthias Braun | fe725c9 | 2016-05-31 21:39:12 +0000 | [diff] [blame] | 198 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { | 
|  | 199 | MachineRegisterInfo *MRI = &MF.getRegInfo(); | 
|  | 200 | MRI->constrainRegClass(DestReg, | 
|  | 201 | &ARM::GPRPair_with_gsub_1_in_rGPRRegClass); | 
|  | 202 | } | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 203 |  | 
|  | 204 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2LDRDi8)); | 
|  | 205 | AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI); | 
|  | 206 | AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI); | 
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 207 | MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO).add(predOps(ARMCC::AL)); | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 208 |  | 
|  | 209 | if (TargetRegisterInfo::isPhysicalRegister(DestReg)) | 
|  | 210 | MIB.addReg(DestReg, RegState::ImplicitDefine); | 
|  | 211 | return; | 
|  | 212 | } | 
|  | 213 |  | 
| Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 214 | ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI); | 
| Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 215 | } | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 216 |  | 
| Rafael Espindola | 82f4631 | 2016-06-28 15:18:26 +0000 | [diff] [blame] | 217 | void Thumb2InstrInfo::expandLoadStackGuard( | 
|  | 218 | MachineBasicBlock::iterator MI) const { | 
|  | 219 | MachineFunction &MF = *MI->getParent()->getParent(); | 
|  | 220 | if (MF.getTarget().isPositionIndependent()) | 
|  | 221 | expandLoadStackGuardBase(MI, ARM::t2MOV_ga_pcrel, ARM::t2LDRi12); | 
| Akira Hatanaka | dc08c30 | 2014-08-02 05:40:40 +0000 | [diff] [blame] | 222 | else | 
| Rafael Espindola | 82f4631 | 2016-06-28 15:18:26 +0000 | [diff] [blame] | 223 | expandLoadStackGuardBase(MI, ARM::t2MOVi32imm, ARM::t2LDRi12); | 
| Akira Hatanaka | e5b6e0d | 2014-07-25 19:31:34 +0000 | [diff] [blame] | 224 | } | 
|  | 225 |  | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 226 | void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB, | 
| Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 227 | MachineBasicBlock::iterator &MBBI, | 
|  | 228 | const DebugLoc &dl, unsigned DestReg, | 
|  | 229 | unsigned BaseReg, int NumBytes, | 
|  | 230 | ARMCC::CondCodes Pred, unsigned PredReg, | 
|  | 231 | const ARMBaseInstrInfo &TII, | 
|  | 232 | unsigned MIFlags) { | 
| Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 233 | if (NumBytes == 0 && DestReg != BaseReg) { | 
|  | 234 | BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), DestReg) | 
|  | 235 | .addReg(BaseReg, RegState::Kill) | 
|  | 236 | .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags); | 
|  | 237 | return; | 
|  | 238 | } | 
|  | 239 |  | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 240 | bool isSub = NumBytes < 0; | 
|  | 241 | if (isSub) NumBytes = -NumBytes; | 
|  | 242 |  | 
|  | 243 | // If profitable, use a movw or movt to materialize the offset. | 
|  | 244 | // FIXME: Use the scavenger to grab a scratch register. | 
|  | 245 | if (DestReg != ARM::SP && DestReg != BaseReg && | 
|  | 246 | NumBytes >= 4096 && | 
|  | 247 | ARM_AM::getT2SOImmVal(NumBytes) == -1) { | 
|  | 248 | bool Fits = false; | 
|  | 249 | if (NumBytes < 65536) { | 
|  | 250 | // Use a movw to materialize the 16-bit constant. | 
|  | 251 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg) | 
|  | 252 | .addImm(NumBytes) | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 253 | .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 254 | Fits = true; | 
|  | 255 | } else if ((NumBytes & 0xffff) == 0) { | 
|  | 256 | // Use a movt to materialize the 32-bit constant. | 
|  | 257 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg) | 
|  | 258 | .addReg(DestReg) | 
|  | 259 | .addImm(NumBytes >> 16) | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 260 | .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 261 | Fits = true; | 
|  | 262 | } | 
|  | 263 |  | 
|  | 264 | if (Fits) { | 
|  | 265 | if (isSub) { | 
|  | 266 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg) | 
| Quentin Colombet | 0a90504 | 2015-04-30 18:52:49 +0000 | [diff] [blame] | 267 | .addReg(BaseReg) | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 268 | .addReg(DestReg, RegState::Kill) | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 269 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0) | 
|  | 270 | .setMIFlags(MIFlags); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 271 | } else { | 
| Quentin Colombet | 0a90504 | 2015-04-30 18:52:49 +0000 | [diff] [blame] | 272 | // Here we know that DestReg is not SP but we do not | 
|  | 273 | // know anything about BaseReg. t2ADDrr is an invalid | 
|  | 274 | // instruction is SP is used as the second argument, but | 
|  | 275 | // is fine if SP is the first argument. To be sure we | 
|  | 276 | // do not generate invalid encoding, put BaseReg first. | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 277 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg) | 
| Quentin Colombet | 0a90504 | 2015-04-30 18:52:49 +0000 | [diff] [blame] | 278 | .addReg(BaseReg) | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 279 | .addReg(DestReg, RegState::Kill) | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 280 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0) | 
|  | 281 | .setMIFlags(MIFlags); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 282 | } | 
|  | 283 | return; | 
|  | 284 | } | 
|  | 285 | } | 
|  | 286 |  | 
|  | 287 | while (NumBytes) { | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 288 | unsigned ThisVal = NumBytes; | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 289 | unsigned Opc = 0; | 
|  | 290 | if (DestReg == ARM::SP && BaseReg != ARM::SP) { | 
|  | 291 | // mov sp, rn. Note t2MOVr cannot be used. | 
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 292 | BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), DestReg) | 
|  | 293 | .addReg(BaseReg) | 
|  | 294 | .setMIFlags(MIFlags) | 
|  | 295 | .add(predOps(ARMCC::AL)); | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 296 | BaseReg = ARM::SP; | 
|  | 297 | continue; | 
|  | 298 | } | 
|  | 299 |  | 
| Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 300 | bool HasCCOut = true; | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 301 | if (BaseReg == ARM::SP) { | 
|  | 302 | // sub sp, sp, #imm7 | 
|  | 303 | if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) { | 
|  | 304 | assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?"); | 
|  | 305 | Opc = isSub ? ARM::tSUBspi : ARM::tADDspi; | 
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 306 | BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) | 
|  | 307 | .addReg(BaseReg) | 
|  | 308 | .addImm(ThisVal / 4) | 
|  | 309 | .setMIFlags(MIFlags) | 
|  | 310 | .add(predOps(ARMCC::AL)); | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 311 | NumBytes = 0; | 
|  | 312 | continue; | 
|  | 313 | } | 
|  | 314 |  | 
|  | 315 | // sub rd, sp, so_imm | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 316 | Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri; | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 317 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { | 
|  | 318 | NumBytes = 0; | 
|  | 319 | } else { | 
|  | 320 | // FIXME: Move this to ARMAddressingModes.h? | 
| Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 321 | unsigned RotAmt = countLeadingZeros(ThisVal); | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 322 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); | 
|  | 323 | NumBytes &= ~ThisVal; | 
|  | 324 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && | 
|  | 325 | "Bit extraction didn't work?"); | 
|  | 326 | } | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 327 | } else { | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 328 | assert(DestReg != ARM::SP && BaseReg != ARM::SP); | 
|  | 329 | Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri; | 
|  | 330 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { | 
|  | 331 | NumBytes = 0; | 
|  | 332 | } else if (ThisVal < 4096) { | 
|  | 333 | Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12; | 
| Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 334 | HasCCOut = false; | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 335 | NumBytes = 0; | 
|  | 336 | } else { | 
|  | 337 | // FIXME: Move this to ARMAddressingModes.h? | 
| Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 338 | unsigned RotAmt = countLeadingZeros(ThisVal); | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 339 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); | 
|  | 340 | NumBytes &= ~ThisVal; | 
|  | 341 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && | 
|  | 342 | "Bit extraction didn't work?"); | 
|  | 343 | } | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 344 | } | 
|  | 345 |  | 
|  | 346 | // Build the new ADD / SUB. | 
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 347 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) | 
|  | 348 | .addReg(BaseReg, RegState::Kill) | 
|  | 349 | .addImm(ThisVal) | 
|  | 350 | .add(predOps(ARMCC::AL)) | 
|  | 351 | .setMIFlags(MIFlags); | 
| Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 352 | if (HasCCOut) | 
| Diana Picus | 8a73f55 | 2017-01-13 10:18:01 +0000 | [diff] [blame] | 353 | MIB.add(condCodeOp()); | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 354 |  | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 355 | BaseReg = DestReg; | 
|  | 356 | } | 
|  | 357 | } | 
|  | 358 |  | 
|  | 359 | static unsigned | 
|  | 360 | negativeOffsetOpcode(unsigned opcode) | 
|  | 361 | { | 
|  | 362 | switch (opcode) { | 
|  | 363 | case ARM::t2LDRi12:   return ARM::t2LDRi8; | 
|  | 364 | case ARM::t2LDRHi12:  return ARM::t2LDRHi8; | 
|  | 365 | case ARM::t2LDRBi12:  return ARM::t2LDRBi8; | 
|  | 366 | case ARM::t2LDRSHi12: return ARM::t2LDRSHi8; | 
|  | 367 | case ARM::t2LDRSBi12: return ARM::t2LDRSBi8; | 
|  | 368 | case ARM::t2STRi12:   return ARM::t2STRi8; | 
|  | 369 | case ARM::t2STRBi12:  return ARM::t2STRBi8; | 
|  | 370 | case ARM::t2STRHi12:  return ARM::t2STRHi8; | 
| Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 371 | case ARM::t2PLDi12:   return ARM::t2PLDi8; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 372 |  | 
|  | 373 | case ARM::t2LDRi8: | 
|  | 374 | case ARM::t2LDRHi8: | 
|  | 375 | case ARM::t2LDRBi8: | 
|  | 376 | case ARM::t2LDRSHi8: | 
|  | 377 | case ARM::t2LDRSBi8: | 
|  | 378 | case ARM::t2STRi8: | 
|  | 379 | case ARM::t2STRBi8: | 
|  | 380 | case ARM::t2STRHi8: | 
| Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 381 | case ARM::t2PLDi8: | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 382 | return opcode; | 
|  | 383 |  | 
|  | 384 | default: | 
|  | 385 | break; | 
|  | 386 | } | 
|  | 387 |  | 
|  | 388 | return 0; | 
|  | 389 | } | 
|  | 390 |  | 
|  | 391 | static unsigned | 
|  | 392 | positiveOffsetOpcode(unsigned opcode) | 
|  | 393 | { | 
|  | 394 | switch (opcode) { | 
|  | 395 | case ARM::t2LDRi8:   return ARM::t2LDRi12; | 
|  | 396 | case ARM::t2LDRHi8:  return ARM::t2LDRHi12; | 
|  | 397 | case ARM::t2LDRBi8:  return ARM::t2LDRBi12; | 
|  | 398 | case ARM::t2LDRSHi8: return ARM::t2LDRSHi12; | 
|  | 399 | case ARM::t2LDRSBi8: return ARM::t2LDRSBi12; | 
|  | 400 | case ARM::t2STRi8:   return ARM::t2STRi12; | 
|  | 401 | case ARM::t2STRBi8:  return ARM::t2STRBi12; | 
|  | 402 | case ARM::t2STRHi8:  return ARM::t2STRHi12; | 
| Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 403 | case ARM::t2PLDi8:   return ARM::t2PLDi12; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 404 |  | 
|  | 405 | case ARM::t2LDRi12: | 
|  | 406 | case ARM::t2LDRHi12: | 
|  | 407 | case ARM::t2LDRBi12: | 
|  | 408 | case ARM::t2LDRSHi12: | 
|  | 409 | case ARM::t2LDRSBi12: | 
|  | 410 | case ARM::t2STRi12: | 
|  | 411 | case ARM::t2STRBi12: | 
|  | 412 | case ARM::t2STRHi12: | 
| Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 413 | case ARM::t2PLDi12: | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 414 | return opcode; | 
|  | 415 |  | 
|  | 416 | default: | 
|  | 417 | break; | 
|  | 418 | } | 
|  | 419 |  | 
|  | 420 | return 0; | 
|  | 421 | } | 
|  | 422 |  | 
|  | 423 | static unsigned | 
|  | 424 | immediateOffsetOpcode(unsigned opcode) | 
|  | 425 | { | 
|  | 426 | switch (opcode) { | 
|  | 427 | case ARM::t2LDRs:   return ARM::t2LDRi12; | 
|  | 428 | case ARM::t2LDRHs:  return ARM::t2LDRHi12; | 
|  | 429 | case ARM::t2LDRBs:  return ARM::t2LDRBi12; | 
|  | 430 | case ARM::t2LDRSHs: return ARM::t2LDRSHi12; | 
|  | 431 | case ARM::t2LDRSBs: return ARM::t2LDRSBi12; | 
|  | 432 | case ARM::t2STRs:   return ARM::t2STRi12; | 
|  | 433 | case ARM::t2STRBs:  return ARM::t2STRBi12; | 
|  | 434 | case ARM::t2STRHs:  return ARM::t2STRHi12; | 
| Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 435 | case ARM::t2PLDs:   return ARM::t2PLDi12; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 436 |  | 
|  | 437 | case ARM::t2LDRi12: | 
|  | 438 | case ARM::t2LDRHi12: | 
|  | 439 | case ARM::t2LDRBi12: | 
|  | 440 | case ARM::t2LDRSHi12: | 
|  | 441 | case ARM::t2LDRSBi12: | 
|  | 442 | case ARM::t2STRi12: | 
|  | 443 | case ARM::t2STRBi12: | 
|  | 444 | case ARM::t2STRHi12: | 
| Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 445 | case ARM::t2PLDi12: | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 446 | case ARM::t2LDRi8: | 
|  | 447 | case ARM::t2LDRHi8: | 
|  | 448 | case ARM::t2LDRBi8: | 
|  | 449 | case ARM::t2LDRSHi8: | 
|  | 450 | case ARM::t2LDRSBi8: | 
|  | 451 | case ARM::t2STRi8: | 
|  | 452 | case ARM::t2STRBi8: | 
|  | 453 | case ARM::t2STRHi8: | 
| Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 454 | case ARM::t2PLDi8: | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 455 | return opcode; | 
|  | 456 |  | 
|  | 457 | default: | 
|  | 458 | break; | 
|  | 459 | } | 
|  | 460 |  | 
|  | 461 | return 0; | 
|  | 462 | } | 
|  | 463 |  | 
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 464 | bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx, | 
|  | 465 | unsigned FrameReg, int &Offset, | 
|  | 466 | const ARMBaseInstrInfo &TII) { | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 467 | unsigned Opcode = MI.getOpcode(); | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 468 | const MCInstrDesc &Desc = MI.getDesc(); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 469 | unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); | 
|  | 470 | bool isSub = false; | 
|  | 471 |  | 
|  | 472 | // Memory operands in inline assembly always use AddrModeT2_i12. | 
|  | 473 | if (Opcode == ARM::INLINEASM) | 
|  | 474 | AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2? | 
| Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 475 |  | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 476 | if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) { | 
|  | 477 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 478 |  | 
| Jakob Stoklund Olesen | bdc17f6 | 2010-01-19 21:08:28 +0000 | [diff] [blame] | 479 | unsigned PredReg; | 
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 480 | if (Offset == 0 && getInstrPredicate(MI, PredReg) == ARMCC::AL) { | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 481 | // Turn it into a move. | 
| Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 482 | MI.setDesc(TII.get(ARM::tMOVr)); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 483 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); | 
| Jakob Stoklund Olesen | bdc17f6 | 2010-01-19 21:08:28 +0000 | [diff] [blame] | 484 | // Remove offset and remaining explicit predicate operands. | 
|  | 485 | do MI.RemoveOperand(FrameRegIdx+1); | 
| Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 486 | while (MI.getNumOperands() > FrameRegIdx+1); | 
| Jakob Stoklund Olesen | b159b5f | 2012-12-19 21:31:56 +0000 | [diff] [blame] | 487 | MachineInstrBuilder MIB(*MI.getParent()->getParent(), &MI); | 
| Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 488 | MIB.add(predOps(ARMCC::AL)); | 
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 489 | return true; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 490 | } | 
|  | 491 |  | 
| Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 492 | bool HasCCOut = Opcode != ARM::t2ADDri12; | 
|  | 493 |  | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 494 | if (Offset < 0) { | 
|  | 495 | Offset = -Offset; | 
|  | 496 | isSub = true; | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 497 | MI.setDesc(TII.get(ARM::t2SUBri)); | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 498 | } else { | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 499 | MI.setDesc(TII.get(ARM::t2ADDri)); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 500 | } | 
|  | 501 |  | 
|  | 502 | // Common case: small offset, fits into instruction. | 
|  | 503 | if (ARM_AM::getT2SOImmVal(Offset) != -1) { | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 504 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); | 
|  | 505 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); | 
| Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 506 | // Add cc_out operand if the original instruction did not have one. | 
|  | 507 | if (!HasCCOut) | 
|  | 508 | MI.addOperand(MachineOperand::CreateReg(0, false)); | 
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 509 | Offset = 0; | 
|  | 510 | return true; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 511 | } | 
|  | 512 | // Another common case: imm12. | 
| Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 513 | if (Offset < 4096 && | 
|  | 514 | (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) { | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 515 | unsigned NewOpc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12; | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 516 | MI.setDesc(TII.get(NewOpc)); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 517 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); | 
|  | 518 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); | 
| Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 519 | // Remove the cc_out operand. | 
|  | 520 | if (HasCCOut) | 
|  | 521 | MI.RemoveOperand(MI.getNumOperands()-1); | 
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 522 | Offset = 0; | 
|  | 523 | return true; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 524 | } | 
|  | 525 |  | 
|  | 526 | // Otherwise, extract 8 adjacent bits from the immediate into this | 
|  | 527 | // t2ADDri/t2SUBri. | 
| Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 528 | unsigned RotAmt = countLeadingZeros<unsigned>(Offset); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 529 | unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt); | 
|  | 530 |  | 
|  | 531 | // We will handle these bits from offset, clear them. | 
|  | 532 | Offset &= ~ThisImmVal; | 
|  | 533 |  | 
|  | 534 | assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 && | 
|  | 535 | "Bit extraction didn't work?"); | 
|  | 536 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal); | 
| Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 537 | // Add cc_out operand if the original instruction did not have one. | 
|  | 538 | if (!HasCCOut) | 
|  | 539 | MI.addOperand(MachineOperand::CreateReg(0, false)); | 
|  | 540 |  | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 541 | } else { | 
| Bob Wilson | 967bf27 | 2009-09-15 17:56:18 +0000 | [diff] [blame] | 542 |  | 
| Bob Wilson | 5638c36 | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 543 | // AddrMode4 and AddrMode6 cannot handle any offset. | 
|  | 544 | if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6) | 
| Bob Wilson | 967bf27 | 2009-09-15 17:56:18 +0000 | [diff] [blame] | 545 | return false; | 
|  | 546 |  | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 547 | // AddrModeT2_so cannot handle any offset. If there is no offset | 
|  | 548 | // register then we change to an immediate version. | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 549 | unsigned NewOpc = Opcode; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 550 | if (AddrMode == ARMII::AddrModeT2_so) { | 
|  | 551 | unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg(); | 
|  | 552 | if (OffsetReg != 0) { | 
|  | 553 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); | 
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 554 | return Offset == 0; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 555 | } | 
| Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 556 |  | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 557 | MI.RemoveOperand(FrameRegIdx+1); | 
|  | 558 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0); | 
|  | 559 | NewOpc = immediateOffsetOpcode(Opcode); | 
|  | 560 | AddrMode = ARMII::AddrModeT2_i12; | 
|  | 561 | } | 
|  | 562 |  | 
|  | 563 | unsigned NumBits = 0; | 
|  | 564 | unsigned Scale = 1; | 
|  | 565 | if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) { | 
|  | 566 | // i8 supports only negative, and i12 supports only positive, so | 
|  | 567 | // based on Offset sign convert Opcode to the appropriate | 
|  | 568 | // instruction | 
|  | 569 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); | 
|  | 570 | if (Offset < 0) { | 
|  | 571 | NewOpc = negativeOffsetOpcode(Opcode); | 
|  | 572 | NumBits = 8; | 
|  | 573 | isSub = true; | 
|  | 574 | Offset = -Offset; | 
|  | 575 | } else { | 
|  | 576 | NewOpc = positiveOffsetOpcode(Opcode); | 
|  | 577 | NumBits = 12; | 
|  | 578 | } | 
| Bob Wilson | 5638c36 | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 579 | } else if (AddrMode == ARMII::AddrMode5) { | 
|  | 580 | // VFP address mode. | 
|  | 581 | const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1); | 
|  | 582 | int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm()); | 
|  | 583 | if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub) | 
|  | 584 | InstrOffs *= -1; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 585 | NumBits = 8; | 
|  | 586 | Scale = 4; | 
|  | 587 | Offset += InstrOffs * 4; | 
|  | 588 | assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!"); | 
|  | 589 | if (Offset < 0) { | 
|  | 590 | Offset = -Offset; | 
|  | 591 | isSub = true; | 
|  | 592 | } | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 593 | } else if (AddrMode == ARMII::AddrModeT2_i8s4) { | 
|  | 594 | Offset += MI.getOperand(FrameRegIdx + 1).getImm() * 4; | 
| Bob Wilson | 89e94fc | 2015-02-23 16:57:19 +0000 | [diff] [blame] | 595 | NumBits = 10; // 8 bits scaled by 4 | 
| Bob Wilson | 8e29dec | 2015-02-24 01:37:31 +0000 | [diff] [blame] | 596 | // MCInst operand expects already scaled value. | 
| Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 597 | Scale = 1; | 
| Bob Wilson | 8e29dec | 2015-02-24 01:37:31 +0000 | [diff] [blame] | 598 | assert((Offset & 3) == 0 && "Can't encode this offset!"); | 
| Bob Wilson | 5638c36 | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 599 | } else { | 
|  | 600 | llvm_unreachable("Unsupported addressing mode!"); | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 601 | } | 
|  | 602 |  | 
|  | 603 | if (NewOpc != Opcode) | 
|  | 604 | MI.setDesc(TII.get(NewOpc)); | 
|  | 605 |  | 
|  | 606 | MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1); | 
|  | 607 |  | 
|  | 608 | // Attempt to fold address computation | 
|  | 609 | // Common case: small offset, fits into instruction. | 
|  | 610 | int ImmedOffset = Offset / Scale; | 
|  | 611 | unsigned Mask = (1 << NumBits) - 1; | 
|  | 612 | if ((unsigned)Offset <= Mask * Scale) { | 
|  | 613 | // Replace the FrameIndex with fp/sp | 
|  | 614 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); | 
|  | 615 | if (isSub) { | 
|  | 616 | if (AddrMode == ARMII::AddrMode5) | 
|  | 617 | // FIXME: Not consistent. | 
|  | 618 | ImmedOffset |= 1 << NumBits; | 
| Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 619 | else | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 620 | ImmedOffset = -ImmedOffset; | 
|  | 621 | } | 
|  | 622 | ImmOp.ChangeToImmediate(ImmedOffset); | 
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 623 | Offset = 0; | 
|  | 624 | return true; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 625 | } | 
| Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 626 |  | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 627 | // Otherwise, offset doesn't fit. Pull in what we can to simplify | 
| David Goodwin | 0830980 | 2009-07-28 23:52:33 +0000 | [diff] [blame] | 628 | ImmedOffset = ImmedOffset & Mask; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 629 | if (isSub) { | 
|  | 630 | if (AddrMode == ARMII::AddrMode5) | 
|  | 631 | // FIXME: Not consistent. | 
|  | 632 | ImmedOffset |= 1 << NumBits; | 
| Evan Cheng | 8b9deeb | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 633 | else { | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 634 | ImmedOffset = -ImmedOffset; | 
| Evan Cheng | 8b9deeb | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 635 | if (ImmedOffset == 0) | 
|  | 636 | // Change the opcode back if the encoded offset is zero. | 
|  | 637 | MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc))); | 
|  | 638 | } | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 639 | } | 
|  | 640 | ImmOp.ChangeToImmediate(ImmedOffset); | 
|  | 641 | Offset &= ~(Mask*Scale); | 
|  | 642 | } | 
|  | 643 |  | 
| Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 644 | Offset = (isSub) ? -Offset : Offset; | 
|  | 645 | return Offset == 0; | 
| Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 646 | } | 
| Evan Cheng | a0746bd | 2010-06-09 19:26:01 +0000 | [diff] [blame] | 647 |  | 
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 648 | ARMCC::CondCodes llvm::getITInstrPredicate(const MachineInstr &MI, | 
|  | 649 | unsigned &PredReg) { | 
|  | 650 | unsigned Opc = MI.getOpcode(); | 
| Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 651 | if (Opc == ARM::tBcc || Opc == ARM::t2Bcc) | 
|  | 652 | return ARMCC::AL; | 
| Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 653 | return getInstrPredicate(MI, PredReg); | 
| Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 654 | } |