blob: 7ce894fdc47244f6ac730e21a4dd4b6c944105a6 [file] [log] [blame]
Evan Cheng1be453b2009-08-08 03:21:23 +00001//===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng1be453b2009-08-08 03:21:23 +000010#include "ARM.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000011#include "ARMBaseInstrInfo.h"
Bob Wilsona2881ee2011-04-19 18:11:49 +000012#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000013#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "Thumb2InstrInfo.h"
15#include "llvm/ADT/DenseMap.h"
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +000016#include "llvm/ADT/PostOrderIterator.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/ADT/Statistic.h"
18#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000019#include "llvm/CodeGen/MachineInstr.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000021#include "llvm/IR/Function.h" // To access Function attributes
Evan Chengf16a1d52009-08-10 07:20:37 +000022#include "llvm/Support/CommandLine.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000023#include "llvm/Support/Debug.h"
Benjamin Kramer16132e62015-03-23 18:07:13 +000024#include "llvm/Support/raw_ostream.h"
Craig Toppera9253262014-03-22 23:51:00 +000025#include "llvm/Target/TargetMachine.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000026using namespace llvm;
27
Chandler Carruth84e68b22014-04-22 02:41:26 +000028#define DEBUG_TYPE "t2-reduce-size"
29
Evan Cheng1f5bee12009-08-10 06:57:42 +000030STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones");
31STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones");
Evan Cheng36064672009-08-11 08:52:18 +000032STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones");
Evan Cheng1be453b2009-08-08 03:21:23 +000033
Evan Chengcc9ca352009-08-11 21:11:32 +000034static cl::opt<int> ReduceLimit("t2-reduce-limit",
35 cl::init(-1), cl::Hidden);
36static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2",
37 cl::init(-1), cl::Hidden);
38static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3",
39 cl::init(-1), cl::Hidden);
Evan Chengf16a1d52009-08-10 07:20:37 +000040
Evan Cheng1be453b2009-08-08 03:21:23 +000041namespace {
42 /// ReduceTable - A static table with information on mapping from wide
43 /// opcodes to narrow
44 struct ReduceEntry {
Craig Topperca658c22012-03-11 07:16:55 +000045 uint16_t WideOpc; // Wide opcode
46 uint16_t NarrowOpc1; // Narrow opcode to transform to
47 uint16_t NarrowOpc2; // Narrow opcode when it's two-address
Evan Cheng1be453b2009-08-08 03:21:23 +000048 uint8_t Imm1Limit; // Limit of immediate field (bits)
49 uint8_t Imm2Limit; // Limit of immediate field when it's two-address
50 unsigned LowRegs1 : 1; // Only possible if low-registers are used
51 unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr)
Evan Cheng1e6c2a12009-08-12 01:49:45 +000052 unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa.
Evan Cheng1be453b2009-08-08 03:21:23 +000053 // 1 - No cc field.
Evan Cheng1e6c2a12009-08-12 01:49:45 +000054 // 2 - Always set CPSR.
Evan Chengaee7e492009-08-12 18:35:50 +000055 unsigned PredCC2 : 2;
Bob Wilsona2881ee2011-04-19 18:11:49 +000056 unsigned PartFlag : 1; // 16-bit instruction does partial flag update
Evan Cheng1be453b2009-08-08 03:21:23 +000057 unsigned Special : 1; // Needs to be dealt with specially
Evan Chengddc0cb62012-12-20 19:59:30 +000058 unsigned AvoidMovs: 1; // Avoid movs with shifter operand (for Swift)
Evan Cheng1be453b2009-08-08 03:21:23 +000059 };
60
61 static const ReduceEntry ReduceTable[] = {
Evan Chengddc0cb62012-12-20 19:59:30 +000062 // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C,PF,S,AM
63 { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0,0 },
64 { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1,0 },
65 { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0,0 },
66 { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1,0 },
67 { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1,0 },
68 { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0,0 },
69 { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0,1 },
70 { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0,1 },
71 { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0,0 },
72 //FIXME: Disable CMN, as CCodes are backwards from compare expectations
73 //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
74 { ARM::t2CMNzrr, ARM::tCMNz, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
75 { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0,0 },
76 { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1,0 },
77 { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0,0 },
78 // FIXME: adr.n immediate offset must be multiple of 4.
79 //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
80 { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0,1 },
81 { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0,1 },
82 { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0,1 },
83 { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0,1 },
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +000084 { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1,0,0 },
85 { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1,1,0 },
Evan Chengddc0cb62012-12-20 19:59:30 +000086 // FIXME: Do we need the 16-bit 'S' variant?
87 { ARM::t2MOVr,ARM::tMOVr, 0, 0, 0, 0, 0, 1,0, 0,0,0 },
88 { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0,0 },
89 { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0,0 },
90 { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0,0 },
91 { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
92 { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
93 { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
94 { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0,0 },
95 { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
96 { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1,0 },
97 { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0,0 },
98 { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0,0 },
99 { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0,0 },
100 { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0,0 },
101 { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
102 { ARM::t2SXTB, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
103 { ARM::t2SXTH, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
104 { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
105 { ARM::t2UXTB, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
106 { ARM::t2UXTH, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
Evan Cheng36064672009-08-11 08:52:18 +0000107
Evan Chengddc0cb62012-12-20 19:59:30 +0000108 // FIXME: Clean this up after splitting each Thumb load / store opcode
109 // into multiple ones.
110 { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1,0 },
111 { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
112 { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
113 { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
114 { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
115 { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
116 { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
117 { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
118 { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1,0 },
119 { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
120 { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
121 { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
122 { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
123 { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
Evan Chengcc9ca352009-08-11 21:11:32 +0000124
Evan Chengddc0cb62012-12-20 19:59:30 +0000125 { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1,0 },
126 { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1,0 },
127 { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1,0 },
Peter Collingbourne6679fc12015-06-05 18:01:28 +0000128 // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent
Evan Chengddc0cb62012-12-20 19:59:30 +0000129 { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1,0 },
130 { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1,0 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000131 };
132
Nick Lewycky02d5f772009-10-25 06:33:48 +0000133 class Thumb2SizeReduce : public MachineFunctionPass {
Evan Cheng1be453b2009-08-08 03:21:23 +0000134 public:
135 static char ID;
Akira Hatanaka4a616192015-06-08 18:50:43 +0000136 Thumb2SizeReduce(std::function<bool(const Function &)> Ftor);
Evan Cheng1be453b2009-08-08 03:21:23 +0000137
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000138 const Thumb2InstrInfo *TII;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000139 const ARMSubtarget *STI;
Evan Cheng1be453b2009-08-08 03:21:23 +0000140
Craig Topper6bc27bf2014-03-10 02:09:33 +0000141 bool runOnMachineFunction(MachineFunction &MF) override;
Evan Cheng1be453b2009-08-08 03:21:23 +0000142
Craig Topper6bc27bf2014-03-10 02:09:33 +0000143 const char *getPassName() const override {
Evan Cheng1be453b2009-08-08 03:21:23 +0000144 return "Thumb2 instruction size reduction pass";
145 }
146
147 private:
148 /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable.
149 DenseMap<unsigned, unsigned> ReduceOpcodeMap;
150
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000151 bool canAddPseudoFlagDep(MachineInstr *Use, bool IsSelfLoop);
Bob Wilsona2881ee2011-04-19 18:11:49 +0000152
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000153 bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
154 bool is2Addr, ARMCC::CondCodes Pred,
155 bool LiveCPSR, bool &HasCC, bool &CCDead);
156
Evan Cheng36064672009-08-11 08:52:18 +0000157 bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
158 const ReduceEntry &Entry);
159
160 bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000161 const ReduceEntry &Entry, bool LiveCPSR, bool IsSelfLoop);
Evan Cheng36064672009-08-11 08:52:18 +0000162
Evan Cheng1be453b2009-08-08 03:21:23 +0000163 /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address
164 /// instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000165 bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000166 const ReduceEntry &Entry, bool LiveCPSR,
Evan Chengf4807a12011-10-27 21:21:05 +0000167 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000168
169 /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit
170 /// non-two-address instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000171 bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000172 const ReduceEntry &Entry, bool LiveCPSR,
Evan Chengf4807a12011-10-27 21:21:05 +0000173 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000174
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000175 /// ReduceMI - Attempt to reduce MI, return true on success.
176 bool ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000177 bool LiveCPSR, bool IsSelfLoop);
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000178
Evan Cheng1be453b2009-08-08 03:21:23 +0000179 /// ReduceMBB - Reduce width of instructions in the specified basic block.
180 bool ReduceMBB(MachineBasicBlock &MBB);
Quentin Colombet23b404d2012-12-18 22:47:16 +0000181
Evan Chengddc0cb62012-12-20 19:59:30 +0000182 bool OptimizeSize;
Quentin Colombet23b404d2012-12-18 22:47:16 +0000183 bool MinimizeSize;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000184
185 // Last instruction to define CPSR in the current block.
186 MachineInstr *CPSRDef;
187 // Was CPSR last defined by a high latency instruction?
188 // When CPSRDef is null, this refers to CPSR defs in predecessors.
189 bool HighLatencyCPSR;
190
191 struct MBBInfo {
192 // The flags leaving this block have high latency.
193 bool HighLatencyCPSR;
194 // Has this block been visited yet?
195 bool Visited;
196
197 MBBInfo() : HighLatencyCPSR(false), Visited(false) {}
198 };
199
200 SmallVector<MBBInfo, 8> BlockInfo;
Akira Hatanaka4a616192015-06-08 18:50:43 +0000201
202 std::function<bool(const Function &)> PredicateFtor;
Evan Cheng1be453b2009-08-08 03:21:23 +0000203 };
204 char Thumb2SizeReduce::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000205}
Evan Cheng1be453b2009-08-08 03:21:23 +0000206
Akira Hatanaka4a616192015-06-08 18:50:43 +0000207Thumb2SizeReduce::Thumb2SizeReduce(std::function<bool(const Function &)> Ftor)
208 : MachineFunctionPass(ID), PredicateFtor(Ftor) {
Evan Chengddc0cb62012-12-20 19:59:30 +0000209 OptimizeSize = MinimizeSize = false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000210 for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) {
211 unsigned FromOpc = ReduceTable[i].WideOpc;
212 if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second)
213 assert(false && "Duplicated entries?");
214 }
215}
216
Evan Cheng6cc775f2011-06-28 19:10:37 +0000217static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) {
Craig Topper5a4bcc72012-03-08 08:22:45 +0000218 for (const uint16_t *Regs = MCID.getImplicitDefs(); *Regs; ++Regs)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000219 if (*Regs == ARM::CPSR)
220 return true;
221 return false;
222}
223
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000224// Check for a likely high-latency flag def.
225static bool isHighLatencyCPSR(MachineInstr *Def) {
226 switch(Def->getOpcode()) {
227 case ARM::FMSTAT:
228 case ARM::tMUL:
229 return true;
230 }
231 return false;
232}
233
Bob Wilsona2881ee2011-04-19 18:11:49 +0000234/// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations,
235/// the 's' 16-bit instruction partially update CPSR. Abort the
236/// transformation to avoid adding false dependency on last CPSR setting
237/// instruction which hurts the ability for out-of-order execution engine
238/// to do register renaming magic.
239/// This function checks if there is a read-of-write dependency between the
240/// last instruction that defines the CPSR and the current instruction. If there
241/// is, then there is no harm done since the instruction cannot be retired
242/// before the CPSR setting instruction anyway.
243/// Note, we are not doing full dependency analysis here for the sake of compile
244/// time. We're not looking for cases like:
245/// r0 = muls ...
246/// r1 = add.w r0, ...
247/// ...
248/// = mul.w r1
249/// In this case it would have been ok to narrow the mul.w to muls since there
250/// are indirect RAW dependency between the muls and the mul.w
251bool
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000252Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Use, bool FirstInSelfLoop) {
Quentin Colombet23b404d2012-12-18 22:47:16 +0000253 // Disable the check for -Oz (aka OptimizeForSizeHarder).
254 if (MinimizeSize || !STI->avoidCPSRPartialUpdate())
Bob Wilsona2881ee2011-04-19 18:11:49 +0000255 return false;
256
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000257 if (!CPSRDef)
Evan Chengf4807a12011-10-27 21:21:05 +0000258 // If this BB loops back to itself, conservatively avoid narrowing the
259 // first instruction that does partial flag update.
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000260 return HighLatencyCPSR || FirstInSelfLoop;
Evan Chengf4807a12011-10-27 21:21:05 +0000261
Bob Wilsona2881ee2011-04-19 18:11:49 +0000262 SmallSet<unsigned, 2> Defs;
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000263 for (const MachineOperand &MO : CPSRDef->operands()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000264 if (!MO.isReg() || MO.isUndef() || MO.isUse())
265 continue;
266 unsigned Reg = MO.getReg();
267 if (Reg == 0 || Reg == ARM::CPSR)
268 continue;
269 Defs.insert(Reg);
270 }
271
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000272 for (const MachineOperand &MO : Use->operands()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000273 if (!MO.isReg() || MO.isUndef() || MO.isDef())
274 continue;
275 unsigned Reg = MO.getReg();
276 if (Defs.count(Reg))
277 return false;
278 }
279
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000280 // If the current CPSR has high latency, try to avoid the false dependency.
281 if (HighLatencyCPSR)
282 return true;
283
284 // tMOVi8 usually doesn't start long dependency chains, and there are a lot
285 // of them, so always shrink them when CPSR doesn't have high latency.
286 if (Use->getOpcode() == ARM::t2MOVi ||
287 Use->getOpcode() == ARM::t2MOVi16)
288 return false;
289
Bob Wilsona2881ee2011-04-19 18:11:49 +0000290 // No read-after-write dependency. The narrowing will add false dependency.
291 return true;
292}
293
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000294bool
295Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
296 bool is2Addr, ARMCC::CondCodes Pred,
297 bool LiveCPSR, bool &HasCC, bool &CCDead) {
Evan Chengd461c1c2009-08-09 19:17:19 +0000298 if ((is2Addr && Entry.PredCC2 == 0) ||
299 (!is2Addr && Entry.PredCC1 == 0)) {
300 if (Pred == ARMCC::AL) {
301 // Not predicated, must set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000302 if (!HasCC) {
303 // Original instruction was not setting CPSR, but CPSR is not
304 // currently live anyway. It's ok to set it. The CPSR def is
305 // dead though.
306 if (!LiveCPSR) {
307 HasCC = true;
308 CCDead = true;
309 return true;
310 }
311 return false;
312 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000313 } else {
314 // Predicated, must not set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000315 if (HasCC)
316 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000317 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000318 } else if ((is2Addr && Entry.PredCC2 == 2) ||
319 (!is2Addr && Entry.PredCC1 == 2)) {
320 /// Old opcode has an optional def of CPSR.
321 if (HasCC)
322 return true;
Jim Grosbachbc7eeaf2010-09-14 20:35:46 +0000323 // If old opcode does not implicitly define CPSR, then it's not ok since
324 // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP.
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000325 if (!HasImplicitCPSRDef(MI->getDesc()))
326 return false;
327 HasCC = true;
Evan Chengd461c1c2009-08-09 19:17:19 +0000328 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000329 // 16-bit instruction does not set CPSR.
330 if (HasCC)
331 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000332 }
333
334 return true;
335}
336
Evan Chengcc9ca352009-08-11 21:11:32 +0000337static bool VerifyLowRegs(MachineInstr *MI) {
338 unsigned Opc = MI->getOpcode();
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000339 bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA_UPD);
Tim Northoverba1d7042014-09-10 12:53:28 +0000340 bool isLROk = (Opc == ARM::t2STMDB_UPD);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000341 bool isSPOk = isPCOk || isLROk;
Evan Chengcc9ca352009-08-11 21:11:32 +0000342 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
343 const MachineOperand &MO = MI->getOperand(i);
344 if (!MO.isReg() || MO.isImplicit())
345 continue;
346 unsigned Reg = MO.getReg();
347 if (Reg == 0 || Reg == ARM::CPSR)
348 continue;
349 if (isPCOk && Reg == ARM::PC)
350 continue;
351 if (isLROk && Reg == ARM::LR)
352 continue;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000353 if (Reg == ARM::SP) {
354 if (isSPOk)
355 continue;
356 if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12))
357 // Special case for these ldr / str with sp as base register.
358 continue;
359 }
Evan Chengcc9ca352009-08-11 21:11:32 +0000360 if (!isARMLowRegister(Reg))
361 return false;
362 }
363 return true;
364}
365
Evan Cheng1be453b2009-08-08 03:21:23 +0000366bool
Evan Cheng36064672009-08-11 08:52:18 +0000367Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
368 const ReduceEntry &Entry) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000369 if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt))
370 return false;
371
Evan Cheng36064672009-08-11 08:52:18 +0000372 unsigned Scale = 1;
373 bool HasImmOffset = false;
374 bool HasShift = false;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000375 bool HasOffReg = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000376 bool isLdStMul = false;
Evan Chengcc9ca352009-08-11 21:11:32 +0000377 unsigned Opc = Entry.NarrowOpc1;
378 unsigned OpNum = 3; // First 'rest' of operands.
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000379 uint8_t ImmLimit = Entry.Imm1Limit;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000380
Evan Cheng36064672009-08-11 08:52:18 +0000381 switch (Entry.WideOpc) {
382 default:
383 llvm_unreachable("Unexpected Thumb2 load / store opcode!");
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +0000384 case ARM::t2LDRi12:
Bill Wendling092a7bd2010-12-14 03:36:38 +0000385 case ARM::t2STRi12:
386 if (MI->getOperand(1).getReg() == ARM::SP) {
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000387 Opc = Entry.NarrowOpc2;
388 ImmLimit = Entry.Imm2Limit;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000389 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000390
Evan Cheng36064672009-08-11 08:52:18 +0000391 Scale = 4;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000392 HasImmOffset = true;
393 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000394 break;
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +0000395 case ARM::t2LDRBi12:
Evan Cheng36064672009-08-11 08:52:18 +0000396 case ARM::t2STRBi12:
Owen Anderson4ebf4712011-02-08 22:39:40 +0000397 HasImmOffset = true;
398 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000399 break;
400 case ARM::t2LDRHi12:
401 case ARM::t2STRHi12:
402 Scale = 2;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000403 HasImmOffset = true;
404 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000405 break;
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +0000406 case ARM::t2LDRs:
407 case ARM::t2LDRBs:
408 case ARM::t2LDRHs:
Evan Cheng36064672009-08-11 08:52:18 +0000409 case ARM::t2LDRSBs:
410 case ARM::t2LDRSHs:
411 case ARM::t2STRs:
412 case ARM::t2STRBs:
413 case ARM::t2STRHs:
414 HasShift = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000415 OpNum = 4;
Evan Cheng36064672009-08-11 08:52:18 +0000416 break;
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000417 case ARM::t2LDMIA: {
Evan Chengcc9ca352009-08-11 21:11:32 +0000418 unsigned BaseReg = MI->getOperand(0).getReg();
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000419 assert(isARMLowRegister(BaseReg));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000420
Jim Grosbach88628e92010-09-07 22:30:53 +0000421 // For the non-writeback version (this one), the base register must be
422 // one of the registers being loaded.
423 bool isOK = false;
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000424 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
Jim Grosbach88628e92010-09-07 22:30:53 +0000425 if (MI->getOperand(i).getReg() == BaseReg) {
426 isOK = true;
427 break;
428 }
429 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000430
Jim Grosbach88628e92010-09-07 22:30:53 +0000431 if (!isOK)
432 return false;
433
Bob Wilson947f04b2010-03-13 01:08:20 +0000434 OpNum = 0;
435 isLdStMul = true;
436 break;
437 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000438 case ARM::t2LDMIA_RET: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000439 unsigned BaseReg = MI->getOperand(1).getReg();
440 if (BaseReg != ARM::SP)
441 return false;
442 Opc = Entry.NarrowOpc2; // tPOP_RET
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000443 OpNum = 2;
Bob Wilson947f04b2010-03-13 01:08:20 +0000444 isLdStMul = true;
445 break;
446 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000447 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000448 case ARM::t2STMIA_UPD:
449 case ARM::t2STMDB_UPD: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000450 OpNum = 0;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000451
Bob Wilson947f04b2010-03-13 01:08:20 +0000452 unsigned BaseReg = MI->getOperand(1).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000453 if (BaseReg == ARM::SP &&
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000454 (Entry.WideOpc == ARM::t2LDMIA_UPD ||
455 Entry.WideOpc == ARM::t2STMDB_UPD)) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000456 Opc = Entry.NarrowOpc2; // tPOP or tPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000457 OpNum = 2;
458 } else if (!isARMLowRegister(BaseReg) ||
459 (Entry.WideOpc != ARM::t2LDMIA_UPD &&
460 Entry.WideOpc != ARM::t2STMIA_UPD)) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000461 return false;
462 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000463
Evan Chengcc9ca352009-08-11 21:11:32 +0000464 isLdStMul = true;
465 break;
466 }
Evan Cheng36064672009-08-11 08:52:18 +0000467 }
468
469 unsigned OffsetReg = 0;
470 bool OffsetKill = false;
Pete Cooperf68d5032015-05-01 18:57:32 +0000471 bool OffsetInternal = false;
Evan Cheng36064672009-08-11 08:52:18 +0000472 if (HasShift) {
473 OffsetReg = MI->getOperand(2).getReg();
474 OffsetKill = MI->getOperand(2).isKill();
Pete Cooperf68d5032015-05-01 18:57:32 +0000475 OffsetInternal = MI->getOperand(2).isInternalRead();
Bill Wendling092a7bd2010-12-14 03:36:38 +0000476
Evan Cheng36064672009-08-11 08:52:18 +0000477 if (MI->getOperand(3).getImm())
478 // Thumb1 addressing mode doesn't support shift.
479 return false;
480 }
481
482 unsigned OffsetImm = 0;
483 if (HasImmOffset) {
484 OffsetImm = MI->getOperand(2).getImm();
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000485 unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000486
487 if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset)
Evan Cheng36064672009-08-11 08:52:18 +0000488 // Make sure the immediate field fits.
489 return false;
490 }
491
492 // Add the 16-bit load / store instruction.
Evan Cheng36064672009-08-11 08:52:18 +0000493 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000494 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, TII->get(Opc));
Evan Chengcc9ca352009-08-11 21:11:32 +0000495 if (!isLdStMul) {
Owen Anderson99ea8a32010-12-07 00:45:21 +0000496 MIB.addOperand(MI->getOperand(0));
Owen Anderson4ebf4712011-02-08 22:39:40 +0000497 MIB.addOperand(MI->getOperand(1));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000498
499 if (HasImmOffset)
500 MIB.addImm(OffsetImm / Scale);
501
Evan Chengcc9ca352009-08-11 21:11:32 +0000502 assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!");
503
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000504 if (HasOffReg)
Pete Cooperf68d5032015-05-01 18:57:32 +0000505 MIB.addReg(OffsetReg, getKillRegState(OffsetKill) |
506 getInternalReadRegState(OffsetInternal));
Evan Cheng36064672009-08-11 08:52:18 +0000507 }
Evan Cheng806845d2009-08-11 09:37:40 +0000508
Evan Cheng36064672009-08-11 08:52:18 +0000509 // Transfer the rest of operands.
Evan Cheng36064672009-08-11 08:52:18 +0000510 for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum)
511 MIB.addOperand(MI->getOperand(OpNum));
512
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000513 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000514 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000515
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000516 // Transfer MI flags.
517 MIB.setMIFlags(MI->getFlags());
518
Chris Lattnera6f074f2009-08-23 03:41:05 +0000519 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng36064672009-08-11 08:52:18 +0000520
Evan Cheng7fae11b2011-12-14 02:11:42 +0000521 MBB.erase_instr(MI);
Evan Cheng36064672009-08-11 08:52:18 +0000522 ++NumLdSts;
523 return true;
524}
525
Evan Cheng36064672009-08-11 08:52:18 +0000526bool
527Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
528 const ReduceEntry &Entry,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000529 bool LiveCPSR, bool IsSelfLoop) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000530 unsigned Opc = MI->getOpcode();
531 if (Opc == ARM::t2ADDri) {
532 // If the source register is SP, try to reduce to tADDrSPi, otherwise
533 // it's a normal reduce.
534 if (MI->getOperand(1).getReg() != ARM::SP) {
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000535 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Jim Grosbacha8a80672011-06-29 23:25:04 +0000536 return true;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000537 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000538 }
539 // Try to reduce to tADDrSPi.
540 unsigned Imm = MI->getOperand(2).getImm();
541 // The immediate must be in range, the destination register must be a low
Jim Grosbached5134a2011-06-30 02:22:49 +0000542 // reg, the predicate must be "always" and the condition flags must not
543 // be being set.
Jim Grosbach68b0e842011-07-01 19:07:09 +0000544 if (Imm & 3 || Imm > 1020)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000545 return false;
546 if (!isARMLowRegister(MI->getOperand(0).getReg()))
547 return false;
Jim Grosbached5134a2011-06-30 02:22:49 +0000548 if (MI->getOperand(3).getImm() != ARMCC::AL)
549 return false;
Jim Grosbacha8a80672011-06-29 23:25:04 +0000550 const MCInstrDesc &MCID = MI->getDesc();
551 if (MCID.hasOptionalDef() &&
552 MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR)
553 return false;
554
Evan Cheng7fae11b2011-12-14 02:11:42 +0000555 MachineInstrBuilder MIB = BuildMI(MBB, MI, MI->getDebugLoc(),
Jim Grosbacha8a80672011-06-29 23:25:04 +0000556 TII->get(ARM::tADDrSPi))
557 .addOperand(MI->getOperand(0))
558 .addOperand(MI->getOperand(1))
559 .addImm(Imm / 4); // The tADDrSPi has an implied scale by four.
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000560 AddDefaultPred(MIB);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000561
562 // Transfer MI flags.
563 MIB.setMIFlags(MI->getFlags());
564
565 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB);
566
Evan Cheng7fae11b2011-12-14 02:11:42 +0000567 MBB.erase_instr(MI);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000568 ++NumNarrows;
569 return true;
570 }
571
Evan Chengcc9ca352009-08-11 21:11:32 +0000572 if (Entry.LowRegs1 && !VerifyLowRegs(MI))
Evan Cheng36064672009-08-11 08:52:18 +0000573 return false;
574
Chad Rosier67336302015-05-22 20:07:34 +0000575 if (MI->mayLoadOrStore())
Evan Cheng36064672009-08-11 08:52:18 +0000576 return ReduceLoadStore(MBB, MI, Entry);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000577
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000578 switch (Opc) {
579 default: break;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000580 case ARM::t2ADDSri:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000581 case ARM::t2ADDSrr: {
582 unsigned PredReg = 0;
583 if (getInstrPredicate(MI, PredReg) == ARMCC::AL) {
584 switch (Opc) {
585 default: break;
586 case ARM::t2ADDSri: {
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000587 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000588 return true;
589 // fallthrough
590 }
591 case ARM::t2ADDSrr:
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000592 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000593 }
594 }
595 break;
596 }
597 case ARM::t2RSBri:
598 case ARM::t2RSBSri:
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000599 case ARM::t2SXTB:
600 case ARM::t2SXTH:
601 case ARM::t2UXTB:
602 case ARM::t2UXTH:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000603 if (MI->getOperand(2).getImm() == 0)
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000604 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000605 break;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000606 case ARM::t2MOVi16:
607 // Can convert only 'pure' immediate operands, not immediates obtained as
608 // globals' addresses.
609 if (MI->getOperand(1).isImm())
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000610 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000611 break;
Jim Grosbach327cf8e2010-12-07 20:41:06 +0000612 case ARM::t2CMPrr: {
Jim Grosbach5bae0542010-12-03 23:54:18 +0000613 // Try to reduce to the lo-reg only version first. Why there are two
614 // versions of the instruction is a mystery.
615 // It would be nice to just have two entries in the master table that
616 // are prioritized, but the table assumes a unique entry for each
617 // source insn opcode. So for now, we hack a local entry record to use.
618 static const ReduceEntry NarrowEntry =
Evan Chengddc0cb62012-12-20 19:59:30 +0000619 { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1,0 };
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000620 if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, IsSelfLoop))
Jim Grosbach5bae0542010-12-03 23:54:18 +0000621 return true;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000622 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Jim Grosbach5bae0542010-12-03 23:54:18 +0000623 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000624 }
Evan Cheng36064672009-08-11 08:52:18 +0000625 return false;
626}
627
628bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000629Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
630 const ReduceEntry &Entry,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000631 bool LiveCPSR, bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000632
633 if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr))
634 return false;
635
Sanjay Patel924879a2015-08-04 15:49:57 +0000636 if (!OptimizeSize && Entry.AvoidMovs && STI->avoidMOVsShifterOperand())
Evan Chengddc0cb62012-12-20 19:59:30 +0000637 // Don't issue movs with shifter operand for some CPUs unless we
Sanjay Patel924879a2015-08-04 15:49:57 +0000638 // are optimizing for size.
Evan Chengddc0cb62012-12-20 19:59:30 +0000639 return false;
640
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000641 unsigned Reg0 = MI->getOperand(0).getReg();
642 unsigned Reg1 = MI->getOperand(1).getReg();
Jim Grosbachc01104d2012-02-24 00:33:36 +0000643 // t2MUL is "special". The tied source operand is second, not first.
644 if (MI->getOpcode() == ARM::t2MUL) {
Jim Grosbach3a21e2c2012-02-24 00:53:11 +0000645 unsigned Reg2 = MI->getOperand(2).getReg();
646 // Early exit if the regs aren't all low regs.
647 if (!isARMLowRegister(Reg0) || !isARMLowRegister(Reg1)
648 || !isARMLowRegister(Reg2))
649 return false;
650 if (Reg0 != Reg2) {
Jim Grosbachc01104d2012-02-24 00:33:36 +0000651 // If the other operand also isn't the same as the destination, we
652 // can't reduce.
653 if (Reg1 != Reg0)
654 return false;
655 // Try to commute the operands to make it a 2-address instruction.
656 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
657 if (!CommutedMI)
658 return false;
659 }
660 } else if (Reg0 != Reg1) {
Bob Wilson279e55f2010-06-24 16:50:20 +0000661 // Try to commute the operands to make it a 2-address instruction.
662 unsigned CommOpIdx1, CommOpIdx2;
663 if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) ||
664 CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0)
665 return false;
666 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
667 if (!CommutedMI)
668 return false;
669 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000670 if (Entry.LowRegs2 && !isARMLowRegister(Reg0))
671 return false;
672 if (Entry.Imm2Limit) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000673 unsigned Imm = MI->getOperand(2).getImm();
Evan Cheng1be453b2009-08-08 03:21:23 +0000674 unsigned Limit = (1 << Entry.Imm2Limit) - 1;
675 if (Imm > Limit)
676 return false;
677 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000678 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng1be453b2009-08-08 03:21:23 +0000679 if (Entry.LowRegs2 && !isARMLowRegister(Reg2))
680 return false;
681 }
682
Evan Cheng1f5bee12009-08-10 06:57:42 +0000683 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000684 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000685 unsigned PredReg = 0;
686 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
687 bool SkipPred = false;
688 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000689 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000690 // Can't transfer predicate, fail.
691 return false;
692 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000693 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000694 }
695
Evan Cheng1be453b2009-08-08 03:21:23 +0000696 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000697 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000698 const MCInstrDesc &MCID = MI->getDesc();
699 if (MCID.hasOptionalDef()) {
700 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000701 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
702 if (HasCC && MI->getOperand(NumOps-1).isDead())
703 CCDead = true;
704 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000705 if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000706 return false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000707
Bob Wilsona2881ee2011-04-19 18:11:49 +0000708 // Avoid adding a false dependency on partial flag update by some 16-bit
709 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000710 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000711 canAddPseudoFlagDep(MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000712 return false;
713
Evan Cheng1be453b2009-08-08 03:21:23 +0000714 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000715 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000716 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000717 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000718 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000719 if (HasCC)
720 AddDefaultT1CC(MIB, CCDead);
721 else
722 AddNoT1CC(MIB);
723 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000724
725 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000726 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000727 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000728 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000729 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000730 if (SkipPred && MCID.OpInfo[i].isPredicate())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000731 continue;
732 MIB.addOperand(MI->getOperand(i));
733 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000734
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000735 // Transfer MI flags.
736 MIB.setMIFlags(MI->getFlags());
737
Chris Lattnera6f074f2009-08-23 03:41:05 +0000738 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng1be453b2009-08-08 03:21:23 +0000739
Evan Cheng7fae11b2011-12-14 02:11:42 +0000740 MBB.erase_instr(MI);
Evan Cheng1be453b2009-08-08 03:21:23 +0000741 ++Num2Addrs;
Evan Cheng1be453b2009-08-08 03:21:23 +0000742 return true;
743}
744
745bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000746Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
747 const ReduceEntry &Entry,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000748 bool LiveCPSR, bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000749 if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit))
750 return false;
751
Sanjay Patel924879a2015-08-04 15:49:57 +0000752 if (!OptimizeSize && Entry.AvoidMovs && STI->avoidMOVsShifterOperand())
Evan Chengddc0cb62012-12-20 19:59:30 +0000753 // Don't issue movs with shifter operand for some CPUs unless we
Sanjay Patel924879a2015-08-04 15:49:57 +0000754 // are optimizing for size.
Evan Chengddc0cb62012-12-20 19:59:30 +0000755 return false;
756
Evan Chengd461c1c2009-08-09 19:17:19 +0000757 unsigned Limit = ~0U;
758 if (Entry.Imm1Limit)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000759 Limit = (1 << Entry.Imm1Limit) - 1;
Evan Chengd461c1c2009-08-09 19:17:19 +0000760
Evan Cheng6cc775f2011-06-28 19:10:37 +0000761 const MCInstrDesc &MCID = MI->getDesc();
762 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
763 if (MCID.OpInfo[i].isPredicate())
Evan Chengd461c1c2009-08-09 19:17:19 +0000764 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000765 const MachineOperand &MO = MI->getOperand(i);
Evan Chengd461c1c2009-08-09 19:17:19 +0000766 if (MO.isReg()) {
767 unsigned Reg = MO.getReg();
768 if (!Reg || Reg == ARM::CPSR)
769 continue;
770 if (Entry.LowRegs1 && !isARMLowRegister(Reg))
771 return false;
Evan Chengf6a9d062009-08-11 23:00:31 +0000772 } else if (MO.isImm() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +0000773 !MCID.OpInfo[i].isPredicate()) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000774 if (((unsigned)MO.getImm()) > Limit)
Evan Chengd461c1c2009-08-09 19:17:19 +0000775 return false;
776 }
777 }
778
Evan Cheng1f5bee12009-08-10 06:57:42 +0000779 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000780 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000781 unsigned PredReg = 0;
782 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
783 bool SkipPred = false;
784 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000785 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000786 // Can't transfer predicate, fail.
787 return false;
788 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000789 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000790 }
791
Evan Chengd461c1c2009-08-09 19:17:19 +0000792 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000793 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000794 if (MCID.hasOptionalDef()) {
795 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000796 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
797 if (HasCC && MI->getOperand(NumOps-1).isDead())
798 CCDead = true;
799 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000800 if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000801 return false;
802
Bob Wilsona2881ee2011-04-19 18:11:49 +0000803 // Avoid adding a false dependency on partial flag update by some 16-bit
804 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000805 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000806 canAddPseudoFlagDep(MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000807 return false;
808
Evan Chengd461c1c2009-08-09 19:17:19 +0000809 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000810 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000811 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000812 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000813 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000814 if (HasCC)
815 AddDefaultT1CC(MIB, CCDead);
816 else
817 AddNoT1CC(MIB);
818 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000819
820 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000821 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000822 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000823 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000824 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000825 if ((MCID.getOpcode() == ARM::t2RSBSri ||
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000826 MCID.getOpcode() == ARM::t2RSBri ||
827 MCID.getOpcode() == ARM::t2SXTB ||
828 MCID.getOpcode() == ARM::t2SXTH ||
829 MCID.getOpcode() == ARM::t2UXTB ||
830 MCID.getOpcode() == ARM::t2UXTH) && i == 2)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000831 // Skip the zero immediate operand, it's now implicit.
832 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000833 bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate());
Evan Chengf6a9d062009-08-11 23:00:31 +0000834 if (SkipPred && isPred)
835 continue;
836 const MachineOperand &MO = MI->getOperand(i);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000837 if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR)
838 // Skip implicit def of CPSR. Either it's modeled as an optional
839 // def now or it's already an implicit def on the new instruction.
840 continue;
841 MIB.addOperand(MO);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000842 }
Evan Cheng6cc775f2011-06-28 19:10:37 +0000843 if (!MCID.isPredicable() && NewMCID.isPredicable())
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000844 AddDefaultPred(MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000845
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000846 // Transfer MI flags.
847 MIB.setMIFlags(MI->getFlags());
848
Chris Lattnera6f074f2009-08-23 03:41:05 +0000849 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000850
Evan Cheng7fae11b2011-12-14 02:11:42 +0000851 MBB.erase_instr(MI);
Evan Chengd461c1c2009-08-09 19:17:19 +0000852 ++NumNarrows;
853 return true;
Evan Cheng1be453b2009-08-08 03:21:23 +0000854}
855
Bob Wilsona2881ee2011-04-19 18:11:49 +0000856static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000857 bool HasDef = false;
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000858 for (const MachineOperand &MO : MI.operands()) {
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000859 if (!MO.isReg() || MO.isUndef() || MO.isUse())
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000860 continue;
861 if (MO.getReg() != ARM::CPSR)
862 continue;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000863
864 DefCPSR = true;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000865 if (!MO.isDead())
866 HasDef = true;
867 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000868
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000869 return HasDef || LiveCPSR;
870}
871
872static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) {
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000873 for (const MachineOperand &MO : MI.operands()) {
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000874 if (!MO.isReg() || MO.isUndef() || MO.isDef())
875 continue;
876 if (MO.getReg() != ARM::CPSR)
877 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000878 assert(LiveCPSR && "CPSR liveness tracking is wrong!");
879 if (MO.isKill()) {
880 LiveCPSR = false;
881 break;
882 }
883 }
884
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000885 return LiveCPSR;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000886}
887
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000888bool Thumb2SizeReduce::ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000889 bool LiveCPSR, bool IsSelfLoop) {
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000890 unsigned Opcode = MI->getOpcode();
891 DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode);
892 if (OPI == ReduceOpcodeMap.end())
893 return false;
894 const ReduceEntry &Entry = ReduceTable[OPI->second];
895
896 // Don't attempt normal reductions on "special" cases for now.
897 if (Entry.Special)
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000898 return ReduceSpecial(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000899
900 // Try to transform to a 16-bit two-address instruction.
901 if (Entry.NarrowOpc2 &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000902 ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000903 return true;
904
905 // Try to transform to a 16-bit non-two-address instruction.
906 if (Entry.NarrowOpc1 &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000907 ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000908 return true;
909
910 return false;
911}
912
Evan Cheng1be453b2009-08-08 03:21:23 +0000913bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) {
914 bool Modified = false;
915
Evan Cheng1f5bee12009-08-10 06:57:42 +0000916 // Yes, CPSR could be livein.
Dan Gohmana1cf9fe2010-04-13 16:53:51 +0000917 bool LiveCPSR = MBB.isLiveIn(ARM::CPSR);
Craig Topper062a2ba2014-04-25 05:30:21 +0000918 MachineInstr *BundleMI = nullptr;
Evan Cheng1f5bee12009-08-10 06:57:42 +0000919
Craig Topper062a2ba2014-04-25 05:30:21 +0000920 CPSRDef = nullptr;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000921 HighLatencyCPSR = false;
922
923 // Check predecessors for the latest CPSRDef.
Jim Grosbach537f3ed2014-04-04 02:11:03 +0000924 for (auto *Pred : MBB.predecessors()) {
925 const MBBInfo &PInfo = BlockInfo[Pred->getNumber()];
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000926 if (!PInfo.Visited) {
927 // Since blocks are visited in RPO, this must be a back-edge.
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000928 continue;
929 }
930 if (PInfo.HighLatencyCPSR) {
931 HighLatencyCPSR = true;
932 break;
933 }
934 }
935
Evan Chengf4807a12011-10-27 21:21:05 +0000936 // If this BB loops back to itself, conservatively avoid narrowing the
937 // first instruction that does partial flag update.
938 bool IsSelfLoop = MBB.isSuccessor(&MBB);
Jim Grosbach0c509fa2012-04-06 23:43:50 +0000939 MachineBasicBlock::instr_iterator MII = MBB.instr_begin(),E = MBB.instr_end();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000940 MachineBasicBlock::instr_iterator NextMII;
Evan Cheng1be453b2009-08-08 03:21:23 +0000941 for (; MII != E; MII = NextMII) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000942 NextMII = std::next(MII);
Evan Cheng1be453b2009-08-08 03:21:23 +0000943
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000944 MachineInstr *MI = &*MII;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000945 if (MI->isBundle()) {
946 BundleMI = MI;
947 continue;
948 }
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000949 if (MI->isDebugValue())
950 continue;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000951
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000952 LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR);
953
Jakob Stoklund Olesen41bbf9c2012-12-18 00:46:39 +0000954 // Does NextMII belong to the same bundle as MI?
955 bool NextInSameBundle = NextMII != E && NextMII->isBundledWithPred();
956
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000957 if (ReduceMI(MBB, MI, LiveCPSR, IsSelfLoop)) {
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000958 Modified = true;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000959 MachineBasicBlock::instr_iterator I = std::prev(NextMII);
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000960 MI = &*I;
Jakob Stoklund Olesen41bbf9c2012-12-18 00:46:39 +0000961 // Removing and reinserting the first instruction in a bundle will break
962 // up the bundle. Fix the bundling if it was broken.
963 if (NextInSameBundle && !NextMII->isBundledWithPred())
964 NextMII->bundleWithPred();
Evan Cheng1be453b2009-08-08 03:21:23 +0000965 }
966
Jakob Stoklund Olesen41bbf9c2012-12-18 00:46:39 +0000967 if (!NextInSameBundle && MI->isInsideBundle()) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000968 // FIXME: Since post-ra scheduler operates on bundles, the CPSR kill
969 // marker is only on the BUNDLE instruction. Process the BUNDLE
970 // instruction as we finish with the bundled instruction to work around
971 // the inconsistency.
Evan Cheng903231b2011-12-17 01:25:34 +0000972 if (BundleMI->killsRegister(ARM::CPSR))
973 LiveCPSR = false;
974 MachineOperand *MO = BundleMI->findRegisterDefOperand(ARM::CPSR);
975 if (MO && !MO->isDead())
976 LiveCPSR = true;
Weiming Zhaof66be562014-01-13 18:47:54 +0000977 MO = BundleMI->findRegisterUseOperand(ARM::CPSR);
978 if (MO && !MO->isKill())
979 LiveCPSR = true;
Evan Cheng903231b2011-12-17 01:25:34 +0000980 }
Evan Cheng7fae11b2011-12-14 02:11:42 +0000981
Bob Wilsona2881ee2011-04-19 18:11:49 +0000982 bool DefCPSR = false;
983 LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000984 if (MI->isCall()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000985 // Calls don't really set CPSR.
Craig Topper062a2ba2014-04-25 05:30:21 +0000986 CPSRDef = nullptr;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000987 HighLatencyCPSR = false;
Evan Chengf4807a12011-10-27 21:21:05 +0000988 IsSelfLoop = false;
989 } else if (DefCPSR) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000990 // This is the last CPSR defining instruction.
991 CPSRDef = MI;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000992 HighLatencyCPSR = isHighLatencyCPSR(CPSRDef);
Evan Chengf4807a12011-10-27 21:21:05 +0000993 IsSelfLoop = false;
994 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000995 }
996
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000997 MBBInfo &Info = BlockInfo[MBB.getNumber()];
998 Info.HighLatencyCPSR = HighLatencyCPSR;
999 Info.Visited = true;
Evan Cheng1be453b2009-08-08 03:21:23 +00001000 return Modified;
1001}
1002
1003bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) {
Akira Hatanaka4a616192015-06-08 18:50:43 +00001004 if (PredicateFtor && !PredicateFtor(*MF.getFunction()))
1005 return false;
1006
Eric Christopher1b21f002015-01-29 00:19:33 +00001007 STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
Eric Christopher63b44882015-03-05 00:23:40 +00001008 if (STI->isThumb1Only() || STI->prefers32BitThumb())
1009 return false;
1010
Eric Christopher1b21f002015-01-29 00:19:33 +00001011 TII = static_cast<const Thumb2InstrInfo *>(STI->getInstrInfo());
Evan Cheng1be453b2009-08-08 03:21:23 +00001012
Sanjay Patel924879a2015-08-04 15:49:57 +00001013 // Optimizing / minimizing size? Minimizing size implies optimizing for size.
1014 OptimizeSize = MF.getFunction()->optForSize();
1015 MinimizeSize = MF.getFunction()->optForMinSize();
Quentin Colombet23b404d2012-12-18 22:47:16 +00001016
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001017 BlockInfo.clear();
1018 BlockInfo.resize(MF.getNumBlockIDs());
1019
1020 // Visit blocks in reverse post-order so LastCPSRDef is known for all
1021 // predecessors.
1022 ReversePostOrderTraversal<MachineFunction*> RPOT(&MF);
Evan Cheng1be453b2009-08-08 03:21:23 +00001023 bool Modified = false;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001024 for (ReversePostOrderTraversal<MachineFunction*>::rpo_iterator
1025 I = RPOT.begin(), E = RPOT.end(); I != E; ++I)
1026 Modified |= ReduceMBB(**I);
Evan Cheng1be453b2009-08-08 03:21:23 +00001027 return Modified;
1028}
1029
1030/// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size
1031/// reduction pass.
Akira Hatanaka4a616192015-06-08 18:50:43 +00001032FunctionPass *llvm::createThumb2SizeReductionPass(
1033 std::function<bool(const Function &)> Ftor) {
1034 return new Thumb2SizeReduce(Ftor);
Evan Cheng1be453b2009-08-08 03:21:23 +00001035}