blob: 6979a176232a27cef2da62e55792ae33db658735 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "SparcTargetMachine.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000014#include "SparcTargetObjectFile.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "Sparc.h"
Andrew Trickccb67362012-02-03 05:12:41 +000016#include "llvm/CodeGen/Passes.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000017#include "llvm/IR/LegacyPassManager.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000018#include "llvm/Support/TargetRegistry.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000019using namespace llvm;
20
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000021extern "C" void LLVMInitializeSparcTarget() {
22 // Register the target.
Chris Lattner8228b112010-02-04 06:34:01 +000023 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
24 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Jim Laskeyae92ce82006-09-07 23:39:26 +000025}
26
Eric Christopher8b770652015-01-26 19:03:15 +000027static std::string computeDataLayout(bool is64Bit) {
28 // Sparc is big endian.
29 std::string Ret = "E-m:e";
30
31 // Some ABIs have 32bit pointers.
32 if (!is64Bit)
33 Ret += "-p:32:32";
34
35 // Alignments for 64 bit integers.
36 Ret += "-i64:64";
37
38 // On SparcV9 128 floats are aligned to 128 bits, on others only to 64.
39 // On SparcV9 registers can hold 64 or 32 bits, on others only 32.
40 if (is64Bit)
41 Ret += "-n32:64";
42 else
43 Ret += "-f128:64-n32";
44
45 if (is64Bit)
46 Ret += "-S128";
47 else
48 Ret += "-S64";
49
50 return Ret;
51}
52
Chris Lattner158e1f52006-02-05 05:50:24 +000053/// SparcTargetMachine ctor - Create an ILP32 architecture model
54///
Andrew Trickccb67362012-02-03 05:12:41 +000055SparcTargetMachine::SparcTargetMachine(const Target &T, StringRef TT,
Evan Cheng2129f592011-07-19 06:37:02 +000056 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000057 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000058 Reloc::Model RM, CodeModel::Model CM,
Mehdi Amini93e1ea12015-03-12 00:07:24 +000059 CodeGenOpt::Level OL, bool is64bit)
60 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options, RM,
61 CM, OL),
62 TLOF(make_unique<SparcELFTargetObjectFile>()),
63 Subtarget(TT, CPU, FS, *this, is64bit) {
Rafael Espindola227144c2013-05-13 01:16:13 +000064 initAsmInfo();
Chris Lattner158e1f52006-02-05 05:50:24 +000065}
66
Reid Kleckner357600e2014-11-20 23:37:18 +000067SparcTargetMachine::~SparcTargetMachine() {}
68
Andrew Trickccb67362012-02-03 05:12:41 +000069namespace {
70/// Sparc Code Generator Pass Configuration Options.
71class SparcPassConfig : public TargetPassConfig {
72public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000073 SparcPassConfig(SparcTargetMachine *TM, PassManagerBase &PM)
74 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +000075
76 SparcTargetMachine &getSparcTargetMachine() const {
77 return getTM<SparcTargetMachine>();
78 }
79
Robin Morissete2de06b2014-10-16 20:34:57 +000080 void addIRPasses() override;
Craig Topperb0c941b2014-04-29 07:57:13 +000081 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +000082 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +000083};
84} // namespace
85
Andrew Trickf8ea1082012-02-04 02:56:59 +000086TargetPassConfig *SparcTargetMachine::createPassConfig(PassManagerBase &PM) {
87 return new SparcPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +000088}
89
Robin Morissete2de06b2014-10-16 20:34:57 +000090void SparcPassConfig::addIRPasses() {
91 addPass(createAtomicExpandPass(&getSparcTargetMachine()));
92
93 TargetPassConfig::addIRPasses();
94}
95
Andrew Trickccb67362012-02-03 05:12:41 +000096bool SparcPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000097 addPass(createSparcISelDag(getSparcTargetMachine()));
Chris Lattner158e1f52006-02-05 05:50:24 +000098 return false;
99}
100
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000101void SparcPassConfig::addPreEmitPass(){
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000102 addPass(createSparcDelaySlotFillerPass(getSparcTargetMachine()));
Chris Lattner12e97302006-09-04 04:14:57 +0000103}
Chris Lattner8228b112010-02-04 06:34:01 +0000104
David Blaikiea379b1812011-12-20 02:50:00 +0000105void SparcV8TargetMachine::anchor() { }
106
Chris Lattner8228b112010-02-04 06:34:01 +0000107SparcV8TargetMachine::SparcV8TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +0000108 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000109 StringRef FS,
110 const TargetOptions &Options,
111 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000112 CodeModel::Model CM,
113 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000114 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner8228b112010-02-04 06:34:01 +0000115}
116
David Blaikiea379b1812011-12-20 02:50:00 +0000117void SparcV9TargetMachine::anchor() { }
118
Andrew Trickccb67362012-02-03 05:12:41 +0000119SparcV9TargetMachine::SparcV9TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +0000120 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000121 StringRef FS,
122 const TargetOptions &Options,
123 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000124 CodeModel::Model CM,
125 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000126 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner8228b112010-02-04 06:34:01 +0000127}