blob: e35a6751929ee497d9054d1b3e8112998d36c50f [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
David Greene03264ef2010-07-12 23:41:28 +000042def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
43def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000044def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
45def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86pshufb : SDNode<"X86ISD::PSHUFB",
47 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000049def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000050 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000051 SDTCisSameAs<0,2>]>>;
52def X86psignb : SDNode<"X86ISD::PSIGNB",
53 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
54 SDTCisSameAs<0,2>]>>;
55def X86psignw : SDNode<"X86ISD::PSIGNW",
56 SDTypeProfile<1, 2, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
57 SDTCisSameAs<0,2>]>>;
58def X86psignd : SDNode<"X86ISD::PSIGND",
59 SDTypeProfile<1, 2, [SDTCisVT<0, v4i32>, SDTCisSameAs<0,1>,
60 SDTCisSameAs<0,2>]>>;
Nate Begeman4b9db072010-12-20 22:04:24 +000061def X86pblendv : SDNode<"X86ISD::PBLENDVB",
62 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
63 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>>;
David Greene03264ef2010-07-12 23:41:28 +000064def X86pextrb : SDNode<"X86ISD::PEXTRB",
65 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
66def X86pextrw : SDNode<"X86ISD::PEXTRW",
67 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
68def X86pinsrb : SDNode<"X86ISD::PINSRB",
69 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
70 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
71def X86pinsrw : SDNode<"X86ISD::PINSRW",
72 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
73 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
74def X86insrtps : SDNode<"X86ISD::INSERTPS",
75 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
76 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
77def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
78 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
79def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000080 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000081def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
82def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
83def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
84def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
85def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
86def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
87def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
88def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
89def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
90def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
91def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
92def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
93
94def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000095 SDTCisVec<1>,
96 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000097def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000098def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000099
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000100// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
101// translated into one of the target nodes below during lowering.
102// Note: this is a work in progress...
103def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
104def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
105 SDTCisSameAs<0,2>]>;
106
107def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
108 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
109def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
110 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
111
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000112def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
113
114def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
115def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
116def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
117
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000118def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
119def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
120
121def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
122def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
123def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
124
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000125def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
126def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
127
128def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000129def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000130def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000131def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
132
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000133def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
134def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000135
136def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
137def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
David Greenedd567b22011-03-02 17:23:43 +0000138def X86Unpcklpsy : SDNode<"X86ISD::VUNPCKLPSY", SDTShuff2Op>;
139def X86Unpcklpdy : SDNode<"X86ISD::VUNPCKLPDY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000140def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
141def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
142
143def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
144def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
145def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
146def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
147
148def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
149def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
150def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
151def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
152
David Greene03264ef2010-07-12 23:41:28 +0000153//===----------------------------------------------------------------------===//
154// SSE Complex Patterns
155//===----------------------------------------------------------------------===//
156
157// These are 'extloads' from a scalar to the low element of a vector, zeroing
158// the top elements. These are used for the SSE 'ss' and 'sd' instruction
159// forms.
160def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000161 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
162 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000163def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000164 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
165 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000166
167def ssmem : Operand<v4f32> {
168 let PrintMethod = "printf32mem";
169 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
170 let ParserMatchClass = X86MemAsmOperand;
171}
172def sdmem : Operand<v2f64> {
173 let PrintMethod = "printf64mem";
174 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
175 let ParserMatchClass = X86MemAsmOperand;
176}
177
178//===----------------------------------------------------------------------===//
179// SSE pattern fragments
180//===----------------------------------------------------------------------===//
181
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000182// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000183def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
184def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
185def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
186def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
187
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000188// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000189def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
190def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
191def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
192def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
193
194// Like 'store', but always requires vector alignment.
195def alignedstore : PatFrag<(ops node:$val, node:$ptr),
196 (store node:$val, node:$ptr), [{
197 return cast<StoreSDNode>(N)->getAlignment() >= 16;
198}]>;
199
200// Like 'load', but always requires vector alignment.
201def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
202 return cast<LoadSDNode>(N)->getAlignment() >= 16;
203}]>;
204
205def alignedloadfsf32 : PatFrag<(ops node:$ptr),
206 (f32 (alignedload node:$ptr))>;
207def alignedloadfsf64 : PatFrag<(ops node:$ptr),
208 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000209
210// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000211def alignedloadv4f32 : PatFrag<(ops node:$ptr),
212 (v4f32 (alignedload node:$ptr))>;
213def alignedloadv2f64 : PatFrag<(ops node:$ptr),
214 (v2f64 (alignedload node:$ptr))>;
215def alignedloadv4i32 : PatFrag<(ops node:$ptr),
216 (v4i32 (alignedload node:$ptr))>;
217def alignedloadv2i64 : PatFrag<(ops node:$ptr),
218 (v2i64 (alignedload node:$ptr))>;
219
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000220// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000221def alignedloadv8f32 : PatFrag<(ops node:$ptr),
222 (v8f32 (alignedload node:$ptr))>;
223def alignedloadv4f64 : PatFrag<(ops node:$ptr),
224 (v4f64 (alignedload node:$ptr))>;
225def alignedloadv8i32 : PatFrag<(ops node:$ptr),
226 (v8i32 (alignedload node:$ptr))>;
227def alignedloadv4i64 : PatFrag<(ops node:$ptr),
228 (v4i64 (alignedload node:$ptr))>;
229
230// Like 'load', but uses special alignment checks suitable for use in
231// memory operands in most SSE instructions, which are required to
232// be naturally aligned on some targets but not on others. If the subtarget
233// allows unaligned accesses, match any load, though this may require
234// setting a feature bit in the processor (on startup, for example).
235// Opteron 10h and later implement such a feature.
236def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
237 return Subtarget->hasVectorUAMem()
238 || cast<LoadSDNode>(N)->getAlignment() >= 16;
239}]>;
240
241def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
242def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000243
244// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000245def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
246def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
247def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
248def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000249def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000250def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
251
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000252// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000253def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000254def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
255def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000256def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
257def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000258
259// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
260// 16-byte boundary.
261// FIXME: 8 byte alignment for mmx reads is not required
262def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
263 return cast<LoadSDNode>(N)->getAlignment() >= 8;
264}]>;
265
Dale Johannesendd224d22010-09-30 23:57:10 +0000266def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000267
268// MOVNT Support
269// Like 'store', but requires the non-temporal bit to be set
270def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
271 (st node:$val, node:$ptr), [{
272 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
273 return ST->isNonTemporal();
274 return false;
275}]>;
276
277def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
278 (st node:$val, node:$ptr), [{
279 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
280 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
281 ST->getAddressingMode() == ISD::UNINDEXED &&
282 ST->getAlignment() >= 16;
283 return false;
284}]>;
285
286def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
287 (st node:$val, node:$ptr), [{
288 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
289 return ST->isNonTemporal() &&
290 ST->getAlignment() < 16;
291 return false;
292}]>;
293
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000294// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000295def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
296def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
297def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
298def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
299def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
300def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
301
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000302// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000303def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000304def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000305
David Greene03264ef2010-07-12 23:41:28 +0000306def vzmovl_v2i64 : PatFrag<(ops node:$src),
307 (bitconvert (v2i64 (X86vzmovl
308 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
309def vzmovl_v4i32 : PatFrag<(ops node:$src),
310 (bitconvert (v4i32 (X86vzmovl
311 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
312
313def vzload_v2i64 : PatFrag<(ops node:$src),
314 (bitconvert (v2i64 (X86vzload node:$src)))>;
315
316
317def fp32imm0 : PatLeaf<(f32 fpimm), [{
318 return N->isExactlyValue(+0.0);
319}]>;
320
321// BYTE_imm - Transform bit immediates into byte immediates.
322def BYTE_imm : SDNodeXForm<imm, [{
323 // Transformation function: imm >> 3
324 return getI32Imm(N->getZExtValue() >> 3);
325}]>;
326
327// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
328// SHUFP* etc. imm.
329def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
330 return getI8Imm(X86::getShuffleSHUFImmediate(N));
331}]>;
332
333// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
334// PSHUFHW imm.
335def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
336 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
337}]>;
338
339// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
340// PSHUFLW imm.
341def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
342 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
343}]>;
344
345// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
346// a PALIGNR imm.
347def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
348 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
349}]>;
350
David Greenec4da1102011-02-03 15:50:00 +0000351// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
352// to VEXTRACTF128 imm.
353def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
354 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
355}]>;
356
David Greene653f1ee2011-02-04 16:08:29 +0000357// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
358// VINSERTF128 imm.
359def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
360 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
361}]>;
362
David Greene03264ef2010-07-12 23:41:28 +0000363def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
364 (vector_shuffle node:$lhs, node:$rhs), [{
365 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
366 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
367}]>;
368
369def movddup : PatFrag<(ops node:$lhs, node:$rhs),
370 (vector_shuffle node:$lhs, node:$rhs), [{
371 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
372}]>;
373
374def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
375 (vector_shuffle node:$lhs, node:$rhs), [{
376 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
377}]>;
378
379def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
380 (vector_shuffle node:$lhs, node:$rhs), [{
381 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
382}]>;
383
384def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
385 (vector_shuffle node:$lhs, node:$rhs), [{
386 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
387}]>;
388
389def movlp : PatFrag<(ops node:$lhs, node:$rhs),
390 (vector_shuffle node:$lhs, node:$rhs), [{
391 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
392}]>;
393
394def movl : PatFrag<(ops node:$lhs, node:$rhs),
395 (vector_shuffle node:$lhs, node:$rhs), [{
396 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
397}]>;
398
399def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
400 (vector_shuffle node:$lhs, node:$rhs), [{
401 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
402}]>;
403
404def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
405 (vector_shuffle node:$lhs, node:$rhs), [{
406 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
407}]>;
408
409def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
410 (vector_shuffle node:$lhs, node:$rhs), [{
411 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
412}]>;
413
414def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
415 (vector_shuffle node:$lhs, node:$rhs), [{
416 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
417}]>;
418
419def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
420 (vector_shuffle node:$lhs, node:$rhs), [{
421 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
422}]>;
423
424def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
425 (vector_shuffle node:$lhs, node:$rhs), [{
426 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
427}]>;
428
429def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
430 (vector_shuffle node:$lhs, node:$rhs), [{
431 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
432}], SHUFFLE_get_shuf_imm>;
433
434def shufp : PatFrag<(ops node:$lhs, node:$rhs),
435 (vector_shuffle node:$lhs, node:$rhs), [{
436 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
437}], SHUFFLE_get_shuf_imm>;
438
439def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
440 (vector_shuffle node:$lhs, node:$rhs), [{
441 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
442}], SHUFFLE_get_pshufhw_imm>;
443
444def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
445 (vector_shuffle node:$lhs, node:$rhs), [{
446 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
447}], SHUFFLE_get_pshuflw_imm>;
448
449def palign : PatFrag<(ops node:$lhs, node:$rhs),
450 (vector_shuffle node:$lhs, node:$rhs), [{
451 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
452}], SHUFFLE_get_palign_imm>;
David Greenec4da1102011-02-03 15:50:00 +0000453
454def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
455 (extract_subvector node:$bigvec,
456 node:$index), [{
457 return X86::isVEXTRACTF128Index(N);
458}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000459
460def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
461 node:$index),
462 (insert_subvector node:$bigvec, node:$smallvec,
463 node:$index), [{
464 return X86::isVINSERTF128Index(N);
465}], INSERT_get_vinsertf128_imm>;