| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86InstrArithmetic.td - Integer Arithmetic Instrs --*- tablegen -*-===// |
| 2 | // |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the integer arithmetic instructions in the X86 |
| 11 | // architecture. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | // LEA - Load Effective Address |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 17 | let SchedRW = [WriteLEA] in { |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 18 | let hasSideEffects = 0 in |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 19 | def LEA16r : I<0x8D, MRMSrcMem, |
| Craig Topper | 7c10252 | 2015-01-08 07:41:30 +0000 | [diff] [blame] | 20 | (outs GR16:$dst), (ins anymem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 21 | "lea{w}\t{$src|$dst}, {$dst|$src}", [], IIC_LEA_16>, OpSize16; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 22 | let isReMaterializable = 1 in |
| 23 | def LEA32r : I<0x8D, MRMSrcMem, |
| Craig Topper | 7c10252 | 2015-01-08 07:41:30 +0000 | [diff] [blame] | 24 | (outs GR32:$dst), (ins anymem:$src), |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 25 | "lea{l}\t{$src|$dst}, {$dst|$src}", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 26 | [(set GR32:$dst, lea32addr:$src)], IIC_LEA>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 27 | OpSize32, Requires<[Not64BitMode]>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 28 | |
| 29 | def LEA64_32r : I<0x8D, MRMSrcMem, |
| 30 | (outs GR32:$dst), (ins lea64_32mem:$src), |
| 31 | "lea{l}\t{$src|$dst}, {$dst|$src}", |
| David Sehr | 8114a7a | 2013-02-01 19:28:09 +0000 | [diff] [blame] | 32 | [(set GR32:$dst, lea64_32addr:$src)], IIC_LEA>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 33 | OpSize32, Requires<[In64BitMode]>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 34 | |
| 35 | let isReMaterializable = 1 in |
| David Sehr | 8114a7a | 2013-02-01 19:28:09 +0000 | [diff] [blame] | 36 | def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src), |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 37 | "lea{q}\t{$src|$dst}, {$dst|$src}", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 38 | [(set GR64:$dst, lea64addr:$src)], IIC_LEA>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 39 | } // SchedRW |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 40 | |
| 41 | //===----------------------------------------------------------------------===// |
| 42 | // Fixed-Register Multiplication and Division Instructions. |
| 43 | // |
| 44 | |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 45 | // SchedModel info for instruction that loads one value and gets the second |
| 46 | // (and possibly third) value from a register. |
| 47 | // This is used for instructions that put the memory operands before other |
| 48 | // uses. |
| 49 | class SchedLoadReg<SchedWrite SW> : Sched<[SW, |
| 50 | // Memory operand. |
| 51 | ReadDefault, ReadDefault, ReadDefault, ReadDefault, ReadDefault, |
| 52 | // Register reads (implicit or explicit). |
| 53 | ReadAfterLd, ReadAfterLd]>; |
| 54 | |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 55 | // Extra precision multiplication |
| 56 | |
| 57 | // AL is really implied by AX, but the registers in Defs must match the |
| 58 | // SDNode results (i8, i32). |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 59 | // AL,AH = AL*GR8 |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 60 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in |
| 61 | def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src", |
| 62 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 63 | // This probably ought to be moved to a def : Pat<> if the |
| 64 | // syntax can be accepted. |
| 65 | [(set AL, (mul AL, GR8:$src)), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 66 | (implicit EFLAGS)], IIC_MUL8>, Sched<[WriteIMul]>; |
| 67 | // AX,DX = AX*GR16 |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 68 | let Defs = [AX,DX,EFLAGS], Uses = [AX], hasSideEffects = 0 in |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 69 | def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src), |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 70 | "mul{w}\t$src", |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 71 | [], IIC_MUL16_REG>, OpSize16, Sched<[WriteIMul]>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 72 | // EAX,EDX = EAX*GR32 |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 73 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], hasSideEffects = 0 in |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 74 | def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 75 | "mul{l}\t$src", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 76 | [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/], |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 77 | IIC_MUL32_REG>, OpSize32, Sched<[WriteIMul]>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 78 | // RAX,RDX = RAX*GR64 |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 79 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], hasSideEffects = 0 in |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 80 | def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 81 | "mul{q}\t$src", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 82 | [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/], |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 83 | IIC_MUL64>, Sched<[WriteIMul]>; |
| 84 | // AL,AH = AL*[mem8] |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 85 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in |
| 86 | def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src), |
| 87 | "mul{b}\t$src", |
| 88 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 89 | // This probably ought to be moved to a def : Pat<> if the |
| 90 | // syntax can be accepted. |
| 91 | [(set AL, (mul AL, (loadi8 addr:$src))), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 92 | (implicit EFLAGS)], IIC_MUL8>, SchedLoadReg<WriteIMulLd>; |
| 93 | // AX,DX = AX*[mem16] |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 94 | let mayLoad = 1, hasSideEffects = 0 in { |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 95 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
| 96 | def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src), |
| 97 | "mul{w}\t$src", |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 98 | [], IIC_MUL16_MEM>, OpSize16, SchedLoadReg<WriteIMulLd>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 99 | // EAX,EDX = EAX*[mem32] |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 100 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
| 101 | def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src), |
| 102 | "mul{l}\t$src", |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 103 | [], IIC_MUL32_MEM>, OpSize32, SchedLoadReg<WriteIMulLd>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 104 | // RAX,RDX = RAX*[mem64] |
| Craig Topper | 7412aa9 | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 105 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 106 | def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src), |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 107 | "mul{q}\t$src", [], IIC_MUL64>, SchedLoadReg<WriteIMulLd>, |
| 108 | Requires<[In64BitMode]>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 109 | } |
| 110 | |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 111 | let hasSideEffects = 0 in { |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 112 | // AL,AH = AL*GR8 |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 113 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in |
| Preston Gurd | 2eec367 | 2012-04-09 15:32:22 +0000 | [diff] [blame] | 114 | def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", [], |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 115 | IIC_IMUL8>, Sched<[WriteIMul]>; |
| 116 | // AX,DX = AX*GR16 |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 117 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
| Preston Gurd | 2eec367 | 2012-04-09 15:32:22 +0000 | [diff] [blame] | 118 | def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", [], |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 119 | IIC_IMUL16_RR>, OpSize16, Sched<[WriteIMul]>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 120 | // EAX,EDX = EAX*GR32 |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 121 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
| Preston Gurd | 2eec367 | 2012-04-09 15:32:22 +0000 | [diff] [blame] | 122 | def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", [], |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 123 | IIC_IMUL32_RR>, OpSize32, Sched<[WriteIMul]>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 124 | // RAX,RDX = RAX*GR64 |
| Craig Topper | 7412aa9 | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 125 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in |
| Preston Gurd | 2eec367 | 2012-04-09 15:32:22 +0000 | [diff] [blame] | 126 | def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", [], |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 127 | IIC_IMUL64_RR>, Sched<[WriteIMul]>; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 128 | |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 129 | let mayLoad = 1 in { |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 130 | // AL,AH = AL*[mem8] |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 131 | let Defs = [AL,EFLAGS,AX], Uses = [AL] in |
| 132 | def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 133 | "imul{b}\t$src", [], IIC_IMUL8>, SchedLoadReg<WriteIMulLd>; |
| 134 | // AX,DX = AX*[mem16] |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 135 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
| 136 | def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 137 | "imul{w}\t$src", [], IIC_IMUL16_MEM>, OpSize16, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 138 | SchedLoadReg<WriteIMulLd>; |
| 139 | // EAX,EDX = EAX*[mem32] |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 140 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
| 141 | def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 142 | "imul{l}\t$src", [], IIC_IMUL32_MEM>, OpSize32, |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 143 | SchedLoadReg<WriteIMulLd>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 144 | // RAX,RDX = RAX*[mem64] |
| Craig Topper | 7412aa9 | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 145 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 146 | def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src), |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 147 | "imul{q}\t$src", [], IIC_IMUL64>, SchedLoadReg<WriteIMulLd>, |
| 148 | Requires<[In64BitMode]>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 149 | } |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 150 | } // hasSideEffects |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 151 | |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 152 | |
| 153 | let Defs = [EFLAGS] in { |
| 154 | let Constraints = "$src1 = $dst" in { |
| 155 | |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 156 | let isCommutable = 1, SchedRW = [WriteIMul] in { |
| 157 | // X = IMUL Y, Z --> X = IMUL Z, Y |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 158 | // Register-Register Signed Integer Multiply |
| 159 | def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2), |
| 160 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
| 161 | [(set GR16:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 162 | (X86smul_flag GR16:$src1, GR16:$src2))], IIC_IMUL16_RR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 163 | TB, OpSize16; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 164 | def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2), |
| 165 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
| 166 | [(set GR32:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 167 | (X86smul_flag GR32:$src1, GR32:$src2))], IIC_IMUL32_RR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 168 | TB, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 169 | def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), |
| 170 | (ins GR64:$src1, GR64:$src2), |
| 171 | "imul{q}\t{$src2, $dst|$dst, $src2}", |
| 172 | [(set GR64:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 173 | (X86smul_flag GR64:$src1, GR64:$src2))], IIC_IMUL64_RR>, |
| 174 | TB; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 175 | } // isCommutable, SchedRW |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 176 | |
| 177 | // Register-Memory Signed Integer Multiply |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 178 | let SchedRW = [WriteIMulLd, ReadAfterLd] in { |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 179 | def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst), |
| 180 | (ins GR16:$src1, i16mem:$src2), |
| 181 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
| 182 | [(set GR16:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 183 | (X86smul_flag GR16:$src1, (load addr:$src2)))], |
| 184 | IIC_IMUL16_RM>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 185 | TB, OpSize16; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 186 | def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 187 | (ins GR32:$src1, i32mem:$src2), |
| 188 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
| 189 | [(set GR32:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 190 | (X86smul_flag GR32:$src1, (load addr:$src2)))], |
| 191 | IIC_IMUL32_RM>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 192 | TB, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 193 | def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), |
| 194 | (ins GR64:$src1, i64mem:$src2), |
| 195 | "imul{q}\t{$src2, $dst|$dst, $src2}", |
| 196 | [(set GR64:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 197 | (X86smul_flag GR64:$src1, (load addr:$src2)))], |
| 198 | IIC_IMUL64_RM>, |
| 199 | TB; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 200 | } // SchedRW |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 201 | } // Constraints = "$src1 = $dst" |
| 202 | |
| 203 | } // Defs = [EFLAGS] |
| 204 | |
| Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 205 | // Surprisingly enough, these are not two address instructions! |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 206 | let Defs = [EFLAGS] in { |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 207 | let SchedRW = [WriteIMul] in { |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 208 | // Register-Integer Signed Integer Multiply |
| 209 | def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16 |
| 210 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
| 211 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 212 | [(set GR16:$dst, EFLAGS, |
| 213 | (X86smul_flag GR16:$src1, imm:$src2))], |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 214 | IIC_IMUL16_RRI>, OpSize16; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 215 | def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8 |
| 216 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
| 217 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 218 | [(set GR16:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 219 | (X86smul_flag GR16:$src1, i16immSExt8:$src2))], |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 220 | IIC_IMUL16_RRI>, OpSize16; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 221 | def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32 |
| 222 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
| 223 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 224 | [(set GR32:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 225 | (X86smul_flag GR32:$src1, imm:$src2))], |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 226 | IIC_IMUL32_RRI>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 227 | def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8 |
| 228 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
| 229 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 230 | [(set GR32:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 231 | (X86smul_flag GR32:$src1, i32immSExt8:$src2))], |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 232 | IIC_IMUL32_RRI>, OpSize32; |
| David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 233 | def IMUL64rri32 : RIi32S<0x69, MRMSrcReg, // GR64 = GR64*I32 |
| 234 | (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
| 235 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 236 | [(set GR64:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 237 | (X86smul_flag GR64:$src1, i64immSExt32:$src2))], |
| 238 | IIC_IMUL64_RRI>; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 239 | def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8 |
| 240 | (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
| 241 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 242 | [(set GR64:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 243 | (X86smul_flag GR64:$src1, i64immSExt8:$src2))], |
| 244 | IIC_IMUL64_RRI>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 245 | } // SchedRW |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 246 | |
| 247 | // Memory-Integer Signed Integer Multiply |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 248 | let SchedRW = [WriteIMulLd] in { |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 249 | def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16 |
| 250 | (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2), |
| 251 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 252 | [(set GR16:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 253 | (X86smul_flag (load addr:$src1), imm:$src2))], |
| 254 | IIC_IMUL16_RMI>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 255 | OpSize16; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 256 | def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8 |
| 257 | (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2), |
| 258 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 259 | [(set GR16:$dst, EFLAGS, |
| 260 | (X86smul_flag (load addr:$src1), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 261 | i16immSExt8:$src2))], IIC_IMUL16_RMI>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 262 | OpSize16; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 263 | def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32 |
| 264 | (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2), |
| 265 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 266 | [(set GR32:$dst, EFLAGS, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 267 | (X86smul_flag (load addr:$src1), imm:$src2))], |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 268 | IIC_IMUL32_RMI>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 269 | def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8 |
| 270 | (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2), |
| 271 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 272 | [(set GR32:$dst, EFLAGS, |
| 273 | (X86smul_flag (load addr:$src1), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 274 | i32immSExt8:$src2))], |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 275 | IIC_IMUL32_RMI>, OpSize32; |
| David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 276 | def IMUL64rmi32 : RIi32S<0x69, MRMSrcMem, // GR64 = [mem64]*I32 |
| 277 | (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2), |
| 278 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 279 | [(set GR64:$dst, EFLAGS, |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 280 | (X86smul_flag (load addr:$src1), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 281 | i64immSExt32:$src2))], |
| 282 | IIC_IMUL64_RMI>; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 283 | def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8 |
| 284 | (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2), |
| 285 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 286 | [(set GR64:$dst, EFLAGS, |
| 287 | (X86smul_flag (load addr:$src1), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 288 | i64immSExt8:$src2))], |
| 289 | IIC_IMUL64_RMI>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 290 | } // SchedRW |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 291 | } // Defs = [EFLAGS] |
| 292 | |
| 293 | |
| 294 | |
| 295 | |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 296 | // unsigned division/remainder |
| Craig Topper | 92a70b1 | 2013-01-05 07:39:25 +0000 | [diff] [blame] | 297 | let hasSideEffects = 1 in { // so that we don't speculatively execute |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 298 | let SchedRW = [WriteIDiv] in { |
| Eric Christopher | 5331f0e | 2013-06-11 23:41:44 +0000 | [diff] [blame] | 299 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 300 | def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 301 | "div{b}\t$src", [], IIC_DIV8_REG>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 302 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
| 303 | def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 304 | "div{w}\t$src", [], IIC_DIV16>, OpSize16; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 305 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
| 306 | def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 307 | "div{l}\t$src", [], IIC_DIV32>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 308 | // RDX:RAX/r64 = RAX,RDX |
| 309 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in |
| 310 | def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 311 | "div{q}\t$src", [], IIC_DIV64>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 312 | } // SchedRW |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 313 | |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 314 | let mayLoad = 1 in { |
| Eric Christopher | 5331f0e | 2013-06-11 23:41:44 +0000 | [diff] [blame] | 315 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 316 | def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 317 | "div{b}\t$src", [], IIC_DIV8_MEM>, |
| 318 | SchedLoadReg<WriteIDivLd>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 319 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
| 320 | def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 321 | "div{w}\t$src", [], IIC_DIV16>, OpSize16, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 322 | SchedLoadReg<WriteIDivLd>; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 323 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 324 | def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 325 | "div{l}\t$src", [], IIC_DIV32>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 326 | SchedLoadReg<WriteIDivLd>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 327 | // RDX:RAX/[mem64] = RAX,RDX |
| 328 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in |
| 329 | def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 330 | "div{q}\t$src", [], IIC_DIV64>, |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 331 | SchedLoadReg<WriteIDivLd>, Requires<[In64BitMode]>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 332 | } |
| 333 | |
| 334 | // Signed division/remainder. |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 335 | let SchedRW = [WriteIDiv] in { |
| Eric Christopher | 5331f0e | 2013-06-11 23:41:44 +0000 | [diff] [blame] | 336 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 337 | def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 338 | "idiv{b}\t$src", [], IIC_IDIV8>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 339 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
| 340 | def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 341 | "idiv{w}\t$src", [], IIC_IDIV16>, OpSize16; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 342 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
| 343 | def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 344 | "idiv{l}\t$src", [], IIC_IDIV32>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 345 | // RDX:RAX/r64 = RAX,RDX |
| 346 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in |
| 347 | def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 348 | "idiv{q}\t$src", [], IIC_IDIV64>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 349 | } // SchedRW |
| Craig Topper | 7412aa9 | 2011-10-22 23:13:53 +0000 | [diff] [blame] | 350 | |
| 351 | let mayLoad = 1 in { |
| Eric Christopher | 5331f0e | 2013-06-11 23:41:44 +0000 | [diff] [blame] | 352 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 353 | def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 354 | "idiv{b}\t$src", [], IIC_IDIV8>, |
| 355 | SchedLoadReg<WriteIDivLd>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 356 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
| 357 | def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 358 | "idiv{w}\t$src", [], IIC_IDIV16>, OpSize16, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 359 | SchedLoadReg<WriteIDivLd>; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 360 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 361 | def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 362 | "idiv{l}\t$src", [], IIC_IDIV32>, OpSize32, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 363 | SchedLoadReg<WriteIDivLd>; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 364 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX |
| 365 | def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 366 | "idiv{q}\t$src", [], IIC_IDIV64>, |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 367 | SchedLoadReg<WriteIDivLd>, Requires<[In64BitMode]>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 368 | } |
| Craig Topper | c791082 | 2012-12-27 03:01:18 +0000 | [diff] [blame] | 369 | } // hasSideEffects = 0 |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 370 | |
| 371 | //===----------------------------------------------------------------------===// |
| 372 | // Two address Instructions. |
| 373 | // |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 374 | |
| 375 | // unary instructions |
| 376 | let CodeSize = 2 in { |
| 377 | let Defs = [EFLAGS] in { |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 378 | let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in { |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 379 | def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 380 | "neg{b}\t$dst", |
| 381 | [(set GR8:$dst, (ineg GR8:$src1)), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 382 | (implicit EFLAGS)], IIC_UNARY_REG>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 383 | def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1), |
| 384 | "neg{w}\t$dst", |
| 385 | [(set GR16:$dst, (ineg GR16:$src1)), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 386 | (implicit EFLAGS)], IIC_UNARY_REG>, OpSize16; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 387 | def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1), |
| 388 | "neg{l}\t$dst", |
| 389 | [(set GR32:$dst, (ineg GR32:$src1)), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 390 | (implicit EFLAGS)], IIC_UNARY_REG>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 391 | def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst", |
| 392 | [(set GR64:$dst, (ineg GR64:$src1)), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 393 | (implicit EFLAGS)], IIC_UNARY_REG>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 394 | } // Constraints = "$src1 = $dst", SchedRW |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 395 | |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 396 | // Read-modify-write negate. |
| 397 | let SchedRW = [WriteALULd, WriteRMW] in { |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 398 | def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), |
| 399 | "neg{b}\t$dst", |
| 400 | [(store (ineg (loadi8 addr:$dst)), addr:$dst), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 401 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 402 | def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), |
| 403 | "neg{w}\t$dst", |
| 404 | [(store (ineg (loadi16 addr:$dst)), addr:$dst), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 405 | (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16; |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 406 | def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), |
| 407 | "neg{l}\t$dst", |
| 408 | [(store (ineg (loadi32 addr:$dst)), addr:$dst), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 409 | (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 410 | def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst", |
| 411 | [(store (ineg (loadi64 addr:$dst)), addr:$dst), |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 412 | (implicit EFLAGS)], IIC_UNARY_MEM>, |
| 413 | Requires<[In64BitMode]>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 414 | } // SchedRW |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 415 | } // Defs = [EFLAGS] |
| 416 | |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 417 | |
| Chris Lattner | 13111b0 | 2010-10-05 21:09:45 +0000 | [diff] [blame] | 418 | // Note: NOT does not set EFLAGS! |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 419 | |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 420 | let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in { |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 421 | // Match xor -1 to not. Favors these over a move imm + xor to save code size. |
| 422 | let AddedComplexity = 15 in { |
| 423 | def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 424 | "not{b}\t$dst", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 425 | [(set GR8:$dst, (not GR8:$src1))], IIC_UNARY_REG>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 426 | def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1), |
| 427 | "not{w}\t$dst", |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 428 | [(set GR16:$dst, (not GR16:$src1))], IIC_UNARY_REG>, OpSize16; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 429 | def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1), |
| 430 | "not{l}\t$dst", |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 431 | [(set GR32:$dst, (not GR32:$src1))], IIC_UNARY_REG>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 432 | def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 433 | [(set GR64:$dst, (not GR64:$src1))], IIC_UNARY_REG>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 434 | } |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 435 | } // Constraints = "$src1 = $dst", SchedRW |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 436 | |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 437 | let SchedRW = [WriteALULd, WriteRMW] in { |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 438 | def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), |
| 439 | "not{b}\t$dst", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 440 | [(store (not (loadi8 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>; |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 441 | def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), |
| 442 | "not{w}\t$dst", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 443 | [(store (not (loadi16 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 444 | OpSize16; |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 445 | def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), |
| 446 | "not{l}\t$dst", |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 447 | [(store (not (loadi32 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 448 | OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 449 | def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst", |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 450 | [(store (not (loadi64 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>, |
| 451 | Requires<[In64BitMode]>; |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 452 | } // SchedRW |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 453 | } // CodeSize |
| 454 | |
| 455 | // TODO: inc/dec is slow for P4, but fast for Pentium-M. |
| 456 | let Defs = [EFLAGS] in { |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 457 | let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in { |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 458 | let CodeSize = 2 in |
| 459 | def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 460 | "inc{b}\t$dst", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 461 | [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))], |
| 462 | IIC_UNARY_REG>; |
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 463 | let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA. |
| 464 | def INC16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1), |
| 465 | "inc{w}\t$dst", |
| 466 | [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))], |
| 467 | IIC_UNARY_REG>, OpSize16; |
| 468 | def INC32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1), |
| 469 | "inc{l}\t$dst", |
| 470 | [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))], |
| 471 | IIC_UNARY_REG>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 472 | def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 473 | [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))], |
| 474 | IIC_UNARY_REG>; |
| Chris Lattner | 27c763d | 2010-10-05 20:35:37 +0000 | [diff] [blame] | 475 | } // isConvertibleToThreeAddress = 1, CodeSize = 2 |
| 476 | |
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 477 | // Short forms only valid in 32-bit mode. Selected during MCInst lowering. |
| 478 | let CodeSize = 1, hasSideEffects = 0 in { |
| 479 | def INC16r_alt : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1), |
| 480 | "inc{w}\t$dst", [], IIC_UNARY_REG>, |
| 481 | OpSize16, Requires<[Not64BitMode]>; |
| 482 | def INC32r_alt : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1), |
| 483 | "inc{l}\t$dst", [], IIC_UNARY_REG>, |
| 484 | OpSize32, Requires<[Not64BitMode]>; |
| 485 | } // CodeSize = 1, hasSideEffects = 0 |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 486 | } // Constraints = "$src1 = $dst", SchedRW |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 487 | |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 488 | let CodeSize = 2, SchedRW = [WriteALULd, WriteRMW] in { |
| 489 | let Predicates = [UseIncDec] in { |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 490 | def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst", |
| 491 | [(store (add (loadi8 addr:$dst), 1), addr:$dst), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 492 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 493 | def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst", |
| 494 | [(store (add (loadi16 addr:$dst), 1), addr:$dst), |
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 495 | (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 496 | def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst", |
| 497 | [(store (add (loadi32 addr:$dst), 1), addr:$dst), |
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 498 | (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize32; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 499 | } // Predicates |
| 500 | let Predicates = [UseIncDec, In64BitMode] in { |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 501 | def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst", |
| 502 | [(store (add (loadi64 addr:$dst), 1), addr:$dst), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 503 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 504 | } // Predicates |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 505 | } // CodeSize = 2, SchedRW |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 506 | |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 507 | let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in { |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 508 | let CodeSize = 2 in |
| 509 | def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1), |
| 510 | "dec{b}\t$dst", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 511 | [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))], |
| 512 | IIC_UNARY_REG>; |
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 513 | let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA. |
| 514 | def DEC16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1), |
| 515 | "dec{w}\t$dst", |
| 516 | [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))], |
| 517 | IIC_UNARY_REG>, OpSize16; |
| 518 | def DEC32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1), |
| 519 | "dec{l}\t$dst", |
| 520 | [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))], |
| 521 | IIC_UNARY_REG>, OpSize32; |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 522 | def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst", |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 523 | [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))], |
| 524 | IIC_UNARY_REG>; |
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 525 | } // isConvertibleToThreeAddress = 1, CodeSize = 2 |
| 526 | |
| 527 | // Short forms only valid in 32-bit mode. Selected during MCInst lowering. |
| 528 | let CodeSize = 1, hasSideEffects = 0 in { |
| 529 | def DEC16r_alt : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1), |
| 530 | "dec{w}\t$dst", [], IIC_UNARY_REG>, |
| 531 | OpSize16, Requires<[Not64BitMode]>; |
| 532 | def DEC32r_alt : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1), |
| 533 | "dec{l}\t$dst", [], IIC_UNARY_REG>, |
| 534 | OpSize32, Requires<[Not64BitMode]>; |
| 535 | } // CodeSize = 1, hasSideEffects = 0 |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 536 | } // Constraints = "$src1 = $dst", SchedRW |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 537 | |
| Chris Lattner | 182e87c | 2010-10-05 16:52:25 +0000 | [diff] [blame] | 538 | |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 539 | let CodeSize = 2, SchedRW = [WriteALULd, WriteRMW] in { |
| 540 | let Predicates = [UseIncDec] in { |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 541 | def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst", |
| 542 | [(store (add (loadi8 addr:$dst), -1), addr:$dst), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 543 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 544 | def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst", |
| 545 | [(store (add (loadi16 addr:$dst), -1), addr:$dst), |
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 546 | (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 547 | def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst", |
| 548 | [(store (add (loadi32 addr:$dst), -1), addr:$dst), |
| Craig Topper | ddbf51f | 2015-01-06 07:35:50 +0000 | [diff] [blame] | 549 | (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize32; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 550 | } // Predicates |
| 551 | let Predicates = [UseIncDec, In64BitMode] in { |
| Chris Lattner | c2f5e57 | 2010-10-05 20:23:31 +0000 | [diff] [blame] | 552 | def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst", |
| 553 | [(store (add (loadi64 addr:$dst), -1), addr:$dst), |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 554 | (implicit EFLAGS)], IIC_UNARY_MEM>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 555 | } // Predicates |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 556 | } // CodeSize = 2, SchedRW |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 557 | } // Defs = [EFLAGS] |
| 558 | |
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 559 | /// X86TypeInfo - This is a bunch of information that describes relevant X86 |
| 560 | /// information about value types. For example, it can tell you what the |
| 561 | /// register class and preferred load to use. |
| 562 | class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass, |
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 563 | PatFrag loadnode, X86MemOperand memoperand, ImmType immkind, |
| 564 | Operand immoperand, SDPatternOperator immoperator, |
| 565 | Operand imm8operand, SDPatternOperator imm8operator, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 566 | bit hasOddOpcode, OperandSize opSize, |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 567 | bit hasREX_WPrefix> { |
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 568 | /// VT - This is the value type itself. |
| 569 | ValueType VT = vt; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 570 | |
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 571 | /// InstrSuffix - This is the suffix used on instructions with this type. For |
| 572 | /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q". |
| 573 | string InstrSuffix = instrsuffix; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 574 | |
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 575 | /// RegClass - This is the register class associated with this type. For |
| 576 | /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64. |
| 577 | RegisterClass RegClass = regclass; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 578 | |
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 579 | /// LoadNode - This is the load node associated with this type. For |
| 580 | /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64. |
| 581 | PatFrag LoadNode = loadnode; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 582 | |
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 583 | /// MemOperand - This is the memory operand associated with this type. For |
| 584 | /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem. |
| 585 | X86MemOperand MemOperand = memoperand; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 586 | |
| Chris Lattner | 6e85be2 | 2010-10-06 05:55:42 +0000 | [diff] [blame] | 587 | /// ImmEncoding - This is the encoding of an immediate of this type. For |
| 588 | /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32 |
| 589 | /// since the immediate fields of i64 instructions is a 32-bit sign extended |
| 590 | /// value. |
| 591 | ImmType ImmEncoding = immkind; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 592 | |
| Chris Lattner | 6e85be2 | 2010-10-06 05:55:42 +0000 | [diff] [blame] | 593 | /// ImmOperand - This is the operand kind of an immediate of this type. For |
| 594 | /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 -> |
| 595 | /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign |
| 596 | /// extended value. |
| 597 | Operand ImmOperand = immoperand; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 598 | |
| Chris Lattner | 356f16c | 2010-10-07 00:01:39 +0000 | [diff] [blame] | 599 | /// ImmOperator - This is the operator that should be used to match an |
| 600 | /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32). |
| 601 | SDPatternOperator ImmOperator = immoperator; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 602 | |
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 603 | /// Imm8Operand - This is the operand kind to use for an imm8 of this type. |
| 604 | /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is |
| 605 | /// only used for instructions that have a sign-extended imm8 field form. |
| 606 | Operand Imm8Operand = imm8operand; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 607 | |
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 608 | /// Imm8Operator - This is the operator that should be used to match an 8-bit |
| 609 | /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8). |
| 610 | SDPatternOperator Imm8Operator = imm8operator; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 611 | |
| Chris Lattner | a46073b | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 612 | /// HasOddOpcode - This bit is true if the instruction should have an odd (as |
| 613 | /// opposed to even) opcode. Operations on i8 are usually even, operations on |
| 614 | /// other datatypes are odd. |
| 615 | bit HasOddOpcode = hasOddOpcode; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 616 | |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 617 | /// OpSize - Selects whether the instruction needs a 0x66 prefix based on |
| 618 | /// 16-bit vs 32-bit mode. i8/i64 set this to OpSizeFixed. i16 sets this |
| 619 | /// to Opsize16. i32 sets this to OpSize32. |
| 620 | OperandSize OpSize = opSize; |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 621 | |
| Chris Lattner | b6da2be | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 622 | /// HasREX_WPrefix - This bit is set to true if the instruction should have |
| 623 | /// the 0x40 REX prefix. This is set for i64 types. |
| 624 | bit HasREX_WPrefix = hasREX_WPrefix; |
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 625 | } |
| Chris Lattner | 7359194 | 2010-10-05 23:32:05 +0000 | [diff] [blame] | 626 | |
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 627 | def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">; |
| 628 | |
| 629 | |
| Michael Kuperstein | 243c073 | 2015-08-11 14:10:58 +0000 | [diff] [blame] | 630 | def Xi8 : X86TypeInfo<i8, "b", GR8, loadi8, i8mem, |
| 631 | Imm8, i8imm, imm8_su, i8imm, invalid_node, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 632 | 0, OpSizeFixed, 0>; |
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 633 | def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem, |
| Michael Kuperstein | 243c073 | 2015-08-11 14:10:58 +0000 | [diff] [blame] | 634 | Imm16, i16imm, imm16_su, i16i8imm, i16immSExt8_su, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 635 | 1, OpSize16, 0>; |
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 636 | def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem, |
| Michael Kuperstein | 243c073 | 2015-08-11 14:10:58 +0000 | [diff] [blame] | 637 | Imm32, i32imm, imm32_su, i32i8imm, i32immSExt8_su, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 638 | 1, OpSize32, 0>; |
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 639 | def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem, |
| Sanjay Patel | 904cd39 | 2016-08-16 21:35:16 +0000 | [diff] [blame] | 640 | Imm32S, i64i32imm, i64immSExt32_su, i64i8imm, i64immSExt8_su, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 641 | 1, OpSizeFixed, 1>; |
| Chris Lattner | b6da2be | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 642 | |
| 643 | /// ITy - This instruction base class takes the type info for the instruction. |
| 644 | /// Using this, it: |
| 645 | /// 1. Concatenates together the instruction mnemonic with the appropriate |
| 646 | /// suffix letter, a tab, and the arguments. |
| 647 | /// 2. Infers whether the instruction should have a 0x66 prefix byte. |
| 648 | /// 3. Infers whether the instruction should have a 0x40 REX_W prefix. |
| Chris Lattner | a46073b | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 649 | /// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations) |
| 650 | /// or 1 (for i16,i32,i64 operations). |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 651 | class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 652 | string mnemonic, string args, list<dag> pattern, |
| 653 | InstrItinClass itin = IIC_BIN_NONMEM> |
| Chris Lattner | a46073b | 2010-10-06 05:28:38 +0000 | [diff] [blame] | 654 | : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4}, |
| 655 | opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode }, |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 656 | f, outs, ins, |
| Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 657 | !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern, |
| 658 | itin> { |
| Chris Lattner | b6da2be | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 659 | |
| 660 | // Infer instruction prefixes from type info. |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 661 | let OpSize = typeinfo.OpSize; |
| Chris Lattner | b6da2be | 2010-10-06 05:20:57 +0000 | [diff] [blame] | 662 | let hasREX_WPrefix = typeinfo.HasREX_WPrefix; |
| 663 | } |
| Chris Lattner | 1fc81e9 | 2010-10-06 00:45:24 +0000 | [diff] [blame] | 664 | |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 665 | // BinOpRR - Instructions like "add reg, reg, reg". |
| 666 | class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 667 | dag outlist, list<dag> pattern, InstrItinClass itin> |
| 668 | : ITy<opcode, MRMDestReg, typeinfo, outlist, |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 669 | (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 670 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>, |
| 671 | Sched<[WriteALU]>; |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 672 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 673 | // BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has |
| 674 | // just a EFLAGS as a result. |
| 675 | class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 676 | SDPatternOperator opnode> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 677 | : BinOpRR<opcode, mnemonic, typeinfo, (outs), |
| 678 | [(set EFLAGS, |
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 679 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))], |
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 680 | IIC_BIN_NONMEM>; |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 681 | |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 682 | // BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has |
| 683 | // both a regclass and EFLAGS as a result. |
| 684 | class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 685 | SDNode opnode> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 686 | : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 687 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| Preston Gurd | 2eec367 | 2012-04-09 15:32:22 +0000 | [diff] [blame] | 688 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))], |
| 689 | IIC_BIN_NONMEM>; |
| Chris Lattner | 7359194 | 2010-10-05 23:32:05 +0000 | [diff] [blame] | 690 | |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 691 | // BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has |
| 692 | // both a regclass and EFLAGS as a result, and has EFLAGS as input. |
| 693 | class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 694 | SDNode opnode> |
| 695 | : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
| 696 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 697 | (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 698 | EFLAGS))], IIC_BIN_CARRY_NONMEM>; |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 699 | |
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 700 | // BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding). |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 701 | class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 702 | InstrItinClass itin = IIC_BIN_NONMEM> |
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 703 | : ITy<opcode, MRMSrcReg, typeinfo, |
| 704 | (outs typeinfo.RegClass:$dst), |
| 705 | (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 706 | mnemonic, "{$src2, $dst|$dst, $src2}", [], itin>, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 707 | Sched<[WriteALU]> { |
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 708 | // The disassembler should know about this, but not the asmparser. |
| 709 | let isCodeGenOnly = 1; |
| Craig Topper | 3484fc2 | 2014-01-05 04:17:28 +0000 | [diff] [blame] | 710 | let ForceDisassemble = 1; |
| Craig Topper | 1b8c075 | 2012-12-26 21:30:22 +0000 | [diff] [blame] | 711 | let hasSideEffects = 0; |
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 712 | } |
| Chris Lattner | eadaeaa | 2010-10-06 00:30:49 +0000 | [diff] [blame] | 713 | |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 714 | // BinOpRR_RDD_Rev - Instructions like "adc reg, reg, reg" (reversed encoding). |
| 715 | class BinOpRR_RFF_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo> |
| 716 | : BinOpRR_Rev<opcode, mnemonic, typeinfo, IIC_BIN_CARRY_NONMEM>; |
| 717 | |
| Craig Topper | a88e356 | 2011-09-11 21:41:45 +0000 | [diff] [blame] | 718 | // BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding). |
| 719 | class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo> |
| 720 | : ITy<opcode, MRMSrcReg, typeinfo, (outs), |
| 721 | (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2), |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 722 | mnemonic, "{$src2, $src1|$src1, $src2}", [], IIC_BIN_NONMEM>, |
| 723 | Sched<[WriteALU]> { |
| Craig Topper | a88e356 | 2011-09-11 21:41:45 +0000 | [diff] [blame] | 724 | // The disassembler should know about this, but not the asmparser. |
| 725 | let isCodeGenOnly = 1; |
| Craig Topper | 3484fc2 | 2014-01-05 04:17:28 +0000 | [diff] [blame] | 726 | let ForceDisassemble = 1; |
| Craig Topper | 5b807aa | 2012-12-27 02:08:46 +0000 | [diff] [blame] | 727 | let hasSideEffects = 0; |
| Craig Topper | a88e356 | 2011-09-11 21:41:45 +0000 | [diff] [blame] | 728 | } |
| 729 | |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 730 | // BinOpRM - Instructions like "add reg, reg, [mem]". |
| 731 | class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 732 | dag outlist, list<dag> pattern, |
| 733 | InstrItinClass itin = IIC_BIN_MEM> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 734 | : ITy<opcode, MRMSrcMem, typeinfo, outlist, |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 735 | (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 736 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 737 | Sched<[WriteALULd, ReadAfterLd]>; |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 738 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 739 | // BinOpRM_F - Instructions like "cmp reg, [mem]". |
| 740 | class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 741 | SDNode opnode> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 742 | : BinOpRM<opcode, mnemonic, typeinfo, (outs), |
| 743 | [(set EFLAGS, |
| 744 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>; |
| 745 | |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 746 | // BinOpRM_RF - Instructions like "add reg, reg, [mem]". |
| 747 | class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Chris Lattner | 9fece2b | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 748 | SDNode opnode> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 749 | : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 750 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| Chris Lattner | 7bbd809 | 2010-10-06 04:58:43 +0000 | [diff] [blame] | 751 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>; |
| Chris Lattner | eadaeaa | 2010-10-06 00:30:49 +0000 | [diff] [blame] | 752 | |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 753 | // BinOpRM_RFF - Instructions like "adc reg, reg, [mem]". |
| 754 | class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 755 | SDNode opnode> |
| 756 | : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), |
| 757 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 758 | (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 759 | EFLAGS))], IIC_BIN_CARRY_MEM>; |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 760 | |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 761 | // BinOpRI - Instructions like "add reg, reg, imm". |
| 762 | class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 763 | Format f, dag outlist, list<dag> pattern, |
| 764 | InstrItinClass itin = IIC_BIN_NONMEM> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 765 | : ITy<opcode, f, typeinfo, outlist, |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 766 | (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 767 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 768 | Sched<[WriteALU]> { |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 769 | let ImmT = typeinfo.ImmEncoding; |
| 770 | } |
| 771 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 772 | // BinOpRI_F - Instructions like "cmp reg, imm". |
| 773 | class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 774 | SDPatternOperator opnode, Format f> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 775 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs), |
| 776 | [(set EFLAGS, |
| 777 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>; |
| 778 | |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 779 | // BinOpRI_RF - Instructions like "add reg, reg, imm". |
| 780 | class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 781 | SDNode opnode, Format f> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 782 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 783 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 784 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>; |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 785 | // BinOpRI_RFF - Instructions like "adc reg, reg, imm". |
| 786 | class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 787 | SDNode opnode, Format f> |
| 788 | : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 789 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 790 | (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 791 | EFLAGS))], IIC_BIN_CARRY_NONMEM>; |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 792 | |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 793 | // BinOpRI8 - Instructions like "add reg, reg, imm8". |
| 794 | class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 795 | Format f, dag outlist, list<dag> pattern, |
| 796 | InstrItinClass itin = IIC_BIN_NONMEM> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 797 | : ITy<opcode, f, typeinfo, outlist, |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 798 | (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 799 | mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 800 | Sched<[WriteALU]> { |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 801 | let ImmT = Imm8; // Always 8-bit immediate. |
| Chris Lattner | 6e85be2 | 2010-10-06 05:55:42 +0000 | [diff] [blame] | 802 | } |
| Chris Lattner | eadaeaa | 2010-10-06 00:30:49 +0000 | [diff] [blame] | 803 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 804 | // BinOpRI8_F - Instructions like "cmp reg, imm8". |
| 805 | class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 806 | SDPatternOperator opnode, Format f> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 807 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs), |
| 808 | [(set EFLAGS, |
| 809 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>; |
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 810 | |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 811 | // BinOpRI8_RF - Instructions like "add reg, reg, imm8". |
| 812 | class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 813 | SDPatternOperator opnode, Format f> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 814 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
| Chris Lattner | a8c0bbb | 2010-10-07 20:14:23 +0000 | [diff] [blame] | 815 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 816 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>; |
| Chris Lattner | e17d721 | 2010-10-07 00:12:45 +0000 | [diff] [blame] | 817 | |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 818 | // BinOpRI8_RFF - Instructions like "adc reg, reg, imm8". |
| 819 | class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 820 | SDPatternOperator opnode, Format f> |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 821 | : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), |
| 822 | [(set typeinfo.RegClass:$dst, EFLAGS, |
| 823 | (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 824 | EFLAGS))], IIC_BIN_CARRY_NONMEM>; |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 825 | |
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 826 | // BinOpMR - Instructions like "add [mem], reg". |
| 827 | class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 828 | list<dag> pattern, InstrItinClass itin = IIC_BIN_MEM> |
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 829 | : ITy<opcode, MRMDestMem, typeinfo, |
| 830 | (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 831 | mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 832 | Sched<[WriteALULd, WriteRMW]>; |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 833 | |
| 834 | // BinOpMR_RMW - Instructions like "add [mem], reg". |
| 835 | class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 836 | SDNode opnode> |
| 837 | : BinOpMR<opcode, mnemonic, typeinfo, |
| 838 | [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst), |
| 839 | (implicit EFLAGS)]>; |
| 840 | |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 841 | // BinOpMR_RMW_FF - Instructions like "adc [mem], reg". |
| 842 | class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 843 | SDNode opnode> |
| 844 | : BinOpMR<opcode, mnemonic, typeinfo, |
| 845 | [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS), |
| 846 | addr:$dst), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 847 | (implicit EFLAGS)], IIC_BIN_CARRY_MEM>; |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 848 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 849 | // BinOpMR_F - Instructions like "cmp [mem], reg". |
| 850 | class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 851 | SDPatternOperator opnode> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 852 | : BinOpMR<opcode, mnemonic, typeinfo, |
| 853 | [(set EFLAGS, (opnode (load addr:$dst), typeinfo.RegClass:$src))]>; |
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 854 | |
| 855 | // BinOpMI - Instructions like "add [mem], imm". |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 856 | class BinOpMI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 857 | Format f, list<dag> pattern, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 858 | InstrItinClass itin = IIC_BIN_MEM> |
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 859 | : ITy<opcode, f, typeinfo, |
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 860 | (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 861 | mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 862 | Sched<[WriteALULd, WriteRMW]> { |
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 863 | let ImmT = typeinfo.ImmEncoding; |
| 864 | } |
| 865 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 866 | // BinOpMI_RMW - Instructions like "add [mem], imm". |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 867 | class BinOpMI_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 868 | SDNode opnode, Format f> |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 869 | : BinOpMI<opcode, mnemonic, typeinfo, f, |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 870 | [(store (opnode (typeinfo.VT (load addr:$dst)), |
| 871 | typeinfo.ImmOperator:$src), addr:$dst), |
| 872 | (implicit EFLAGS)]>; |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 873 | // BinOpMI_RMW_FF - Instructions like "adc [mem], imm". |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 874 | class BinOpMI_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 875 | SDNode opnode, Format f> |
| 876 | : BinOpMI<opcode, mnemonic, typeinfo, f, |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 877 | [(store (opnode (typeinfo.VT (load addr:$dst)), |
| 878 | typeinfo.ImmOperator:$src, EFLAGS), addr:$dst), |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 879 | (implicit EFLAGS)], IIC_BIN_CARRY_MEM>; |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 880 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 881 | // BinOpMI_F - Instructions like "cmp [mem], imm". |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 882 | class BinOpMI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 883 | SDPatternOperator opnode, Format f> |
| 884 | : BinOpMI<opcode, mnemonic, typeinfo, f, |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 885 | [(set EFLAGS, (opnode (typeinfo.VT (load addr:$dst)), |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 886 | typeinfo.ImmOperator:$src))]>; |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 887 | |
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 888 | // BinOpMI8 - Instructions like "add [mem], imm8". |
| Chris Lattner | 9fece2b | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 889 | class BinOpMI8<string mnemonic, X86TypeInfo typeinfo, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 890 | Format f, list<dag> pattern, |
| 891 | InstrItinClass itin = IIC_BIN_MEM> |
| Chris Lattner | 9fece2b | 2010-10-07 20:06:24 +0000 | [diff] [blame] | 892 | : ITy<0x82, f, typeinfo, |
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 893 | (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 894 | mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>, |
| Jakob Stoklund Olesen | 50bd713 | 2013-03-20 16:56:36 +0000 | [diff] [blame] | 895 | Sched<[WriteALULd, WriteRMW]> { |
| Chris Lattner | 894d2e6 | 2010-10-07 00:35:28 +0000 | [diff] [blame] | 896 | let ImmT = Imm8; // Always 8-bit immediate. |
| 897 | } |
| 898 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 899 | // BinOpMI8_RMW - Instructions like "add [mem], imm8". |
| 900 | class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 901 | SDPatternOperator opnode, Format f> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 902 | : BinOpMI8<mnemonic, typeinfo, f, |
| 903 | [(store (opnode (load addr:$dst), |
| 904 | typeinfo.Imm8Operator:$src), addr:$dst), |
| 905 | (implicit EFLAGS)]>; |
| 906 | |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 907 | // BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8". |
| 908 | class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 909 | SDPatternOperator opnode, Format f> |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 910 | : BinOpMI8<mnemonic, typeinfo, f, |
| 911 | [(store (opnode (load addr:$dst), |
| 912 | typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 913 | (implicit EFLAGS)], IIC_BIN_CARRY_MEM>; |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 914 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 915 | // BinOpMI8_F - Instructions like "cmp [mem], imm8". |
| 916 | class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo, |
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 917 | SDPatternOperator opnode, Format f> |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 918 | : BinOpMI8<mnemonic, typeinfo, f, |
| 919 | [(set EFLAGS, (opnode (load addr:$dst), |
| 920 | typeinfo.Imm8Operator:$src))]>; |
| 921 | |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 922 | // BinOpAI - Instructions like "add %eax, %eax, imm", that imp-def EFLAGS. |
| Chris Lattner | b71a77d | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 923 | class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 924 | Register areg, string operands, |
| 925 | InstrItinClass itin = IIC_BIN_NONMEM> |
| Chris Lattner | b71a77d | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 926 | : ITy<opcode, RawFrm, typeinfo, |
| 927 | (outs), (ins typeinfo.ImmOperand:$src), |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 928 | mnemonic, operands, [], itin>, Sched<[WriteALU]> { |
| Chris Lattner | b71a77d | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 929 | let ImmT = typeinfo.ImmEncoding; |
| 930 | let Uses = [areg]; |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 931 | let Defs = [areg, EFLAGS]; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 932 | let hasSideEffects = 0; |
| Chris Lattner | b71a77d | 2010-10-07 00:43:39 +0000 | [diff] [blame] | 933 | } |
| Chris Lattner | 94eff91 | 2010-10-06 05:35:22 +0000 | [diff] [blame] | 934 | |
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 935 | // BinOpAI_RFF - Instructions like "adc %eax, %eax, imm", that implicitly define |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 936 | // and use EFLAGS. |
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 937 | class BinOpAI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 938 | Register areg, string operands> |
| Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 939 | : BinOpAI<opcode, mnemonic, typeinfo, areg, operands, |
| 940 | IIC_BIN_CARRY_NONMEM> { |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 941 | let Uses = [areg, EFLAGS]; |
| 942 | } |
| 943 | |
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 944 | // BinOpAI_F - Instructions like "cmp %eax, %eax, imm", that imp-def EFLAGS. |
| 945 | class BinOpAI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo, |
| 946 | Register areg, string operands> |
| 947 | : BinOpAI<opcode, mnemonic, typeinfo, areg, operands> { |
| 948 | let Defs = [EFLAGS]; |
| 949 | } |
| 950 | |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 951 | /// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is |
| 952 | /// defined with "(set GPR:$dst, EFLAGS, (...". |
| 953 | /// |
| 954 | /// It would be nice to get rid of the second and third argument here, but |
| 955 | /// tblgen can't handle dependent type references aggressively enough: PR8330 |
| 956 | multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4, |
| 957 | string mnemonic, Format RegMRM, Format MemMRM, |
| 958 | SDNode opnodeflag, SDNode opnode, |
| 959 | bit CommutableRR, bit ConvertibleToThreeAddress> { |
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 960 | let Defs = [EFLAGS] in { |
| 961 | let Constraints = "$src1 = $dst" in { |
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 962 | let isCommutable = CommutableRR in { |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 963 | def NAME#8rr : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>; |
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 964 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
| 965 | def NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>; |
| 966 | def NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>; |
| 967 | def NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>; |
| 968 | } // isConvertibleToThreeAddress |
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 969 | } // isCommutable |
| 970 | |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 971 | def NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>; |
| 972 | def NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>; |
| 973 | def NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>; |
| 974 | def NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>; |
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 975 | |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 976 | def NAME#8rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>; |
| 977 | def NAME#16rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>; |
| 978 | def NAME#32rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>; |
| 979 | def NAME#64rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>; |
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 980 | |
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 981 | def NAME#8ri : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>; |
| 982 | |
| Chris Lattner | 6767751 | 2010-10-07 01:37:01 +0000 | [diff] [blame] | 983 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 984 | // NOTE: These are order specific, we want the ri8 forms to be listed |
| 985 | // first so that they are slightly preferred to the ri forms. |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 986 | def NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>; |
| 987 | def NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>; |
| 988 | def NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>; |
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 989 | |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 990 | def NAME#16ri : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>; |
| 991 | def NAME#32ri : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>; |
| 992 | def NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>; |
| Chris Lattner | 6767751 | 2010-10-07 01:37:01 +0000 | [diff] [blame] | 993 | } |
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 994 | } // Constraints = "$src1 = $dst" |
| 995 | |
| Ayman Musa | 11966ab | 2017-04-26 11:34:09 +0000 | [diff] [blame] | 996 | let mayLoad = 1, mayStore = 1 in { |
| 997 | def NAME#8mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>; |
| 998 | def NAME#16mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>; |
| 999 | def NAME#32mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>; |
| 1000 | def NAME#64mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>; |
| 1001 | } |
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 1002 | |
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1003 | // NOTE: These are order specific, we want the mi8 forms to be listed |
| 1004 | // first so that they are slightly preferred to the mi forms. |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1005 | def NAME#16mi8 : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>; |
| 1006 | def NAME#32mi8 : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1007 | let Predicates = [In64BitMode] in |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1008 | def NAME#64mi8 : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 1009 | |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1010 | def NAME#8mi : BinOpMI_RMW<0x80, mnemonic, Xi8 , opnode, MemMRM>; |
| 1011 | def NAME#16mi : BinOpMI_RMW<0x80, mnemonic, Xi16, opnode, MemMRM>; |
| 1012 | def NAME#32mi : BinOpMI_RMW<0x80, mnemonic, Xi32, opnode, MemMRM>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1013 | let Predicates = [In64BitMode] in |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1014 | def NAME#64mi32 : BinOpMI_RMW<0x80, mnemonic, Xi64, opnode, MemMRM>; |
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 1015 | |
| 1016 | // These are for the disassembler since 0x82 opcode behaves like 0x80, but |
| 1017 | // not in 64-bit mode. |
| 1018 | let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1, |
| 1019 | hasSideEffects = 0 in { |
| 1020 | let Constraints = "$src1 = $dst" in |
| 1021 | def NAME#8ri8 : BinOpRI8_RF<0x82, mnemonic, Xi8, null_frag, RegMRM>; |
| 1022 | let mayLoad = 1, mayStore = 1 in |
| 1023 | def NAME#8mi8 : BinOpMI8_RMW<mnemonic, Xi8, null_frag, MemMRM>; |
| 1024 | } |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1025 | } // Defs = [EFLAGS] |
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 1026 | |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1027 | def NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL, |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 1028 | "{$src, %al|al, $src}">; |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1029 | def NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX, |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 1030 | "{$src, %ax|ax, $src}">; |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1031 | def NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX, |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 1032 | "{$src, %eax|eax, $src}">; |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1033 | def NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX, |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 1034 | "{$src, %rax|rax, $src}">; |
| Chris Lattner | 26d6a04 | 2010-10-07 01:10:20 +0000 | [diff] [blame] | 1035 | } |
| 1036 | |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1037 | /// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is |
| 1038 | /// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and |
| 1039 | /// SBB. |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1040 | /// |
| Chris Lattner | 846c20d | 2010-12-20 00:59:46 +0000 | [diff] [blame] | 1041 | /// It would be nice to get rid of the second and third argument here, but |
| 1042 | /// tblgen can't handle dependent type references aggressively enough: PR8330 |
| 1043 | multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4, |
| 1044 | string mnemonic, Format RegMRM, Format MemMRM, |
| 1045 | SDNode opnode, bit CommutableRR, |
| 1046 | bit ConvertibleToThreeAddress> { |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1047 | let Uses = [EFLAGS], Defs = [EFLAGS] in { |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1048 | let Constraints = "$src1 = $dst" in { |
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1049 | let isCommutable = CommutableRR in { |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1050 | def NAME#8rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>; |
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1051 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
| 1052 | def NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>; |
| 1053 | def NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>; |
| 1054 | def NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>; |
| 1055 | } // isConvertibleToThreeAddress |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1056 | } // isCommutable |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1057 | |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 1058 | def NAME#8rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>; |
| 1059 | def NAME#16rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>; |
| 1060 | def NAME#32rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>; |
| 1061 | def NAME#64rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>; |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1062 | |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1063 | def NAME#8rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>; |
| 1064 | def NAME#16rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>; |
| 1065 | def NAME#32rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>; |
| 1066 | def NAME#64rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>; |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1067 | |
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1068 | def NAME#8ri : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>; |
| 1069 | |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1070 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1071 | // NOTE: These are order specific, we want the ri8 forms to be listed |
| 1072 | // first so that they are slightly preferred to the ri forms. |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1073 | def NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>; |
| 1074 | def NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>; |
| 1075 | def NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>; |
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1076 | |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1077 | def NAME#16ri : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>; |
| 1078 | def NAME#32ri : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>; |
| 1079 | def NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>; |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1080 | } |
| 1081 | } // Constraints = "$src1 = $dst" |
| 1082 | |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1083 | def NAME#8mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>; |
| 1084 | def NAME#16mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>; |
| 1085 | def NAME#32mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>; |
| 1086 | def NAME#64mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>; |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1087 | |
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1088 | // NOTE: These are order specific, we want the mi8 forms to be listed |
| 1089 | // first so that they are slightly preferred to the mi forms. |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1090 | def NAME#16mi8 : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>; |
| 1091 | def NAME#32mi8 : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1092 | let Predicates = [In64BitMode] in |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1093 | def NAME#64mi8 : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 1094 | |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1095 | def NAME#8mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi8 , opnode, MemMRM>; |
| 1096 | def NAME#16mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi16, opnode, MemMRM>; |
| 1097 | def NAME#32mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi32, opnode, MemMRM>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1098 | let Predicates = [In64BitMode] in |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1099 | def NAME#64mi32 : BinOpMI_RMW_FF<0x80, mnemonic, Xi64, opnode, MemMRM>; |
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 1100 | |
| 1101 | // These are for the disassembler since 0x82 opcode behaves like 0x80, but |
| 1102 | // not in 64-bit mode. |
| 1103 | let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1, |
| 1104 | hasSideEffects = 0 in { |
| 1105 | let Constraints = "$src1 = $dst" in |
| 1106 | def NAME#8ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi8, null_frag, RegMRM>; |
| 1107 | let mayLoad = 1, mayStore = 1 in |
| 1108 | def NAME#8mi8 : BinOpMI8_RMW_FF<mnemonic, Xi8, null_frag, MemMRM>; |
| 1109 | } |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1110 | } // Uses = [EFLAGS], Defs = [EFLAGS] |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1111 | |
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 1112 | def NAME#8i8 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi8 , AL, |
| 1113 | "{$src, %al|al, $src}">; |
| 1114 | def NAME#16i16 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi16, AX, |
| 1115 | "{$src, %ax|ax, $src}">; |
| 1116 | def NAME#32i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi32, EAX, |
| 1117 | "{$src, %eax|eax, $src}">; |
| 1118 | def NAME#64i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi64, RAX, |
| 1119 | "{$src, %rax|rax, $src}">; |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1120 | } |
| 1121 | |
| 1122 | /// ArithBinOp_F - This is an arithmetic binary operator where the pattern is |
| 1123 | /// defined with "(set EFLAGS, (...". It would be really nice to find a way |
| 1124 | /// to factor this with the other ArithBinOp_*. |
| 1125 | /// |
| 1126 | multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4, |
| 1127 | string mnemonic, Format RegMRM, Format MemMRM, |
| 1128 | SDNode opnode, |
| 1129 | bit CommutableRR, bit ConvertibleToThreeAddress> { |
| 1130 | let Defs = [EFLAGS] in { |
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1131 | let isCommutable = CommutableRR in { |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1132 | def NAME#8rr : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>; |
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1133 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
| 1134 | def NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>; |
| 1135 | def NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>; |
| 1136 | def NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>; |
| 1137 | } |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1138 | } // isCommutable |
| 1139 | |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 1140 | def NAME#8rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>; |
| 1141 | def NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>; |
| 1142 | def NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>; |
| 1143 | def NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>; |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1144 | |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1145 | def NAME#8rm : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>; |
| 1146 | def NAME#16rm : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>; |
| 1147 | def NAME#32rm : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>; |
| 1148 | def NAME#64rm : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>; |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1149 | |
| Craig Topper | 31d6d9a | 2014-12-29 16:25:26 +0000 | [diff] [blame] | 1150 | def NAME#8ri : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>; |
| 1151 | |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1152 | let isConvertibleToThreeAddress = ConvertibleToThreeAddress in { |
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1153 | // NOTE: These are order specific, we want the ri8 forms to be listed |
| 1154 | // first so that they are slightly preferred to the ri forms. |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1155 | def NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>; |
| 1156 | def NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>; |
| 1157 | def NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 1158 | |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1159 | def NAME#16ri : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>; |
| 1160 | def NAME#32ri : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>; |
| 1161 | def NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>; |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1162 | } |
| 1163 | |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1164 | def NAME#8mr : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>; |
| 1165 | def NAME#16mr : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>; |
| 1166 | def NAME#32mr : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>; |
| 1167 | def NAME#64mr : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>; |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1168 | |
| Chris Lattner | 35e6ce47 | 2010-10-08 05:12:14 +0000 | [diff] [blame] | 1169 | // NOTE: These are order specific, we want the mi8 forms to be listed |
| 1170 | // first so that they are slightly preferred to the mi forms. |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1171 | def NAME#16mi8 : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>; |
| 1172 | def NAME#32mi8 : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1173 | let Predicates = [In64BitMode] in |
| Craig Topper | 25cdf92 | 2013-01-07 05:26:58 +0000 | [diff] [blame] | 1174 | def NAME#64mi8 : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>; |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 1175 | |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1176 | def NAME#8mi : BinOpMI_F<0x80, mnemonic, Xi8 , opnode, MemMRM>; |
| 1177 | def NAME#16mi : BinOpMI_F<0x80, mnemonic, Xi16, opnode, MemMRM>; |
| 1178 | def NAME#32mi : BinOpMI_F<0x80, mnemonic, Xi32, opnode, MemMRM>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1179 | let Predicates = [In64BitMode] in |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1180 | def NAME#64mi32 : BinOpMI_F<0x80, mnemonic, Xi64, opnode, MemMRM>; |
| Craig Topper | 874a196 | 2014-12-29 16:25:23 +0000 | [diff] [blame] | 1181 | |
| 1182 | // These are for the disassembler since 0x82 opcode behaves like 0x80, but |
| 1183 | // not in 64-bit mode. |
| 1184 | let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1, |
| 1185 | hasSideEffects = 0 in { |
| 1186 | def NAME#8ri8 : BinOpRI8_F<0x82, mnemonic, Xi8, null_frag, RegMRM>; |
| 1187 | let mayLoad = 1 in |
| 1188 | def NAME#8mi8 : BinOpMI8_F<mnemonic, Xi8, null_frag, MemMRM>; |
| 1189 | } |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1190 | } // Defs = [EFLAGS] |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1191 | |
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 1192 | def NAME#8i8 : BinOpAI_F<BaseOpc4, mnemonic, Xi8 , AL, |
| 1193 | "{$src, %al|al, $src}">; |
| 1194 | def NAME#16i16 : BinOpAI_F<BaseOpc4, mnemonic, Xi16, AX, |
| 1195 | "{$src, %ax|ax, $src}">; |
| 1196 | def NAME#32i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi32, EAX, |
| 1197 | "{$src, %eax|eax, $src}">; |
| 1198 | def NAME#64i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi64, RAX, |
| 1199 | "{$src, %rax|rax, $src}">; |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1200 | } |
| 1201 | |
| 1202 | |
| 1203 | defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m, |
| 1204 | X86and_flag, and, 1, 0>; |
| 1205 | defm OR : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m, |
| 1206 | X86or_flag, or, 1, 0>; |
| 1207 | defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m, |
| 1208 | X86xor_flag, xor, 1, 0>; |
| 1209 | defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m, |
| 1210 | X86add_flag, add, 1, 1>; |
| Manman Ren | 1be131b | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 1211 | let isCompare = 1 in { |
| Chris Lattner | 752b60b | 2010-10-07 20:01:55 +0000 | [diff] [blame] | 1212 | defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m, |
| 1213 | X86sub_flag, sub, 0, 0>; |
| Manman Ren | 1be131b | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 1214 | } |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1215 | |
| 1216 | // Arithmetic. |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1217 | defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag, |
| 1218 | 1, 0>; |
| 1219 | defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag, |
| 1220 | 0, 0>; |
| Chris Lattner | 39c70f4 | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1221 | |
| Manman Ren | c965673 | 2012-07-06 17:36:20 +0000 | [diff] [blame] | 1222 | let isCompare = 1 in { |
| Chris Lattner | ae8d67d | 2010-10-07 20:56:25 +0000 | [diff] [blame] | 1223 | defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>; |
| Manman Ren | c965673 | 2012-07-06 17:36:20 +0000 | [diff] [blame] | 1224 | } |
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1225 | |
| 1226 | |
| 1227 | //===----------------------------------------------------------------------===// |
| 1228 | // Semantically, test instructions are similar like AND, except they don't |
| 1229 | // generate a result. From an encoding perspective, they are very different: |
| 1230 | // they don't have all the usual imm8 and REV forms, and are encoded into a |
| 1231 | // different space. |
| 1232 | def X86testpat : PatFrag<(ops node:$lhs, node:$rhs), |
| 1233 | (X86cmp (and_su node:$lhs, node:$rhs), 0)>; |
| 1234 | |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1235 | let isCompare = 1 in { |
| 1236 | let Defs = [EFLAGS] in { |
| 1237 | let isCommutable = 1 in { |
| Rafael Espindola | dd3add6 | 2015-03-31 12:31:55 +0000 | [diff] [blame] | 1238 | def TEST8rr : BinOpRR_F<0x84, "test", Xi8 , X86testpat>; |
| 1239 | def TEST16rr : BinOpRR_F<0x84, "test", Xi16, X86testpat>; |
| 1240 | def TEST32rr : BinOpRR_F<0x84, "test", Xi32, X86testpat>; |
| 1241 | def TEST64rr : BinOpRR_F<0x84, "test", Xi64, X86testpat>; |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1242 | } // isCommutable |
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1243 | |
| Craig Topper | c20b46d | 2017-10-01 23:53:53 +0000 | [diff] [blame] | 1244 | def TEST8mr : BinOpMR_F<0x84, "test", Xi8 , X86testpat>; |
| 1245 | def TEST16mr : BinOpMR_F<0x84, "test", Xi16, X86testpat>; |
| 1246 | def TEST32mr : BinOpMR_F<0x84, "test", Xi32, X86testpat>; |
| 1247 | def TEST64mr : BinOpMR_F<0x84, "test", Xi64, X86testpat>; |
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1248 | |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1249 | def TEST8ri : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>; |
| 1250 | def TEST16ri : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>; |
| 1251 | def TEST32ri : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1252 | let Predicates = [In64BitMode] in |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1253 | def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>; |
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1254 | |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1255 | def TEST8mi : BinOpMI_F<0xF6, "test", Xi8 , X86testpat, MRM0m>; |
| 1256 | def TEST16mi : BinOpMI_F<0xF6, "test", Xi16, X86testpat, MRM0m>; |
| 1257 | def TEST32mi : BinOpMI_F<0xF6, "test", Xi32, X86testpat, MRM0m>; |
| Craig Topper | 23c3488 | 2017-12-15 19:01:51 +0000 | [diff] [blame] | 1258 | let Predicates = [In64BitMode] in |
| Craig Topper | c51b799 | 2014-12-29 16:25:22 +0000 | [diff] [blame] | 1259 | def TEST64mi32 : BinOpMI_F<0xF6, "test", Xi64, X86testpat, MRM0m>; |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1260 | } // Defs = [EFLAGS] |
| Craig Topper | af23720 | 2012-12-26 22:19:23 +0000 | [diff] [blame] | 1261 | |
| Craig Topper | fcc34bd | 2015-10-11 19:54:02 +0000 | [diff] [blame] | 1262 | def TEST8i8 : BinOpAI_F<0xA8, "test", Xi8 , AL, |
| 1263 | "{$src, %al|al, $src}">; |
| 1264 | def TEST16i16 : BinOpAI_F<0xA8, "test", Xi16, AX, |
| 1265 | "{$src, %ax|ax, $src}">; |
| 1266 | def TEST32i32 : BinOpAI_F<0xA8, "test", Xi32, EAX, |
| 1267 | "{$src, %eax|eax, $src}">; |
| 1268 | def TEST64i32 : BinOpAI_F<0xA8, "test", Xi64, RAX, |
| 1269 | "{$src, %rax|rax, $src}">; |
| Ahmed Bougacha | 00e08db | 2013-05-29 21:13:57 +0000 | [diff] [blame] | 1270 | } // isCompare |
| Chris Lattner | f5c60d8 | 2010-10-07 21:31:03 +0000 | [diff] [blame] | 1271 | |
| Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1272 | //===----------------------------------------------------------------------===// |
| 1273 | // ANDN Instruction |
| 1274 | // |
| 1275 | multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop, |
| 1276 | PatFrag ld_frag> { |
| 1277 | def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2), |
| 1278 | !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Craig Topper | f3ff6ae | 2012-12-17 05:12:30 +0000 | [diff] [blame] | 1279 | [(set RC:$dst, EFLAGS, (X86and_flag (not RC:$src1), RC:$src2))], |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 1280 | IIC_BIN_NONMEM>, Sched<[WriteALU]>; |
| Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1281 | def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2), |
| 1282 | !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1283 | [(set RC:$dst, EFLAGS, |
| Jakob Stoklund Olesen | e2289b7 | 2013-03-18 21:32:39 +0000 | [diff] [blame] | 1284 | (X86and_flag (not RC:$src1), (ld_frag addr:$src2)))], IIC_BIN_MEM>, |
| 1285 | Sched<[WriteALULd, ReadAfterLd]>; |
| Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1286 | } |
| 1287 | |
| Craig Topper | 9a06f24 | 2018-02-05 18:31:04 +0000 | [diff] [blame^] | 1288 | // Complexity is reduced to give and with immediate a chance to match first. |
| 1289 | let Predicates = [HasBMI], Defs = [EFLAGS], AddedComplexity = -6 in { |
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 1290 | defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8PS, VEX_4V; |
| 1291 | defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8PS, VEX_4V, VEX_W; |
| Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1292 | } |
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1293 | |
| Craig Topper | 9a06f24 | 2018-02-05 18:31:04 +0000 | [diff] [blame^] | 1294 | let Predicates = [HasBMI], AddedComplexity = -6 in { |
| Craig Topper | f3ff6ae | 2012-12-17 05:12:30 +0000 | [diff] [blame] | 1295 | def : Pat<(and (not GR32:$src1), GR32:$src2), |
| 1296 | (ANDN32rr GR32:$src1, GR32:$src2)>; |
| 1297 | def : Pat<(and (not GR64:$src1), GR64:$src2), |
| 1298 | (ANDN64rr GR64:$src1, GR64:$src2)>; |
| 1299 | def : Pat<(and (not GR32:$src1), (loadi32 addr:$src2)), |
| 1300 | (ANDN32rm GR32:$src1, addr:$src2)>; |
| 1301 | def : Pat<(and (not GR64:$src1), (loadi64 addr:$src2)), |
| 1302 | (ANDN64rm GR64:$src1, addr:$src2)>; |
| 1303 | } |
| 1304 | |
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1305 | //===----------------------------------------------------------------------===// |
| 1306 | // MULX Instruction |
| 1307 | // |
| 1308 | multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop> { |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1309 | let hasSideEffects = 0 in { |
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1310 | let isCommutable = 1 in |
| 1311 | def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src), |
| 1312 | !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"), |
| Andrew Trick | 7201f4f | 2013-06-21 18:33:04 +0000 | [diff] [blame] | 1313 | [], IIC_MUL8>, T8XD, VEX_4V, Sched<[WriteIMul, WriteIMulH]>; |
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1314 | |
| 1315 | let mayLoad = 1 in |
| 1316 | def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src), |
| 1317 | !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"), |
| Andrew Trick | 7201f4f | 2013-06-21 18:33:04 +0000 | [diff] [blame] | 1318 | [], IIC_MUL8>, T8XD, VEX_4V, Sched<[WriteIMulLd, WriteIMulH]>; |
| Craig Topper | e94d277 | 2011-10-23 00:33:32 +0000 | [diff] [blame] | 1319 | } |
| 1320 | } |
| 1321 | |
| 1322 | let Predicates = [HasBMI2] in { |
| 1323 | let Uses = [EDX] in |
| 1324 | defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem>; |
| 1325 | let Uses = [RDX] in |
| 1326 | defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem>, VEX_W; |
| 1327 | } |
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1328 | |
| 1329 | //===----------------------------------------------------------------------===// |
| 1330 | // ADCX Instruction |
| 1331 | // |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1332 | let Predicates = [HasADX], Defs = [EFLAGS], Uses = [EFLAGS], |
| Robert Khasanov | 7c5a843 | 2014-08-21 09:27:00 +0000 | [diff] [blame] | 1333 | Constraints = "$src0 = $dst", AddedComplexity = 10 in { |
| Jakob Stoklund Olesen | 50bd713 | 2013-03-20 16:56:36 +0000 | [diff] [blame] | 1334 | let SchedRW = [WriteALU] in { |
| Robert Khasanov | 7c5a843 | 2014-08-21 09:27:00 +0000 | [diff] [blame] | 1335 | def ADCX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst), |
| 1336 | (ins GR32:$src0, GR32:$src), "adcx{l}\t{$src, $dst|$dst, $src}", |
| 1337 | [(set GR32:$dst, EFLAGS, |
| 1338 | (X86adc_flag GR32:$src0, GR32:$src, EFLAGS))], |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1339 | IIC_BIN_CARRY_NONMEM>, T8PD; |
| Robert Khasanov | 7c5a843 | 2014-08-21 09:27:00 +0000 | [diff] [blame] | 1340 | def ADCX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst), |
| 1341 | (ins GR64:$src0, GR64:$src), "adcx{q}\t{$src, $dst|$dst, $src}", |
| 1342 | [(set GR64:$dst, EFLAGS, |
| 1343 | (X86adc_flag GR64:$src0, GR64:$src, EFLAGS))], |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1344 | IIC_BIN_CARRY_NONMEM>, T8PD; |
| Jakob Stoklund Olesen | 50bd713 | 2013-03-20 16:56:36 +0000 | [diff] [blame] | 1345 | } // SchedRW |
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1346 | |
| Jakob Stoklund Olesen | 50bd713 | 2013-03-20 16:56:36 +0000 | [diff] [blame] | 1347 | let mayLoad = 1, SchedRW = [WriteALULd] in { |
| Robert Khasanov | 7c5a843 | 2014-08-21 09:27:00 +0000 | [diff] [blame] | 1348 | def ADCX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst), |
| 1349 | (ins GR32:$src0, i32mem:$src), "adcx{l}\t{$src, $dst|$dst, $src}", |
| 1350 | [(set GR32:$dst, EFLAGS, |
| 1351 | (X86adc_flag GR32:$src0, (loadi32 addr:$src), EFLAGS))], |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1352 | IIC_BIN_CARRY_MEM>, T8PD; |
| Andrew Trick | 7201f4f | 2013-06-21 18:33:04 +0000 | [diff] [blame] | 1353 | |
| Robert Khasanov | 7c5a843 | 2014-08-21 09:27:00 +0000 | [diff] [blame] | 1354 | def ADCX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst), |
| 1355 | (ins GR64:$src0, i64mem:$src), "adcx{q}\t{$src, $dst|$dst, $src}", |
| 1356 | [(set GR64:$dst, EFLAGS, |
| 1357 | (X86adc_flag GR64:$src0, (loadi64 addr:$src), EFLAGS))], |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1358 | IIC_BIN_CARRY_MEM>, T8PD; |
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1359 | } |
| 1360 | } |
| 1361 | |
| 1362 | //===----------------------------------------------------------------------===// |
| 1363 | // ADOX Instruction |
| 1364 | // |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1365 | let Predicates = [HasADX], hasSideEffects = 0, Defs = [EFLAGS], |
| 1366 | Uses = [EFLAGS] in { |
| Jakob Stoklund Olesen | 50bd713 | 2013-03-20 16:56:36 +0000 | [diff] [blame] | 1367 | let SchedRW = [WriteALU] in { |
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1368 | def ADOX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1369 | "adox{l}\t{$src, $dst|$dst, $src}", [], IIC_BIN_NONMEM>, T8XS; |
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1370 | |
| Craig Topper | 80ab268 | 2014-01-17 08:16:57 +0000 | [diff] [blame] | 1371 | def ADOX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1372 | "adox{q}\t{$src, $dst|$dst, $src}", [], IIC_BIN_NONMEM>, T8XS; |
| Jakob Stoklund Olesen | 50bd713 | 2013-03-20 16:56:36 +0000 | [diff] [blame] | 1373 | } // SchedRW |
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1374 | |
| Jakob Stoklund Olesen | 50bd713 | 2013-03-20 16:56:36 +0000 | [diff] [blame] | 1375 | let mayLoad = 1, SchedRW = [WriteALULd] in { |
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1376 | def ADOX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1377 | "adox{l}\t{$src, $dst|$dst, $src}", [], IIC_BIN_MEM>, T8XS; |
| Andrew Trick | 7201f4f | 2013-06-21 18:33:04 +0000 | [diff] [blame] | 1378 | |
| Craig Topper | 80ab268 | 2014-01-17 08:16:57 +0000 | [diff] [blame] | 1379 | def ADOX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| Craig Topper | 2e2aee0 | 2014-12-18 05:02:08 +0000 | [diff] [blame] | 1380 | "adox{q}\t{$src, $dst|$dst, $src}", [], IIC_BIN_MEM>, T8XS; |
| Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 1381 | } |
| 1382 | } |