blob: 258c57b17c59f7d9553159953e31714e692ebe31 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//
2// The LLVM Compiler Infrastructure
3//
4// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that NVPTX uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
Justin Holewinskiae556d32012-05-04 20:18:50 +000014#include "NVPTXISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000016#include "NVPTXTargetMachine.h"
17#include "NVPTXTargetObjectFile.h"
18#include "NVPTXUtilities.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000019#include "llvm/CodeGen/Analysis.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000025#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/GlobalValue.h"
29#include "llvm/IR/IntrinsicInst.h"
30#include "llvm/IR/Intrinsics.h"
31#include "llvm/IR/Module.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000032#include "llvm/MC/MCSectionELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/ErrorHandling.h"
Justin Holewinski9982f062014-06-27 19:36:25 +000036#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include <sstream>
39
40#undef DEBUG_TYPE
41#define DEBUG_TYPE "nvptx-lower"
42
43using namespace llvm;
44
45static unsigned int uniqueCallSite = 0;
46
Justin Holewinski0497ab12013-03-30 14:29:21 +000047static cl::opt<bool> sched4reg(
48 "nvptx-sched4reg",
49 cl::desc("NVPTX Specific: schedule for register pressue"), cl::init(false));
Justin Holewinskiae556d32012-05-04 20:18:50 +000050
Justin Holewinskibe8dc642013-02-12 14:18:49 +000051static bool IsPTXVectorType(MVT VT) {
52 switch (VT.SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +000053 default:
54 return false;
Justin Holewinskif8f70912013-06-28 17:57:59 +000055 case MVT::v2i1:
56 case MVT::v4i1:
Justin Holewinskibe8dc642013-02-12 14:18:49 +000057 case MVT::v2i8:
58 case MVT::v4i8:
59 case MVT::v2i16:
60 case MVT::v4i16:
61 case MVT::v2i32:
62 case MVT::v4i32:
63 case MVT::v2i64:
64 case MVT::v2f32:
65 case MVT::v4f32:
66 case MVT::v2f64:
Justin Holewinski0497ab12013-03-30 14:29:21 +000067 return true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +000068 }
69}
70
Justin Holewinskif8f70912013-06-28 17:57:59 +000071/// ComputePTXValueVTs - For the given Type \p Ty, returns the set of primitive
72/// EVTs that compose it. Unlike ComputeValueVTs, this will break apart vectors
73/// into their primitive components.
74/// NOTE: This is a band-aid for code that expects ComputeValueVTs to return the
75/// same number of types as the Ins/Outs arrays in LowerFormalArguments,
76/// LowerCall, and LowerReturn.
77static void ComputePTXValueVTs(const TargetLowering &TLI, Type *Ty,
78 SmallVectorImpl<EVT> &ValueVTs,
Craig Topper062a2ba2014-04-25 05:30:21 +000079 SmallVectorImpl<uint64_t> *Offsets = nullptr,
Justin Holewinskif8f70912013-06-28 17:57:59 +000080 uint64_t StartingOffset = 0) {
81 SmallVector<EVT, 16> TempVTs;
82 SmallVector<uint64_t, 16> TempOffsets;
83
84 ComputeValueVTs(TLI, Ty, TempVTs, &TempOffsets, StartingOffset);
85 for (unsigned i = 0, e = TempVTs.size(); i != e; ++i) {
86 EVT VT = TempVTs[i];
87 uint64_t Off = TempOffsets[i];
88 if (VT.isVector())
89 for (unsigned j = 0, je = VT.getVectorNumElements(); j != je; ++j) {
90 ValueVTs.push_back(VT.getVectorElementType());
91 if (Offsets)
92 Offsets->push_back(Off+j*VT.getVectorElementType().getStoreSize());
93 }
94 else {
95 ValueVTs.push_back(VT);
96 if (Offsets)
97 Offsets->push_back(Off);
98 }
99 }
100}
101
Justin Holewinskiae556d32012-05-04 20:18:50 +0000102// NVPTXTargetLowering Constructor.
103NVPTXTargetLowering::NVPTXTargetLowering(NVPTXTargetMachine &TM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000104 : TargetLowering(TM, new NVPTXTargetObjectFile()), nvTM(&TM),
105 nvptxSubtarget(TM.getSubtarget<NVPTXSubtarget>()) {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000106
107 // always lower memset, memcpy, and memmove intrinsics to load/store
108 // instructions, rather
109 // then generating calls to memset, mempcy or memmove.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000110 MaxStoresPerMemset = (unsigned) 0xFFFFFFFF;
111 MaxStoresPerMemcpy = (unsigned) 0xFFFFFFFF;
112 MaxStoresPerMemmove = (unsigned) 0xFFFFFFFF;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000113
114 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskid7d8fe02014-06-27 18:35:42 +0000115 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000116
117 // Jump is Expensive. Don't create extra control flow for 'and', 'or'
118 // condition branches.
119 setJumpIsExpensive(true);
120
121 // By default, use the Source scheduling
122 if (sched4reg)
123 setSchedulingPreference(Sched::RegPressure);
124 else
125 setSchedulingPreference(Sched::Source);
126
127 addRegisterClass(MVT::i1, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000128 addRegisterClass(MVT::i16, &NVPTX::Int16RegsRegClass);
129 addRegisterClass(MVT::i32, &NVPTX::Int32RegsRegClass);
130 addRegisterClass(MVT::i64, &NVPTX::Int64RegsRegClass);
131 addRegisterClass(MVT::f32, &NVPTX::Float32RegsRegClass);
132 addRegisterClass(MVT::f64, &NVPTX::Float64RegsRegClass);
133
Justin Holewinskiae556d32012-05-04 20:18:50 +0000134 // Operations not directly supported by NVPTX.
Tom Stellard3787b122014-06-10 16:01:29 +0000135 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
136 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
137 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
138 setOperationAction(ISD::SELECT_CC, MVT::i8, Expand);
139 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
140 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
141 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000142 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
143 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
144 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
145 setOperationAction(ISD::BR_CC, MVT::i8, Expand);
146 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
147 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
148 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Justin Holewinski318c6252013-07-01 12:58:56 +0000149 // Some SIGN_EXTEND_INREG can be done using cvt instruction.
150 // For others we will expand to a SHL/SRA pair.
151 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i64, Legal);
152 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
153 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Legal);
154 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000155 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000156
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000157 setOperationAction(ISD::SHL_PARTS, MVT::i32 , Custom);
158 setOperationAction(ISD::SRA_PARTS, MVT::i32 , Custom);
159 setOperationAction(ISD::SRL_PARTS, MVT::i32 , Custom);
160 setOperationAction(ISD::SHL_PARTS, MVT::i64 , Custom);
161 setOperationAction(ISD::SRA_PARTS, MVT::i64 , Custom);
162 setOperationAction(ISD::SRL_PARTS, MVT::i64 , Custom);
163
Justin Holewinskiae556d32012-05-04 20:18:50 +0000164 if (nvptxSubtarget.hasROT64()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000165 setOperationAction(ISD::ROTL, MVT::i64, Legal);
166 setOperationAction(ISD::ROTR, MVT::i64, Legal);
167 } else {
168 setOperationAction(ISD::ROTL, MVT::i64, Expand);
169 setOperationAction(ISD::ROTR, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000170 }
171 if (nvptxSubtarget.hasROT32()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000172 setOperationAction(ISD::ROTL, MVT::i32, Legal);
173 setOperationAction(ISD::ROTR, MVT::i32, Legal);
174 } else {
175 setOperationAction(ISD::ROTL, MVT::i32, Expand);
176 setOperationAction(ISD::ROTR, MVT::i32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000177 }
178
Justin Holewinski0497ab12013-03-30 14:29:21 +0000179 setOperationAction(ISD::ROTL, MVT::i16, Expand);
180 setOperationAction(ISD::ROTR, MVT::i16, Expand);
181 setOperationAction(ISD::ROTL, MVT::i8, Expand);
182 setOperationAction(ISD::ROTR, MVT::i8, Expand);
183 setOperationAction(ISD::BSWAP, MVT::i16, Expand);
184 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
185 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000186
187 // Indirect branch is not supported.
188 // This also disables Jump Table creation.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000189 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
190 setOperationAction(ISD::BRIND, MVT::Other, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000191
Justin Holewinski0497ab12013-03-30 14:29:21 +0000192 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
193 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000194
195 // We want to legalize constant related memmove and memcopy
196 // intrinsics.
197 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
198
199 // Turn FP extload into load/fextend
200 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
201 // Turn FP truncstore into trunc + store.
202 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
203
204 // PTX does not support load / store predicate registers
Justin Holewinskic6462aa2012-11-14 19:19:16 +0000205 setOperationAction(ISD::LOAD, MVT::i1, Custom);
206 setOperationAction(ISD::STORE, MVT::i1, Custom);
207
Justin Holewinskiae556d32012-05-04 20:18:50 +0000208 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
209 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000210 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
211 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
212 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
213 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
214
215 // This is legal in NVPTX
Justin Holewinski0497ab12013-03-30 14:29:21 +0000216 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
217 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000218
219 // TRAP can be lowered to PTX trap
Justin Holewinski0497ab12013-03-30 14:29:21 +0000220 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000221
Justin Holewinski51cb1342013-07-01 12:59:04 +0000222 setOperationAction(ISD::ADDC, MVT::i64, Expand);
223 setOperationAction(ISD::ADDE, MVT::i64, Expand);
224
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000225 // Register custom handling for vector loads/stores
Justin Holewinski0497ab12013-03-30 14:29:21 +0000226 for (int i = MVT::FIRST_VECTOR_VALUETYPE; i <= MVT::LAST_VECTOR_VALUETYPE;
227 ++i) {
228 MVT VT = (MVT::SimpleValueType) i;
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000229 if (IsPTXVectorType(VT)) {
230 setOperationAction(ISD::LOAD, VT, Custom);
231 setOperationAction(ISD::STORE, VT, Custom);
232 setOperationAction(ISD::INTRINSIC_W_CHAIN, VT, Custom);
233 }
234 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000235
Justin Holewinskif8f70912013-06-28 17:57:59 +0000236 // Custom handling for i8 intrinsics
237 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i8, Custom);
238
Justin Holewinskidc372df2013-06-28 17:58:07 +0000239 setOperationAction(ISD::CTLZ, MVT::i16, Legal);
240 setOperationAction(ISD::CTLZ, MVT::i32, Legal);
241 setOperationAction(ISD::CTLZ, MVT::i64, Legal);
242 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Legal);
243 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Legal);
244 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Legal);
245 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
246 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
247 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
248 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
249 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
250 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
251 setOperationAction(ISD::CTPOP, MVT::i16, Legal);
252 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
253 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
254
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000255 // We have some custom DAG combine patterns for these nodes
256 setTargetDAGCombine(ISD::ADD);
257 setTargetDAGCombine(ISD::AND);
258 setTargetDAGCombine(ISD::FADD);
259 setTargetDAGCombine(ISD::MUL);
260 setTargetDAGCombine(ISD::SHL);
261
Justin Holewinskiae556d32012-05-04 20:18:50 +0000262 // Now deduce the information based on the above mentioned
263 // actions
264 computeRegisterProperties();
265}
266
Justin Holewinskiae556d32012-05-04 20:18:50 +0000267const char *NVPTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
268 switch (Opcode) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000269 default:
Craig Topper062a2ba2014-04-25 05:30:21 +0000270 return nullptr;
Justin Holewinski0497ab12013-03-30 14:29:21 +0000271 case NVPTXISD::CALL:
272 return "NVPTXISD::CALL";
273 case NVPTXISD::RET_FLAG:
274 return "NVPTXISD::RET_FLAG";
275 case NVPTXISD::Wrapper:
276 return "NVPTXISD::Wrapper";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000277 case NVPTXISD::DeclareParam:
278 return "NVPTXISD::DeclareParam";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000279 case NVPTXISD::DeclareScalarParam:
280 return "NVPTXISD::DeclareScalarParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000281 case NVPTXISD::DeclareRet:
282 return "NVPTXISD::DeclareRet";
283 case NVPTXISD::DeclareRetParam:
284 return "NVPTXISD::DeclareRetParam";
285 case NVPTXISD::PrintCall:
286 return "NVPTXISD::PrintCall";
287 case NVPTXISD::LoadParam:
288 return "NVPTXISD::LoadParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000289 case NVPTXISD::LoadParamV2:
290 return "NVPTXISD::LoadParamV2";
291 case NVPTXISD::LoadParamV4:
292 return "NVPTXISD::LoadParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000293 case NVPTXISD::StoreParam:
294 return "NVPTXISD::StoreParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000295 case NVPTXISD::StoreParamV2:
296 return "NVPTXISD::StoreParamV2";
297 case NVPTXISD::StoreParamV4:
298 return "NVPTXISD::StoreParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000299 case NVPTXISD::StoreParamS32:
300 return "NVPTXISD::StoreParamS32";
301 case NVPTXISD::StoreParamU32:
302 return "NVPTXISD::StoreParamU32";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000303 case NVPTXISD::CallArgBegin:
304 return "NVPTXISD::CallArgBegin";
305 case NVPTXISD::CallArg:
306 return "NVPTXISD::CallArg";
307 case NVPTXISD::LastCallArg:
308 return "NVPTXISD::LastCallArg";
309 case NVPTXISD::CallArgEnd:
310 return "NVPTXISD::CallArgEnd";
311 case NVPTXISD::CallVoid:
312 return "NVPTXISD::CallVoid";
313 case NVPTXISD::CallVal:
314 return "NVPTXISD::CallVal";
315 case NVPTXISD::CallSymbol:
316 return "NVPTXISD::CallSymbol";
317 case NVPTXISD::Prototype:
318 return "NVPTXISD::Prototype";
319 case NVPTXISD::MoveParam:
320 return "NVPTXISD::MoveParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000321 case NVPTXISD::StoreRetval:
322 return "NVPTXISD::StoreRetval";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000323 case NVPTXISD::StoreRetvalV2:
324 return "NVPTXISD::StoreRetvalV2";
325 case NVPTXISD::StoreRetvalV4:
326 return "NVPTXISD::StoreRetvalV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000327 case NVPTXISD::PseudoUseParam:
328 return "NVPTXISD::PseudoUseParam";
329 case NVPTXISD::RETURN:
330 return "NVPTXISD::RETURN";
331 case NVPTXISD::CallSeqBegin:
332 return "NVPTXISD::CallSeqBegin";
333 case NVPTXISD::CallSeqEnd:
334 return "NVPTXISD::CallSeqEnd";
Justin Holewinski3d49e5c2013-11-15 12:30:04 +0000335 case NVPTXISD::CallPrototype:
336 return "NVPTXISD::CallPrototype";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000337 case NVPTXISD::LoadV2:
338 return "NVPTXISD::LoadV2";
339 case NVPTXISD::LoadV4:
340 return "NVPTXISD::LoadV4";
341 case NVPTXISD::LDGV2:
342 return "NVPTXISD::LDGV2";
343 case NVPTXISD::LDGV4:
344 return "NVPTXISD::LDGV4";
345 case NVPTXISD::LDUV2:
346 return "NVPTXISD::LDUV2";
347 case NVPTXISD::LDUV4:
348 return "NVPTXISD::LDUV4";
349 case NVPTXISD::StoreV2:
350 return "NVPTXISD::StoreV2";
351 case NVPTXISD::StoreV4:
352 return "NVPTXISD::StoreV4";
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000353 case NVPTXISD::FUN_SHFL_CLAMP:
354 return "NVPTXISD::FUN_SHFL_CLAMP";
355 case NVPTXISD::FUN_SHFR_CLAMP:
356 return "NVPTXISD::FUN_SHFR_CLAMP";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000357 case NVPTXISD::IMAD:
358 return "NVPTXISD::IMAD";
359 case NVPTXISD::MUL_WIDE_SIGNED:
360 return "NVPTXISD::MUL_WIDE_SIGNED";
361 case NVPTXISD::MUL_WIDE_UNSIGNED:
362 return "NVPTXISD::MUL_WIDE_UNSIGNED";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000363 case NVPTXISD::Tex1DFloatS32: return "NVPTXISD::Tex1DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000364 case NVPTXISD::Tex1DFloatFloat: return "NVPTXISD::Tex1DFloatFloat";
365 case NVPTXISD::Tex1DFloatFloatLevel:
366 return "NVPTXISD::Tex1DFloatFloatLevel";
367 case NVPTXISD::Tex1DFloatFloatGrad:
368 return "NVPTXISD::Tex1DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000369 case NVPTXISD::Tex1DS32S32: return "NVPTXISD::Tex1DS32S32";
370 case NVPTXISD::Tex1DS32Float: return "NVPTXISD::Tex1DS32Float";
371 case NVPTXISD::Tex1DS32FloatLevel:
372 return "NVPTXISD::Tex1DS32FloatLevel";
373 case NVPTXISD::Tex1DS32FloatGrad:
374 return "NVPTXISD::Tex1DS32FloatGrad";
375 case NVPTXISD::Tex1DU32S32: return "NVPTXISD::Tex1DU32S32";
376 case NVPTXISD::Tex1DU32Float: return "NVPTXISD::Tex1DU32Float";
377 case NVPTXISD::Tex1DU32FloatLevel:
378 return "NVPTXISD::Tex1DU32FloatLevel";
379 case NVPTXISD::Tex1DU32FloatGrad:
380 return "NVPTXISD::Tex1DU32FloatGrad";
381 case NVPTXISD::Tex1DArrayFloatS32: return "NVPTXISD::Tex1DArrayFloatS32";
382 case NVPTXISD::Tex1DArrayFloatFloat: return "NVPTXISD::Tex1DArrayFloatFloat";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000383 case NVPTXISD::Tex1DArrayFloatFloatLevel:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000384 return "NVPTXISD::Tex1DArrayFloatFloatLevel";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000385 case NVPTXISD::Tex1DArrayFloatFloatGrad:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000386 return "NVPTXISD::Tex1DArrayFloatFloatGrad";
387 case NVPTXISD::Tex1DArrayS32S32: return "NVPTXISD::Tex1DArrayS32S32";
388 case NVPTXISD::Tex1DArrayS32Float: return "NVPTXISD::Tex1DArrayS32Float";
389 case NVPTXISD::Tex1DArrayS32FloatLevel:
390 return "NVPTXISD::Tex1DArrayS32FloatLevel";
391 case NVPTXISD::Tex1DArrayS32FloatGrad:
392 return "NVPTXISD::Tex1DArrayS32FloatGrad";
393 case NVPTXISD::Tex1DArrayU32S32: return "NVPTXISD::Tex1DArrayU32S32";
394 case NVPTXISD::Tex1DArrayU32Float: return "NVPTXISD::Tex1DArrayU32Float";
395 case NVPTXISD::Tex1DArrayU32FloatLevel:
396 return "NVPTXISD::Tex1DArrayU32FloatLevel";
397 case NVPTXISD::Tex1DArrayU32FloatGrad:
398 return "NVPTXISD::Tex1DArrayU32FloatGrad";
399 case NVPTXISD::Tex2DFloatS32: return "NVPTXISD::Tex2DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000400 case NVPTXISD::Tex2DFloatFloat: return "NVPTXISD::Tex2DFloatFloat";
401 case NVPTXISD::Tex2DFloatFloatLevel:
402 return "NVPTXISD::Tex2DFloatFloatLevel";
403 case NVPTXISD::Tex2DFloatFloatGrad:
404 return "NVPTXISD::Tex2DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000405 case NVPTXISD::Tex2DS32S32: return "NVPTXISD::Tex2DS32S32";
406 case NVPTXISD::Tex2DS32Float: return "NVPTXISD::Tex2DS32Float";
407 case NVPTXISD::Tex2DS32FloatLevel:
408 return "NVPTXISD::Tex2DS32FloatLevel";
409 case NVPTXISD::Tex2DS32FloatGrad:
410 return "NVPTXISD::Tex2DS32FloatGrad";
411 case NVPTXISD::Tex2DU32S32: return "NVPTXISD::Tex2DU32S32";
412 case NVPTXISD::Tex2DU32Float: return "NVPTXISD::Tex2DU32Float";
413 case NVPTXISD::Tex2DU32FloatLevel:
414 return "NVPTXISD::Tex2DU32FloatLevel";
415 case NVPTXISD::Tex2DU32FloatGrad:
416 return "NVPTXISD::Tex2DU32FloatGrad";
417 case NVPTXISD::Tex2DArrayFloatS32: return "NVPTXISD::Tex2DArrayFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000418 case NVPTXISD::Tex2DArrayFloatFloat: return "NVPTXISD::Tex2DArrayFloatFloat";
419 case NVPTXISD::Tex2DArrayFloatFloatLevel:
420 return "NVPTXISD::Tex2DArrayFloatFloatLevel";
421 case NVPTXISD::Tex2DArrayFloatFloatGrad:
422 return "NVPTXISD::Tex2DArrayFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000423 case NVPTXISD::Tex2DArrayS32S32: return "NVPTXISD::Tex2DArrayS32S32";
424 case NVPTXISD::Tex2DArrayS32Float: return "NVPTXISD::Tex2DArrayS32Float";
425 case NVPTXISD::Tex2DArrayS32FloatLevel:
426 return "NVPTXISD::Tex2DArrayS32FloatLevel";
427 case NVPTXISD::Tex2DArrayS32FloatGrad:
428 return "NVPTXISD::Tex2DArrayS32FloatGrad";
429 case NVPTXISD::Tex2DArrayU32S32: return "NVPTXISD::Tex2DArrayU32S32";
430 case NVPTXISD::Tex2DArrayU32Float: return "NVPTXISD::Tex2DArrayU32Float";
431 case NVPTXISD::Tex2DArrayU32FloatLevel:
432 return "NVPTXISD::Tex2DArrayU32FloatLevel";
433 case NVPTXISD::Tex2DArrayU32FloatGrad:
434 return "NVPTXISD::Tex2DArrayU32FloatGrad";
435 case NVPTXISD::Tex3DFloatS32: return "NVPTXISD::Tex3DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000436 case NVPTXISD::Tex3DFloatFloat: return "NVPTXISD::Tex3DFloatFloat";
437 case NVPTXISD::Tex3DFloatFloatLevel:
438 return "NVPTXISD::Tex3DFloatFloatLevel";
439 case NVPTXISD::Tex3DFloatFloatGrad:
440 return "NVPTXISD::Tex3DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000441 case NVPTXISD::Tex3DS32S32: return "NVPTXISD::Tex3DS32S32";
442 case NVPTXISD::Tex3DS32Float: return "NVPTXISD::Tex3DS32Float";
443 case NVPTXISD::Tex3DS32FloatLevel:
444 return "NVPTXISD::Tex3DS32FloatLevel";
445 case NVPTXISD::Tex3DS32FloatGrad:
446 return "NVPTXISD::Tex3DS32FloatGrad";
447 case NVPTXISD::Tex3DU32S32: return "NVPTXISD::Tex3DU32S32";
448 case NVPTXISD::Tex3DU32Float: return "NVPTXISD::Tex3DU32Float";
449 case NVPTXISD::Tex3DU32FloatLevel:
450 return "NVPTXISD::Tex3DU32FloatLevel";
451 case NVPTXISD::Tex3DU32FloatGrad:
452 return "NVPTXISD::Tex3DU32FloatGrad";
453 case NVPTXISD::TexCubeFloatFloat: return "NVPTXISD::TexCubeFloatFloat";
454 case NVPTXISD::TexCubeFloatFloatLevel:
455 return "NVPTXISD::TexCubeFloatFloatLevel";
456 case NVPTXISD::TexCubeS32Float: return "NVPTXISD::TexCubeS32Float";
457 case NVPTXISD::TexCubeS32FloatLevel:
458 return "NVPTXISD::TexCubeS32FloatLevel";
459 case NVPTXISD::TexCubeU32Float: return "NVPTXISD::TexCubeU32Float";
460 case NVPTXISD::TexCubeU32FloatLevel:
461 return "NVPTXISD::TexCubeU32FloatLevel";
462 case NVPTXISD::TexCubeArrayFloatFloat:
463 return "NVPTXISD::TexCubeArrayFloatFloat";
464 case NVPTXISD::TexCubeArrayFloatFloatLevel:
465 return "NVPTXISD::TexCubeArrayFloatFloatLevel";
466 case NVPTXISD::TexCubeArrayS32Float:
467 return "NVPTXISD::TexCubeArrayS32Float";
468 case NVPTXISD::TexCubeArrayS32FloatLevel:
469 return "NVPTXISD::TexCubeArrayS32FloatLevel";
470 case NVPTXISD::TexCubeArrayU32Float:
471 return "NVPTXISD::TexCubeArrayU32Float";
472 case NVPTXISD::TexCubeArrayU32FloatLevel:
473 return "NVPTXISD::TexCubeArrayU32FloatLevel";
474 case NVPTXISD::Tld4R2DFloatFloat:
475 return "NVPTXISD::Tld4R2DFloatFloat";
476 case NVPTXISD::Tld4G2DFloatFloat:
477 return "NVPTXISD::Tld4G2DFloatFloat";
478 case NVPTXISD::Tld4B2DFloatFloat:
479 return "NVPTXISD::Tld4B2DFloatFloat";
480 case NVPTXISD::Tld4A2DFloatFloat:
481 return "NVPTXISD::Tld4A2DFloatFloat";
482 case NVPTXISD::Tld4R2DS64Float:
483 return "NVPTXISD::Tld4R2DS64Float";
484 case NVPTXISD::Tld4G2DS64Float:
485 return "NVPTXISD::Tld4G2DS64Float";
486 case NVPTXISD::Tld4B2DS64Float:
487 return "NVPTXISD::Tld4B2DS64Float";
488 case NVPTXISD::Tld4A2DS64Float:
489 return "NVPTXISD::Tld4A2DS64Float";
490 case NVPTXISD::Tld4R2DU64Float:
491 return "NVPTXISD::Tld4R2DU64Float";
492 case NVPTXISD::Tld4G2DU64Float:
493 return "NVPTXISD::Tld4G2DU64Float";
494 case NVPTXISD::Tld4B2DU64Float:
495 return "NVPTXISD::Tld4B2DU64Float";
496 case NVPTXISD::Tld4A2DU64Float:
497 return "NVPTXISD::Tld4A2DU64Float";
498
499 case NVPTXISD::TexUnified1DFloatS32:
500 return "NVPTXISD::TexUnified1DFloatS32";
501 case NVPTXISD::TexUnified1DFloatFloat:
502 return "NVPTXISD::TexUnified1DFloatFloat";
503 case NVPTXISD::TexUnified1DFloatFloatLevel:
504 return "NVPTXISD::TexUnified1DFloatFloatLevel";
505 case NVPTXISD::TexUnified1DFloatFloatGrad:
506 return "NVPTXISD::TexUnified1DFloatFloatGrad";
507 case NVPTXISD::TexUnified1DS32S32:
508 return "NVPTXISD::TexUnified1DS32S32";
509 case NVPTXISD::TexUnified1DS32Float:
510 return "NVPTXISD::TexUnified1DS32Float";
511 case NVPTXISD::TexUnified1DS32FloatLevel:
512 return "NVPTXISD::TexUnified1DS32FloatLevel";
513 case NVPTXISD::TexUnified1DS32FloatGrad:
514 return "NVPTXISD::TexUnified1DS32FloatGrad";
515 case NVPTXISD::TexUnified1DU32S32:
516 return "NVPTXISD::TexUnified1DU32S32";
517 case NVPTXISD::TexUnified1DU32Float:
518 return "NVPTXISD::TexUnified1DU32Float";
519 case NVPTXISD::TexUnified1DU32FloatLevel:
520 return "NVPTXISD::TexUnified1DU32FloatLevel";
521 case NVPTXISD::TexUnified1DU32FloatGrad:
522 return "NVPTXISD::TexUnified1DU32FloatGrad";
523 case NVPTXISD::TexUnified1DArrayFloatS32:
524 return "NVPTXISD::TexUnified1DArrayFloatS32";
525 case NVPTXISD::TexUnified1DArrayFloatFloat:
526 return "NVPTXISD::TexUnified1DArrayFloatFloat";
527 case NVPTXISD::TexUnified1DArrayFloatFloatLevel:
528 return "NVPTXISD::TexUnified1DArrayFloatFloatLevel";
529 case NVPTXISD::TexUnified1DArrayFloatFloatGrad:
530 return "NVPTXISD::TexUnified1DArrayFloatFloatGrad";
531 case NVPTXISD::TexUnified1DArrayS32S32:
532 return "NVPTXISD::TexUnified1DArrayS32S32";
533 case NVPTXISD::TexUnified1DArrayS32Float:
534 return "NVPTXISD::TexUnified1DArrayS32Float";
535 case NVPTXISD::TexUnified1DArrayS32FloatLevel:
536 return "NVPTXISD::TexUnified1DArrayS32FloatLevel";
537 case NVPTXISD::TexUnified1DArrayS32FloatGrad:
538 return "NVPTXISD::TexUnified1DArrayS32FloatGrad";
539 case NVPTXISD::TexUnified1DArrayU32S32:
540 return "NVPTXISD::TexUnified1DArrayU32S32";
541 case NVPTXISD::TexUnified1DArrayU32Float:
542 return "NVPTXISD::TexUnified1DArrayU32Float";
543 case NVPTXISD::TexUnified1DArrayU32FloatLevel:
544 return "NVPTXISD::TexUnified1DArrayU32FloatLevel";
545 case NVPTXISD::TexUnified1DArrayU32FloatGrad:
546 return "NVPTXISD::TexUnified1DArrayU32FloatGrad";
547 case NVPTXISD::TexUnified2DFloatS32:
548 return "NVPTXISD::TexUnified2DFloatS32";
549 case NVPTXISD::TexUnified2DFloatFloat:
550 return "NVPTXISD::TexUnified2DFloatFloat";
551 case NVPTXISD::TexUnified2DFloatFloatLevel:
552 return "NVPTXISD::TexUnified2DFloatFloatLevel";
553 case NVPTXISD::TexUnified2DFloatFloatGrad:
554 return "NVPTXISD::TexUnified2DFloatFloatGrad";
555 case NVPTXISD::TexUnified2DS32S32:
556 return "NVPTXISD::TexUnified2DS32S32";
557 case NVPTXISD::TexUnified2DS32Float:
558 return "NVPTXISD::TexUnified2DS32Float";
559 case NVPTXISD::TexUnified2DS32FloatLevel:
560 return "NVPTXISD::TexUnified2DS32FloatLevel";
561 case NVPTXISD::TexUnified2DS32FloatGrad:
562 return "NVPTXISD::TexUnified2DS32FloatGrad";
563 case NVPTXISD::TexUnified2DU32S32:
564 return "NVPTXISD::TexUnified2DU32S32";
565 case NVPTXISD::TexUnified2DU32Float:
566 return "NVPTXISD::TexUnified2DU32Float";
567 case NVPTXISD::TexUnified2DU32FloatLevel:
568 return "NVPTXISD::TexUnified2DU32FloatLevel";
569 case NVPTXISD::TexUnified2DU32FloatGrad:
570 return "NVPTXISD::TexUnified2DU32FloatGrad";
571 case NVPTXISD::TexUnified2DArrayFloatS32:
572 return "NVPTXISD::TexUnified2DArrayFloatS32";
573 case NVPTXISD::TexUnified2DArrayFloatFloat:
574 return "NVPTXISD::TexUnified2DArrayFloatFloat";
575 case NVPTXISD::TexUnified2DArrayFloatFloatLevel:
576 return "NVPTXISD::TexUnified2DArrayFloatFloatLevel";
577 case NVPTXISD::TexUnified2DArrayFloatFloatGrad:
578 return "NVPTXISD::TexUnified2DArrayFloatFloatGrad";
579 case NVPTXISD::TexUnified2DArrayS32S32:
580 return "NVPTXISD::TexUnified2DArrayS32S32";
581 case NVPTXISD::TexUnified2DArrayS32Float:
582 return "NVPTXISD::TexUnified2DArrayS32Float";
583 case NVPTXISD::TexUnified2DArrayS32FloatLevel:
584 return "NVPTXISD::TexUnified2DArrayS32FloatLevel";
585 case NVPTXISD::TexUnified2DArrayS32FloatGrad:
586 return "NVPTXISD::TexUnified2DArrayS32FloatGrad";
587 case NVPTXISD::TexUnified2DArrayU32S32:
588 return "NVPTXISD::TexUnified2DArrayU32S32";
589 case NVPTXISD::TexUnified2DArrayU32Float:
590 return "NVPTXISD::TexUnified2DArrayU32Float";
591 case NVPTXISD::TexUnified2DArrayU32FloatLevel:
592 return "NVPTXISD::TexUnified2DArrayU32FloatLevel";
593 case NVPTXISD::TexUnified2DArrayU32FloatGrad:
594 return "NVPTXISD::TexUnified2DArrayU32FloatGrad";
595 case NVPTXISD::TexUnified3DFloatS32:
596 return "NVPTXISD::TexUnified3DFloatS32";
597 case NVPTXISD::TexUnified3DFloatFloat:
598 return "NVPTXISD::TexUnified3DFloatFloat";
599 case NVPTXISD::TexUnified3DFloatFloatLevel:
600 return "NVPTXISD::TexUnified3DFloatFloatLevel";
601 case NVPTXISD::TexUnified3DFloatFloatGrad:
602 return "NVPTXISD::TexUnified3DFloatFloatGrad";
603 case NVPTXISD::TexUnified3DS32S32:
604 return "NVPTXISD::TexUnified3DS32S32";
605 case NVPTXISD::TexUnified3DS32Float:
606 return "NVPTXISD::TexUnified3DS32Float";
607 case NVPTXISD::TexUnified3DS32FloatLevel:
608 return "NVPTXISD::TexUnified3DS32FloatLevel";
609 case NVPTXISD::TexUnified3DS32FloatGrad:
610 return "NVPTXISD::TexUnified3DS32FloatGrad";
611 case NVPTXISD::TexUnified3DU32S32:
612 return "NVPTXISD::TexUnified3DU32S32";
613 case NVPTXISD::TexUnified3DU32Float:
614 return "NVPTXISD::TexUnified3DU32Float";
615 case NVPTXISD::TexUnified3DU32FloatLevel:
616 return "NVPTXISD::TexUnified3DU32FloatLevel";
617 case NVPTXISD::TexUnified3DU32FloatGrad:
618 return "NVPTXISD::TexUnified3DU32FloatGrad";
619 case NVPTXISD::TexUnifiedCubeFloatFloat:
620 return "NVPTXISD::TexUnifiedCubeFloatFloat";
621 case NVPTXISD::TexUnifiedCubeFloatFloatLevel:
622 return "NVPTXISD::TexUnifiedCubeFloatFloatLevel";
623 case NVPTXISD::TexUnifiedCubeS32Float:
624 return "NVPTXISD::TexUnifiedCubeS32Float";
625 case NVPTXISD::TexUnifiedCubeS32FloatLevel:
626 return "NVPTXISD::TexUnifiedCubeS32FloatLevel";
627 case NVPTXISD::TexUnifiedCubeU32Float:
628 return "NVPTXISD::TexUnifiedCubeU32Float";
629 case NVPTXISD::TexUnifiedCubeU32FloatLevel:
630 return "NVPTXISD::TexUnifiedCubeU32FloatLevel";
631 case NVPTXISD::TexUnifiedCubeArrayFloatFloat:
632 return "NVPTXISD::TexUnifiedCubeArrayFloatFloat";
633 case NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel:
634 return "NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel";
635 case NVPTXISD::TexUnifiedCubeArrayS32Float:
636 return "NVPTXISD::TexUnifiedCubeArrayS32Float";
637 case NVPTXISD::TexUnifiedCubeArrayS32FloatLevel:
638 return "NVPTXISD::TexUnifiedCubeArrayS32FloatLevel";
639 case NVPTXISD::TexUnifiedCubeArrayU32Float:
640 return "NVPTXISD::TexUnifiedCubeArrayU32Float";
641 case NVPTXISD::TexUnifiedCubeArrayU32FloatLevel:
642 return "NVPTXISD::TexUnifiedCubeArrayU32FloatLevel";
643 case NVPTXISD::Tld4UnifiedR2DFloatFloat:
644 return "NVPTXISD::Tld4UnifiedR2DFloatFloat";
645 case NVPTXISD::Tld4UnifiedG2DFloatFloat:
646 return "NVPTXISD::Tld4UnifiedG2DFloatFloat";
647 case NVPTXISD::Tld4UnifiedB2DFloatFloat:
648 return "NVPTXISD::Tld4UnifiedB2DFloatFloat";
649 case NVPTXISD::Tld4UnifiedA2DFloatFloat:
650 return "NVPTXISD::Tld4UnifiedA2DFloatFloat";
651 case NVPTXISD::Tld4UnifiedR2DS64Float:
652 return "NVPTXISD::Tld4UnifiedR2DS64Float";
653 case NVPTXISD::Tld4UnifiedG2DS64Float:
654 return "NVPTXISD::Tld4UnifiedG2DS64Float";
655 case NVPTXISD::Tld4UnifiedB2DS64Float:
656 return "NVPTXISD::Tld4UnifiedB2DS64Float";
657 case NVPTXISD::Tld4UnifiedA2DS64Float:
658 return "NVPTXISD::Tld4UnifiedA2DS64Float";
659 case NVPTXISD::Tld4UnifiedR2DU64Float:
660 return "NVPTXISD::Tld4UnifiedR2DU64Float";
661 case NVPTXISD::Tld4UnifiedG2DU64Float:
662 return "NVPTXISD::Tld4UnifiedG2DU64Float";
663 case NVPTXISD::Tld4UnifiedB2DU64Float:
664 return "NVPTXISD::Tld4UnifiedB2DU64Float";
665 case NVPTXISD::Tld4UnifiedA2DU64Float:
666 return "NVPTXISD::Tld4UnifiedA2DU64Float";
667
668 case NVPTXISD::Suld1DI8Clamp: return "NVPTXISD::Suld1DI8Clamp";
669 case NVPTXISD::Suld1DI16Clamp: return "NVPTXISD::Suld1DI16Clamp";
670 case NVPTXISD::Suld1DI32Clamp: return "NVPTXISD::Suld1DI32Clamp";
671 case NVPTXISD::Suld1DI64Clamp: return "NVPTXISD::Suld1DI64Clamp";
672 case NVPTXISD::Suld1DV2I8Clamp: return "NVPTXISD::Suld1DV2I8Clamp";
673 case NVPTXISD::Suld1DV2I16Clamp: return "NVPTXISD::Suld1DV2I16Clamp";
674 case NVPTXISD::Suld1DV2I32Clamp: return "NVPTXISD::Suld1DV2I32Clamp";
675 case NVPTXISD::Suld1DV2I64Clamp: return "NVPTXISD::Suld1DV2I64Clamp";
676 case NVPTXISD::Suld1DV4I8Clamp: return "NVPTXISD::Suld1DV4I8Clamp";
677 case NVPTXISD::Suld1DV4I16Clamp: return "NVPTXISD::Suld1DV4I16Clamp";
678 case NVPTXISD::Suld1DV4I32Clamp: return "NVPTXISD::Suld1DV4I32Clamp";
679
680 case NVPTXISD::Suld1DArrayI8Clamp: return "NVPTXISD::Suld1DArrayI8Clamp";
681 case NVPTXISD::Suld1DArrayI16Clamp: return "NVPTXISD::Suld1DArrayI16Clamp";
682 case NVPTXISD::Suld1DArrayI32Clamp: return "NVPTXISD::Suld1DArrayI32Clamp";
683 case NVPTXISD::Suld1DArrayI64Clamp: return "NVPTXISD::Suld1DArrayI64Clamp";
684 case NVPTXISD::Suld1DArrayV2I8Clamp: return "NVPTXISD::Suld1DArrayV2I8Clamp";
685 case NVPTXISD::Suld1DArrayV2I16Clamp:return "NVPTXISD::Suld1DArrayV2I16Clamp";
686 case NVPTXISD::Suld1DArrayV2I32Clamp:return "NVPTXISD::Suld1DArrayV2I32Clamp";
687 case NVPTXISD::Suld1DArrayV2I64Clamp:return "NVPTXISD::Suld1DArrayV2I64Clamp";
688 case NVPTXISD::Suld1DArrayV4I8Clamp: return "NVPTXISD::Suld1DArrayV4I8Clamp";
689 case NVPTXISD::Suld1DArrayV4I16Clamp:return "NVPTXISD::Suld1DArrayV4I16Clamp";
690 case NVPTXISD::Suld1DArrayV4I32Clamp:return "NVPTXISD::Suld1DArrayV4I32Clamp";
691
692 case NVPTXISD::Suld2DI8Clamp: return "NVPTXISD::Suld2DI8Clamp";
693 case NVPTXISD::Suld2DI16Clamp: return "NVPTXISD::Suld2DI16Clamp";
694 case NVPTXISD::Suld2DI32Clamp: return "NVPTXISD::Suld2DI32Clamp";
695 case NVPTXISD::Suld2DI64Clamp: return "NVPTXISD::Suld2DI64Clamp";
696 case NVPTXISD::Suld2DV2I8Clamp: return "NVPTXISD::Suld2DV2I8Clamp";
697 case NVPTXISD::Suld2DV2I16Clamp: return "NVPTXISD::Suld2DV2I16Clamp";
698 case NVPTXISD::Suld2DV2I32Clamp: return "NVPTXISD::Suld2DV2I32Clamp";
699 case NVPTXISD::Suld2DV2I64Clamp: return "NVPTXISD::Suld2DV2I64Clamp";
700 case NVPTXISD::Suld2DV4I8Clamp: return "NVPTXISD::Suld2DV4I8Clamp";
701 case NVPTXISD::Suld2DV4I16Clamp: return "NVPTXISD::Suld2DV4I16Clamp";
702 case NVPTXISD::Suld2DV4I32Clamp: return "NVPTXISD::Suld2DV4I32Clamp";
703
704 case NVPTXISD::Suld2DArrayI8Clamp: return "NVPTXISD::Suld2DArrayI8Clamp";
705 case NVPTXISD::Suld2DArrayI16Clamp: return "NVPTXISD::Suld2DArrayI16Clamp";
706 case NVPTXISD::Suld2DArrayI32Clamp: return "NVPTXISD::Suld2DArrayI32Clamp";
707 case NVPTXISD::Suld2DArrayI64Clamp: return "NVPTXISD::Suld2DArrayI64Clamp";
708 case NVPTXISD::Suld2DArrayV2I8Clamp: return "NVPTXISD::Suld2DArrayV2I8Clamp";
709 case NVPTXISD::Suld2DArrayV2I16Clamp:return "NVPTXISD::Suld2DArrayV2I16Clamp";
710 case NVPTXISD::Suld2DArrayV2I32Clamp:return "NVPTXISD::Suld2DArrayV2I32Clamp";
711 case NVPTXISD::Suld2DArrayV2I64Clamp:return "NVPTXISD::Suld2DArrayV2I64Clamp";
712 case NVPTXISD::Suld2DArrayV4I8Clamp: return "NVPTXISD::Suld2DArrayV4I8Clamp";
713 case NVPTXISD::Suld2DArrayV4I16Clamp:return "NVPTXISD::Suld2DArrayV4I16Clamp";
714 case NVPTXISD::Suld2DArrayV4I32Clamp:return "NVPTXISD::Suld2DArrayV4I32Clamp";
715
716 case NVPTXISD::Suld3DI8Clamp: return "NVPTXISD::Suld3DI8Clamp";
717 case NVPTXISD::Suld3DI16Clamp: return "NVPTXISD::Suld3DI16Clamp";
718 case NVPTXISD::Suld3DI32Clamp: return "NVPTXISD::Suld3DI32Clamp";
719 case NVPTXISD::Suld3DI64Clamp: return "NVPTXISD::Suld3DI64Clamp";
720 case NVPTXISD::Suld3DV2I8Clamp: return "NVPTXISD::Suld3DV2I8Clamp";
721 case NVPTXISD::Suld3DV2I16Clamp: return "NVPTXISD::Suld3DV2I16Clamp";
722 case NVPTXISD::Suld3DV2I32Clamp: return "NVPTXISD::Suld3DV2I32Clamp";
723 case NVPTXISD::Suld3DV2I64Clamp: return "NVPTXISD::Suld3DV2I64Clamp";
724 case NVPTXISD::Suld3DV4I8Clamp: return "NVPTXISD::Suld3DV4I8Clamp";
725 case NVPTXISD::Suld3DV4I16Clamp: return "NVPTXISD::Suld3DV4I16Clamp";
726 case NVPTXISD::Suld3DV4I32Clamp: return "NVPTXISD::Suld3DV4I32Clamp";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000727
728 case NVPTXISD::Suld1DI8Trap: return "NVPTXISD::Suld1DI8Trap";
729 case NVPTXISD::Suld1DI16Trap: return "NVPTXISD::Suld1DI16Trap";
730 case NVPTXISD::Suld1DI32Trap: return "NVPTXISD::Suld1DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000731 case NVPTXISD::Suld1DI64Trap: return "NVPTXISD::Suld1DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000732 case NVPTXISD::Suld1DV2I8Trap: return "NVPTXISD::Suld1DV2I8Trap";
733 case NVPTXISD::Suld1DV2I16Trap: return "NVPTXISD::Suld1DV2I16Trap";
734 case NVPTXISD::Suld1DV2I32Trap: return "NVPTXISD::Suld1DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000735 case NVPTXISD::Suld1DV2I64Trap: return "NVPTXISD::Suld1DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000736 case NVPTXISD::Suld1DV4I8Trap: return "NVPTXISD::Suld1DV4I8Trap";
737 case NVPTXISD::Suld1DV4I16Trap: return "NVPTXISD::Suld1DV4I16Trap";
738 case NVPTXISD::Suld1DV4I32Trap: return "NVPTXISD::Suld1DV4I32Trap";
739
740 case NVPTXISD::Suld1DArrayI8Trap: return "NVPTXISD::Suld1DArrayI8Trap";
741 case NVPTXISD::Suld1DArrayI16Trap: return "NVPTXISD::Suld1DArrayI16Trap";
742 case NVPTXISD::Suld1DArrayI32Trap: return "NVPTXISD::Suld1DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000743 case NVPTXISD::Suld1DArrayI64Trap: return "NVPTXISD::Suld1DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000744 case NVPTXISD::Suld1DArrayV2I8Trap: return "NVPTXISD::Suld1DArrayV2I8Trap";
745 case NVPTXISD::Suld1DArrayV2I16Trap: return "NVPTXISD::Suld1DArrayV2I16Trap";
746 case NVPTXISD::Suld1DArrayV2I32Trap: return "NVPTXISD::Suld1DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000747 case NVPTXISD::Suld1DArrayV2I64Trap: return "NVPTXISD::Suld1DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000748 case NVPTXISD::Suld1DArrayV4I8Trap: return "NVPTXISD::Suld1DArrayV4I8Trap";
749 case NVPTXISD::Suld1DArrayV4I16Trap: return "NVPTXISD::Suld1DArrayV4I16Trap";
750 case NVPTXISD::Suld1DArrayV4I32Trap: return "NVPTXISD::Suld1DArrayV4I32Trap";
751
752 case NVPTXISD::Suld2DI8Trap: return "NVPTXISD::Suld2DI8Trap";
753 case NVPTXISD::Suld2DI16Trap: return "NVPTXISD::Suld2DI16Trap";
754 case NVPTXISD::Suld2DI32Trap: return "NVPTXISD::Suld2DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000755 case NVPTXISD::Suld2DI64Trap: return "NVPTXISD::Suld2DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000756 case NVPTXISD::Suld2DV2I8Trap: return "NVPTXISD::Suld2DV2I8Trap";
757 case NVPTXISD::Suld2DV2I16Trap: return "NVPTXISD::Suld2DV2I16Trap";
758 case NVPTXISD::Suld2DV2I32Trap: return "NVPTXISD::Suld2DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000759 case NVPTXISD::Suld2DV2I64Trap: return "NVPTXISD::Suld2DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000760 case NVPTXISD::Suld2DV4I8Trap: return "NVPTXISD::Suld2DV4I8Trap";
761 case NVPTXISD::Suld2DV4I16Trap: return "NVPTXISD::Suld2DV4I16Trap";
762 case NVPTXISD::Suld2DV4I32Trap: return "NVPTXISD::Suld2DV4I32Trap";
763
764 case NVPTXISD::Suld2DArrayI8Trap: return "NVPTXISD::Suld2DArrayI8Trap";
765 case NVPTXISD::Suld2DArrayI16Trap: return "NVPTXISD::Suld2DArrayI16Trap";
766 case NVPTXISD::Suld2DArrayI32Trap: return "NVPTXISD::Suld2DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000767 case NVPTXISD::Suld2DArrayI64Trap: return "NVPTXISD::Suld2DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000768 case NVPTXISD::Suld2DArrayV2I8Trap: return "NVPTXISD::Suld2DArrayV2I8Trap";
769 case NVPTXISD::Suld2DArrayV2I16Trap: return "NVPTXISD::Suld2DArrayV2I16Trap";
770 case NVPTXISD::Suld2DArrayV2I32Trap: return "NVPTXISD::Suld2DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000771 case NVPTXISD::Suld2DArrayV2I64Trap: return "NVPTXISD::Suld2DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000772 case NVPTXISD::Suld2DArrayV4I8Trap: return "NVPTXISD::Suld2DArrayV4I8Trap";
773 case NVPTXISD::Suld2DArrayV4I16Trap: return "NVPTXISD::Suld2DArrayV4I16Trap";
774 case NVPTXISD::Suld2DArrayV4I32Trap: return "NVPTXISD::Suld2DArrayV4I32Trap";
775
776 case NVPTXISD::Suld3DI8Trap: return "NVPTXISD::Suld3DI8Trap";
777 case NVPTXISD::Suld3DI16Trap: return "NVPTXISD::Suld3DI16Trap";
778 case NVPTXISD::Suld3DI32Trap: return "NVPTXISD::Suld3DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000779 case NVPTXISD::Suld3DI64Trap: return "NVPTXISD::Suld3DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000780 case NVPTXISD::Suld3DV2I8Trap: return "NVPTXISD::Suld3DV2I8Trap";
781 case NVPTXISD::Suld3DV2I16Trap: return "NVPTXISD::Suld3DV2I16Trap";
782 case NVPTXISD::Suld3DV2I32Trap: return "NVPTXISD::Suld3DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000783 case NVPTXISD::Suld3DV2I64Trap: return "NVPTXISD::Suld3DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000784 case NVPTXISD::Suld3DV4I8Trap: return "NVPTXISD::Suld3DV4I8Trap";
785 case NVPTXISD::Suld3DV4I16Trap: return "NVPTXISD::Suld3DV4I16Trap";
786 case NVPTXISD::Suld3DV4I32Trap: return "NVPTXISD::Suld3DV4I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000787
788 case NVPTXISD::Suld1DI8Zero: return "NVPTXISD::Suld1DI8Zero";
789 case NVPTXISD::Suld1DI16Zero: return "NVPTXISD::Suld1DI16Zero";
790 case NVPTXISD::Suld1DI32Zero: return "NVPTXISD::Suld1DI32Zero";
791 case NVPTXISD::Suld1DI64Zero: return "NVPTXISD::Suld1DI64Zero";
792 case NVPTXISD::Suld1DV2I8Zero: return "NVPTXISD::Suld1DV2I8Zero";
793 case NVPTXISD::Suld1DV2I16Zero: return "NVPTXISD::Suld1DV2I16Zero";
794 case NVPTXISD::Suld1DV2I32Zero: return "NVPTXISD::Suld1DV2I32Zero";
795 case NVPTXISD::Suld1DV2I64Zero: return "NVPTXISD::Suld1DV2I64Zero";
796 case NVPTXISD::Suld1DV4I8Zero: return "NVPTXISD::Suld1DV4I8Zero";
797 case NVPTXISD::Suld1DV4I16Zero: return "NVPTXISD::Suld1DV4I16Zero";
798 case NVPTXISD::Suld1DV4I32Zero: return "NVPTXISD::Suld1DV4I32Zero";
799
800 case NVPTXISD::Suld1DArrayI8Zero: return "NVPTXISD::Suld1DArrayI8Zero";
801 case NVPTXISD::Suld1DArrayI16Zero: return "NVPTXISD::Suld1DArrayI16Zero";
802 case NVPTXISD::Suld1DArrayI32Zero: return "NVPTXISD::Suld1DArrayI32Zero";
803 case NVPTXISD::Suld1DArrayI64Zero: return "NVPTXISD::Suld1DArrayI64Zero";
804 case NVPTXISD::Suld1DArrayV2I8Zero: return "NVPTXISD::Suld1DArrayV2I8Zero";
805 case NVPTXISD::Suld1DArrayV2I16Zero: return "NVPTXISD::Suld1DArrayV2I16Zero";
806 case NVPTXISD::Suld1DArrayV2I32Zero: return "NVPTXISD::Suld1DArrayV2I32Zero";
807 case NVPTXISD::Suld1DArrayV2I64Zero: return "NVPTXISD::Suld1DArrayV2I64Zero";
808 case NVPTXISD::Suld1DArrayV4I8Zero: return "NVPTXISD::Suld1DArrayV4I8Zero";
809 case NVPTXISD::Suld1DArrayV4I16Zero: return "NVPTXISD::Suld1DArrayV4I16Zero";
810 case NVPTXISD::Suld1DArrayV4I32Zero: return "NVPTXISD::Suld1DArrayV4I32Zero";
811
812 case NVPTXISD::Suld2DI8Zero: return "NVPTXISD::Suld2DI8Zero";
813 case NVPTXISD::Suld2DI16Zero: return "NVPTXISD::Suld2DI16Zero";
814 case NVPTXISD::Suld2DI32Zero: return "NVPTXISD::Suld2DI32Zero";
815 case NVPTXISD::Suld2DI64Zero: return "NVPTXISD::Suld2DI64Zero";
816 case NVPTXISD::Suld2DV2I8Zero: return "NVPTXISD::Suld2DV2I8Zero";
817 case NVPTXISD::Suld2DV2I16Zero: return "NVPTXISD::Suld2DV2I16Zero";
818 case NVPTXISD::Suld2DV2I32Zero: return "NVPTXISD::Suld2DV2I32Zero";
819 case NVPTXISD::Suld2DV2I64Zero: return "NVPTXISD::Suld2DV2I64Zero";
820 case NVPTXISD::Suld2DV4I8Zero: return "NVPTXISD::Suld2DV4I8Zero";
821 case NVPTXISD::Suld2DV4I16Zero: return "NVPTXISD::Suld2DV4I16Zero";
822 case NVPTXISD::Suld2DV4I32Zero: return "NVPTXISD::Suld2DV4I32Zero";
823
824 case NVPTXISD::Suld2DArrayI8Zero: return "NVPTXISD::Suld2DArrayI8Zero";
825 case NVPTXISD::Suld2DArrayI16Zero: return "NVPTXISD::Suld2DArrayI16Zero";
826 case NVPTXISD::Suld2DArrayI32Zero: return "NVPTXISD::Suld2DArrayI32Zero";
827 case NVPTXISD::Suld2DArrayI64Zero: return "NVPTXISD::Suld2DArrayI64Zero";
828 case NVPTXISD::Suld2DArrayV2I8Zero: return "NVPTXISD::Suld2DArrayV2I8Zero";
829 case NVPTXISD::Suld2DArrayV2I16Zero: return "NVPTXISD::Suld2DArrayV2I16Zero";
830 case NVPTXISD::Suld2DArrayV2I32Zero: return "NVPTXISD::Suld2DArrayV2I32Zero";
831 case NVPTXISD::Suld2DArrayV2I64Zero: return "NVPTXISD::Suld2DArrayV2I64Zero";
832 case NVPTXISD::Suld2DArrayV4I8Zero: return "NVPTXISD::Suld2DArrayV4I8Zero";
833 case NVPTXISD::Suld2DArrayV4I16Zero: return "NVPTXISD::Suld2DArrayV4I16Zero";
834 case NVPTXISD::Suld2DArrayV4I32Zero: return "NVPTXISD::Suld2DArrayV4I32Zero";
835
836 case NVPTXISD::Suld3DI8Zero: return "NVPTXISD::Suld3DI8Zero";
837 case NVPTXISD::Suld3DI16Zero: return "NVPTXISD::Suld3DI16Zero";
838 case NVPTXISD::Suld3DI32Zero: return "NVPTXISD::Suld3DI32Zero";
839 case NVPTXISD::Suld3DI64Zero: return "NVPTXISD::Suld3DI64Zero";
840 case NVPTXISD::Suld3DV2I8Zero: return "NVPTXISD::Suld3DV2I8Zero";
841 case NVPTXISD::Suld3DV2I16Zero: return "NVPTXISD::Suld3DV2I16Zero";
842 case NVPTXISD::Suld3DV2I32Zero: return "NVPTXISD::Suld3DV2I32Zero";
843 case NVPTXISD::Suld3DV2I64Zero: return "NVPTXISD::Suld3DV2I64Zero";
844 case NVPTXISD::Suld3DV4I8Zero: return "NVPTXISD::Suld3DV4I8Zero";
845 case NVPTXISD::Suld3DV4I16Zero: return "NVPTXISD::Suld3DV4I16Zero";
846 case NVPTXISD::Suld3DV4I32Zero: return "NVPTXISD::Suld3DV4I32Zero";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000847 }
848}
849
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000850TargetLoweringBase::LegalizeTypeAction
851NVPTXTargetLowering::getPreferredVectorAction(EVT VT) const {
852 if (VT.getVectorNumElements() != 1 && VT.getScalarType() == MVT::i1)
853 return TypeSplitVector;
854
855 return TargetLoweringBase::getPreferredVectorAction(VT);
Justin Holewinskibc451192012-11-29 14:26:24 +0000856}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000857
858SDValue
859NVPTXTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000860 SDLoc dl(Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000861 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
862 Op = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
863 return DAG.getNode(NVPTXISD::Wrapper, dl, getPointerTy(), Op);
864}
865
Justin Holewinskif8f70912013-06-28 17:57:59 +0000866std::string
867NVPTXTargetLowering::getPrototype(Type *retTy, const ArgListTy &Args,
868 const SmallVectorImpl<ISD::OutputArg> &Outs,
869 unsigned retAlignment,
870 const ImmutableCallSite *CS) const {
871
872 bool isABI = (nvptxSubtarget.getSmVersion() >= 20);
873 assert(isABI && "Non-ABI compilation is not supported");
874 if (!isABI)
875 return "";
876
877 std::stringstream O;
878 O << "prototype_" << uniqueCallSite << " : .callprototype ";
879
880 if (retTy->getTypeID() == Type::VoidTyID) {
881 O << "()";
882 } else {
883 O << "(";
Rafael Espindola08013342013-12-07 19:34:20 +0000884 if (retTy->isFloatingPointTy() || retTy->isIntegerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000885 unsigned size = 0;
886 if (const IntegerType *ITy = dyn_cast<IntegerType>(retTy)) {
887 size = ITy->getBitWidth();
888 if (size < 32)
889 size = 32;
890 } else {
891 assert(retTy->isFloatingPointTy() &&
892 "Floating point type expected here");
893 size = retTy->getPrimitiveSizeInBits();
894 }
895
896 O << ".param .b" << size << " _";
897 } else if (isa<PointerType>(retTy)) {
898 O << ".param .b" << getPointerTy().getSizeInBits() << " _";
899 } else {
Justin Holewinski6e40f632014-06-27 18:35:44 +0000900 if((retTy->getTypeID() == Type::StructTyID) ||
901 isa<VectorType>(retTy)) {
902 O << ".param .align "
903 << retAlignment
904 << " .b8 _["
905 << getDataLayout()->getTypeAllocSize(retTy) << "]";
Justin Holewinskif8f70912013-06-28 17:57:59 +0000906 } else {
907 assert(false && "Unknown return type");
908 }
909 }
910 O << ") ";
911 }
912 O << "_ (";
913
914 bool first = true;
915 MVT thePointerTy = getPointerTy();
916
917 unsigned OIdx = 0;
918 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
919 Type *Ty = Args[i].Ty;
920 if (!first) {
921 O << ", ";
922 }
923 first = false;
924
925 if (Outs[OIdx].Flags.isByVal() == false) {
926 if (Ty->isAggregateType() || Ty->isVectorTy()) {
927 unsigned align = 0;
928 const CallInst *CallI = cast<CallInst>(CS->getInstruction());
929 const DataLayout *TD = getDataLayout();
930 // +1 because index 0 is reserved for return type alignment
931 if (!llvm::getAlign(*CallI, i + 1, align))
932 align = TD->getABITypeAlignment(Ty);
933 unsigned sz = TD->getTypeAllocSize(Ty);
934 O << ".param .align " << align << " .b8 ";
935 O << "_";
936 O << "[" << sz << "]";
937 // update the index for Outs
938 SmallVector<EVT, 16> vtparts;
939 ComputeValueVTs(*this, Ty, vtparts);
940 if (unsigned len = vtparts.size())
941 OIdx += len - 1;
942 continue;
943 }
Justin Holewinskidff28d22013-07-01 12:59:01 +0000944 // i8 types in IR will be i16 types in SDAG
945 assert((getValueType(Ty) == Outs[OIdx].VT ||
946 (getValueType(Ty) == MVT::i8 && Outs[OIdx].VT == MVT::i16)) &&
Justin Holewinskif8f70912013-06-28 17:57:59 +0000947 "type mismatch between callee prototype and arguments");
948 // scalar type
949 unsigned sz = 0;
950 if (isa<IntegerType>(Ty)) {
951 sz = cast<IntegerType>(Ty)->getBitWidth();
952 if (sz < 32)
953 sz = 32;
954 } else if (isa<PointerType>(Ty))
955 sz = thePointerTy.getSizeInBits();
956 else
957 sz = Ty->getPrimitiveSizeInBits();
958 O << ".param .b" << sz << " ";
959 O << "_";
960 continue;
961 }
962 const PointerType *PTy = dyn_cast<PointerType>(Ty);
963 assert(PTy && "Param with byval attribute should be a pointer type");
964 Type *ETy = PTy->getElementType();
965
966 unsigned align = Outs[OIdx].Flags.getByValAlign();
967 unsigned sz = getDataLayout()->getTypeAllocSize(ETy);
968 O << ".param .align " << align << " .b8 ";
969 O << "_";
970 O << "[" << sz << "]";
971 }
972 O << ");";
973 return O.str();
974}
975
976unsigned
977NVPTXTargetLowering::getArgumentAlignment(SDValue Callee,
978 const ImmutableCallSite *CS,
979 Type *Ty,
980 unsigned Idx) const {
981 const DataLayout *TD = getDataLayout();
Justin Holewinski124e93d2013-11-11 19:28:19 +0000982 unsigned Align = 0;
983 const Value *DirectCallee = CS->getCalledFunction();
Justin Holewinskif8f70912013-06-28 17:57:59 +0000984
Justin Holewinski124e93d2013-11-11 19:28:19 +0000985 if (!DirectCallee) {
986 // We don't have a direct function symbol, but that may be because of
987 // constant cast instructions in the call.
988 const Instruction *CalleeI = CS->getInstruction();
989 assert(CalleeI && "Call target is not a function or derived value?");
990
991 // With bitcast'd call targets, the instruction will be the call
992 if (isa<CallInst>(CalleeI)) {
993 // Check if we have call alignment metadata
994 if (llvm::getAlign(*cast<CallInst>(CalleeI), Idx, Align))
995 return Align;
996
997 const Value *CalleeV = cast<CallInst>(CalleeI)->getCalledValue();
998 // Ignore any bitcast instructions
999 while(isa<ConstantExpr>(CalleeV)) {
1000 const ConstantExpr *CE = cast<ConstantExpr>(CalleeV);
1001 if (!CE->isCast())
1002 break;
1003 // Look through the bitcast
1004 CalleeV = cast<ConstantExpr>(CalleeV)->getOperand(0);
1005 }
1006
1007 // We have now looked past all of the bitcasts. Do we finally have a
1008 // Function?
1009 if (isa<Function>(CalleeV))
1010 DirectCallee = CalleeV;
1011 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001012 }
1013
Justin Holewinski124e93d2013-11-11 19:28:19 +00001014 // Check for function alignment information if we found that the
1015 // ultimate target is a Function
1016 if (DirectCallee)
1017 if (llvm::getAlign(*cast<Function>(DirectCallee), Idx, Align))
1018 return Align;
1019
1020 // Call is indirect or alignment information is not available, fall back to
1021 // the ABI type alignment
1022 return TD->getABITypeAlignment(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001023}
1024
Justin Holewinski0497ab12013-03-30 14:29:21 +00001025SDValue NVPTXTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
1026 SmallVectorImpl<SDValue> &InVals) const {
1027 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001028 SDLoc dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001029 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1030 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1031 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001032 SDValue Chain = CLI.Chain;
1033 SDValue Callee = CLI.Callee;
1034 bool &isTailCall = CLI.IsTailCall;
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00001035 ArgListTy &Args = CLI.getArgs();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001036 Type *retTy = CLI.RetTy;
1037 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001038
Justin Holewinskiae556d32012-05-04 20:18:50 +00001039 bool isABI = (nvptxSubtarget.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001040 assert(isABI && "Non-ABI compilation is not supported");
1041 if (!isABI)
1042 return Chain;
1043 const DataLayout *TD = getDataLayout();
1044 MachineFunction &MF = DAG.getMachineFunction();
1045 const Function *F = MF.getFunction();
Justin Holewinskiae556d32012-05-04 20:18:50 +00001046
1047 SDValue tempChain = Chain;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001048 Chain =
1049 DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(uniqueCallSite, true),
1050 dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001051 SDValue InFlag = Chain.getValue(1);
1052
Justin Holewinskiae556d32012-05-04 20:18:50 +00001053 unsigned paramCount = 0;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001054 // Args.size() and Outs.size() need not match.
1055 // Outs.size() will be larger
1056 // * if there is an aggregate argument with multiple fields (each field
1057 // showing up separately in Outs)
1058 // * if there is a vector argument with more than typical vector-length
1059 // elements (generally if more than 4) where each vector element is
1060 // individually present in Outs.
1061 // So a different index should be used for indexing into Outs/OutVals.
1062 // See similar issue in LowerFormalArguments.
1063 unsigned OIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001064 // Declare the .params or .reg need to pass values
1065 // to the function
Justin Holewinskif8f70912013-06-28 17:57:59 +00001066 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
1067 EVT VT = Outs[OIdx].VT;
1068 Type *Ty = Args[i].Ty;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001069
Justin Holewinskif8f70912013-06-28 17:57:59 +00001070 if (Outs[OIdx].Flags.isByVal() == false) {
1071 if (Ty->isAggregateType()) {
1072 // aggregate
1073 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001074 SmallVector<uint64_t, 16> Offsets;
1075 ComputePTXValueVTs(*this, Ty, vtparts, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001076
1077 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1078 // declare .param .align <align> .b8 .param<n>[<size>];
1079 unsigned sz = TD->getTypeAllocSize(Ty);
1080 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1081 SDValue DeclareParamOps[] = { Chain, DAG.getConstant(align, MVT::i32),
1082 DAG.getConstant(paramCount, MVT::i32),
1083 DAG.getConstant(sz, MVT::i32), InFlag };
1084 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001085 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001086 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001087 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001088 EVT elemtype = vtparts[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001089 unsigned ArgAlign = GreatestCommonDivisor64(align, Offsets[j]);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001090 if (elemtype.isInteger() && (sz < 8))
1091 sz = 8;
1092 SDValue StVal = OutVals[OIdx];
1093 if (elemtype.getSizeInBits() < 16) {
1094 StVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, StVal);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001095 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001096 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1097 SDValue CopyParamOps[] = { Chain,
1098 DAG.getConstant(paramCount, MVT::i32),
1099 DAG.getConstant(Offsets[j], MVT::i32),
1100 StVal, InFlag };
1101 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
1102 CopyParamVTs, CopyParamOps,
1103 elemtype, MachinePointerInfo(),
1104 ArgAlign);
1105 InFlag = Chain.getValue(1);
1106 ++OIdx;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001107 }
1108 if (vtparts.size() > 0)
1109 --OIdx;
1110 ++paramCount;
1111 continue;
1112 }
1113 if (Ty->isVectorTy()) {
1114 EVT ObjectVT = getValueType(Ty);
1115 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1116 // declare .param .align <align> .b8 .param<n>[<size>];
1117 unsigned sz = TD->getTypeAllocSize(Ty);
1118 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1119 SDValue DeclareParamOps[] = { Chain, DAG.getConstant(align, MVT::i32),
1120 DAG.getConstant(paramCount, MVT::i32),
1121 DAG.getConstant(sz, MVT::i32), InFlag };
1122 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001123 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001124 InFlag = Chain.getValue(1);
1125 unsigned NumElts = ObjectVT.getVectorNumElements();
1126 EVT EltVT = ObjectVT.getVectorElementType();
1127 EVT MemVT = EltVT;
1128 bool NeedExtend = false;
1129 if (EltVT.getSizeInBits() < 16) {
1130 NeedExtend = true;
1131 EltVT = MVT::i16;
1132 }
1133
1134 // V1 store
1135 if (NumElts == 1) {
1136 SDValue Elt = OutVals[OIdx++];
1137 if (NeedExtend)
1138 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt);
1139
1140 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1141 SDValue CopyParamOps[] = { Chain,
1142 DAG.getConstant(paramCount, MVT::i32),
1143 DAG.getConstant(0, MVT::i32), Elt,
1144 InFlag };
1145 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001146 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001147 MemVT, MachinePointerInfo());
1148 InFlag = Chain.getValue(1);
1149 } else if (NumElts == 2) {
1150 SDValue Elt0 = OutVals[OIdx++];
1151 SDValue Elt1 = OutVals[OIdx++];
1152 if (NeedExtend) {
1153 Elt0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt0);
1154 Elt1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt1);
1155 }
1156
1157 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1158 SDValue CopyParamOps[] = { Chain,
1159 DAG.getConstant(paramCount, MVT::i32),
1160 DAG.getConstant(0, MVT::i32), Elt0, Elt1,
1161 InFlag };
1162 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001163 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001164 MemVT, MachinePointerInfo());
1165 InFlag = Chain.getValue(1);
1166 } else {
1167 unsigned curOffset = 0;
1168 // V4 stores
1169 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
1170 // the
1171 // vector will be expanded to a power of 2 elements, so we know we can
1172 // always round up to the next multiple of 4 when creating the vector
1173 // stores.
1174 // e.g. 4 elem => 1 st.v4
1175 // 6 elem => 2 st.v4
1176 // 8 elem => 2 st.v4
1177 // 11 elem => 3 st.v4
1178 unsigned VecSize = 4;
1179 if (EltVT.getSizeInBits() == 64)
1180 VecSize = 2;
1181
1182 // This is potentially only part of a vector, so assume all elements
1183 // are packed together.
1184 unsigned PerStoreOffset = MemVT.getStoreSizeInBits() / 8 * VecSize;
1185
1186 for (unsigned i = 0; i < NumElts; i += VecSize) {
1187 // Get values
1188 SDValue StoreVal;
1189 SmallVector<SDValue, 8> Ops;
1190 Ops.push_back(Chain);
1191 Ops.push_back(DAG.getConstant(paramCount, MVT::i32));
1192 Ops.push_back(DAG.getConstant(curOffset, MVT::i32));
1193
1194 unsigned Opc = NVPTXISD::StoreParamV2;
1195
1196 StoreVal = OutVals[OIdx++];
1197 if (NeedExtend)
1198 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1199 Ops.push_back(StoreVal);
1200
1201 if (i + 1 < NumElts) {
1202 StoreVal = OutVals[OIdx++];
1203 if (NeedExtend)
1204 StoreVal =
1205 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1206 } else {
1207 StoreVal = DAG.getUNDEF(EltVT);
1208 }
1209 Ops.push_back(StoreVal);
1210
1211 if (VecSize == 4) {
1212 Opc = NVPTXISD::StoreParamV4;
1213 if (i + 2 < NumElts) {
1214 StoreVal = OutVals[OIdx++];
1215 if (NeedExtend)
1216 StoreVal =
1217 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1218 } else {
1219 StoreVal = DAG.getUNDEF(EltVT);
1220 }
1221 Ops.push_back(StoreVal);
1222
1223 if (i + 3 < NumElts) {
1224 StoreVal = OutVals[OIdx++];
1225 if (NeedExtend)
1226 StoreVal =
1227 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1228 } else {
1229 StoreVal = DAG.getUNDEF(EltVT);
1230 }
1231 Ops.push_back(StoreVal);
1232 }
1233
Justin Holewinskidff28d22013-07-01 12:59:01 +00001234 Ops.push_back(InFlag);
1235
Justin Holewinskif8f70912013-06-28 17:57:59 +00001236 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper206fcd42014-04-26 19:29:41 +00001237 Chain = DAG.getMemIntrinsicNode(Opc, dl, CopyParamVTs, Ops,
1238 MemVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001239 InFlag = Chain.getValue(1);
1240 curOffset += PerStoreOffset;
1241 }
1242 }
1243 ++paramCount;
1244 --OIdx;
1245 continue;
1246 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001247 // Plain scalar
1248 // for ABI, declare .param .b<size> .param<n>;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001249 unsigned sz = VT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001250 bool needExtend = false;
1251 if (VT.isInteger()) {
1252 if (sz < 16)
1253 needExtend = true;
1254 if (sz < 32)
1255 sz = 32;
1256 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001257 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1258 SDValue DeclareParamOps[] = { Chain,
1259 DAG.getConstant(paramCount, MVT::i32),
1260 DAG.getConstant(sz, MVT::i32),
Justin Holewinskif8f70912013-06-28 17:57:59 +00001261 DAG.getConstant(0, MVT::i32), InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001262 Chain = DAG.getNode(NVPTXISD::DeclareScalarParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001263 DeclareParamOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001264 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001265 SDValue OutV = OutVals[OIdx];
1266 if (needExtend) {
1267 // zext/sext i1 to i16
1268 unsigned opc = ISD::ZERO_EXTEND;
1269 if (Outs[OIdx].Flags.isSExt())
1270 opc = ISD::SIGN_EXTEND;
1271 OutV = DAG.getNode(opc, dl, MVT::i16, OutV);
1272 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001273 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1274 SDValue CopyParamOps[] = { Chain, DAG.getConstant(paramCount, MVT::i32),
Justin Holewinskif8f70912013-06-28 17:57:59 +00001275 DAG.getConstant(0, MVT::i32), OutV, InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001276
1277 unsigned opcode = NVPTXISD::StoreParam;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001278 if (Outs[OIdx].Flags.isZExt())
1279 opcode = NVPTXISD::StoreParamU32;
1280 else if (Outs[OIdx].Flags.isSExt())
1281 opcode = NVPTXISD::StoreParamS32;
Craig Topper206fcd42014-04-26 19:29:41 +00001282 Chain = DAG.getMemIntrinsicNode(opcode, dl, CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001283 VT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001284
1285 InFlag = Chain.getValue(1);
1286 ++paramCount;
1287 continue;
1288 }
1289 // struct or vector
1290 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001291 SmallVector<uint64_t, 16> Offsets;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001292 const PointerType *PTy = dyn_cast<PointerType>(Args[i].Ty);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001293 assert(PTy && "Type of a byval parameter should be pointer");
Justin Holewinski6e40f632014-06-27 18:35:44 +00001294 ComputePTXValueVTs(*this, PTy->getElementType(), vtparts, &Offsets, 0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001295
Justin Holewinskif8f70912013-06-28 17:57:59 +00001296 // declare .param .align <align> .b8 .param<n>[<size>];
1297 unsigned sz = Outs[OIdx].Flags.getByValSize();
1298 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001299 unsigned ArgAlign = Outs[OIdx].Flags.getByValAlign();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001300 // The ByValAlign in the Outs[OIdx].Flags is alway set at this point,
1301 // so we don't need to worry about natural alignment or not.
1302 // See TargetLowering::LowerCallTo().
1303 SDValue DeclareParamOps[] = {
1304 Chain, DAG.getConstant(Outs[OIdx].Flags.getByValAlign(), MVT::i32),
1305 DAG.getConstant(paramCount, MVT::i32), DAG.getConstant(sz, MVT::i32),
1306 InFlag
1307 };
1308 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001309 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001310 InFlag = Chain.getValue(1);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001311 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001312 EVT elemtype = vtparts[j];
Justin Holewinski6e40f632014-06-27 18:35:44 +00001313 int curOffset = Offsets[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001314 unsigned PartAlign = GreatestCommonDivisor64(ArgAlign, curOffset);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001315 SDValue srcAddr =
1316 DAG.getNode(ISD::ADD, dl, getPointerTy(), OutVals[OIdx],
1317 DAG.getConstant(curOffset, getPointerTy()));
1318 SDValue theVal = DAG.getLoad(elemtype, dl, tempChain, srcAddr,
1319 MachinePointerInfo(), false, false, false,
1320 PartAlign);
1321 if (elemtype.getSizeInBits() < 16) {
1322 theVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, theVal);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001323 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001324 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1325 SDValue CopyParamOps[] = { Chain, DAG.getConstant(paramCount, MVT::i32),
1326 DAG.getConstant(curOffset, MVT::i32), theVal,
1327 InFlag };
1328 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl, CopyParamVTs,
1329 CopyParamOps, elemtype,
1330 MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001331
Justin Holewinski6e40f632014-06-27 18:35:44 +00001332 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001333 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001334 ++paramCount;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001335 }
1336
1337 GlobalAddressSDNode *Func = dyn_cast<GlobalAddressSDNode>(Callee.getNode());
1338 unsigned retAlignment = 0;
1339
1340 // Handle Result
Justin Holewinskiae556d32012-05-04 20:18:50 +00001341 if (Ins.size() > 0) {
1342 SmallVector<EVT, 16> resvtparts;
1343 ComputeValueVTs(*this, retTy, resvtparts);
1344
Justin Holewinskif8f70912013-06-28 17:57:59 +00001345 // Declare
1346 // .param .align 16 .b8 retval0[<size-in-bytes>], or
1347 // .param .b<size-in-bits> retval0
1348 unsigned resultsz = TD->getTypeAllocSizeInBits(retTy);
Rafael Espindola08013342013-12-07 19:34:20 +00001349 if (retTy->isSingleValueType()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001350 // Scalar needs to be at least 32bit wide
1351 if (resultsz < 32)
1352 resultsz = 32;
1353 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1354 SDValue DeclareRetOps[] = { Chain, DAG.getConstant(1, MVT::i32),
1355 DAG.getConstant(resultsz, MVT::i32),
1356 DAG.getConstant(0, MVT::i32), InFlag };
1357 Chain = DAG.getNode(NVPTXISD::DeclareRet, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001358 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001359 InFlag = Chain.getValue(1);
1360 } else {
1361 retAlignment = getArgumentAlignment(Callee, CS, retTy, 0);
1362 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1363 SDValue DeclareRetOps[] = { Chain,
1364 DAG.getConstant(retAlignment, MVT::i32),
1365 DAG.getConstant(resultsz / 8, MVT::i32),
1366 DAG.getConstant(0, MVT::i32), InFlag };
1367 Chain = DAG.getNode(NVPTXISD::DeclareRetParam, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001368 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001369 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001370 }
1371 }
1372
1373 if (!Func) {
1374 // This is indirect function call case : PTX requires a prototype of the
1375 // form
1376 // proto_0 : .callprototype(.param .b32 _) _ (.param .b32 _);
1377 // to be emitted, and the label has to used as the last arg of call
1378 // instruction.
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001379 // The prototype is embedded in a string and put as the operand for a
1380 // CallPrototype SDNode which will print out to the value of the string.
1381 SDVTList ProtoVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1382 std::string Proto = getPrototype(retTy, Args, Outs, retAlignment, CS);
1383 const char *ProtoStr =
1384 nvTM->getManagedStrPool()->getManagedString(Proto.c_str())->c_str();
1385 SDValue ProtoOps[] = {
1386 Chain, DAG.getTargetExternalSymbol(ProtoStr, MVT::i32), InFlag,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001387 };
Craig Topper48d114b2014-04-26 18:35:24 +00001388 Chain = DAG.getNode(NVPTXISD::CallPrototype, dl, ProtoVTs, ProtoOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001389 InFlag = Chain.getValue(1);
1390 }
1391 // Op to just print "call"
1392 SDVTList PrintCallVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001393 SDValue PrintCallOps[] = {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001394 Chain, DAG.getConstant((Ins.size() == 0) ? 0 : 1, MVT::i32), InFlag
Justin Holewinski0497ab12013-03-30 14:29:21 +00001395 };
1396 Chain = DAG.getNode(Func ? (NVPTXISD::PrintCallUni) : (NVPTXISD::PrintCall),
Craig Topper48d114b2014-04-26 18:35:24 +00001397 dl, PrintCallVTs, PrintCallOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001398 InFlag = Chain.getValue(1);
1399
1400 // Ops to print out the function name
1401 SDVTList CallVoidVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1402 SDValue CallVoidOps[] = { Chain, Callee, InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001403 Chain = DAG.getNode(NVPTXISD::CallVoid, dl, CallVoidVTs, CallVoidOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001404 InFlag = Chain.getValue(1);
1405
1406 // Ops to print out the param list
1407 SDVTList CallArgBeginVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1408 SDValue CallArgBeginOps[] = { Chain, InFlag };
1409 Chain = DAG.getNode(NVPTXISD::CallArgBegin, dl, CallArgBeginVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001410 CallArgBeginOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001411 InFlag = Chain.getValue(1);
1412
Justin Holewinski0497ab12013-03-30 14:29:21 +00001413 for (unsigned i = 0, e = paramCount; i != e; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001414 unsigned opcode;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001415 if (i == (e - 1))
Justin Holewinskiae556d32012-05-04 20:18:50 +00001416 opcode = NVPTXISD::LastCallArg;
1417 else
1418 opcode = NVPTXISD::CallArg;
1419 SDVTList CallArgVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1420 SDValue CallArgOps[] = { Chain, DAG.getConstant(1, MVT::i32),
Justin Holewinski0497ab12013-03-30 14:29:21 +00001421 DAG.getConstant(i, MVT::i32), InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001422 Chain = DAG.getNode(opcode, dl, CallArgVTs, CallArgOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001423 InFlag = Chain.getValue(1);
1424 }
1425 SDVTList CallArgEndVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001426 SDValue CallArgEndOps[] = { Chain, DAG.getConstant(Func ? 1 : 0, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001427 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001428 Chain = DAG.getNode(NVPTXISD::CallArgEnd, dl, CallArgEndVTs, CallArgEndOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001429 InFlag = Chain.getValue(1);
1430
1431 if (!Func) {
1432 SDVTList PrototypeVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001433 SDValue PrototypeOps[] = { Chain, DAG.getConstant(uniqueCallSite, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001434 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001435 Chain = DAG.getNode(NVPTXISD::Prototype, dl, PrototypeVTs, PrototypeOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001436 InFlag = Chain.getValue(1);
1437 }
1438
1439 // Generate loads from param memory/moves from registers for result
1440 if (Ins.size() > 0) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001441 if (retTy && retTy->isVectorTy()) {
1442 EVT ObjectVT = getValueType(retTy);
1443 unsigned NumElts = ObjectVT.getVectorNumElements();
1444 EVT EltVT = ObjectVT.getVectorElementType();
Benjamin Kramer3cc579a2013-06-29 22:51:12 +00001445 assert(nvTM->getTargetLowering()->getNumRegisters(F->getContext(),
1446 ObjectVT) == NumElts &&
Justin Holewinskif8f70912013-06-28 17:57:59 +00001447 "Vector was not scalarized");
1448 unsigned sz = EltVT.getSizeInBits();
Justin Holewinski6e40f632014-06-27 18:35:44 +00001449 bool needTruncate = sz < 8 ? true : false;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001450
1451 if (NumElts == 1) {
1452 // Just a simple load
Craig Topper59f626d2014-04-26 19:29:47 +00001453 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001454 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1455 // If loading i1/i8 result, generate
1456 // load.b8 i16
1457 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001458 // trunc i16 to i1
1459 LoadRetVTs.push_back(MVT::i16);
1460 } else
1461 LoadRetVTs.push_back(EltVT);
1462 LoadRetVTs.push_back(MVT::Other);
1463 LoadRetVTs.push_back(MVT::Glue);
Craig Topper59f626d2014-04-26 19:29:47 +00001464 SmallVector<SDValue, 4> LoadRetOps;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001465 LoadRetOps.push_back(Chain);
1466 LoadRetOps.push_back(DAG.getConstant(1, MVT::i32));
1467 LoadRetOps.push_back(DAG.getConstant(0, MVT::i32));
1468 LoadRetOps.push_back(InFlag);
1469 SDValue retval = DAG.getMemIntrinsicNode(
1470 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001471 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001472 Chain = retval.getValue(1);
1473 InFlag = retval.getValue(2);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001474 SDValue Ret0 = retval;
1475 if (needTruncate)
1476 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Ret0);
1477 InVals.push_back(Ret0);
1478 } else if (NumElts == 2) {
1479 // LoadV2
Craig Topper59f626d2014-04-26 19:29:47 +00001480 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001481 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1482 // If loading i1/i8 result, generate
1483 // load.b8 i16
1484 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001485 // trunc i16 to i1
1486 LoadRetVTs.push_back(MVT::i16);
1487 LoadRetVTs.push_back(MVT::i16);
1488 } else {
1489 LoadRetVTs.push_back(EltVT);
1490 LoadRetVTs.push_back(EltVT);
1491 }
1492 LoadRetVTs.push_back(MVT::Other);
1493 LoadRetVTs.push_back(MVT::Glue);
Craig Topper59f626d2014-04-26 19:29:47 +00001494 SmallVector<SDValue, 4> LoadRetOps;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001495 LoadRetOps.push_back(Chain);
1496 LoadRetOps.push_back(DAG.getConstant(1, MVT::i32));
1497 LoadRetOps.push_back(DAG.getConstant(0, MVT::i32));
1498 LoadRetOps.push_back(InFlag);
1499 SDValue retval = DAG.getMemIntrinsicNode(
1500 NVPTXISD::LoadParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001501 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001502 Chain = retval.getValue(2);
1503 InFlag = retval.getValue(3);
1504 SDValue Ret0 = retval.getValue(0);
1505 SDValue Ret1 = retval.getValue(1);
1506 if (needTruncate) {
1507 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret0);
1508 InVals.push_back(Ret0);
1509 Ret1 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret1);
1510 InVals.push_back(Ret1);
1511 } else {
1512 InVals.push_back(Ret0);
1513 InVals.push_back(Ret1);
1514 }
1515 } else {
1516 // Split into N LoadV4
1517 unsigned Ofst = 0;
1518 unsigned VecSize = 4;
1519 unsigned Opc = NVPTXISD::LoadParamV4;
1520 if (EltVT.getSizeInBits() == 64) {
1521 VecSize = 2;
1522 Opc = NVPTXISD::LoadParamV2;
1523 }
1524 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
1525 for (unsigned i = 0; i < NumElts; i += VecSize) {
1526 SmallVector<EVT, 8> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001527 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1528 // If loading i1/i8 result, generate
1529 // load.b8 i16
1530 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001531 // trunc i16 to i1
1532 for (unsigned j = 0; j < VecSize; ++j)
1533 LoadRetVTs.push_back(MVT::i16);
1534 } else {
1535 for (unsigned j = 0; j < VecSize; ++j)
1536 LoadRetVTs.push_back(EltVT);
1537 }
1538 LoadRetVTs.push_back(MVT::Other);
1539 LoadRetVTs.push_back(MVT::Glue);
1540 SmallVector<SDValue, 4> LoadRetOps;
1541 LoadRetOps.push_back(Chain);
1542 LoadRetOps.push_back(DAG.getConstant(1, MVT::i32));
1543 LoadRetOps.push_back(DAG.getConstant(Ofst, MVT::i32));
1544 LoadRetOps.push_back(InFlag);
1545 SDValue retval = DAG.getMemIntrinsicNode(
Craig Topperabb4ac72014-04-16 06:10:51 +00001546 Opc, dl, DAG.getVTList(LoadRetVTs),
Craig Topper206fcd42014-04-26 19:29:41 +00001547 LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001548 if (VecSize == 2) {
1549 Chain = retval.getValue(2);
1550 InFlag = retval.getValue(3);
1551 } else {
1552 Chain = retval.getValue(4);
1553 InFlag = retval.getValue(5);
1554 }
1555
1556 for (unsigned j = 0; j < VecSize; ++j) {
1557 if (i + j >= NumElts)
1558 break;
1559 SDValue Elt = retval.getValue(j);
1560 if (needTruncate)
1561 Elt = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Elt);
1562 InVals.push_back(Elt);
1563 }
1564 Ofst += TD->getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
1565 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001566 }
Justin Holewinski0497ab12013-03-30 14:29:21 +00001567 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001568 SmallVector<EVT, 16> VTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001569 SmallVector<uint64_t, 16> Offsets;
1570 ComputePTXValueVTs(*this, retTy, VTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001571 assert(VTs.size() == Ins.size() && "Bad value decomposition");
Justin Holewinski6e40f632014-06-27 18:35:44 +00001572 unsigned RetAlign = getArgumentAlignment(Callee, CS, retTy, 0);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001573 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001574 unsigned sz = VTs[i].getSizeInBits();
Justin Holewinski9982f062014-06-27 19:36:25 +00001575 unsigned AlignI = GreatestCommonDivisor64(RetAlign, Offsets[i]);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001576 bool needTruncate = sz < 8 ? true : false;
1577 if (VTs[i].isInteger() && (sz < 8))
1578 sz = 8;
1579
1580 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001581 EVT TheLoadType = VTs[i];
1582 if (retTy->isIntegerTy() &&
1583 TD->getTypeAllocSizeInBits(retTy) < 32) {
1584 // This is for integer types only, and specifically not for
1585 // aggregates.
1586 LoadRetVTs.push_back(MVT::i32);
1587 TheLoadType = MVT::i32;
1588 } else if (sz < 16) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001589 // If loading i1/i8 result, generate
1590 // load i8 (-> i16)
1591 // trunc i16 to i1/i8
1592 LoadRetVTs.push_back(MVT::i16);
1593 } else
1594 LoadRetVTs.push_back(Ins[i].VT);
1595 LoadRetVTs.push_back(MVT::Other);
1596 LoadRetVTs.push_back(MVT::Glue);
1597
1598 SmallVector<SDValue, 4> LoadRetOps;
1599 LoadRetOps.push_back(Chain);
1600 LoadRetOps.push_back(DAG.getConstant(1, MVT::i32));
Justin Holewinski6e40f632014-06-27 18:35:44 +00001601 LoadRetOps.push_back(DAG.getConstant(Offsets[i], MVT::i32));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001602 LoadRetOps.push_back(InFlag);
1603 SDValue retval = DAG.getMemIntrinsicNode(
1604 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001605 DAG.getVTList(LoadRetVTs), LoadRetOps,
Justin Holewinski6e40f632014-06-27 18:35:44 +00001606 TheLoadType, MachinePointerInfo(), AlignI);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001607 Chain = retval.getValue(1);
1608 InFlag = retval.getValue(2);
1609 SDValue Ret0 = retval.getValue(0);
1610 if (needTruncate)
1611 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, Ins[i].VT, Ret0);
1612 InVals.push_back(Ret0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001613 }
1614 }
1615 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001616
Justin Holewinski0497ab12013-03-30 14:29:21 +00001617 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(uniqueCallSite, true),
1618 DAG.getIntPtrConstant(uniqueCallSite + 1, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001619 InFlag, dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001620 uniqueCallSite++;
1621
1622 // set isTailCall to false for now, until we figure out how to express
1623 // tail call optimization in PTX
1624 isTailCall = false;
1625 return Chain;
1626}
Justin Holewinskiae556d32012-05-04 20:18:50 +00001627
1628// By default CONCAT_VECTORS is lowered by ExpandVectorBuildThroughStack()
1629// (see LegalizeDAG.cpp). This is slow and uses local memory.
1630// We use extract/insert/build vector just as what LegalizeOp() does in llvm 2.5
Justin Holewinski0497ab12013-03-30 14:29:21 +00001631SDValue
1632NVPTXTargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001633 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001634 SDLoc dl(Node);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001635 SmallVector<SDValue, 8> Ops;
1636 unsigned NumOperands = Node->getNumOperands();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001637 for (unsigned i = 0; i < NumOperands; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001638 SDValue SubOp = Node->getOperand(i);
1639 EVT VVT = SubOp.getNode()->getValueType(0);
1640 EVT EltVT = VVT.getVectorElementType();
1641 unsigned NumSubElem = VVT.getVectorNumElements();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001642 for (unsigned j = 0; j < NumSubElem; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001643 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, SubOp,
1644 DAG.getIntPtrConstant(j)));
1645 }
1646 }
Craig Topper48d114b2014-04-26 18:35:24 +00001647 return DAG.getNode(ISD::BUILD_VECTOR, dl, Node->getValueType(0), Ops);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001648}
1649
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001650/// LowerShiftRightParts - Lower SRL_PARTS, SRA_PARTS, which
1651/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1652/// amount, or
1653/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1654/// amount.
1655SDValue NVPTXTargetLowering::LowerShiftRightParts(SDValue Op,
1656 SelectionDAG &DAG) const {
1657 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1658 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
1659
1660 EVT VT = Op.getValueType();
1661 unsigned VTBits = VT.getSizeInBits();
1662 SDLoc dl(Op);
1663 SDValue ShOpLo = Op.getOperand(0);
1664 SDValue ShOpHi = Op.getOperand(1);
1665 SDValue ShAmt = Op.getOperand(2);
1666 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
1667
1668 if (VTBits == 32 && nvptxSubtarget.getSmVersion() >= 35) {
1669
1670 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1671 // {dHi, dLo} = {aHi, aLo} >> Amt
1672 // dHi = aHi >> Amt
1673 // dLo = shf.r.clamp aLo, aHi, Amt
1674
1675 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1676 SDValue Lo = DAG.getNode(NVPTXISD::FUN_SHFR_CLAMP, dl, VT, ShOpLo, ShOpHi,
1677 ShAmt);
1678
1679 SDValue Ops[2] = { Lo, Hi };
1680 return DAG.getMergeValues(Ops, dl);
1681 }
1682 else {
1683
1684 // {dHi, dLo} = {aHi, aLo} >> Amt
1685 // - if (Amt>=size) then
1686 // dLo = aHi >> (Amt-size)
1687 // dHi = aHi >> Amt (this is either all 0 or all 1)
1688 // else
1689 // dLo = (aLo >>logic Amt) | (aHi << (size-Amt))
1690 // dHi = aHi >> Amt
1691
1692 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
1693 DAG.getConstant(VTBits, MVT::i32), ShAmt);
1694 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
1695 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
1696 DAG.getConstant(VTBits, MVT::i32));
1697 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
1698 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1699 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
1700
1701 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
1702 DAG.getConstant(VTBits, MVT::i32), ISD::SETGE);
1703 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1704 SDValue Lo = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1705
1706 SDValue Ops[2] = { Lo, Hi };
1707 return DAG.getMergeValues(Ops, dl);
1708 }
1709}
1710
1711/// LowerShiftLeftParts - Lower SHL_PARTS, which
1712/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1713/// amount, or
1714/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1715/// amount.
1716SDValue NVPTXTargetLowering::LowerShiftLeftParts(SDValue Op,
1717 SelectionDAG &DAG) const {
1718 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1719 assert(Op.getOpcode() == ISD::SHL_PARTS);
1720
1721 EVT VT = Op.getValueType();
1722 unsigned VTBits = VT.getSizeInBits();
1723 SDLoc dl(Op);
1724 SDValue ShOpLo = Op.getOperand(0);
1725 SDValue ShOpHi = Op.getOperand(1);
1726 SDValue ShAmt = Op.getOperand(2);
1727
1728 if (VTBits == 32 && nvptxSubtarget.getSmVersion() >= 35) {
1729
1730 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1731 // {dHi, dLo} = {aHi, aLo} << Amt
1732 // dHi = shf.l.clamp aLo, aHi, Amt
1733 // dLo = aLo << Amt
1734
1735 SDValue Hi = DAG.getNode(NVPTXISD::FUN_SHFL_CLAMP, dl, VT, ShOpLo, ShOpHi,
1736 ShAmt);
1737 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1738
1739 SDValue Ops[2] = { Lo, Hi };
1740 return DAG.getMergeValues(Ops, dl);
1741 }
1742 else {
1743
1744 // {dHi, dLo} = {aHi, aLo} << Amt
1745 // - if (Amt>=size) then
1746 // dLo = aLo << Amt (all 0)
1747 // dLo = aLo << (Amt-size)
1748 // else
1749 // dLo = aLo << Amt
1750 // dHi = (aHi << Amt) | (aLo >> (size-Amt))
1751
1752 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
1753 DAG.getConstant(VTBits, MVT::i32), ShAmt);
1754 SDValue Tmp1 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
1755 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
1756 DAG.getConstant(VTBits, MVT::i32));
1757 SDValue Tmp2 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
1758 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1759 SDValue TrueVal = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
1760
1761 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
1762 DAG.getConstant(VTBits, MVT::i32), ISD::SETGE);
1763 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1764 SDValue Hi = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1765
1766 SDValue Ops[2] = { Lo, Hi };
1767 return DAG.getMergeValues(Ops, dl);
1768 }
1769}
1770
Justin Holewinski0497ab12013-03-30 14:29:21 +00001771SDValue
1772NVPTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001773 switch (Op.getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001774 case ISD::RETURNADDR:
1775 return SDValue();
1776 case ISD::FRAMEADDR:
1777 return SDValue();
1778 case ISD::GlobalAddress:
1779 return LowerGlobalAddress(Op, DAG);
1780 case ISD::INTRINSIC_W_CHAIN:
1781 return Op;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001782 case ISD::BUILD_VECTOR:
1783 case ISD::EXTRACT_SUBVECTOR:
1784 return Op;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001785 case ISD::CONCAT_VECTORS:
1786 return LowerCONCAT_VECTORS(Op, DAG);
1787 case ISD::STORE:
1788 return LowerSTORE(Op, DAG);
1789 case ISD::LOAD:
1790 return LowerLOAD(Op, DAG);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001791 case ISD::SHL_PARTS:
1792 return LowerShiftLeftParts(Op, DAG);
1793 case ISD::SRA_PARTS:
1794 case ISD::SRL_PARTS:
1795 return LowerShiftRightParts(Op, DAG);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001796 default:
David Blaikie891d0a32012-05-04 22:34:16 +00001797 llvm_unreachable("Custom lowering not defined for operation");
Justin Holewinskiae556d32012-05-04 20:18:50 +00001798 }
1799}
1800
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001801SDValue NVPTXTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1802 if (Op.getValueType() == MVT::i1)
1803 return LowerLOADi1(Op, DAG);
1804 else
1805 return SDValue();
1806}
1807
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001808// v = ld i1* addr
1809// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001810// v1 = ld i8* addr (-> i16)
1811// v = trunc i16 to i1
Justin Holewinski0497ab12013-03-30 14:29:21 +00001812SDValue NVPTXTargetLowering::LowerLOADi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001813 SDNode *Node = Op.getNode();
1814 LoadSDNode *LD = cast<LoadSDNode>(Node);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001815 SDLoc dl(Node);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001816 assert(LD->getExtensionType() == ISD::NON_EXTLOAD);
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00001817 assert(Node->getValueType(0) == MVT::i1 &&
1818 "Custom lowering for i1 load only");
Justin Holewinski0497ab12013-03-30 14:29:21 +00001819 SDValue newLD =
Justin Holewinskif8f70912013-06-28 17:57:59 +00001820 DAG.getLoad(MVT::i16, dl, LD->getChain(), LD->getBasePtr(),
Justin Holewinski0497ab12013-03-30 14:29:21 +00001821 LD->getPointerInfo(), LD->isVolatile(), LD->isNonTemporal(),
1822 LD->isInvariant(), LD->getAlignment());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001823 SDValue result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, newLD);
1824 // The legalizer (the caller) is expecting two values from the legalized
1825 // load, so we build a MergeValues node for it. See ExpandUnalignedLoad()
1826 // in LegalizeDAG.cpp which also uses MergeValues.
Justin Holewinski0497ab12013-03-30 14:29:21 +00001827 SDValue Ops[] = { result, LD->getChain() };
Craig Topper64941d92014-04-27 19:20:57 +00001828 return DAG.getMergeValues(Ops, dl);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001829}
1830
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001831SDValue NVPTXTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
1832 EVT ValVT = Op.getOperand(1).getValueType();
1833 if (ValVT == MVT::i1)
1834 return LowerSTOREi1(Op, DAG);
1835 else if (ValVT.isVector())
1836 return LowerSTOREVector(Op, DAG);
1837 else
1838 return SDValue();
1839}
1840
1841SDValue
1842NVPTXTargetLowering::LowerSTOREVector(SDValue Op, SelectionDAG &DAG) const {
1843 SDNode *N = Op.getNode();
1844 SDValue Val = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001845 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001846 EVT ValVT = Val.getValueType();
1847
1848 if (ValVT.isVector()) {
1849 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
1850 // legal. We can (and should) split that into 2 stores of <2 x double> here
1851 // but I'm leaving that as a TODO for now.
1852 if (!ValVT.isSimple())
1853 return SDValue();
1854 switch (ValVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001855 default:
1856 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001857 case MVT::v2i8:
1858 case MVT::v2i16:
1859 case MVT::v2i32:
1860 case MVT::v2i64:
1861 case MVT::v2f32:
1862 case MVT::v2f64:
1863 case MVT::v4i8:
1864 case MVT::v4i16:
1865 case MVT::v4i32:
1866 case MVT::v4f32:
1867 // This is a "native" vector type
1868 break;
1869 }
1870
Justin Holewinskiac451062014-07-16 19:45:35 +00001871 MemSDNode *MemSD = cast<MemSDNode>(N);
1872 const DataLayout *TD = getDataLayout();
1873
1874 unsigned Align = MemSD->getAlignment();
1875 unsigned PrefAlign =
1876 TD->getPrefTypeAlignment(ValVT.getTypeForEVT(*DAG.getContext()));
1877 if (Align < PrefAlign) {
1878 // This store is not sufficiently aligned, so bail out and let this vector
1879 // store be scalarized. Note that we may still be able to emit smaller
1880 // vector stores. For example, if we are storing a <4 x float> with an
1881 // alignment of 8, this check will fail but the legalizer will try again
1882 // with 2 x <2 x float>, which will succeed with an alignment of 8.
1883 return SDValue();
1884 }
1885
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001886 unsigned Opcode = 0;
1887 EVT EltVT = ValVT.getVectorElementType();
1888 unsigned NumElts = ValVT.getVectorNumElements();
1889
1890 // Since StoreV2 is a target node, we cannot rely on DAG type legalization.
1891 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00001892 // stored type to i16 and propagate the "real" type as the memory type.
Justin Holewinskia2911282013-07-01 12:58:58 +00001893 bool NeedExt = false;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001894 if (EltVT.getSizeInBits() < 16)
Justin Holewinskia2911282013-07-01 12:58:58 +00001895 NeedExt = true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001896
1897 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001898 default:
1899 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001900 case 2:
1901 Opcode = NVPTXISD::StoreV2;
1902 break;
1903 case 4: {
1904 Opcode = NVPTXISD::StoreV4;
1905 break;
1906 }
1907 }
1908
1909 SmallVector<SDValue, 8> Ops;
1910
1911 // First is the chain
1912 Ops.push_back(N->getOperand(0));
1913
1914 // Then the split values
1915 for (unsigned i = 0; i < NumElts; ++i) {
1916 SDValue ExtVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Val,
1917 DAG.getIntPtrConstant(i));
Justin Holewinskia2911282013-07-01 12:58:58 +00001918 if (NeedExt)
1919 ExtVal = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i16, ExtVal);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001920 Ops.push_back(ExtVal);
1921 }
1922
1923 // Then any remaining arguments
1924 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
1925 Ops.push_back(N->getOperand(i));
1926 }
1927
Justin Holewinski0497ab12013-03-30 14:29:21 +00001928 SDValue NewSt = DAG.getMemIntrinsicNode(
Craig Topper206fcd42014-04-26 19:29:41 +00001929 Opcode, DL, DAG.getVTList(MVT::Other), Ops,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001930 MemSD->getMemoryVT(), MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001931
1932 //return DCI.CombineTo(N, NewSt, true);
1933 return NewSt;
1934 }
1935
1936 return SDValue();
1937}
1938
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001939// st i1 v, addr
1940// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001941// v1 = zxt v to i16
1942// st.u8 i16, addr
Justin Holewinski0497ab12013-03-30 14:29:21 +00001943SDValue NVPTXTargetLowering::LowerSTOREi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001944 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001945 SDLoc dl(Node);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001946 StoreSDNode *ST = cast<StoreSDNode>(Node);
1947 SDValue Tmp1 = ST->getChain();
1948 SDValue Tmp2 = ST->getBasePtr();
1949 SDValue Tmp3 = ST->getValue();
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00001950 assert(Tmp3.getValueType() == MVT::i1 && "Custom lowering for i1 store only");
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001951 unsigned Alignment = ST->getAlignment();
1952 bool isVolatile = ST->isVolatile();
1953 bool isNonTemporal = ST->isNonTemporal();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001954 Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Tmp3);
1955 SDValue Result = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2,
1956 ST->getPointerInfo(), MVT::i8, isNonTemporal,
1957 isVolatile, Alignment);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001958 return Result;
1959}
1960
Justin Holewinski0497ab12013-03-30 14:29:21 +00001961SDValue NVPTXTargetLowering::getExtSymb(SelectionDAG &DAG, const char *inname,
1962 int idx, EVT v) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001963 std::string *name = nvTM->getManagedStrPool()->getManagedString(inname);
1964 std::stringstream suffix;
1965 suffix << idx;
1966 *name += suffix.str();
1967 return DAG.getTargetExternalSymbol(name->c_str(), v);
1968}
1969
1970SDValue
1971NVPTXTargetLowering::getParamSymbol(SelectionDAG &DAG, int idx, EVT v) const {
Justin Holewinskia2a63d22013-08-06 14:13:27 +00001972 std::string ParamSym;
1973 raw_string_ostream ParamStr(ParamSym);
1974
1975 ParamStr << DAG.getMachineFunction().getName() << "_param_" << idx;
1976 ParamStr.flush();
1977
1978 std::string *SavedStr =
1979 nvTM->getManagedStrPool()->getManagedString(ParamSym.c_str());
1980 return DAG.getTargetExternalSymbol(SavedStr->c_str(), v);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001981}
1982
Justin Holewinski0497ab12013-03-30 14:29:21 +00001983SDValue NVPTXTargetLowering::getParamHelpSymbol(SelectionDAG &DAG, int idx) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001984 return getExtSymb(DAG, ".HLPPARAM", idx);
1985}
1986
1987// Check to see if the kernel argument is image*_t or sampler_t
1988
1989bool llvm::isImageOrSamplerVal(const Value *arg, const Module *context) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001990 static const char *const specialTypes[] = { "struct._image2d_t",
1991 "struct._image3d_t",
1992 "struct._sampler_t" };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001993
1994 const Type *Ty = arg->getType();
1995 const PointerType *PTy = dyn_cast<PointerType>(Ty);
1996
1997 if (!PTy)
1998 return false;
1999
2000 if (!context)
2001 return false;
2002
2003 const StructType *STy = dyn_cast<StructType>(PTy->getElementType());
Justin Holewinskifb711152012-12-05 20:50:28 +00002004 const std::string TypeName = STy && !STy->isLiteral() ? STy->getName() : "";
Justin Holewinskiae556d32012-05-04 20:18:50 +00002005
Craig Toppere4260f92012-05-24 04:22:05 +00002006 for (int i = 0, e = array_lengthof(specialTypes); i != e; ++i)
Justin Holewinskiae556d32012-05-04 20:18:50 +00002007 if (TypeName == specialTypes[i])
2008 return true;
2009
2010 return false;
2011}
2012
Justin Holewinski0497ab12013-03-30 14:29:21 +00002013SDValue NVPTXTargetLowering::LowerFormalArguments(
2014 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002015 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc dl, SelectionDAG &DAG,
Justin Holewinski0497ab12013-03-30 14:29:21 +00002016 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002017 MachineFunction &MF = DAG.getMachineFunction();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002018 const DataLayout *TD = getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002019
2020 const Function *F = MF.getFunction();
Bill Wendlinge94d8432012-12-07 23:16:57 +00002021 const AttributeSet &PAL = F->getAttributes();
Eric Christopher2ecb77e2014-06-27 03:45:49 +00002022 const TargetLowering *TLI = DAG.getTarget().getTargetLowering();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002023
2024 SDValue Root = DAG.getRoot();
2025 std::vector<SDValue> OutChains;
2026
2027 bool isKernel = llvm::isKernelFunction(*F);
2028 bool isABI = (nvptxSubtarget.getSmVersion() >= 20);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002029 assert(isABI && "Non-ABI compilation is not supported");
2030 if (!isABI)
2031 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002032
2033 std::vector<Type *> argTypes;
2034 std::vector<const Argument *> theArgs;
2035 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Justin Holewinski0497ab12013-03-30 14:29:21 +00002036 I != E; ++I) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002037 theArgs.push_back(I);
2038 argTypes.push_back(I->getType());
2039 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002040 // argTypes.size() (or theArgs.size()) and Ins.size() need not match.
2041 // Ins.size() will be larger
2042 // * if there is an aggregate argument with multiple fields (each field
2043 // showing up separately in Ins)
2044 // * if there is a vector argument with more than typical vector-length
2045 // elements (generally if more than 4) where each vector element is
2046 // individually present in Ins.
2047 // So a different index should be used for indexing into Ins.
2048 // See similar issue in LowerCall.
2049 unsigned InsIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002050
2051 int idx = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002052 for (unsigned i = 0, e = theArgs.size(); i != e; ++i, ++idx, ++InsIdx) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002053 Type *Ty = argTypes[i];
Justin Holewinskiae556d32012-05-04 20:18:50 +00002054
2055 // If the kernel argument is image*_t or sampler_t, convert it to
2056 // a i32 constant holding the parameter position. This can later
2057 // matched in the AsmPrinter to output the correct mangled name.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002058 if (isImageOrSamplerVal(
2059 theArgs[i],
2060 (theArgs[i]->getParent() ? theArgs[i]->getParent()->getParent()
Craig Topper062a2ba2014-04-25 05:30:21 +00002061 : nullptr))) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002062 assert(isKernel && "Only kernels can have image/sampler params");
Justin Holewinski0497ab12013-03-30 14:29:21 +00002063 InVals.push_back(DAG.getConstant(i + 1, MVT::i32));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002064 continue;
2065 }
2066
2067 if (theArgs[i]->use_empty()) {
2068 // argument is dead
Justin Holewinski44f5c602013-06-28 17:57:53 +00002069 if (Ty->isAggregateType()) {
2070 SmallVector<EVT, 16> vtparts;
2071
Justin Holewinskif8f70912013-06-28 17:57:59 +00002072 ComputePTXValueVTs(*this, Ty, vtparts);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002073 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2074 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2075 ++parti) {
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002076 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002077 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002078 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002079 if (vtparts.size() > 0)
2080 --InsIdx;
2081 continue;
Justin Holewinskie9884092013-03-24 21:17:47 +00002082 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002083 if (Ty->isVectorTy()) {
2084 EVT ObjectVT = getValueType(Ty);
2085 unsigned NumRegs = TLI->getNumRegisters(F->getContext(), ObjectVT);
2086 for (unsigned parti = 0; parti < NumRegs; ++parti) {
2087 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
2088 ++InsIdx;
2089 }
2090 if (NumRegs > 0)
2091 --InsIdx;
2092 continue;
2093 }
2094 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002095 continue;
2096 }
2097
2098 // In the following cases, assign a node order of "idx+1"
Justin Holewinski44f5c602013-06-28 17:57:53 +00002099 // to newly created nodes. The SDNodes for params have to
Justin Holewinskiae556d32012-05-04 20:18:50 +00002100 // appear in the same order as their order of appearance
2101 // in the original function. "idx+1" holds that order.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002102 if (PAL.hasAttribute(i + 1, Attribute::ByVal) == false) {
Justin Holewinski44f5c602013-06-28 17:57:53 +00002103 if (Ty->isAggregateType()) {
2104 SmallVector<EVT, 16> vtparts;
2105 SmallVector<uint64_t, 16> offsets;
2106
Justin Holewinskif8f70912013-06-28 17:57:59 +00002107 // NOTE: Here, we lose the ability to issue vector loads for vectors
2108 // that are a part of a struct. This should be investigated in the
2109 // future.
2110 ComputePTXValueVTs(*this, Ty, vtparts, &offsets, 0);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002111 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2112 bool aggregateIsPacked = false;
2113 if (StructType *STy = llvm::dyn_cast<StructType>(Ty))
2114 aggregateIsPacked = STy->isPacked();
2115
2116 SDValue Arg = getParamSymbol(DAG, idx, getPointerTy());
2117 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2118 ++parti) {
2119 EVT partVT = vtparts[parti];
2120 Value *srcValue = Constant::getNullValue(
2121 PointerType::get(partVT.getTypeForEVT(F->getContext()),
2122 llvm::ADDRESS_SPACE_PARAM));
2123 SDValue srcAddr =
2124 DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg,
2125 DAG.getConstant(offsets[parti], getPointerTy()));
2126 unsigned partAlign =
2127 aggregateIsPacked ? 1
2128 : TD->getABITypeAlignment(
2129 partVT.getTypeForEVT(F->getContext()));
Justin Holewinskia2911282013-07-01 12:58:58 +00002130 SDValue p;
2131 if (Ins[InsIdx].VT.getSizeInBits() > partVT.getSizeInBits()) {
2132 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2133 ISD::SEXTLOAD : ISD::ZEXTLOAD;
2134 p = DAG.getExtLoad(ExtOp, dl, Ins[InsIdx].VT, Root, srcAddr,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002135 MachinePointerInfo(srcValue), partVT, false,
2136 false, partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002137 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002138 p = DAG.getLoad(partVT, dl, Root, srcAddr,
2139 MachinePointerInfo(srcValue), false, false, false,
2140 partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002141 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002142 if (p.getNode())
2143 p.getNode()->setIROrder(idx + 1);
2144 InVals.push_back(p);
2145 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002146 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002147 if (vtparts.size() > 0)
2148 --InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002149 continue;
2150 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002151 if (Ty->isVectorTy()) {
2152 EVT ObjectVT = getValueType(Ty);
Justin Holewinskiaaaf2892013-06-25 12:22:21 +00002153 SDValue Arg = getParamSymbol(DAG, idx, getPointerTy());
Justin Holewinski44f5c602013-06-28 17:57:53 +00002154 unsigned NumElts = ObjectVT.getVectorNumElements();
2155 assert(TLI->getNumRegisters(F->getContext(), ObjectVT) == NumElts &&
2156 "Vector was not scalarized");
2157 unsigned Ofst = 0;
2158 EVT EltVT = ObjectVT.getVectorElementType();
2159
2160 // V1 load
2161 // f32 = load ...
2162 if (NumElts == 1) {
2163 // We only have one element, so just directly load it
2164 Value *SrcValue = Constant::getNullValue(PointerType::get(
2165 EltVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
2166 SDValue SrcAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg,
2167 DAG.getConstant(Ofst, getPointerTy()));
2168 SDValue P = DAG.getLoad(
2169 EltVT, dl, Root, SrcAddr, MachinePointerInfo(SrcValue), false,
2170 false, true,
2171 TD->getABITypeAlignment(EltVT.getTypeForEVT(F->getContext())));
2172 if (P.getNode())
2173 P.getNode()->setIROrder(idx + 1);
2174
Justin Holewinskif8f70912013-06-28 17:57:59 +00002175 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002176 P = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002177 InVals.push_back(P);
2178 Ofst += TD->getTypeAllocSize(EltVT.getTypeForEVT(F->getContext()));
2179 ++InsIdx;
2180 } else if (NumElts == 2) {
2181 // V2 load
2182 // f32,f32 = load ...
2183 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, 2);
2184 Value *SrcValue = Constant::getNullValue(PointerType::get(
2185 VecVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
2186 SDValue SrcAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg,
2187 DAG.getConstant(Ofst, getPointerTy()));
2188 SDValue P = DAG.getLoad(
2189 VecVT, dl, Root, SrcAddr, MachinePointerInfo(SrcValue), false,
2190 false, true,
2191 TD->getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())));
2192 if (P.getNode())
2193 P.getNode()->setIROrder(idx + 1);
2194
2195 SDValue Elt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
2196 DAG.getIntPtrConstant(0));
2197 SDValue Elt1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
2198 DAG.getIntPtrConstant(1));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002199
2200 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits()) {
Justin Holewinskia2911282013-07-01 12:58:58 +00002201 Elt0 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt0);
2202 Elt1 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002203 }
2204
Justin Holewinski44f5c602013-06-28 17:57:53 +00002205 InVals.push_back(Elt0);
2206 InVals.push_back(Elt1);
2207 Ofst += TD->getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
2208 InsIdx += 2;
2209 } else {
2210 // V4 loads
2211 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
2212 // the
2213 // vector will be expanded to a power of 2 elements, so we know we can
2214 // always round up to the next multiple of 4 when creating the vector
2215 // loads.
2216 // e.g. 4 elem => 1 ld.v4
2217 // 6 elem => 2 ld.v4
2218 // 8 elem => 2 ld.v4
2219 // 11 elem => 3 ld.v4
2220 unsigned VecSize = 4;
2221 if (EltVT.getSizeInBits() == 64) {
2222 VecSize = 2;
2223 }
2224 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
2225 for (unsigned i = 0; i < NumElts; i += VecSize) {
2226 Value *SrcValue = Constant::getNullValue(
2227 PointerType::get(VecVT.getTypeForEVT(F->getContext()),
2228 llvm::ADDRESS_SPACE_PARAM));
2229 SDValue SrcAddr =
2230 DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg,
2231 DAG.getConstant(Ofst, getPointerTy()));
2232 SDValue P = DAG.getLoad(
2233 VecVT, dl, Root, SrcAddr, MachinePointerInfo(SrcValue), false,
2234 false, true,
2235 TD->getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())));
2236 if (P.getNode())
2237 P.getNode()->setIROrder(idx + 1);
2238
2239 for (unsigned j = 0; j < VecSize; ++j) {
2240 if (i + j >= NumElts)
2241 break;
2242 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
2243 DAG.getIntPtrConstant(j));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002244 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002245 Elt = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002246 InVals.push_back(Elt);
2247 }
2248 Ofst += TD->getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002249 }
Justin Holewinski4f5bc9b2013-11-11 19:28:16 +00002250 InsIdx += NumElts;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002251 }
2252
2253 if (NumElts > 0)
2254 --InsIdx;
2255 continue;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002256 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002257 // A plain scalar.
2258 EVT ObjectVT = getValueType(Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002259 // If ABI, load from the param symbol
2260 SDValue Arg = getParamSymbol(DAG, idx, getPointerTy());
2261 Value *srcValue = Constant::getNullValue(PointerType::get(
2262 ObjectVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002263 SDValue p;
Justin Holewinskia2911282013-07-01 12:58:58 +00002264 if (ObjectVT.getSizeInBits() < Ins[InsIdx].VT.getSizeInBits()) {
2265 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2266 ISD::SEXTLOAD : ISD::ZEXTLOAD;
2267 p = DAG.getExtLoad(ExtOp, dl, Ins[InsIdx].VT, Root, Arg,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002268 MachinePointerInfo(srcValue), ObjectVT, false, false,
Justin Holewinskia2911282013-07-01 12:58:58 +00002269 TD->getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
2270 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002271 p = DAG.getLoad(Ins[InsIdx].VT, dl, Root, Arg,
2272 MachinePointerInfo(srcValue), false, false, false,
Justin Holewinskia2911282013-07-01 12:58:58 +00002273 TD->getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
2274 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002275 if (p.getNode())
2276 p.getNode()->setIROrder(idx + 1);
2277 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002278 continue;
2279 }
2280
2281 // Param has ByVal attribute
Justin Holewinski44f5c602013-06-28 17:57:53 +00002282 // Return MoveParam(param symbol).
2283 // Ideally, the param symbol can be returned directly,
2284 // but when SDNode builder decides to use it in a CopyToReg(),
2285 // machine instruction fails because TargetExternalSymbol
2286 // (not lowered) is target dependent, and CopyToReg assumes
2287 // the source is lowered.
2288 EVT ObjectVT = getValueType(Ty);
2289 assert(ObjectVT == Ins[InsIdx].VT &&
2290 "Ins type did not match function type");
2291 SDValue Arg = getParamSymbol(DAG, idx, getPointerTy());
2292 SDValue p = DAG.getNode(NVPTXISD::MoveParam, dl, ObjectVT, Arg);
2293 if (p.getNode())
2294 p.getNode()->setIROrder(idx + 1);
2295 if (isKernel)
2296 InVals.push_back(p);
2297 else {
2298 SDValue p2 = DAG.getNode(
2299 ISD::INTRINSIC_WO_CHAIN, dl, ObjectVT,
2300 DAG.getConstant(Intrinsic::nvvm_ptr_local_to_gen, MVT::i32), p);
2301 InVals.push_back(p2);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002302 }
2303 }
2304
2305 // Clang will check explicit VarArg and issue error if any. However, Clang
2306 // will let code with
Justin Holewinski44f5c602013-06-28 17:57:53 +00002307 // implicit var arg like f() pass. See bug 617733.
Justin Holewinskiae556d32012-05-04 20:18:50 +00002308 // We treat this case as if the arg list is empty.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002309 // if (F.isVarArg()) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002310 // assert(0 && "VarArg not supported yet!");
2311 //}
2312
2313 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002314 DAG.setRoot(DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002315
2316 return Chain;
2317}
2318
Justin Holewinski44f5c602013-06-28 17:57:53 +00002319
Justin Holewinski120baee2013-06-28 17:57:55 +00002320SDValue
2321NVPTXTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
2322 bool isVarArg,
2323 const SmallVectorImpl<ISD::OutputArg> &Outs,
2324 const SmallVectorImpl<SDValue> &OutVals,
2325 SDLoc dl, SelectionDAG &DAG) const {
2326 MachineFunction &MF = DAG.getMachineFunction();
2327 const Function *F = MF.getFunction();
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002328 Type *RetTy = F->getReturnType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002329 const DataLayout *TD = getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002330
2331 bool isABI = (nvptxSubtarget.getSmVersion() >= 20);
Justin Holewinski120baee2013-06-28 17:57:55 +00002332 assert(isABI && "Non-ABI compilation is not supported");
2333 if (!isABI)
2334 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002335
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002336 if (VectorType *VTy = dyn_cast<VectorType>(RetTy)) {
Justin Holewinski120baee2013-06-28 17:57:55 +00002337 // If we have a vector type, the OutVals array will be the scalarized
2338 // components and we have combine them into 1 or more vector stores.
2339 unsigned NumElts = VTy->getNumElements();
2340 assert(NumElts == Outs.size() && "Bad scalarization of return value");
2341
Justin Holewinskif8f70912013-06-28 17:57:59 +00002342 // const_cast can be removed in later LLVM versions
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002343 EVT EltVT = getValueType(RetTy).getVectorElementType();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002344 bool NeedExtend = false;
2345 if (EltVT.getSizeInBits() < 16)
2346 NeedExtend = true;
2347
Justin Holewinski120baee2013-06-28 17:57:55 +00002348 // V1 store
2349 if (NumElts == 1) {
2350 SDValue StoreVal = OutVals[0];
2351 // We only have one element, so just directly store it
Justin Holewinskif8f70912013-06-28 17:57:59 +00002352 if (NeedExtend)
2353 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
2354 SDValue Ops[] = { Chain, DAG.getConstant(0, MVT::i32), StoreVal };
2355 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002356 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002357 EltVT, MachinePointerInfo());
2358
Justin Holewinski120baee2013-06-28 17:57:55 +00002359 } else if (NumElts == 2) {
2360 // V2 store
2361 SDValue StoreVal0 = OutVals[0];
2362 SDValue StoreVal1 = OutVals[1];
2363
Justin Holewinskif8f70912013-06-28 17:57:59 +00002364 if (NeedExtend) {
2365 StoreVal0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal0);
2366 StoreVal1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal1);
Justin Holewinski120baee2013-06-28 17:57:55 +00002367 }
2368
Justin Holewinskif8f70912013-06-28 17:57:59 +00002369 SDValue Ops[] = { Chain, DAG.getConstant(0, MVT::i32), StoreVal0,
2370 StoreVal1 };
2371 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetvalV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002372 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002373 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002374 } else {
2375 // V4 stores
2376 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and the
2377 // vector will be expanded to a power of 2 elements, so we know we can
2378 // always round up to the next multiple of 4 when creating the vector
2379 // stores.
2380 // e.g. 4 elem => 1 st.v4
2381 // 6 elem => 2 st.v4
2382 // 8 elem => 2 st.v4
2383 // 11 elem => 3 st.v4
2384
2385 unsigned VecSize = 4;
2386 if (OutVals[0].getValueType().getSizeInBits() == 64)
2387 VecSize = 2;
2388
2389 unsigned Offset = 0;
2390
2391 EVT VecVT =
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002392 EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Justin Holewinski120baee2013-06-28 17:57:55 +00002393 unsigned PerStoreOffset =
2394 TD->getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
2395
Justin Holewinski120baee2013-06-28 17:57:55 +00002396 for (unsigned i = 0; i < NumElts; i += VecSize) {
2397 // Get values
2398 SDValue StoreVal;
2399 SmallVector<SDValue, 8> Ops;
2400 Ops.push_back(Chain);
2401 Ops.push_back(DAG.getConstant(Offset, MVT::i32));
2402 unsigned Opc = NVPTXISD::StoreRetvalV2;
Justin Holewinskif8f70912013-06-28 17:57:59 +00002403 EVT ExtendedVT = (NeedExtend) ? MVT::i16 : OutVals[0].getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002404
2405 StoreVal = OutVals[i];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002406 if (NeedExtend)
2407 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002408 Ops.push_back(StoreVal);
2409
2410 if (i + 1 < NumElts) {
2411 StoreVal = OutVals[i + 1];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002412 if (NeedExtend)
2413 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002414 } else {
2415 StoreVal = DAG.getUNDEF(ExtendedVT);
2416 }
2417 Ops.push_back(StoreVal);
2418
2419 if (VecSize == 4) {
2420 Opc = NVPTXISD::StoreRetvalV4;
2421 if (i + 2 < NumElts) {
2422 StoreVal = OutVals[i + 2];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002423 if (NeedExtend)
2424 StoreVal =
2425 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002426 } else {
2427 StoreVal = DAG.getUNDEF(ExtendedVT);
2428 }
2429 Ops.push_back(StoreVal);
2430
2431 if (i + 3 < NumElts) {
2432 StoreVal = OutVals[i + 3];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002433 if (NeedExtend)
2434 StoreVal =
2435 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002436 } else {
2437 StoreVal = DAG.getUNDEF(ExtendedVT);
2438 }
2439 Ops.push_back(StoreVal);
2440 }
2441
Justin Holewinskif8f70912013-06-28 17:57:59 +00002442 // Chain = DAG.getNode(Opc, dl, MVT::Other, &Ops[0], Ops.size());
2443 Chain =
Craig Topper206fcd42014-04-26 19:29:41 +00002444 DAG.getMemIntrinsicNode(Opc, dl, DAG.getVTList(MVT::Other), Ops,
2445 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002446 Offset += PerStoreOffset;
2447 }
2448 }
2449 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002450 SmallVector<EVT, 16> ValVTs;
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002451 SmallVector<uint64_t, 16> Offsets;
2452 ComputePTXValueVTs(*this, RetTy, ValVTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002453 assert(ValVTs.size() == OutVals.size() && "Bad return value decomposition");
2454
Justin Holewinski120baee2013-06-28 17:57:55 +00002455 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
2456 SDValue theVal = OutVals[i];
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002457 EVT TheValType = theVal.getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002458 unsigned numElems = 1;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002459 if (TheValType.isVector())
2460 numElems = TheValType.getVectorNumElements();
Justin Holewinski120baee2013-06-28 17:57:55 +00002461 for (unsigned j = 0, je = numElems; j != je; ++j) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002462 SDValue TmpVal = theVal;
2463 if (TheValType.isVector())
2464 TmpVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2465 TheValType.getVectorElementType(), TmpVal,
Justin Holewinski120baee2013-06-28 17:57:55 +00002466 DAG.getIntPtrConstant(j));
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002467 EVT TheStoreType = ValVTs[i];
2468 if (RetTy->isIntegerTy() &&
2469 TD->getTypeAllocSizeInBits(RetTy) < 32) {
2470 // The following zero-extension is for integer types only, and
2471 // specifically not for aggregates.
2472 TmpVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, TmpVal);
2473 TheStoreType = MVT::i32;
2474 }
2475 else if (TmpVal.getValueType().getSizeInBits() < 16)
2476 TmpVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, TmpVal);
2477
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002478 SDValue Ops[] = {
2479 Chain,
2480 DAG.getConstant(Offsets[i], MVT::i32),
2481 TmpVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002482 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002483 DAG.getVTList(MVT::Other), Ops,
2484 TheStoreType,
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002485 MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002486 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00002487 }
2488 }
2489
2490 return DAG.getNode(NVPTXISD::RET_FLAG, dl, MVT::Other, Chain);
2491}
2492
Justin Holewinskif8f70912013-06-28 17:57:59 +00002493
Justin Holewinski0497ab12013-03-30 14:29:21 +00002494void NVPTXTargetLowering::LowerAsmOperandForConstraint(
2495 SDValue Op, std::string &Constraint, std::vector<SDValue> &Ops,
2496 SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002497 if (Constraint.length() > 1)
2498 return;
2499 else
2500 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2501}
2502
2503// NVPTX suuport vector of legal types of any length in Intrinsics because the
2504// NVPTX specific type legalizer
2505// will legalize them to the PTX supported length.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002506bool NVPTXTargetLowering::isTypeSupportedInIntrinsic(MVT VT) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002507 if (isTypeLegal(VT))
2508 return true;
2509 if (VT.isVector()) {
2510 MVT eVT = VT.getVectorElementType();
2511 if (isTypeLegal(eVT))
2512 return true;
2513 }
2514 return false;
2515}
2516
Justin Holewinski30d56a72014-04-09 15:39:15 +00002517static unsigned getOpcForTextureInstr(unsigned Intrinsic) {
2518 switch (Intrinsic) {
2519 default:
2520 return 0;
2521
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002522 case Intrinsic::nvvm_tex_1d_v4f32_s32:
2523 return NVPTXISD::Tex1DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002524 case Intrinsic::nvvm_tex_1d_v4f32_f32:
2525 return NVPTXISD::Tex1DFloatFloat;
2526 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
2527 return NVPTXISD::Tex1DFloatFloatLevel;
2528 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
2529 return NVPTXISD::Tex1DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002530 case Intrinsic::nvvm_tex_1d_v4s32_s32:
2531 return NVPTXISD::Tex1DS32S32;
2532 case Intrinsic::nvvm_tex_1d_v4s32_f32:
2533 return NVPTXISD::Tex1DS32Float;
2534 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
2535 return NVPTXISD::Tex1DS32FloatLevel;
2536 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
2537 return NVPTXISD::Tex1DS32FloatGrad;
2538 case Intrinsic::nvvm_tex_1d_v4u32_s32:
2539 return NVPTXISD::Tex1DU32S32;
2540 case Intrinsic::nvvm_tex_1d_v4u32_f32:
2541 return NVPTXISD::Tex1DU32Float;
2542 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
2543 return NVPTXISD::Tex1DU32FloatLevel;
2544 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
2545 return NVPTXISD::Tex1DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002546
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002547 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
2548 return NVPTXISD::Tex1DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002549 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
2550 return NVPTXISD::Tex1DArrayFloatFloat;
2551 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
2552 return NVPTXISD::Tex1DArrayFloatFloatLevel;
2553 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
2554 return NVPTXISD::Tex1DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002555 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
2556 return NVPTXISD::Tex1DArrayS32S32;
2557 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
2558 return NVPTXISD::Tex1DArrayS32Float;
2559 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
2560 return NVPTXISD::Tex1DArrayS32FloatLevel;
2561 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
2562 return NVPTXISD::Tex1DArrayS32FloatGrad;
2563 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
2564 return NVPTXISD::Tex1DArrayU32S32;
2565 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
2566 return NVPTXISD::Tex1DArrayU32Float;
2567 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
2568 return NVPTXISD::Tex1DArrayU32FloatLevel;
2569 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
2570 return NVPTXISD::Tex1DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002571
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002572 case Intrinsic::nvvm_tex_2d_v4f32_s32:
2573 return NVPTXISD::Tex2DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002574 case Intrinsic::nvvm_tex_2d_v4f32_f32:
2575 return NVPTXISD::Tex2DFloatFloat;
2576 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
2577 return NVPTXISD::Tex2DFloatFloatLevel;
2578 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
2579 return NVPTXISD::Tex2DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002580 case Intrinsic::nvvm_tex_2d_v4s32_s32:
2581 return NVPTXISD::Tex2DS32S32;
2582 case Intrinsic::nvvm_tex_2d_v4s32_f32:
2583 return NVPTXISD::Tex2DS32Float;
2584 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
2585 return NVPTXISD::Tex2DS32FloatLevel;
2586 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
2587 return NVPTXISD::Tex2DS32FloatGrad;
2588 case Intrinsic::nvvm_tex_2d_v4u32_s32:
2589 return NVPTXISD::Tex2DU32S32;
2590 case Intrinsic::nvvm_tex_2d_v4u32_f32:
2591 return NVPTXISD::Tex2DU32Float;
2592 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
2593 return NVPTXISD::Tex2DU32FloatLevel;
2594 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
2595 return NVPTXISD::Tex2DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002596
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002597 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
2598 return NVPTXISD::Tex2DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002599 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
2600 return NVPTXISD::Tex2DArrayFloatFloat;
2601 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
2602 return NVPTXISD::Tex2DArrayFloatFloatLevel;
2603 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
2604 return NVPTXISD::Tex2DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002605 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
2606 return NVPTXISD::Tex2DArrayS32S32;
2607 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
2608 return NVPTXISD::Tex2DArrayS32Float;
2609 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
2610 return NVPTXISD::Tex2DArrayS32FloatLevel;
2611 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
2612 return NVPTXISD::Tex2DArrayS32FloatGrad;
2613 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
2614 return NVPTXISD::Tex2DArrayU32S32;
2615 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
2616 return NVPTXISD::Tex2DArrayU32Float;
2617 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
2618 return NVPTXISD::Tex2DArrayU32FloatLevel;
2619 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
2620 return NVPTXISD::Tex2DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002621
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002622 case Intrinsic::nvvm_tex_3d_v4f32_s32:
2623 return NVPTXISD::Tex3DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002624 case Intrinsic::nvvm_tex_3d_v4f32_f32:
2625 return NVPTXISD::Tex3DFloatFloat;
2626 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
2627 return NVPTXISD::Tex3DFloatFloatLevel;
2628 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
2629 return NVPTXISD::Tex3DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002630 case Intrinsic::nvvm_tex_3d_v4s32_s32:
2631 return NVPTXISD::Tex3DS32S32;
2632 case Intrinsic::nvvm_tex_3d_v4s32_f32:
2633 return NVPTXISD::Tex3DS32Float;
2634 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
2635 return NVPTXISD::Tex3DS32FloatLevel;
2636 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
2637 return NVPTXISD::Tex3DS32FloatGrad;
2638 case Intrinsic::nvvm_tex_3d_v4u32_s32:
2639 return NVPTXISD::Tex3DU32S32;
2640 case Intrinsic::nvvm_tex_3d_v4u32_f32:
2641 return NVPTXISD::Tex3DU32Float;
2642 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
2643 return NVPTXISD::Tex3DU32FloatLevel;
2644 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
2645 return NVPTXISD::Tex3DU32FloatGrad;
2646
2647 case Intrinsic::nvvm_tex_cube_v4f32_f32:
2648 return NVPTXISD::TexCubeFloatFloat;
2649 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
2650 return NVPTXISD::TexCubeFloatFloatLevel;
2651 case Intrinsic::nvvm_tex_cube_v4s32_f32:
2652 return NVPTXISD::TexCubeS32Float;
2653 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
2654 return NVPTXISD::TexCubeS32FloatLevel;
2655 case Intrinsic::nvvm_tex_cube_v4u32_f32:
2656 return NVPTXISD::TexCubeU32Float;
2657 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
2658 return NVPTXISD::TexCubeU32FloatLevel;
2659
2660 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
2661 return NVPTXISD::TexCubeArrayFloatFloat;
2662 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
2663 return NVPTXISD::TexCubeArrayFloatFloatLevel;
2664 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
2665 return NVPTXISD::TexCubeArrayS32Float;
2666 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
2667 return NVPTXISD::TexCubeArrayS32FloatLevel;
2668 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
2669 return NVPTXISD::TexCubeArrayU32Float;
2670 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
2671 return NVPTXISD::TexCubeArrayU32FloatLevel;
2672
2673 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
2674 return NVPTXISD::Tld4R2DFloatFloat;
2675 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
2676 return NVPTXISD::Tld4G2DFloatFloat;
2677 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
2678 return NVPTXISD::Tld4B2DFloatFloat;
2679 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
2680 return NVPTXISD::Tld4A2DFloatFloat;
2681 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
2682 return NVPTXISD::Tld4R2DS64Float;
2683 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
2684 return NVPTXISD::Tld4G2DS64Float;
2685 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
2686 return NVPTXISD::Tld4B2DS64Float;
2687 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
2688 return NVPTXISD::Tld4A2DS64Float;
2689 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
2690 return NVPTXISD::Tld4R2DU64Float;
2691 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
2692 return NVPTXISD::Tld4G2DU64Float;
2693 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
2694 return NVPTXISD::Tld4B2DU64Float;
2695 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
2696 return NVPTXISD::Tld4A2DU64Float;
2697
2698 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
2699 return NVPTXISD::TexUnified1DFloatS32;
2700 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
2701 return NVPTXISD::TexUnified1DFloatFloat;
2702 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
2703 return NVPTXISD::TexUnified1DFloatFloatLevel;
2704 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
2705 return NVPTXISD::TexUnified1DFloatFloatGrad;
2706 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
2707 return NVPTXISD::TexUnified1DS32S32;
2708 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
2709 return NVPTXISD::TexUnified1DS32Float;
2710 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
2711 return NVPTXISD::TexUnified1DS32FloatLevel;
2712 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
2713 return NVPTXISD::TexUnified1DS32FloatGrad;
2714 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
2715 return NVPTXISD::TexUnified1DU32S32;
2716 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
2717 return NVPTXISD::TexUnified1DU32Float;
2718 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
2719 return NVPTXISD::TexUnified1DU32FloatLevel;
2720 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
2721 return NVPTXISD::TexUnified1DU32FloatGrad;
2722
2723 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
2724 return NVPTXISD::TexUnified1DArrayFloatS32;
2725 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
2726 return NVPTXISD::TexUnified1DArrayFloatFloat;
2727 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
2728 return NVPTXISD::TexUnified1DArrayFloatFloatLevel;
2729 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
2730 return NVPTXISD::TexUnified1DArrayFloatFloatGrad;
2731 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
2732 return NVPTXISD::TexUnified1DArrayS32S32;
2733 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
2734 return NVPTXISD::TexUnified1DArrayS32Float;
2735 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
2736 return NVPTXISD::TexUnified1DArrayS32FloatLevel;
2737 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
2738 return NVPTXISD::TexUnified1DArrayS32FloatGrad;
2739 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
2740 return NVPTXISD::TexUnified1DArrayU32S32;
2741 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
2742 return NVPTXISD::TexUnified1DArrayU32Float;
2743 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
2744 return NVPTXISD::TexUnified1DArrayU32FloatLevel;
2745 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
2746 return NVPTXISD::TexUnified1DArrayU32FloatGrad;
2747
2748 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
2749 return NVPTXISD::TexUnified2DFloatS32;
2750 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
2751 return NVPTXISD::TexUnified2DFloatFloat;
2752 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
2753 return NVPTXISD::TexUnified2DFloatFloatLevel;
2754 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
2755 return NVPTXISD::TexUnified2DFloatFloatGrad;
2756 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
2757 return NVPTXISD::TexUnified2DS32S32;
2758 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
2759 return NVPTXISD::TexUnified2DS32Float;
2760 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
2761 return NVPTXISD::TexUnified2DS32FloatLevel;
2762 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
2763 return NVPTXISD::TexUnified2DS32FloatGrad;
2764 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
2765 return NVPTXISD::TexUnified2DU32S32;
2766 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
2767 return NVPTXISD::TexUnified2DU32Float;
2768 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
2769 return NVPTXISD::TexUnified2DU32FloatLevel;
2770 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
2771 return NVPTXISD::TexUnified2DU32FloatGrad;
2772
2773 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
2774 return NVPTXISD::TexUnified2DArrayFloatS32;
2775 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
2776 return NVPTXISD::TexUnified2DArrayFloatFloat;
2777 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
2778 return NVPTXISD::TexUnified2DArrayFloatFloatLevel;
2779 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
2780 return NVPTXISD::TexUnified2DArrayFloatFloatGrad;
2781 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
2782 return NVPTXISD::TexUnified2DArrayS32S32;
2783 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
2784 return NVPTXISD::TexUnified2DArrayS32Float;
2785 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
2786 return NVPTXISD::TexUnified2DArrayS32FloatLevel;
2787 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
2788 return NVPTXISD::TexUnified2DArrayS32FloatGrad;
2789 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
2790 return NVPTXISD::TexUnified2DArrayU32S32;
2791 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
2792 return NVPTXISD::TexUnified2DArrayU32Float;
2793 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
2794 return NVPTXISD::TexUnified2DArrayU32FloatLevel;
2795 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
2796 return NVPTXISD::TexUnified2DArrayU32FloatGrad;
2797
2798 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
2799 return NVPTXISD::TexUnified3DFloatS32;
2800 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
2801 return NVPTXISD::TexUnified3DFloatFloat;
2802 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
2803 return NVPTXISD::TexUnified3DFloatFloatLevel;
2804 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
2805 return NVPTXISD::TexUnified3DFloatFloatGrad;
2806 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
2807 return NVPTXISD::TexUnified3DS32S32;
2808 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
2809 return NVPTXISD::TexUnified3DS32Float;
2810 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
2811 return NVPTXISD::TexUnified3DS32FloatLevel;
2812 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
2813 return NVPTXISD::TexUnified3DS32FloatGrad;
2814 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
2815 return NVPTXISD::TexUnified3DU32S32;
2816 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
2817 return NVPTXISD::TexUnified3DU32Float;
2818 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
2819 return NVPTXISD::TexUnified3DU32FloatLevel;
2820 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
2821 return NVPTXISD::TexUnified3DU32FloatGrad;
2822
2823 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
2824 return NVPTXISD::TexUnifiedCubeFloatFloat;
2825 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
2826 return NVPTXISD::TexUnifiedCubeFloatFloatLevel;
2827 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
2828 return NVPTXISD::TexUnifiedCubeS32Float;
2829 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
2830 return NVPTXISD::TexUnifiedCubeS32FloatLevel;
2831 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
2832 return NVPTXISD::TexUnifiedCubeU32Float;
2833 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
2834 return NVPTXISD::TexUnifiedCubeU32FloatLevel;
2835
2836 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
2837 return NVPTXISD::TexUnifiedCubeArrayFloatFloat;
2838 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
2839 return NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel;
2840 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
2841 return NVPTXISD::TexUnifiedCubeArrayS32Float;
2842 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
2843 return NVPTXISD::TexUnifiedCubeArrayS32FloatLevel;
2844 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
2845 return NVPTXISD::TexUnifiedCubeArrayU32Float;
2846 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
2847 return NVPTXISD::TexUnifiedCubeArrayU32FloatLevel;
2848
2849 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
2850 return NVPTXISD::Tld4UnifiedR2DFloatFloat;
2851 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
2852 return NVPTXISD::Tld4UnifiedG2DFloatFloat;
2853 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
2854 return NVPTXISD::Tld4UnifiedB2DFloatFloat;
2855 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32:
2856 return NVPTXISD::Tld4UnifiedA2DFloatFloat;
2857 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
2858 return NVPTXISD::Tld4UnifiedR2DS64Float;
2859 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
2860 return NVPTXISD::Tld4UnifiedG2DS64Float;
2861 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
2862 return NVPTXISD::Tld4UnifiedB2DS64Float;
2863 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
2864 return NVPTXISD::Tld4UnifiedA2DS64Float;
2865 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
2866 return NVPTXISD::Tld4UnifiedR2DU64Float;
2867 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
2868 return NVPTXISD::Tld4UnifiedG2DU64Float;
2869 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
2870 return NVPTXISD::Tld4UnifiedB2DU64Float;
2871 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32:
2872 return NVPTXISD::Tld4UnifiedA2DU64Float;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002873 }
2874}
2875
2876static unsigned getOpcForSurfaceInstr(unsigned Intrinsic) {
2877 switch (Intrinsic) {
2878 default:
2879 return 0;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002880 case Intrinsic::nvvm_suld_1d_i8_clamp:
2881 return NVPTXISD::Suld1DI8Clamp;
2882 case Intrinsic::nvvm_suld_1d_i16_clamp:
2883 return NVPTXISD::Suld1DI16Clamp;
2884 case Intrinsic::nvvm_suld_1d_i32_clamp:
2885 return NVPTXISD::Suld1DI32Clamp;
2886 case Intrinsic::nvvm_suld_1d_i64_clamp:
2887 return NVPTXISD::Suld1DI64Clamp;
2888 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
2889 return NVPTXISD::Suld1DV2I8Clamp;
2890 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
2891 return NVPTXISD::Suld1DV2I16Clamp;
2892 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
2893 return NVPTXISD::Suld1DV2I32Clamp;
2894 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
2895 return NVPTXISD::Suld1DV2I64Clamp;
2896 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
2897 return NVPTXISD::Suld1DV4I8Clamp;
2898 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
2899 return NVPTXISD::Suld1DV4I16Clamp;
2900 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
2901 return NVPTXISD::Suld1DV4I32Clamp;
2902 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
2903 return NVPTXISD::Suld1DArrayI8Clamp;
2904 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
2905 return NVPTXISD::Suld1DArrayI16Clamp;
2906 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
2907 return NVPTXISD::Suld1DArrayI32Clamp;
2908 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
2909 return NVPTXISD::Suld1DArrayI64Clamp;
2910 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
2911 return NVPTXISD::Suld1DArrayV2I8Clamp;
2912 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
2913 return NVPTXISD::Suld1DArrayV2I16Clamp;
2914 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
2915 return NVPTXISD::Suld1DArrayV2I32Clamp;
2916 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
2917 return NVPTXISD::Suld1DArrayV2I64Clamp;
2918 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
2919 return NVPTXISD::Suld1DArrayV4I8Clamp;
2920 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
2921 return NVPTXISD::Suld1DArrayV4I16Clamp;
2922 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
2923 return NVPTXISD::Suld1DArrayV4I32Clamp;
2924 case Intrinsic::nvvm_suld_2d_i8_clamp:
2925 return NVPTXISD::Suld2DI8Clamp;
2926 case Intrinsic::nvvm_suld_2d_i16_clamp:
2927 return NVPTXISD::Suld2DI16Clamp;
2928 case Intrinsic::nvvm_suld_2d_i32_clamp:
2929 return NVPTXISD::Suld2DI32Clamp;
2930 case Intrinsic::nvvm_suld_2d_i64_clamp:
2931 return NVPTXISD::Suld2DI64Clamp;
2932 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
2933 return NVPTXISD::Suld2DV2I8Clamp;
2934 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
2935 return NVPTXISD::Suld2DV2I16Clamp;
2936 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
2937 return NVPTXISD::Suld2DV2I32Clamp;
2938 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
2939 return NVPTXISD::Suld2DV2I64Clamp;
2940 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
2941 return NVPTXISD::Suld2DV4I8Clamp;
2942 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
2943 return NVPTXISD::Suld2DV4I16Clamp;
2944 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
2945 return NVPTXISD::Suld2DV4I32Clamp;
2946 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
2947 return NVPTXISD::Suld2DArrayI8Clamp;
2948 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
2949 return NVPTXISD::Suld2DArrayI16Clamp;
2950 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
2951 return NVPTXISD::Suld2DArrayI32Clamp;
2952 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
2953 return NVPTXISD::Suld2DArrayI64Clamp;
2954 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
2955 return NVPTXISD::Suld2DArrayV2I8Clamp;
2956 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
2957 return NVPTXISD::Suld2DArrayV2I16Clamp;
2958 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
2959 return NVPTXISD::Suld2DArrayV2I32Clamp;
2960 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
2961 return NVPTXISD::Suld2DArrayV2I64Clamp;
2962 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
2963 return NVPTXISD::Suld2DArrayV4I8Clamp;
2964 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
2965 return NVPTXISD::Suld2DArrayV4I16Clamp;
2966 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
2967 return NVPTXISD::Suld2DArrayV4I32Clamp;
2968 case Intrinsic::nvvm_suld_3d_i8_clamp:
2969 return NVPTXISD::Suld3DI8Clamp;
2970 case Intrinsic::nvvm_suld_3d_i16_clamp:
2971 return NVPTXISD::Suld3DI16Clamp;
2972 case Intrinsic::nvvm_suld_3d_i32_clamp:
2973 return NVPTXISD::Suld3DI32Clamp;
2974 case Intrinsic::nvvm_suld_3d_i64_clamp:
2975 return NVPTXISD::Suld3DI64Clamp;
2976 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
2977 return NVPTXISD::Suld3DV2I8Clamp;
2978 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
2979 return NVPTXISD::Suld3DV2I16Clamp;
2980 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
2981 return NVPTXISD::Suld3DV2I32Clamp;
2982 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
2983 return NVPTXISD::Suld3DV2I64Clamp;
2984 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
2985 return NVPTXISD::Suld3DV4I8Clamp;
2986 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
2987 return NVPTXISD::Suld3DV4I16Clamp;
2988 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
2989 return NVPTXISD::Suld3DV4I32Clamp;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002990 case Intrinsic::nvvm_suld_1d_i8_trap:
2991 return NVPTXISD::Suld1DI8Trap;
2992 case Intrinsic::nvvm_suld_1d_i16_trap:
2993 return NVPTXISD::Suld1DI16Trap;
2994 case Intrinsic::nvvm_suld_1d_i32_trap:
2995 return NVPTXISD::Suld1DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002996 case Intrinsic::nvvm_suld_1d_i64_trap:
2997 return NVPTXISD::Suld1DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002998 case Intrinsic::nvvm_suld_1d_v2i8_trap:
2999 return NVPTXISD::Suld1DV2I8Trap;
3000 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3001 return NVPTXISD::Suld1DV2I16Trap;
3002 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3003 return NVPTXISD::Suld1DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003004 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3005 return NVPTXISD::Suld1DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003006 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3007 return NVPTXISD::Suld1DV4I8Trap;
3008 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3009 return NVPTXISD::Suld1DV4I16Trap;
3010 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3011 return NVPTXISD::Suld1DV4I32Trap;
3012 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3013 return NVPTXISD::Suld1DArrayI8Trap;
3014 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3015 return NVPTXISD::Suld1DArrayI16Trap;
3016 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3017 return NVPTXISD::Suld1DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003018 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3019 return NVPTXISD::Suld1DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003020 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3021 return NVPTXISD::Suld1DArrayV2I8Trap;
3022 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3023 return NVPTXISD::Suld1DArrayV2I16Trap;
3024 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3025 return NVPTXISD::Suld1DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003026 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3027 return NVPTXISD::Suld1DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003028 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3029 return NVPTXISD::Suld1DArrayV4I8Trap;
3030 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3031 return NVPTXISD::Suld1DArrayV4I16Trap;
3032 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3033 return NVPTXISD::Suld1DArrayV4I32Trap;
3034 case Intrinsic::nvvm_suld_2d_i8_trap:
3035 return NVPTXISD::Suld2DI8Trap;
3036 case Intrinsic::nvvm_suld_2d_i16_trap:
3037 return NVPTXISD::Suld2DI16Trap;
3038 case Intrinsic::nvvm_suld_2d_i32_trap:
3039 return NVPTXISD::Suld2DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003040 case Intrinsic::nvvm_suld_2d_i64_trap:
3041 return NVPTXISD::Suld2DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003042 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3043 return NVPTXISD::Suld2DV2I8Trap;
3044 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3045 return NVPTXISD::Suld2DV2I16Trap;
3046 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3047 return NVPTXISD::Suld2DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003048 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3049 return NVPTXISD::Suld2DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003050 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3051 return NVPTXISD::Suld2DV4I8Trap;
3052 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3053 return NVPTXISD::Suld2DV4I16Trap;
3054 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3055 return NVPTXISD::Suld2DV4I32Trap;
3056 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3057 return NVPTXISD::Suld2DArrayI8Trap;
3058 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3059 return NVPTXISD::Suld2DArrayI16Trap;
3060 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3061 return NVPTXISD::Suld2DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003062 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3063 return NVPTXISD::Suld2DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003064 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3065 return NVPTXISD::Suld2DArrayV2I8Trap;
3066 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3067 return NVPTXISD::Suld2DArrayV2I16Trap;
3068 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3069 return NVPTXISD::Suld2DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003070 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3071 return NVPTXISD::Suld2DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003072 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3073 return NVPTXISD::Suld2DArrayV4I8Trap;
3074 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3075 return NVPTXISD::Suld2DArrayV4I16Trap;
3076 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3077 return NVPTXISD::Suld2DArrayV4I32Trap;
3078 case Intrinsic::nvvm_suld_3d_i8_trap:
3079 return NVPTXISD::Suld3DI8Trap;
3080 case Intrinsic::nvvm_suld_3d_i16_trap:
3081 return NVPTXISD::Suld3DI16Trap;
3082 case Intrinsic::nvvm_suld_3d_i32_trap:
3083 return NVPTXISD::Suld3DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003084 case Intrinsic::nvvm_suld_3d_i64_trap:
3085 return NVPTXISD::Suld3DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003086 case Intrinsic::nvvm_suld_3d_v2i8_trap:
3087 return NVPTXISD::Suld3DV2I8Trap;
3088 case Intrinsic::nvvm_suld_3d_v2i16_trap:
3089 return NVPTXISD::Suld3DV2I16Trap;
3090 case Intrinsic::nvvm_suld_3d_v2i32_trap:
3091 return NVPTXISD::Suld3DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003092 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3093 return NVPTXISD::Suld3DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003094 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3095 return NVPTXISD::Suld3DV4I8Trap;
3096 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3097 return NVPTXISD::Suld3DV4I16Trap;
3098 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3099 return NVPTXISD::Suld3DV4I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003100 case Intrinsic::nvvm_suld_1d_i8_zero:
3101 return NVPTXISD::Suld1DI8Zero;
3102 case Intrinsic::nvvm_suld_1d_i16_zero:
3103 return NVPTXISD::Suld1DI16Zero;
3104 case Intrinsic::nvvm_suld_1d_i32_zero:
3105 return NVPTXISD::Suld1DI32Zero;
3106 case Intrinsic::nvvm_suld_1d_i64_zero:
3107 return NVPTXISD::Suld1DI64Zero;
3108 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3109 return NVPTXISD::Suld1DV2I8Zero;
3110 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3111 return NVPTXISD::Suld1DV2I16Zero;
3112 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3113 return NVPTXISD::Suld1DV2I32Zero;
3114 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3115 return NVPTXISD::Suld1DV2I64Zero;
3116 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3117 return NVPTXISD::Suld1DV4I8Zero;
3118 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3119 return NVPTXISD::Suld1DV4I16Zero;
3120 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3121 return NVPTXISD::Suld1DV4I32Zero;
3122 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3123 return NVPTXISD::Suld1DArrayI8Zero;
3124 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3125 return NVPTXISD::Suld1DArrayI16Zero;
3126 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3127 return NVPTXISD::Suld1DArrayI32Zero;
3128 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3129 return NVPTXISD::Suld1DArrayI64Zero;
3130 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3131 return NVPTXISD::Suld1DArrayV2I8Zero;
3132 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3133 return NVPTXISD::Suld1DArrayV2I16Zero;
3134 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3135 return NVPTXISD::Suld1DArrayV2I32Zero;
3136 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3137 return NVPTXISD::Suld1DArrayV2I64Zero;
3138 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3139 return NVPTXISD::Suld1DArrayV4I8Zero;
3140 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3141 return NVPTXISD::Suld1DArrayV4I16Zero;
3142 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3143 return NVPTXISD::Suld1DArrayV4I32Zero;
3144 case Intrinsic::nvvm_suld_2d_i8_zero:
3145 return NVPTXISD::Suld2DI8Zero;
3146 case Intrinsic::nvvm_suld_2d_i16_zero:
3147 return NVPTXISD::Suld2DI16Zero;
3148 case Intrinsic::nvvm_suld_2d_i32_zero:
3149 return NVPTXISD::Suld2DI32Zero;
3150 case Intrinsic::nvvm_suld_2d_i64_zero:
3151 return NVPTXISD::Suld2DI64Zero;
3152 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3153 return NVPTXISD::Suld2DV2I8Zero;
3154 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3155 return NVPTXISD::Suld2DV2I16Zero;
3156 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3157 return NVPTXISD::Suld2DV2I32Zero;
3158 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3159 return NVPTXISD::Suld2DV2I64Zero;
3160 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3161 return NVPTXISD::Suld2DV4I8Zero;
3162 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3163 return NVPTXISD::Suld2DV4I16Zero;
3164 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3165 return NVPTXISD::Suld2DV4I32Zero;
3166 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3167 return NVPTXISD::Suld2DArrayI8Zero;
3168 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3169 return NVPTXISD::Suld2DArrayI16Zero;
3170 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3171 return NVPTXISD::Suld2DArrayI32Zero;
3172 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3173 return NVPTXISD::Suld2DArrayI64Zero;
3174 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3175 return NVPTXISD::Suld2DArrayV2I8Zero;
3176 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3177 return NVPTXISD::Suld2DArrayV2I16Zero;
3178 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3179 return NVPTXISD::Suld2DArrayV2I32Zero;
3180 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3181 return NVPTXISD::Suld2DArrayV2I64Zero;
3182 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3183 return NVPTXISD::Suld2DArrayV4I8Zero;
3184 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3185 return NVPTXISD::Suld2DArrayV4I16Zero;
3186 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3187 return NVPTXISD::Suld2DArrayV4I32Zero;
3188 case Intrinsic::nvvm_suld_3d_i8_zero:
3189 return NVPTXISD::Suld3DI8Zero;
3190 case Intrinsic::nvvm_suld_3d_i16_zero:
3191 return NVPTXISD::Suld3DI16Zero;
3192 case Intrinsic::nvvm_suld_3d_i32_zero:
3193 return NVPTXISD::Suld3DI32Zero;
3194 case Intrinsic::nvvm_suld_3d_i64_zero:
3195 return NVPTXISD::Suld3DI64Zero;
3196 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3197 return NVPTXISD::Suld3DV2I8Zero;
3198 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3199 return NVPTXISD::Suld3DV2I16Zero;
3200 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3201 return NVPTXISD::Suld3DV2I32Zero;
3202 case Intrinsic::nvvm_suld_3d_v2i64_zero:
3203 return NVPTXISD::Suld3DV2I64Zero;
3204 case Intrinsic::nvvm_suld_3d_v4i8_zero:
3205 return NVPTXISD::Suld3DV4I8Zero;
3206 case Intrinsic::nvvm_suld_3d_v4i16_zero:
3207 return NVPTXISD::Suld3DV4I16Zero;
3208 case Intrinsic::nvvm_suld_3d_v4i32_zero:
3209 return NVPTXISD::Suld3DV4I32Zero;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003210 }
3211}
3212
Justin Holewinskiae556d32012-05-04 20:18:50 +00003213// llvm.ptx.memcpy.const and llvm.ptx.memmove.const need to be modeled as
3214// TgtMemIntrinsic
3215// because we need the information that is only available in the "Value" type
3216// of destination
3217// pointer. In particular, the address space information.
Justin Holewinski0497ab12013-03-30 14:29:21 +00003218bool NVPTXTargetLowering::getTgtMemIntrinsic(
3219 IntrinsicInfo &Info, const CallInst &I, unsigned Intrinsic) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003220 switch (Intrinsic) {
3221 default:
3222 return false;
3223
3224 case Intrinsic::nvvm_atomic_load_add_f32:
3225 Info.opc = ISD::INTRINSIC_W_CHAIN;
3226 Info.memVT = MVT::f32;
3227 Info.ptrVal = I.getArgOperand(0);
3228 Info.offset = 0;
3229 Info.vol = 0;
3230 Info.readMem = true;
3231 Info.writeMem = true;
3232 Info.align = 0;
3233 return true;
3234
3235 case Intrinsic::nvvm_atomic_load_inc_32:
3236 case Intrinsic::nvvm_atomic_load_dec_32:
3237 Info.opc = ISD::INTRINSIC_W_CHAIN;
3238 Info.memVT = MVT::i32;
3239 Info.ptrVal = I.getArgOperand(0);
3240 Info.offset = 0;
3241 Info.vol = 0;
3242 Info.readMem = true;
3243 Info.writeMem = true;
3244 Info.align = 0;
3245 return true;
3246
3247 case Intrinsic::nvvm_ldu_global_i:
3248 case Intrinsic::nvvm_ldu_global_f:
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003249 case Intrinsic::nvvm_ldu_global_p: {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003250
3251 Info.opc = ISD::INTRINSIC_W_CHAIN;
3252 if (Intrinsic == Intrinsic::nvvm_ldu_global_i)
Justin Holewinskif8f70912013-06-28 17:57:59 +00003253 Info.memVT = getValueType(I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003254 else if(Intrinsic == Intrinsic::nvvm_ldu_global_p)
3255 Info.memVT = getPointerTy();
Justin Holewinskiae556d32012-05-04 20:18:50 +00003256 else
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003257 Info.memVT = getValueType(I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00003258 Info.ptrVal = I.getArgOperand(0);
3259 Info.offset = 0;
3260 Info.vol = 0;
3261 Info.readMem = true;
3262 Info.writeMem = false;
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003263
3264 // alignment is available as metadata.
3265 // Grab it and set the alignment.
3266 assert(I.hasMetadataOtherThanDebugLoc() && "Must have alignment metadata");
3267 MDNode *AlignMD = I.getMetadata("align");
3268 assert(AlignMD && "Must have a non-null MDNode");
3269 assert(AlignMD->getNumOperands() == 1 && "Must have a single operand");
3270 Value *Align = AlignMD->getOperand(0);
3271 int64_t Alignment = cast<ConstantInt>(Align)->getZExtValue();
3272 Info.align = Alignment;
3273
Justin Holewinskiae556d32012-05-04 20:18:50 +00003274 return true;
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003275 }
3276 case Intrinsic::nvvm_ldg_global_i:
3277 case Intrinsic::nvvm_ldg_global_f:
3278 case Intrinsic::nvvm_ldg_global_p: {
3279
3280 Info.opc = ISD::INTRINSIC_W_CHAIN;
3281 if (Intrinsic == Intrinsic::nvvm_ldg_global_i)
3282 Info.memVT = getValueType(I.getType());
3283 else if(Intrinsic == Intrinsic::nvvm_ldg_global_p)
3284 Info.memVT = getPointerTy();
3285 else
3286 Info.memVT = getValueType(I.getType());
3287 Info.ptrVal = I.getArgOperand(0);
3288 Info.offset = 0;
3289 Info.vol = 0;
3290 Info.readMem = true;
3291 Info.writeMem = false;
3292
3293 // alignment is available as metadata.
3294 // Grab it and set the alignment.
3295 assert(I.hasMetadataOtherThanDebugLoc() && "Must have alignment metadata");
3296 MDNode *AlignMD = I.getMetadata("align");
3297 assert(AlignMD && "Must have a non-null MDNode");
3298 assert(AlignMD->getNumOperands() == 1 && "Must have a single operand");
3299 Value *Align = AlignMD->getOperand(0);
3300 int64_t Alignment = cast<ConstantInt>(Align)->getZExtValue();
3301 Info.align = Alignment;
3302
3303 return true;
3304 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003305
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003306 case Intrinsic::nvvm_tex_1d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003307 case Intrinsic::nvvm_tex_1d_v4f32_f32:
3308 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
3309 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003310 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003311 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
3312 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
3313 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003314 case Intrinsic::nvvm_tex_2d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003315 case Intrinsic::nvvm_tex_2d_v4f32_f32:
3316 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
3317 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003318 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003319 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
3320 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
3321 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003322 case Intrinsic::nvvm_tex_3d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003323 case Intrinsic::nvvm_tex_3d_v4f32_f32:
3324 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003325 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
3326 case Intrinsic::nvvm_tex_cube_v4f32_f32:
3327 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
3328 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
3329 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
3330 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
3331 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
3332 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
3333 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
3334 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
3335 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
3336 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
3337 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
3338 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
3339 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
3340 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
3341 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
3342 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
3343 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
3344 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
3345 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
3346 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
3347 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
3348 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
3349 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
3350 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
3351 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
3352 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
3353 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
3354 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
3355 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
3356 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
3357 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
3358 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
3359 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
3360 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
3361 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003362 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003363 Info.memVT = MVT::v4f32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003364 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003365 Info.offset = 0;
3366 Info.vol = 0;
3367 Info.readMem = true;
3368 Info.writeMem = false;
3369 Info.align = 16;
3370 return true;
3371 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003372 case Intrinsic::nvvm_tex_1d_v4s32_s32:
3373 case Intrinsic::nvvm_tex_1d_v4s32_f32:
3374 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
3375 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
3376 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
3377 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
3378 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
3379 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
3380 case Intrinsic::nvvm_tex_2d_v4s32_s32:
3381 case Intrinsic::nvvm_tex_2d_v4s32_f32:
3382 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
3383 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
3384 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
3385 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
3386 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
3387 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
3388 case Intrinsic::nvvm_tex_3d_v4s32_s32:
3389 case Intrinsic::nvvm_tex_3d_v4s32_f32:
3390 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
3391 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
3392 case Intrinsic::nvvm_tex_cube_v4s32_f32:
3393 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
3394 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
3395 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
3396 case Intrinsic::nvvm_tex_cube_v4u32_f32:
3397 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
3398 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
3399 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
3400 case Intrinsic::nvvm_tex_1d_v4u32_s32:
3401 case Intrinsic::nvvm_tex_1d_v4u32_f32:
3402 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
3403 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
3404 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
3405 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
3406 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
3407 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
3408 case Intrinsic::nvvm_tex_2d_v4u32_s32:
3409 case Intrinsic::nvvm_tex_2d_v4u32_f32:
3410 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
3411 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
3412 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
3413 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
3414 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
3415 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
3416 case Intrinsic::nvvm_tex_3d_v4u32_s32:
3417 case Intrinsic::nvvm_tex_3d_v4u32_f32:
3418 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
3419 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
3420 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
3421 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
3422 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
3423 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
3424 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
3425 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
3426 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
3427 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
3428 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
3429 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
3430 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
3431 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
3432 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
3433 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
3434 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
3435 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
3436 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
3437 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
3438 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
3439 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
3440 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
3441 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
3442 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
3443 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
3444 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
3445 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
3446 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
3447 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
3448 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
3449 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
3450 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
3451 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
3452 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
3453 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
3454 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
3455 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
3456 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
3457 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
3458 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
3459 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
3460 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
3461 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
3462 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
3463 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
3464 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
3465 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
3466 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
3467 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
3468 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
3469 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
3470 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
3471 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
3472 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
3473 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
3474 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
3475 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
3476 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
3477 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
3478 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
3479 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
3480 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
3481 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
3482 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
3483 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003484 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003485 Info.memVT = MVT::v4i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003486 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003487 Info.offset = 0;
3488 Info.vol = 0;
3489 Info.readMem = true;
3490 Info.writeMem = false;
3491 Info.align = 16;
3492 return true;
3493 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003494 case Intrinsic::nvvm_suld_1d_i8_clamp:
3495 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
3496 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
3497 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
3498 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
3499 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
3500 case Intrinsic::nvvm_suld_2d_i8_clamp:
3501 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
3502 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
3503 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
3504 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
3505 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3506 case Intrinsic::nvvm_suld_3d_i8_clamp:
3507 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3508 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003509 case Intrinsic::nvvm_suld_1d_i8_trap:
3510 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3511 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3512 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3513 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3514 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3515 case Intrinsic::nvvm_suld_2d_i8_trap:
3516 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3517 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3518 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3519 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3520 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3521 case Intrinsic::nvvm_suld_3d_i8_trap:
3522 case Intrinsic::nvvm_suld_3d_v2i8_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003523 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3524 case Intrinsic::nvvm_suld_1d_i8_zero:
3525 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3526 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3527 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3528 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3529 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3530 case Intrinsic::nvvm_suld_2d_i8_zero:
3531 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3532 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3533 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3534 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3535 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3536 case Intrinsic::nvvm_suld_3d_i8_zero:
3537 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3538 case Intrinsic::nvvm_suld_3d_v4i8_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003539 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3540 Info.memVT = MVT::i8;
Craig Topper062a2ba2014-04-25 05:30:21 +00003541 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003542 Info.offset = 0;
3543 Info.vol = 0;
3544 Info.readMem = true;
3545 Info.writeMem = false;
3546 Info.align = 16;
3547 return true;
3548 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003549 case Intrinsic::nvvm_suld_1d_i16_clamp:
3550 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
3551 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
3552 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
3553 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
3554 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
3555 case Intrinsic::nvvm_suld_2d_i16_clamp:
3556 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
3557 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
3558 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
3559 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3560 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3561 case Intrinsic::nvvm_suld_3d_i16_clamp:
3562 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3563 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003564 case Intrinsic::nvvm_suld_1d_i16_trap:
3565 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3566 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3567 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3568 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3569 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3570 case Intrinsic::nvvm_suld_2d_i16_trap:
3571 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3572 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3573 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3574 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3575 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3576 case Intrinsic::nvvm_suld_3d_i16_trap:
3577 case Intrinsic::nvvm_suld_3d_v2i16_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003578 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3579 case Intrinsic::nvvm_suld_1d_i16_zero:
3580 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3581 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3582 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3583 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3584 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3585 case Intrinsic::nvvm_suld_2d_i16_zero:
3586 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3587 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3588 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3589 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3590 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3591 case Intrinsic::nvvm_suld_3d_i16_zero:
3592 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3593 case Intrinsic::nvvm_suld_3d_v4i16_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003594 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3595 Info.memVT = MVT::i16;
Craig Topper062a2ba2014-04-25 05:30:21 +00003596 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003597 Info.offset = 0;
3598 Info.vol = 0;
3599 Info.readMem = true;
3600 Info.writeMem = false;
3601 Info.align = 16;
3602 return true;
3603 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003604 case Intrinsic::nvvm_suld_1d_i32_clamp:
3605 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
3606 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
3607 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
3608 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
3609 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
3610 case Intrinsic::nvvm_suld_2d_i32_clamp:
3611 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
3612 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
3613 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
3614 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3615 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3616 case Intrinsic::nvvm_suld_3d_i32_clamp:
3617 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3618 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003619 case Intrinsic::nvvm_suld_1d_i32_trap:
3620 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3621 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3622 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3623 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3624 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3625 case Intrinsic::nvvm_suld_2d_i32_trap:
3626 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3627 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3628 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3629 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3630 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3631 case Intrinsic::nvvm_suld_3d_i32_trap:
3632 case Intrinsic::nvvm_suld_3d_v2i32_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003633 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3634 case Intrinsic::nvvm_suld_1d_i32_zero:
3635 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3636 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3637 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3638 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3639 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3640 case Intrinsic::nvvm_suld_2d_i32_zero:
3641 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3642 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3643 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3644 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3645 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3646 case Intrinsic::nvvm_suld_3d_i32_zero:
3647 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3648 case Intrinsic::nvvm_suld_3d_v4i32_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003649 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3650 Info.memVT = MVT::i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003651 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003652 Info.offset = 0;
3653 Info.vol = 0;
3654 Info.readMem = true;
3655 Info.writeMem = false;
3656 Info.align = 16;
3657 return true;
3658 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003659 case Intrinsic::nvvm_suld_1d_i64_clamp:
3660 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
3661 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
3662 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
3663 case Intrinsic::nvvm_suld_2d_i64_clamp:
3664 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
3665 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
3666 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3667 case Intrinsic::nvvm_suld_3d_i64_clamp:
3668 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3669 case Intrinsic::nvvm_suld_1d_i64_trap:
3670 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3671 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3672 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3673 case Intrinsic::nvvm_suld_2d_i64_trap:
3674 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3675 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3676 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3677 case Intrinsic::nvvm_suld_3d_i64_trap:
3678 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3679 case Intrinsic::nvvm_suld_1d_i64_zero:
3680 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3681 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3682 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3683 case Intrinsic::nvvm_suld_2d_i64_zero:
3684 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3685 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3686 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3687 case Intrinsic::nvvm_suld_3d_i64_zero:
3688 case Intrinsic::nvvm_suld_3d_v2i64_zero: {
3689 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3690 Info.memVT = MVT::i64;
3691 Info.ptrVal = nullptr;
3692 Info.offset = 0;
3693 Info.vol = 0;
3694 Info.readMem = true;
3695 Info.writeMem = false;
3696 Info.align = 16;
3697 return true;
3698 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003699 }
3700 return false;
3701}
3702
3703/// isLegalAddressingMode - Return true if the addressing mode represented
3704/// by AM is legal for this target, for a load/store of the specified type.
3705/// Used to guide target specific optimizations, like loop strength reduction
3706/// (LoopStrengthReduce.cpp) and memory optimization for address mode
3707/// (CodeGenPrepare.cpp)
Justin Holewinski0497ab12013-03-30 14:29:21 +00003708bool NVPTXTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3709 Type *Ty) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003710
3711 // AddrMode - This represents an addressing mode of:
3712 // BaseGV + BaseOffs + BaseReg + Scale*ScaleReg
3713 //
3714 // The legal address modes are
3715 // - [avar]
3716 // - [areg]
3717 // - [areg+immoff]
3718 // - [immAddr]
3719
3720 if (AM.BaseGV) {
3721 if (AM.BaseOffs || AM.HasBaseReg || AM.Scale)
3722 return false;
3723 return true;
3724 }
3725
3726 switch (AM.Scale) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00003727 case 0: // "r", "r+i" or "i" is allowed
Justin Holewinskiae556d32012-05-04 20:18:50 +00003728 break;
3729 case 1:
Justin Holewinski0497ab12013-03-30 14:29:21 +00003730 if (AM.HasBaseReg) // "r+r+i" or "r+r" is not allowed.
Justin Holewinskiae556d32012-05-04 20:18:50 +00003731 return false;
3732 // Otherwise we have r+i.
3733 break;
3734 default:
3735 // No scale > 1 is allowed
3736 return false;
3737 }
3738 return true;
3739}
3740
3741//===----------------------------------------------------------------------===//
3742// NVPTX Inline Assembly Support
3743//===----------------------------------------------------------------------===//
3744
3745/// getConstraintType - Given a constraint letter, return the type of
3746/// constraint it is for this target.
3747NVPTXTargetLowering::ConstraintType
3748NVPTXTargetLowering::getConstraintType(const std::string &Constraint) const {
3749 if (Constraint.size() == 1) {
3750 switch (Constraint[0]) {
3751 default:
3752 break;
Justin Holewinski2739c012014-06-27 18:36:06 +00003753 case 'b':
Justin Holewinskiae556d32012-05-04 20:18:50 +00003754 case 'r':
3755 case 'h':
3756 case 'c':
3757 case 'l':
3758 case 'f':
3759 case 'd':
3760 case '0':
3761 case 'N':
3762 return C_RegisterClass;
3763 }
3764 }
3765 return TargetLowering::getConstraintType(Constraint);
3766}
3767
Justin Holewinski0497ab12013-03-30 14:29:21 +00003768std::pair<unsigned, const TargetRegisterClass *>
Justin Holewinskiae556d32012-05-04 20:18:50 +00003769NVPTXTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003770 MVT VT) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003771 if (Constraint.size() == 1) {
3772 switch (Constraint[0]) {
Justin Holewinski2739c012014-06-27 18:36:06 +00003773 case 'b':
3774 return std::make_pair(0U, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003775 case 'c':
Justin Holewinskif8f70912013-06-28 17:57:59 +00003776 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003777 case 'h':
3778 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
3779 case 'r':
3780 return std::make_pair(0U, &NVPTX::Int32RegsRegClass);
3781 case 'l':
3782 case 'N':
3783 return std::make_pair(0U, &NVPTX::Int64RegsRegClass);
3784 case 'f':
3785 return std::make_pair(0U, &NVPTX::Float32RegsRegClass);
3786 case 'd':
3787 return std::make_pair(0U, &NVPTX::Float64RegsRegClass);
3788 }
3789 }
3790 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3791}
3792
Justin Holewinskiae556d32012-05-04 20:18:50 +00003793/// getFunctionAlignment - Return the Log2 alignment of this function.
3794unsigned NVPTXTargetLowering::getFunctionAlignment(const Function *) const {
3795 return 4;
3796}
Justin Holewinskibe8dc642013-02-12 14:18:49 +00003797
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003798//===----------------------------------------------------------------------===//
3799// NVPTX DAG Combining
3800//===----------------------------------------------------------------------===//
3801
3802extern unsigned FMAContractLevel;
3803
3804/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
3805/// operands N0 and N1. This is a helper for PerformADDCombine that is
3806/// called with the default operands, and if that fails, with commuted
3807/// operands.
3808static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
3809 TargetLowering::DAGCombinerInfo &DCI,
3810 const NVPTXSubtarget &Subtarget,
3811 CodeGenOpt::Level OptLevel) {
3812 SelectionDAG &DAG = DCI.DAG;
3813 // Skip non-integer, non-scalar case
3814 EVT VT=N0.getValueType();
3815 if (VT.isVector())
3816 return SDValue();
3817
3818 // fold (add (mul a, b), c) -> (mad a, b, c)
3819 //
3820 if (N0.getOpcode() == ISD::MUL) {
3821 assert (VT.isInteger());
3822 // For integer:
3823 // Since integer multiply-add costs the same as integer multiply
3824 // but is more costly than integer add, do the fusion only when
3825 // the mul is only used in the add.
3826 if (OptLevel==CodeGenOpt::None || VT != MVT::i32 ||
3827 !N0.getNode()->hasOneUse())
3828 return SDValue();
3829
3830 // Do the folding
3831 return DAG.getNode(NVPTXISD::IMAD, SDLoc(N), VT,
3832 N0.getOperand(0), N0.getOperand(1), N1);
3833 }
3834 else if (N0.getOpcode() == ISD::FMUL) {
3835 if (VT == MVT::f32 || VT == MVT::f64) {
3836 if (FMAContractLevel == 0)
3837 return SDValue();
3838
3839 // For floating point:
3840 // Do the fusion only when the mul has less than 5 uses and all
3841 // are add.
3842 // The heuristic is that if a use is not an add, then that use
3843 // cannot be fused into fma, therefore mul is still needed anyway.
3844 // If there are more than 4 uses, even if they are all add, fusing
3845 // them will increase register pressue.
3846 //
3847 int numUses = 0;
3848 int nonAddCount = 0;
3849 for (SDNode::use_iterator UI = N0.getNode()->use_begin(),
3850 UE = N0.getNode()->use_end();
3851 UI != UE; ++UI) {
3852 numUses++;
3853 SDNode *User = *UI;
3854 if (User->getOpcode() != ISD::FADD)
3855 ++nonAddCount;
3856 }
3857 if (numUses >= 5)
3858 return SDValue();
3859 if (nonAddCount) {
3860 int orderNo = N->getIROrder();
3861 int orderNo2 = N0.getNode()->getIROrder();
3862 // simple heuristics here for considering potential register
3863 // pressure, the logics here is that the differnce are used
3864 // to measure the distance between def and use, the longer distance
3865 // more likely cause register pressure.
3866 if (orderNo - orderNo2 < 500)
3867 return SDValue();
3868
3869 // Now, check if at least one of the FMUL's operands is live beyond the node N,
3870 // which guarantees that the FMA will not increase register pressure at node N.
3871 bool opIsLive = false;
3872 const SDNode *left = N0.getOperand(0).getNode();
3873 const SDNode *right = N0.getOperand(1).getNode();
3874
3875 if (dyn_cast<ConstantSDNode>(left) || dyn_cast<ConstantSDNode>(right))
3876 opIsLive = true;
3877
3878 if (!opIsLive)
3879 for (SDNode::use_iterator UI = left->use_begin(), UE = left->use_end(); UI != UE; ++UI) {
3880 SDNode *User = *UI;
3881 int orderNo3 = User->getIROrder();
3882 if (orderNo3 > orderNo) {
3883 opIsLive = true;
3884 break;
3885 }
3886 }
3887
3888 if (!opIsLive)
3889 for (SDNode::use_iterator UI = right->use_begin(), UE = right->use_end(); UI != UE; ++UI) {
3890 SDNode *User = *UI;
3891 int orderNo3 = User->getIROrder();
3892 if (orderNo3 > orderNo) {
3893 opIsLive = true;
3894 break;
3895 }
3896 }
3897
3898 if (!opIsLive)
3899 return SDValue();
3900 }
3901
3902 return DAG.getNode(ISD::FMA, SDLoc(N), VT,
3903 N0.getOperand(0), N0.getOperand(1), N1);
3904 }
3905 }
3906
3907 return SDValue();
3908}
3909
3910/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3911///
3912static SDValue PerformADDCombine(SDNode *N,
3913 TargetLowering::DAGCombinerInfo &DCI,
3914 const NVPTXSubtarget &Subtarget,
3915 CodeGenOpt::Level OptLevel) {
3916 SDValue N0 = N->getOperand(0);
3917 SDValue N1 = N->getOperand(1);
3918
3919 // First try with the default operand order.
3920 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget,
3921 OptLevel);
3922 if (Result.getNode())
3923 return Result;
3924
3925 // If that didn't work, try again with the operands commuted.
3926 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget, OptLevel);
3927}
3928
3929static SDValue PerformANDCombine(SDNode *N,
3930 TargetLowering::DAGCombinerInfo &DCI) {
3931 // The type legalizer turns a vector load of i8 values into a zextload to i16
3932 // registers, optionally ANY_EXTENDs it (if target type is integer),
3933 // and ANDs off the high 8 bits. Since we turn this load into a
3934 // target-specific DAG node, the DAG combiner fails to eliminate these AND
3935 // nodes. Do that here.
3936 SDValue Val = N->getOperand(0);
3937 SDValue Mask = N->getOperand(1);
3938
3939 if (isa<ConstantSDNode>(Val)) {
3940 std::swap(Val, Mask);
3941 }
3942
3943 SDValue AExt;
3944 // Generally, we will see zextload -> IMOV16rr -> ANY_EXTEND -> and
3945 if (Val.getOpcode() == ISD::ANY_EXTEND) {
3946 AExt = Val;
3947 Val = Val->getOperand(0);
3948 }
3949
3950 if (Val->isMachineOpcode() && Val->getMachineOpcode() == NVPTX::IMOV16rr) {
3951 Val = Val->getOperand(0);
3952 }
3953
3954 if (Val->getOpcode() == NVPTXISD::LoadV2 ||
3955 Val->getOpcode() == NVPTXISD::LoadV4) {
3956 ConstantSDNode *MaskCnst = dyn_cast<ConstantSDNode>(Mask);
3957 if (!MaskCnst) {
3958 // Not an AND with a constant
3959 return SDValue();
3960 }
3961
3962 uint64_t MaskVal = MaskCnst->getZExtValue();
3963 if (MaskVal != 0xff) {
3964 // Not an AND that chops off top 8 bits
3965 return SDValue();
3966 }
3967
3968 MemSDNode *Mem = dyn_cast<MemSDNode>(Val);
3969 if (!Mem) {
3970 // Not a MemSDNode?!?
3971 return SDValue();
3972 }
3973
3974 EVT MemVT = Mem->getMemoryVT();
3975 if (MemVT != MVT::v2i8 && MemVT != MVT::v4i8) {
3976 // We only handle the i8 case
3977 return SDValue();
3978 }
3979
3980 unsigned ExtType =
3981 cast<ConstantSDNode>(Val->getOperand(Val->getNumOperands()-1))->
3982 getZExtValue();
3983 if (ExtType == ISD::SEXTLOAD) {
3984 // If for some reason the load is a sextload, the and is needed to zero
3985 // out the high 8 bits
3986 return SDValue();
3987 }
3988
3989 bool AddTo = false;
3990 if (AExt.getNode() != 0) {
3991 // Re-insert the ext as a zext.
3992 Val = DCI.DAG.getNode(ISD::ZERO_EXTEND, SDLoc(N),
3993 AExt.getValueType(), Val);
3994 AddTo = true;
3995 }
3996
3997 // If we get here, the AND is unnecessary. Just replace it with the load
3998 DCI.CombineTo(N, Val, AddTo);
3999 }
4000
4001 return SDValue();
4002}
4003
4004enum OperandSignedness {
4005 Signed = 0,
4006 Unsigned,
4007 Unknown
4008};
4009
4010/// IsMulWideOperandDemotable - Checks if the provided DAG node is an operand
4011/// that can be demoted to \p OptSize bits without loss of information. The
4012/// signedness of the operand, if determinable, is placed in \p S.
4013static bool IsMulWideOperandDemotable(SDValue Op,
4014 unsigned OptSize,
4015 OperandSignedness &S) {
4016 S = Unknown;
4017
4018 if (Op.getOpcode() == ISD::SIGN_EXTEND ||
4019 Op.getOpcode() == ISD::SIGN_EXTEND_INREG) {
4020 EVT OrigVT = Op.getOperand(0).getValueType();
4021 if (OrigVT.getSizeInBits() == OptSize) {
4022 S = Signed;
4023 return true;
4024 }
4025 } else if (Op.getOpcode() == ISD::ZERO_EXTEND) {
4026 EVT OrigVT = Op.getOperand(0).getValueType();
4027 if (OrigVT.getSizeInBits() == OptSize) {
4028 S = Unsigned;
4029 return true;
4030 }
4031 }
4032
4033 return false;
4034}
4035
4036/// AreMulWideOperandsDemotable - Checks if the given LHS and RHS operands can
4037/// be demoted to \p OptSize bits without loss of information. If the operands
4038/// contain a constant, it should appear as the RHS operand. The signedness of
4039/// the operands is placed in \p IsSigned.
4040static bool AreMulWideOperandsDemotable(SDValue LHS, SDValue RHS,
4041 unsigned OptSize,
4042 bool &IsSigned) {
4043
4044 OperandSignedness LHSSign;
4045
4046 // The LHS operand must be a demotable op
4047 if (!IsMulWideOperandDemotable(LHS, OptSize, LHSSign))
4048 return false;
4049
4050 // We should have been able to determine the signedness from the LHS
4051 if (LHSSign == Unknown)
4052 return false;
4053
4054 IsSigned = (LHSSign == Signed);
4055
4056 // The RHS can be a demotable op or a constant
4057 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(RHS)) {
4058 APInt Val = CI->getAPIntValue();
4059 if (LHSSign == Unsigned) {
4060 if (Val.isIntN(OptSize)) {
4061 return true;
4062 }
4063 return false;
4064 } else {
4065 if (Val.isSignedIntN(OptSize)) {
4066 return true;
4067 }
4068 return false;
4069 }
4070 } else {
4071 OperandSignedness RHSSign;
4072 if (!IsMulWideOperandDemotable(RHS, OptSize, RHSSign))
4073 return false;
4074
4075 if (LHSSign != RHSSign)
4076 return false;
4077
4078 return true;
4079 }
4080}
4081
4082/// TryMULWIDECombine - Attempt to replace a multiply of M bits with a multiply
4083/// of M/2 bits that produces an M-bit result (i.e. mul.wide). This transform
4084/// works on both multiply DAG nodes and SHL DAG nodes with a constant shift
4085/// amount.
4086static SDValue TryMULWIDECombine(SDNode *N,
4087 TargetLowering::DAGCombinerInfo &DCI) {
4088 EVT MulType = N->getValueType(0);
4089 if (MulType != MVT::i32 && MulType != MVT::i64) {
4090 return SDValue();
4091 }
4092
4093 unsigned OptSize = MulType.getSizeInBits() >> 1;
4094 SDValue LHS = N->getOperand(0);
4095 SDValue RHS = N->getOperand(1);
4096
4097 // Canonicalize the multiply so the constant (if any) is on the right
4098 if (N->getOpcode() == ISD::MUL) {
4099 if (isa<ConstantSDNode>(LHS)) {
4100 std::swap(LHS, RHS);
4101 }
4102 }
4103
4104 // If we have a SHL, determine the actual multiply amount
4105 if (N->getOpcode() == ISD::SHL) {
4106 ConstantSDNode *ShlRHS = dyn_cast<ConstantSDNode>(RHS);
4107 if (!ShlRHS) {
4108 return SDValue();
4109 }
4110
4111 APInt ShiftAmt = ShlRHS->getAPIntValue();
4112 unsigned BitWidth = MulType.getSizeInBits();
4113 if (ShiftAmt.sge(0) && ShiftAmt.slt(BitWidth)) {
4114 APInt MulVal = APInt(BitWidth, 1) << ShiftAmt;
4115 RHS = DCI.DAG.getConstant(MulVal, MulType);
4116 } else {
4117 return SDValue();
4118 }
4119 }
4120
4121 bool Signed;
4122 // Verify that our operands are demotable
4123 if (!AreMulWideOperandsDemotable(LHS, RHS, OptSize, Signed)) {
4124 return SDValue();
4125 }
4126
4127 EVT DemotedVT;
4128 if (MulType == MVT::i32) {
4129 DemotedVT = MVT::i16;
4130 } else {
4131 DemotedVT = MVT::i32;
4132 }
4133
4134 // Truncate the operands to the correct size. Note that these are just for
4135 // type consistency and will (likely) be eliminated in later phases.
4136 SDValue TruncLHS =
4137 DCI.DAG.getNode(ISD::TRUNCATE, SDLoc(N), DemotedVT, LHS);
4138 SDValue TruncRHS =
4139 DCI.DAG.getNode(ISD::TRUNCATE, SDLoc(N), DemotedVT, RHS);
4140
4141 unsigned Opc;
4142 if (Signed) {
4143 Opc = NVPTXISD::MUL_WIDE_SIGNED;
4144 } else {
4145 Opc = NVPTXISD::MUL_WIDE_UNSIGNED;
4146 }
4147
4148 return DCI.DAG.getNode(Opc, SDLoc(N), MulType, TruncLHS, TruncRHS);
4149}
4150
4151/// PerformMULCombine - Runs PTX-specific DAG combine patterns on MUL nodes.
4152static SDValue PerformMULCombine(SDNode *N,
4153 TargetLowering::DAGCombinerInfo &DCI,
4154 CodeGenOpt::Level OptLevel) {
4155 if (OptLevel > 0) {
4156 // Try mul.wide combining at OptLevel > 0
4157 SDValue Ret = TryMULWIDECombine(N, DCI);
4158 if (Ret.getNode())
4159 return Ret;
4160 }
4161
4162 return SDValue();
4163}
4164
4165/// PerformSHLCombine - Runs PTX-specific DAG combine patterns on SHL nodes.
4166static SDValue PerformSHLCombine(SDNode *N,
4167 TargetLowering::DAGCombinerInfo &DCI,
4168 CodeGenOpt::Level OptLevel) {
4169 if (OptLevel > 0) {
4170 // Try mul.wide combining at OptLevel > 0
4171 SDValue Ret = TryMULWIDECombine(N, DCI);
4172 if (Ret.getNode())
4173 return Ret;
4174 }
4175
4176 return SDValue();
4177}
4178
4179SDValue NVPTXTargetLowering::PerformDAGCombine(SDNode *N,
4180 DAGCombinerInfo &DCI) const {
4181 // FIXME: Get this from the DAG somehow
4182 CodeGenOpt::Level OptLevel = CodeGenOpt::Aggressive;
4183 switch (N->getOpcode()) {
4184 default: break;
4185 case ISD::ADD:
4186 case ISD::FADD:
4187 return PerformADDCombine(N, DCI, nvptxSubtarget, OptLevel);
4188 case ISD::MUL:
4189 return PerformMULCombine(N, DCI, OptLevel);
4190 case ISD::SHL:
4191 return PerformSHLCombine(N, DCI, OptLevel);
4192 case ISD::AND:
4193 return PerformANDCombine(N, DCI);
4194 }
4195 return SDValue();
4196}
4197
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004198/// ReplaceVectorLoad - Convert vector loads into multi-output scalar loads.
4199static void ReplaceLoadVector(SDNode *N, SelectionDAG &DAG,
Justin Holewinskiac451062014-07-16 19:45:35 +00004200 const DataLayout *TD,
Justin Holewinski0497ab12013-03-30 14:29:21 +00004201 SmallVectorImpl<SDValue> &Results) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004202 EVT ResVT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004203 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004204
4205 assert(ResVT.isVector() && "Vector load must have vector type");
4206
4207 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
4208 // legal. We can (and should) split that into 2 loads of <2 x double> here
4209 // but I'm leaving that as a TODO for now.
4210 assert(ResVT.isSimple() && "Can only handle simple types");
4211 switch (ResVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004212 default:
4213 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004214 case MVT::v2i8:
4215 case MVT::v2i16:
4216 case MVT::v2i32:
4217 case MVT::v2i64:
4218 case MVT::v2f32:
4219 case MVT::v2f64:
4220 case MVT::v4i8:
4221 case MVT::v4i16:
4222 case MVT::v4i32:
4223 case MVT::v4f32:
4224 // This is a "native" vector type
4225 break;
4226 }
4227
Justin Holewinskiac451062014-07-16 19:45:35 +00004228 LoadSDNode *LD = cast<LoadSDNode>(N);
4229
4230 unsigned Align = LD->getAlignment();
4231 unsigned PrefAlign =
4232 TD->getPrefTypeAlignment(ResVT.getTypeForEVT(*DAG.getContext()));
4233 if (Align < PrefAlign) {
4234 // This load is not sufficiently aligned, so bail out and let this vector
4235 // load be scalarized. Note that we may still be able to emit smaller
4236 // vector loads. For example, if we are loading a <4 x float> with an
4237 // alignment of 8, this check will fail but the legalizer will try again
4238 // with 2 x <2 x float>, which will succeed with an alignment of 8.
4239 return;
4240 }
4241
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004242 EVT EltVT = ResVT.getVectorElementType();
4243 unsigned NumElts = ResVT.getVectorNumElements();
4244
4245 // Since LoadV2 is a target node, we cannot rely on DAG type legalization.
4246 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004247 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004248 bool NeedTrunc = false;
4249 if (EltVT.getSizeInBits() < 16) {
4250 EltVT = MVT::i16;
4251 NeedTrunc = true;
4252 }
4253
4254 unsigned Opcode = 0;
4255 SDVTList LdResVTs;
4256
4257 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004258 default:
4259 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004260 case 2:
4261 Opcode = NVPTXISD::LoadV2;
4262 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4263 break;
4264 case 4: {
4265 Opcode = NVPTXISD::LoadV4;
4266 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004267 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004268 break;
4269 }
4270 }
4271
4272 SmallVector<SDValue, 8> OtherOps;
4273
4274 // Copy regular operands
4275 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4276 OtherOps.push_back(N->getOperand(i));
4277
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004278 // The select routine does not have access to the LoadSDNode instance, so
4279 // pass along the extension information
4280 OtherOps.push_back(DAG.getIntPtrConstant(LD->getExtensionType()));
4281
Craig Topper206fcd42014-04-26 19:29:41 +00004282 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4283 LD->getMemoryVT(),
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004284 LD->getMemOperand());
4285
4286 SmallVector<SDValue, 4> ScalarRes;
4287
4288 for (unsigned i = 0; i < NumElts; ++i) {
4289 SDValue Res = NewLD.getValue(i);
4290 if (NeedTrunc)
4291 Res = DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
4292 ScalarRes.push_back(Res);
4293 }
4294
4295 SDValue LoadChain = NewLD.getValue(NumElts);
4296
Craig Topper48d114b2014-04-26 18:35:24 +00004297 SDValue BuildVec = DAG.getNode(ISD::BUILD_VECTOR, DL, ResVT, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004298
4299 Results.push_back(BuildVec);
4300 Results.push_back(LoadChain);
4301}
4302
Justin Holewinski0497ab12013-03-30 14:29:21 +00004303static void ReplaceINTRINSIC_W_CHAIN(SDNode *N, SelectionDAG &DAG,
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004304 SmallVectorImpl<SDValue> &Results) {
4305 SDValue Chain = N->getOperand(0);
4306 SDValue Intrin = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004307 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004308
4309 // Get the intrinsic ID
4310 unsigned IntrinNo = cast<ConstantSDNode>(Intrin.getNode())->getZExtValue();
Justin Holewinski0497ab12013-03-30 14:29:21 +00004311 switch (IntrinNo) {
4312 default:
4313 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004314 case Intrinsic::nvvm_ldg_global_i:
4315 case Intrinsic::nvvm_ldg_global_f:
4316 case Intrinsic::nvvm_ldg_global_p:
4317 case Intrinsic::nvvm_ldu_global_i:
4318 case Intrinsic::nvvm_ldu_global_f:
4319 case Intrinsic::nvvm_ldu_global_p: {
4320 EVT ResVT = N->getValueType(0);
4321
4322 if (ResVT.isVector()) {
4323 // Vector LDG/LDU
4324
4325 unsigned NumElts = ResVT.getVectorNumElements();
4326 EVT EltVT = ResVT.getVectorElementType();
4327
Justin Holewinskif8f70912013-06-28 17:57:59 +00004328 // Since LDU/LDG are target nodes, we cannot rely on DAG type
4329 // legalization.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004330 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004331 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004332 bool NeedTrunc = false;
4333 if (EltVT.getSizeInBits() < 16) {
4334 EltVT = MVT::i16;
4335 NeedTrunc = true;
4336 }
4337
4338 unsigned Opcode = 0;
4339 SDVTList LdResVTs;
4340
4341 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004342 default:
4343 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004344 case 2:
Justin Holewinski0497ab12013-03-30 14:29:21 +00004345 switch (IntrinNo) {
4346 default:
4347 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004348 case Intrinsic::nvvm_ldg_global_i:
4349 case Intrinsic::nvvm_ldg_global_f:
4350 case Intrinsic::nvvm_ldg_global_p:
4351 Opcode = NVPTXISD::LDGV2;
4352 break;
4353 case Intrinsic::nvvm_ldu_global_i:
4354 case Intrinsic::nvvm_ldu_global_f:
4355 case Intrinsic::nvvm_ldu_global_p:
4356 Opcode = NVPTXISD::LDUV2;
4357 break;
4358 }
4359 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4360 break;
4361 case 4: {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004362 switch (IntrinNo) {
4363 default:
4364 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004365 case Intrinsic::nvvm_ldg_global_i:
4366 case Intrinsic::nvvm_ldg_global_f:
4367 case Intrinsic::nvvm_ldg_global_p:
4368 Opcode = NVPTXISD::LDGV4;
4369 break;
4370 case Intrinsic::nvvm_ldu_global_i:
4371 case Intrinsic::nvvm_ldu_global_f:
4372 case Intrinsic::nvvm_ldu_global_p:
4373 Opcode = NVPTXISD::LDUV4;
4374 break;
4375 }
4376 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004377 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004378 break;
4379 }
4380 }
4381
4382 SmallVector<SDValue, 8> OtherOps;
4383
4384 // Copy regular operands
4385
4386 OtherOps.push_back(Chain); // Chain
Justin Holewinski0497ab12013-03-30 14:29:21 +00004387 // Skip operand 1 (intrinsic ID)
Justin Holewinskif8f70912013-06-28 17:57:59 +00004388 // Others
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004389 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i)
4390 OtherOps.push_back(N->getOperand(i));
4391
4392 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4393
Craig Topper206fcd42014-04-26 19:29:41 +00004394 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4395 MemSD->getMemoryVT(),
4396 MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004397
4398 SmallVector<SDValue, 4> ScalarRes;
4399
4400 for (unsigned i = 0; i < NumElts; ++i) {
4401 SDValue Res = NewLD.getValue(i);
4402 if (NeedTrunc)
Justin Holewinski0497ab12013-03-30 14:29:21 +00004403 Res =
4404 DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004405 ScalarRes.push_back(Res);
4406 }
4407
4408 SDValue LoadChain = NewLD.getValue(NumElts);
4409
Justin Holewinski0497ab12013-03-30 14:29:21 +00004410 SDValue BuildVec =
Craig Topper48d114b2014-04-26 18:35:24 +00004411 DAG.getNode(ISD::BUILD_VECTOR, DL, ResVT, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004412
4413 Results.push_back(BuildVec);
4414 Results.push_back(LoadChain);
4415 } else {
4416 // i8 LDG/LDU
4417 assert(ResVT.isSimple() && ResVT.getSimpleVT().SimpleTy == MVT::i8 &&
4418 "Custom handling of non-i8 ldu/ldg?");
4419
4420 // Just copy all operands as-is
4421 SmallVector<SDValue, 4> Ops;
4422 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4423 Ops.push_back(N->getOperand(i));
4424
4425 // Force output to i16
4426 SDVTList LdResVTs = DAG.getVTList(MVT::i16, MVT::Other);
4427
4428 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4429
4430 // We make sure the memory type is i8, which will be used during isel
4431 // to select the proper instruction.
Justin Holewinski0497ab12013-03-30 14:29:21 +00004432 SDValue NewLD =
Craig Topper206fcd42014-04-26 19:29:41 +00004433 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, DL, LdResVTs, Ops,
4434 MVT::i8, MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004435
Justin Holewinskie8c93e32013-07-01 12:58:48 +00004436 Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, MVT::i8,
4437 NewLD.getValue(0)));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004438 Results.push_back(NewLD.getValue(1));
4439 }
4440 }
4441 }
4442}
4443
Justin Holewinski0497ab12013-03-30 14:29:21 +00004444void NVPTXTargetLowering::ReplaceNodeResults(
4445 SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004446 switch (N->getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004447 default:
4448 report_fatal_error("Unhandled custom legalization");
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004449 case ISD::LOAD:
Justin Holewinskiac451062014-07-16 19:45:35 +00004450 ReplaceLoadVector(N, DAG, getDataLayout(), Results);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004451 return;
4452 case ISD::INTRINSIC_W_CHAIN:
4453 ReplaceINTRINSIC_W_CHAIN(N, DAG, Results);
4454 return;
4455 }
4456}
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004457
4458// Pin NVPTXSection's and NVPTXTargetObjectFile's vtables to this file.
4459void NVPTXSection::anchor() {}
4460
4461NVPTXTargetObjectFile::~NVPTXTargetObjectFile() {
4462 delete TextSection;
4463 delete DataSection;
4464 delete BSSSection;
4465 delete ReadOnlySection;
4466
4467 delete StaticCtorSection;
4468 delete StaticDtorSection;
4469 delete LSDASection;
4470 delete EHFrameSection;
4471 delete DwarfAbbrevSection;
4472 delete DwarfInfoSection;
4473 delete DwarfLineSection;
4474 delete DwarfFrameSection;
4475 delete DwarfPubTypesSection;
4476 delete DwarfDebugInlineSection;
4477 delete DwarfStrSection;
4478 delete DwarfLocSection;
4479 delete DwarfARangesSection;
4480 delete DwarfRangesSection;
4481 delete DwarfMacroInfoSection;
4482}