blob: 1cb9f27dd021624188da8068345829ac637f8f00 [file] [log] [blame]
Valery Pykhtina34fb492016-08-30 15:20:31 +00001//===-- SOPInstructions.td - SOP Instruction Defintions -------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtina34fb492016-08-30 15:20:31 +00006//
7//===----------------------------------------------------------------------===//
8
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00009def GPRIdxModeMatchClass : AsmOperandClass {
10 let Name = "GPRIdxMode";
11 let PredicateMethod = "isGPRIdxMode";
12 let RenderMethod = "addImmOperands";
13}
14
15def GPRIdxMode : Operand<i32> {
16 let PrintMethod = "printVGPRIndexMode";
17 let ParserMatchClass = GPRIdxModeMatchClass;
18 let OperandType = "OPERAND_IMMEDIATE";
19}
20
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000021class SOP_Pseudo<string opName, dag outs, dag ins, string asmOps,
22 list<dag> pattern=[]> :
23 InstSI<outs, ins, "", pattern>,
24 SIMCInstr<opName, SIEncodingFamily.NONE> {
25
26 let isPseudo = 1;
27 let isCodeGenOnly = 1;
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000028
29 string Mnemonic = opName;
30 string AsmOperands = asmOps;
31
32 bits<1> has_sdst = 0;
33}
34
Valery Pykhtina34fb492016-08-30 15:20:31 +000035//===----------------------------------------------------------------------===//
36// SOP1 Instructions
37//===----------------------------------------------------------------------===//
38
39class SOP1_Pseudo <string opName, dag outs, dag ins,
40 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000041 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
Valery Pykhtina34fb492016-08-30 15:20:31 +000042
43 let mayLoad = 0;
44 let mayStore = 0;
45 let hasSideEffects = 0;
46 let SALU = 1;
47 let SOP1 = 1;
48 let SchedRW = [WriteSALU];
Matt Arsenault6bc43d82016-10-06 16:20:41 +000049 let Size = 4;
Tom Stellard2add8a12016-09-06 20:00:26 +000050 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +000051
Valery Pykhtina34fb492016-08-30 15:20:31 +000052 bits<1> has_src0 = 1;
53 bits<1> has_sdst = 1;
54}
55
56class SOP1_Real<bits<8> op, SOP1_Pseudo ps> :
57 InstSI <ps.OutOperandList, ps.InOperandList,
58 ps.Mnemonic # " " # ps.AsmOperands, []>,
59 Enc32 {
60
61 let isPseudo = 0;
62 let isCodeGenOnly = 0;
Matt Arsenault6bc43d82016-10-06 16:20:41 +000063 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +000064
65 // copy relevant pseudo op flags
66 let SubtargetPredicate = ps.SubtargetPredicate;
67 let AsmMatchConverter = ps.AsmMatchConverter;
68
69 // encoding
70 bits<7> sdst;
71 bits<8> src0;
72
73 let Inst{7-0} = !if(ps.has_src0, src0, ?);
74 let Inst{15-8} = op;
75 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
76 let Inst{31-23} = 0x17d; //encoding;
77}
78
79class SOP1_32 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +000080 opName, (outs SReg_32:$sdst), (ins SSrc_b32:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +000081 "$sdst, $src0", pattern
82>;
83
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000084// 32-bit input, no output.
85class SOP1_0_32 <string opName, list<dag> pattern = []> : SOP1_Pseudo <
86 opName, (outs), (ins SSrc_b32:$src0),
87 "$src0", pattern> {
88 let has_sdst = 0;
89}
90
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +000091class SOP1_0_32R <string opName, list<dag> pattern = []> : SOP1_Pseudo <
92 opName, (outs), (ins SReg_32:$src0),
93 "$src0", pattern> {
94 let has_sdst = 0;
95}
96
Valery Pykhtina34fb492016-08-30 15:20:31 +000097class SOP1_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +000098 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +000099 "$sdst, $src0", pattern
100>;
101
102// 64-bit input, 32-bit output.
103class SOP1_32_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000104 opName, (outs SReg_32:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000105 "$sdst, $src0", pattern
106>;
107
108// 32-bit input, 64-bit output.
109class SOP1_64_32 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000110 opName, (outs SReg_64:$sdst), (ins SSrc_b32:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000111 "$sdst, $src0", pattern
112>;
113
114// no input, 64-bit output.
115class SOP1_64_0 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
116 opName, (outs SReg_64:$sdst), (ins), "$sdst", pattern> {
117 let has_src0 = 0;
118}
119
120// 64-bit input, no output
121class SOP1_1 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
122 opName, (outs), (ins SReg_64:$src0), "$src0", pattern> {
123 let has_sdst = 0;
124}
125
126
127let isMoveImm = 1 in {
128 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
129 def S_MOV_B32 : SOP1_32 <"s_mov_b32">;
130 def S_MOV_B64 : SOP1_64 <"s_mov_b64">;
131 } // End isRematerializeable = 1
132
133 let Uses = [SCC] in {
134 def S_CMOV_B32 : SOP1_32 <"s_cmov_b32">;
135 def S_CMOV_B64 : SOP1_64 <"s_cmov_b64">;
136 } // End Uses = [SCC]
137} // End isMoveImm = 1
138
139let Defs = [SCC] in {
140 def S_NOT_B32 : SOP1_32 <"s_not_b32",
141 [(set i32:$sdst, (not i32:$src0))]
142 >;
143
144 def S_NOT_B64 : SOP1_64 <"s_not_b64",
145 [(set i64:$sdst, (not i64:$src0))]
146 >;
147 def S_WQM_B32 : SOP1_32 <"s_wqm_b32">;
Marek Olsak2114fc32017-10-24 10:26:59 +0000148 def S_WQM_B64 : SOP1_64 <"s_wqm_b64",
149 [(set i1:$sdst, (int_amdgcn_wqm_vote i1:$src0))]
150 >;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000151} // End Defs = [SCC]
152
153
154def S_BREV_B32 : SOP1_32 <"s_brev_b32",
155 [(set i32:$sdst, (bitreverse i32:$src0))]
156>;
157def S_BREV_B64 : SOP1_64 <"s_brev_b64">;
158
159let Defs = [SCC] in {
160def S_BCNT0_I32_B32 : SOP1_32 <"s_bcnt0_i32_b32">;
161def S_BCNT0_I32_B64 : SOP1_32_64 <"s_bcnt0_i32_b64">;
162def S_BCNT1_I32_B32 : SOP1_32 <"s_bcnt1_i32_b32",
163 [(set i32:$sdst, (ctpop i32:$src0))]
164>;
165def S_BCNT1_I32_B64 : SOP1_32_64 <"s_bcnt1_i32_b64">;
166} // End Defs = [SCC]
167
168def S_FF0_I32_B32 : SOP1_32 <"s_ff0_i32_b32">;
169def S_FF0_I32_B64 : SOP1_32_64 <"s_ff0_i32_b64">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000170def S_FF1_I32_B64 : SOP1_32_64 <"s_ff1_i32_b64">;
171
Wei Ding5676aca2017-10-12 19:37:14 +0000172def S_FF1_I32_B32 : SOP1_32 <"s_ff1_i32_b32",
173 [(set i32:$sdst, (AMDGPUffbl_b32 i32:$src0))]
174>;
175
Valery Pykhtina34fb492016-08-30 15:20:31 +0000176def S_FLBIT_I32_B32 : SOP1_32 <"s_flbit_i32_b32",
177 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
178>;
179
180def S_FLBIT_I32_B64 : SOP1_32_64 <"s_flbit_i32_b64">;
181def S_FLBIT_I32 : SOP1_32 <"s_flbit_i32",
182 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
183>;
184def S_FLBIT_I32_I64 : SOP1_32_64 <"s_flbit_i32_i64">;
185def S_SEXT_I32_I8 : SOP1_32 <"s_sext_i32_i8",
186 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
187>;
188def S_SEXT_I32_I16 : SOP1_32 <"s_sext_i32_i16",
189 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
190>;
191
192def S_BITSET0_B32 : SOP1_32 <"s_bitset0_b32">;
193def S_BITSET0_B64 : SOP1_64_32 <"s_bitset0_b64">;
194def S_BITSET1_B32 : SOP1_32 <"s_bitset1_b32">;
195def S_BITSET1_B64 : SOP1_64_32 <"s_bitset1_b64">;
Konstantin Zhuravlyovb2ff8df2017-05-26 20:38:26 +0000196def S_GETPC_B64 : SOP1_64_0 <"s_getpc_b64",
197 [(set i64:$sdst, (int_amdgcn_s_getpc))]
198>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000199
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000200let isTerminator = 1, isBarrier = 1, SchedRW = [WriteBranch] in {
201
202let isBranch = 1, isIndirectBranch = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000203def S_SETPC_B64 : SOP1_1 <"s_setpc_b64">;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000204} // End isBranch = 1, isIndirectBranch = 1
205
206let isReturn = 1 in {
207// Define variant marked as return rather than branch.
208def S_SETPC_B64_return : SOP1_1<"", [(AMDGPUret_flag i64:$src0)]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000209}
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000210} // End isTerminator = 1, isBarrier = 1
211
212let isCall = 1 in {
213def S_SWAPPC_B64 : SOP1_64 <"s_swappc_b64"
214>;
215}
216
Valery Pykhtina34fb492016-08-30 15:20:31 +0000217def S_RFE_B64 : SOP1_1 <"s_rfe_b64">;
218
219let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
220
221def S_AND_SAVEEXEC_B64 : SOP1_64 <"s_and_saveexec_b64">;
222def S_OR_SAVEEXEC_B64 : SOP1_64 <"s_or_saveexec_b64">;
223def S_XOR_SAVEEXEC_B64 : SOP1_64 <"s_xor_saveexec_b64">;
224def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <"s_andn2_saveexec_b64">;
225def S_ORN2_SAVEEXEC_B64 : SOP1_64 <"s_orn2_saveexec_b64">;
226def S_NAND_SAVEEXEC_B64 : SOP1_64 <"s_nand_saveexec_b64">;
227def S_NOR_SAVEEXEC_B64 : SOP1_64 <"s_nor_saveexec_b64">;
228def S_XNOR_SAVEEXEC_B64 : SOP1_64 <"s_xnor_saveexec_b64">;
229
230} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
231
232def S_QUADMASK_B32 : SOP1_32 <"s_quadmask_b32">;
233def S_QUADMASK_B64 : SOP1_64 <"s_quadmask_b64">;
234
235let Uses = [M0] in {
236def S_MOVRELS_B32 : SOP1_32 <"s_movrels_b32">;
237def S_MOVRELS_B64 : SOP1_64 <"s_movrels_b64">;
238def S_MOVRELD_B32 : SOP1_32 <"s_movreld_b32">;
239def S_MOVRELD_B64 : SOP1_64 <"s_movreld_b64">;
240} // End Uses = [M0]
241
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +0000242def S_CBRANCH_JOIN : SOP1_0_32R <"s_cbranch_join">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000243def S_MOV_REGRD_B32 : SOP1_32 <"s_mov_regrd_b32">;
244let Defs = [SCC] in {
245def S_ABS_I32 : SOP1_32 <"s_abs_i32">;
246} // End Defs = [SCC]
247def S_MOV_FED_B32 : SOP1_32 <"s_mov_fed_b32">;
248
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000249let SubtargetPredicate = HasVGPRIndexMode in {
250def S_SET_GPR_IDX_IDX : SOP1_0_32<"s_set_gpr_idx_idx"> {
251 let Uses = [M0];
252 let Defs = [M0];
253}
254}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000255
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000256let SubtargetPredicate = isGFX9 in {
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000257 let hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC] in {
258 def S_ANDN1_SAVEEXEC_B64 : SOP1_64<"s_andn1_saveexec_b64">;
259 def S_ORN1_SAVEEXEC_B64 : SOP1_64<"s_orn1_saveexec_b64">;
260 def S_ANDN1_WREXEC_B64 : SOP1_64<"s_andn1_wrexec_b64">;
261 def S_ANDN2_WREXEC_B64 : SOP1_64<"s_andn2_wrexec_b64">;
262 } // End hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC]
263
264 def S_BITREPLICATE_B64_B32 : SOP1_64_32<"s_bitreplicate_b64_b32">;
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000265} // End SubtargetPredicate = isGFX9
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000266
Valery Pykhtina34fb492016-08-30 15:20:31 +0000267//===----------------------------------------------------------------------===//
268// SOP2 Instructions
269//===----------------------------------------------------------------------===//
270
271class SOP2_Pseudo<string opName, dag outs, dag ins,
272 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000273 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
274
Valery Pykhtina34fb492016-08-30 15:20:31 +0000275 let mayLoad = 0;
276 let mayStore = 0;
277 let hasSideEffects = 0;
278 let SALU = 1;
279 let SOP2 = 1;
280 let SchedRW = [WriteSALU];
281 let UseNamedOperandTable = 1;
282
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000283 let has_sdst = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000284
285 // Pseudo instructions have no encodings, but adding this field here allows
286 // us to do:
287 // let sdst = xxx in {
288 // for multiclasses that include both real and pseudo instructions.
289 // field bits<7> sdst = 0;
290 // let Size = 4; // Do we need size here?
291}
292
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000293class SOP2_Real<bits<7> op, SOP_Pseudo ps> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000294 InstSI <ps.OutOperandList, ps.InOperandList,
295 ps.Mnemonic # " " # ps.AsmOperands, []>,
296 Enc32 {
297 let isPseudo = 0;
298 let isCodeGenOnly = 0;
299
300 // copy relevant pseudo op flags
301 let SubtargetPredicate = ps.SubtargetPredicate;
302 let AsmMatchConverter = ps.AsmMatchConverter;
Dmitry Preobrazhensky61105ba2019-01-18 13:57:43 +0000303 let UseNamedOperandTable = ps.UseNamedOperandTable;
304 let TSFlags = ps.TSFlags;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000305
306 // encoding
307 bits<7> sdst;
308 bits<8> src0;
309 bits<8> src1;
310
311 let Inst{7-0} = src0;
312 let Inst{15-8} = src1;
313 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
314 let Inst{29-23} = op;
315 let Inst{31-30} = 0x2; // encoding
316}
317
318
319class SOP2_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000320 opName, (outs SReg_32:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000321 "$sdst, $src0, $src1", pattern
322>;
323
324class SOP2_64 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000325 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000326 "$sdst, $src0, $src1", pattern
327>;
328
329class SOP2_64_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000330 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000331 "$sdst, $src0, $src1", pattern
332>;
333
334class SOP2_64_32_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000335 opName, (outs SReg_64:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000336 "$sdst, $src0, $src1", pattern
337>;
338
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000339class UniformUnaryFrag<SDPatternOperator Op> : PatFrag <
340 (ops node:$src0),
341 (Op $src0),
342 [{ return !N->isDivergent(); }]
343>;
344
Alexander Timofeev36617f012018-09-21 10:31:22 +0000345class UniformBinFrag<SDPatternOperator Op> : PatFrag <
346 (ops node:$src0, node:$src1),
347 (Op $src0, $src1),
348 [{ return !N->isDivergent(); }]
349>;
350
Valery Pykhtina34fb492016-08-30 15:20:31 +0000351let Defs = [SCC] in { // Carry out goes to SCC
352let isCommutable = 1 in {
353def S_ADD_U32 : SOP2_32 <"s_add_u32">;
354def S_ADD_I32 : SOP2_32 <"s_add_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000355 [(set i32:$sdst, (UniformBinFrag<add> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000356>;
357} // End isCommutable = 1
358
359def S_SUB_U32 : SOP2_32 <"s_sub_u32">;
360def S_SUB_I32 : SOP2_32 <"s_sub_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000361 [(set i32:$sdst, (UniformBinFrag<sub> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000362>;
363
364let Uses = [SCC] in { // Carry in comes from SCC
365let isCommutable = 1 in {
366def S_ADDC_U32 : SOP2_32 <"s_addc_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000367 [(set i32:$sdst, (UniformBinFrag<adde> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000368} // End isCommutable = 1
369
370def S_SUBB_U32 : SOP2_32 <"s_subb_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000371 [(set i32:$sdst, (UniformBinFrag<sube> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000372} // End Uses = [SCC]
373
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000374
375let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000376def S_MIN_I32 : SOP2_32 <"s_min_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000377 [(set i32:$sdst, (UniformBinFrag<smin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000378>;
379def S_MIN_U32 : SOP2_32 <"s_min_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000380 [(set i32:$sdst, (UniformBinFrag<umin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000381>;
382def S_MAX_I32 : SOP2_32 <"s_max_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000383 [(set i32:$sdst, (UniformBinFrag<smax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000384>;
385def S_MAX_U32 : SOP2_32 <"s_max_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000386 [(set i32:$sdst, (UniformBinFrag<umax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000387>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000388} // End isCommutable = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000389} // End Defs = [SCC]
390
391
392let Uses = [SCC] in {
393 def S_CSELECT_B32 : SOP2_32 <"s_cselect_b32">;
394 def S_CSELECT_B64 : SOP2_64 <"s_cselect_b64">;
395} // End Uses = [SCC]
396
397let Defs = [SCC] in {
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000398let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000399def S_AND_B32 : SOP2_32 <"s_and_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000400 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000401>;
402
403def S_AND_B64 : SOP2_64 <"s_and_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000404 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000405>;
406
407def S_OR_B32 : SOP2_32 <"s_or_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000408 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000409>;
410
411def S_OR_B64 : SOP2_64 <"s_or_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000412 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000413>;
414
415def S_XOR_B32 : SOP2_32 <"s_xor_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000416 [(set i32:$sdst, (UniformBinFrag<xor> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000417>;
418
419def S_XOR_B64 : SOP2_64 <"s_xor_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000420 [(set i64:$sdst, (UniformBinFrag<xor> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000421>;
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +0000422
423def S_XNOR_B32 : SOP2_32 <"s_xnor_b32",
424 [(set i32:$sdst, (not (xor_oneuse i32:$src0, i32:$src1)))]
425>;
426
427def S_XNOR_B64 : SOP2_64 <"s_xnor_b64",
428 [(set i64:$sdst, (not (xor_oneuse i64:$src0, i64:$src1)))]
429>;
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000430
431def S_NAND_B32 : SOP2_32 <"s_nand_b32",
432 [(set i32:$sdst, (not (and_oneuse i32:$src0, i32:$src1)))]
433>;
434
435def S_NAND_B64 : SOP2_64 <"s_nand_b64",
436 [(set i64:$sdst, (not (and_oneuse i64:$src0, i64:$src1)))]
437>;
438
439def S_NOR_B32 : SOP2_32 <"s_nor_b32",
440 [(set i32:$sdst, (not (or_oneuse i32:$src0, i32:$src1)))]
441>;
442
443def S_NOR_B64 : SOP2_64 <"s_nor_b64",
444 [(set i64:$sdst, (not (or_oneuse i64:$src0, i64:$src1)))]
445>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000446} // End isCommutable = 1
447
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000448def S_ANDN2_B32 : SOP2_32 <"s_andn2_b32",
449 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
450>;
451
452def S_ANDN2_B64 : SOP2_64 <"s_andn2_b64",
453 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
454>;
455
456def S_ORN2_B32 : SOP2_32 <"s_orn2_b32",
457 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
458>;
459
460def S_ORN2_B64 : SOP2_64 <"s_orn2_b64",
461 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
462>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000463} // End Defs = [SCC]
464
465// Use added complexity so these patterns are preferred to the VALU patterns.
466let AddedComplexity = 1 in {
467
468let Defs = [SCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000469// TODO: b64 versions require VOP3 change since v_lshlrev_b64 is VOP3
Valery Pykhtina34fb492016-08-30 15:20:31 +0000470def S_LSHL_B32 : SOP2_32 <"s_lshl_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000471 [(set i32:$sdst, (UniformBinFrag<shl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000472>;
473def S_LSHL_B64 : SOP2_64_32 <"s_lshl_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000474 [(set i64:$sdst, (UniformBinFrag<shl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000475>;
476def S_LSHR_B32 : SOP2_32 <"s_lshr_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000477 [(set i32:$sdst, (UniformBinFrag<srl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000478>;
479def S_LSHR_B64 : SOP2_64_32 <"s_lshr_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000480 [(set i64:$sdst, (UniformBinFrag<srl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000481>;
482def S_ASHR_I32 : SOP2_32 <"s_ashr_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000483 [(set i32:$sdst, (UniformBinFrag<sra> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000484>;
485def S_ASHR_I64 : SOP2_64_32 <"s_ashr_i64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000486 [(set i64:$sdst, (UniformBinFrag<sra> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000487>;
488} // End Defs = [SCC]
489
490def S_BFM_B32 : SOP2_32 <"s_bfm_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000491 [(set i32:$sdst, (UniformBinFrag<AMDGPUbfm> i32:$src0, i32:$src1))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000492def S_BFM_B64 : SOP2_64_32_32 <"s_bfm_b64">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000493
494// TODO: S_MUL_I32 require V_MUL_LO_I32 from VOP3 change
Valery Pykhtina34fb492016-08-30 15:20:31 +0000495def S_MUL_I32 : SOP2_32 <"s_mul_i32",
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000496 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]> {
497 let isCommutable = 1;
498}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000499
500} // End AddedComplexity = 1
501
502let Defs = [SCC] in {
503def S_BFE_U32 : SOP2_32 <"s_bfe_u32">;
504def S_BFE_I32 : SOP2_32 <"s_bfe_i32">;
505def S_BFE_U64 : SOP2_64_32 <"s_bfe_u64">;
506def S_BFE_I64 : SOP2_64_32 <"s_bfe_i64">;
507} // End Defs = [SCC]
508
509def S_CBRANCH_G_FORK : SOP2_Pseudo <
510 "s_cbranch_g_fork", (outs),
Dmitry Preobrazhensky57148602017-04-14 11:52:26 +0000511 (ins SCSrc_b64:$src0, SCSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000512 "$src0, $src1"
513> {
514 let has_sdst = 0;
515}
516
517let Defs = [SCC] in {
518def S_ABSDIFF_I32 : SOP2_32 <"s_absdiff_i32">;
519} // End Defs = [SCC]
520
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000521let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000522 def S_RFE_RESTORE_B64 : SOP2_Pseudo <
523 "s_rfe_restore_b64", (outs),
524 (ins SSrc_b64:$src0, SSrc_b32:$src1),
525 "$src0, $src1"
526 > {
527 let hasSideEffects = 1;
528 let has_sdst = 0;
529 }
530}
531
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000532let SubtargetPredicate = isGFX9 in {
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000533 def S_PACK_LL_B32_B16 : SOP2_32<"s_pack_ll_b32_b16">;
534 def S_PACK_LH_B32_B16 : SOP2_32<"s_pack_lh_b32_b16">;
535 def S_PACK_HH_B32_B16 : SOP2_32<"s_pack_hh_b32_b16">;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +0000536
537 let Defs = [SCC] in {
538 def S_LSHL1_ADD_U32 : SOP2_32<"s_lshl1_add_u32">;
539 def S_LSHL2_ADD_U32 : SOP2_32<"s_lshl2_add_u32">;
540 def S_LSHL3_ADD_U32 : SOP2_32<"s_lshl3_add_u32">;
541 def S_LSHL4_ADD_U32 : SOP2_32<"s_lshl4_add_u32">;
542 } // End Defs = [SCC]
543
544 def S_MUL_HI_U32 : SOP2_32<"s_mul_hi_u32">;
545 def S_MUL_HI_I32 : SOP2_32<"s_mul_hi_i32">;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000546}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000547
548//===----------------------------------------------------------------------===//
549// SOPK Instructions
550//===----------------------------------------------------------------------===//
551
552class SOPK_Pseudo <string opName, dag outs, dag ins,
553 string asmOps, list<dag> pattern=[]> :
554 InstSI <outs, ins, "", pattern>,
555 SIMCInstr<opName, SIEncodingFamily.NONE> {
556 let isPseudo = 1;
557 let isCodeGenOnly = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000558 let mayLoad = 0;
559 let mayStore = 0;
560 let hasSideEffects = 0;
561 let SALU = 1;
562 let SOPK = 1;
563 let SchedRW = [WriteSALU];
564 let UseNamedOperandTable = 1;
565 string Mnemonic = opName;
566 string AsmOperands = asmOps;
567
568 bits<1> has_sdst = 1;
569}
570
571class SOPK_Real<bits<5> op, SOPK_Pseudo ps> :
572 InstSI <ps.OutOperandList, ps.InOperandList,
573 ps.Mnemonic # " " # ps.AsmOperands, []> {
574 let isPseudo = 0;
575 let isCodeGenOnly = 0;
576
577 // copy relevant pseudo op flags
578 let SubtargetPredicate = ps.SubtargetPredicate;
579 let AsmMatchConverter = ps.AsmMatchConverter;
580 let DisableEncoding = ps.DisableEncoding;
581 let Constraints = ps.Constraints;
582
583 // encoding
584 bits<7> sdst;
585 bits<16> simm16;
586 bits<32> imm;
587}
588
589class SOPK_Real32<bits<5> op, SOPK_Pseudo ps> :
590 SOPK_Real <op, ps>,
591 Enc32 {
592 let Inst{15-0} = simm16;
593 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
594 let Inst{27-23} = op;
595 let Inst{31-28} = 0xb; //encoding
596}
597
598class SOPK_Real64<bits<5> op, SOPK_Pseudo ps> :
599 SOPK_Real<op, ps>,
600 Enc64 {
601 let Inst{15-0} = simm16;
602 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
603 let Inst{27-23} = op;
604 let Inst{31-28} = 0xb; //encoding
605 let Inst{63-32} = imm;
606}
607
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000608class SOPKInstTable <bit is_sopk, string cmpOp = ""> {
609 bit IsSOPK = is_sopk;
610 string BaseCmpOp = cmpOp;
611}
612
Valery Pykhtina34fb492016-08-30 15:20:31 +0000613class SOPK_32 <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
614 opName,
615 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000616 (ins s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000617 "$sdst, $simm16",
618 pattern>;
619
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000620class SOPK_SCC <string opName, string base_op, bit isSignExt> : SOPK_Pseudo <
Valery Pykhtina34fb492016-08-30 15:20:31 +0000621 opName,
622 (outs),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000623 !if(isSignExt,
624 (ins SReg_32:$sdst, s16imm:$simm16),
625 (ins SReg_32:$sdst, u16imm:$simm16)),
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000626 "$sdst, $simm16", []>,
627 SOPKInstTable<1, base_op>{
Valery Pykhtina34fb492016-08-30 15:20:31 +0000628 let Defs = [SCC];
629}
630
631class SOPK_32TIE <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
632 opName,
633 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000634 (ins SReg_32:$src0, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000635 "$sdst, $simm16",
636 pattern
637>;
638
639let isReMaterializable = 1, isMoveImm = 1 in {
640def S_MOVK_I32 : SOPK_32 <"s_movk_i32">;
641} // End isReMaterializable = 1
642let Uses = [SCC] in {
643def S_CMOVK_I32 : SOPK_32 <"s_cmovk_i32">;
644}
645
646let isCompare = 1 in {
647
648// This instruction is disabled for now until we can figure out how to teach
649// the instruction selector to correctly use the S_CMP* vs V_CMP*
650// instructions.
651//
652// When this instruction is enabled the code generator sometimes produces this
653// invalid sequence:
654//
655// SCC = S_CMPK_EQ_I32 SGPR0, imm
656// VCC = COPY SCC
657// VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
658//
659// def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32",
660// [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
661// >;
662
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000663def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32", "s_cmp_eq_i32", 1>;
664def S_CMPK_LG_I32 : SOPK_SCC <"s_cmpk_lg_i32", "s_cmp_lg_i32", 1>;
665def S_CMPK_GT_I32 : SOPK_SCC <"s_cmpk_gt_i32", "s_cmp_gt_i32", 1>;
666def S_CMPK_GE_I32 : SOPK_SCC <"s_cmpk_ge_i32", "s_cmp_ge_i32", 1>;
667def S_CMPK_LT_I32 : SOPK_SCC <"s_cmpk_lt_i32", "s_cmp_lt_i32", 1>;
668def S_CMPK_LE_I32 : SOPK_SCC <"s_cmpk_le_i32", "s_cmp_le_i32", 1>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000669
670let SOPKZext = 1 in {
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000671def S_CMPK_EQ_U32 : SOPK_SCC <"s_cmpk_eq_u32", "s_cmp_eq_u32", 0>;
672def S_CMPK_LG_U32 : SOPK_SCC <"s_cmpk_lg_u32", "s_cmp_lg_u32", 0>;
673def S_CMPK_GT_U32 : SOPK_SCC <"s_cmpk_gt_u32", "s_cmp_gt_u32", 0>;
674def S_CMPK_GE_U32 : SOPK_SCC <"s_cmpk_ge_u32", "s_cmp_ge_u32", 0>;
675def S_CMPK_LT_U32 : SOPK_SCC <"s_cmpk_lt_u32", "s_cmp_lt_u32", 0>;
676def S_CMPK_LE_U32 : SOPK_SCC <"s_cmpk_le_u32", "s_cmp_le_u32", 0>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000677} // End SOPKZext = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000678} // End isCompare = 1
679
680let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
681 Constraints = "$sdst = $src0" in {
682 def S_ADDK_I32 : SOPK_32TIE <"s_addk_i32">;
683 def S_MULK_I32 : SOPK_32TIE <"s_mulk_i32">;
684}
685
686def S_CBRANCH_I_FORK : SOPK_Pseudo <
687 "s_cbranch_i_fork",
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000688 (outs), (ins SReg_64:$sdst, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000689 "$sdst, $simm16"
690>;
691
692let mayLoad = 1 in {
693def S_GETREG_B32 : SOPK_Pseudo <
694 "s_getreg_b32",
695 (outs SReg_32:$sdst), (ins hwreg:$simm16),
696 "$sdst, $simm16"
697>;
698}
699
Tom Stellard8485fa02016-12-07 02:42:15 +0000700let hasSideEffects = 1 in {
701
Valery Pykhtina34fb492016-08-30 15:20:31 +0000702def S_SETREG_B32 : SOPK_Pseudo <
703 "s_setreg_b32",
704 (outs), (ins SReg_32:$sdst, hwreg:$simm16),
Tom Stellard8485fa02016-12-07 02:42:15 +0000705 "$simm16, $sdst",
706 [(AMDGPUsetreg i32:$sdst, (i16 timm:$simm16))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000707>;
708
709// FIXME: Not on SI?
710//def S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32">;
711
712def S_SETREG_IMM32_B32 : SOPK_Pseudo <
713 "s_setreg_imm32_b32",
714 (outs), (ins i32imm:$imm, hwreg:$simm16),
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000715 "$simm16, $imm"> {
716 let Size = 8; // Unlike every other SOPK instruction.
Valery Pykhtina34fb492016-08-30 15:20:31 +0000717 let has_sdst = 0;
718}
719
Tom Stellard8485fa02016-12-07 02:42:15 +0000720} // End hasSideEffects = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000721
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000722let SubtargetPredicate = isGFX9 in {
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +0000723 def S_CALL_B64 : SOPK_Pseudo<
724 "s_call_b64",
725 (outs SReg_64:$sdst),
726 (ins s16imm:$simm16),
727 "$sdst, $simm16"> {
728 let isCall = 1;
729 }
730}
731
Valery Pykhtina34fb492016-08-30 15:20:31 +0000732//===----------------------------------------------------------------------===//
733// SOPC Instructions
734//===----------------------------------------------------------------------===//
735
736class SOPCe <bits<7> op> : Enc32 {
737 bits<8> src0;
738 bits<8> src1;
739
740 let Inst{7-0} = src0;
741 let Inst{15-8} = src1;
742 let Inst{22-16} = op;
743 let Inst{31-23} = 0x17e;
744}
745
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000746class SOPC <bits<7> op, dag outs, dag ins, string asm,
747 list<dag> pattern = []> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000748 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
749 let mayLoad = 0;
750 let mayStore = 0;
751 let hasSideEffects = 0;
752 let SALU = 1;
753 let SOPC = 1;
754 let isCodeGenOnly = 0;
755 let Defs = [SCC];
756 let SchedRW = [WriteSALU];
757 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000758}
759
760class SOPC_Base <bits<7> op, RegisterOperand rc0, RegisterOperand rc1,
761 string opName, list<dag> pattern = []> : SOPC <
762 op, (outs), (ins rc0:$src0, rc1:$src1),
763 opName#" $src0, $src1", pattern > {
764 let Defs = [SCC];
765}
766class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
767 string opName, PatLeaf cond> : SOPC_Base <
768 op, rc, rc, opName,
769 [(set SCC, (si_setcc_uniform vt:$src0, vt:$src1, cond))] > {
770}
771
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000772class SOPC_CMP_32<bits<7> op, string opName,
773 PatLeaf cond = COND_NULL, string revOp = opName>
774 : SOPC_Helper<op, SSrc_b32, i32, opName, cond>,
775 Commutable_REV<revOp, !eq(revOp, opName)>,
776 SOPKInstTable<0, opName> {
777 let isCompare = 1;
778 let isCommutable = 1;
779}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000780
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000781class SOPC_CMP_64<bits<7> op, string opName,
782 PatLeaf cond = COND_NULL, string revOp = opName>
783 : SOPC_Helper<op, SSrc_b64, i64, opName, cond>,
784 Commutable_REV<revOp, !eq(revOp, opName)> {
785 let isCompare = 1;
786 let isCommutable = 1;
787}
788
Valery Pykhtina34fb492016-08-30 15:20:31 +0000789class SOPC_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000790 : SOPC_Base<op, SSrc_b32, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000791
792class SOPC_64_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000793 : SOPC_Base<op, SSrc_b64, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000794
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000795def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00, "s_cmp_eq_i32">;
796def S_CMP_LG_I32 : SOPC_CMP_32 <0x01, "s_cmp_lg_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000797def S_CMP_GT_I32 : SOPC_CMP_32 <0x02, "s_cmp_gt_i32", COND_SGT>;
798def S_CMP_GE_I32 : SOPC_CMP_32 <0x03, "s_cmp_ge_i32", COND_SGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000799def S_CMP_LT_I32 : SOPC_CMP_32 <0x04, "s_cmp_lt_i32", COND_SLT, "s_cmp_gt_i32">;
800def S_CMP_LE_I32 : SOPC_CMP_32 <0x05, "s_cmp_le_i32", COND_SLE, "s_cmp_ge_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000801def S_CMP_EQ_U32 : SOPC_CMP_32 <0x06, "s_cmp_eq_u32", COND_EQ>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000802def S_CMP_LG_U32 : SOPC_CMP_32 <0x07, "s_cmp_lg_u32", COND_NE>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000803def S_CMP_GT_U32 : SOPC_CMP_32 <0x08, "s_cmp_gt_u32", COND_UGT>;
804def S_CMP_GE_U32 : SOPC_CMP_32 <0x09, "s_cmp_ge_u32", COND_UGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000805def S_CMP_LT_U32 : SOPC_CMP_32 <0x0a, "s_cmp_lt_u32", COND_ULT, "s_cmp_gt_u32">;
806def S_CMP_LE_U32 : SOPC_CMP_32 <0x0b, "s_cmp_le_u32", COND_ULE, "s_cmp_ge_u32">;
807
Valery Pykhtina34fb492016-08-30 15:20:31 +0000808def S_BITCMP0_B32 : SOPC_32 <0x0c, "s_bitcmp0_b32">;
809def S_BITCMP1_B32 : SOPC_32 <0x0d, "s_bitcmp1_b32">;
810def S_BITCMP0_B64 : SOPC_64_32 <0x0e, "s_bitcmp0_b64">;
811def S_BITCMP1_B64 : SOPC_64_32 <0x0f, "s_bitcmp1_b64">;
812def S_SETVSKIP : SOPC_32 <0x10, "s_setvskip">;
813
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000814let SubtargetPredicate = isVI in {
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000815def S_CMP_EQ_U64 : SOPC_CMP_64 <0x12, "s_cmp_eq_u64", COND_EQ>;
816def S_CMP_LG_U64 : SOPC_CMP_64 <0x13, "s_cmp_lg_u64", COND_NE>;
817}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000818
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000819let SubtargetPredicate = HasVGPRIndexMode in {
820def S_SET_GPR_IDX_ON : SOPC <0x11,
821 (outs),
822 (ins SSrc_b32:$src0, GPRIdxMode:$src1),
823 "s_set_gpr_idx_on $src0,$src1"> {
824 let Defs = [M0]; // No scc def
825 let Uses = [M0]; // Other bits of m0 unmodified.
826 let hasSideEffects = 1; // Sets mode.gpr_idx_en
Matt Arsenault2d8c2892016-11-01 20:42:24 +0000827 let FixedSize = 1;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000828}
829}
830
Valery Pykhtina34fb492016-08-30 15:20:31 +0000831//===----------------------------------------------------------------------===//
832// SOPP Instructions
833//===----------------------------------------------------------------------===//
834
835class SOPPe <bits<7> op> : Enc32 {
836 bits <16> simm16;
837
838 let Inst{15-0} = simm16;
839 let Inst{22-16} = op;
840 let Inst{31-23} = 0x17f; // encoding
841}
842
843class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
844 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
845
846 let mayLoad = 0;
847 let mayStore = 0;
848 let hasSideEffects = 0;
849 let SALU = 1;
850 let SOPP = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000851 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000852 let SchedRW = [WriteSALU];
853
854 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000855}
856
857
858def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
859
860let isTerminator = 1 in {
861
862def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
863 [(AMDGPUendpgm)]> {
864 let simm16 = 0;
865 let isBarrier = 1;
Matt Arsenault4e9c1e32016-10-28 23:00:38 +0000866 let isReturn = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000867}
868
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000869let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000870def S_ENDPGM_SAVED : SOPP <0x0000001B, (ins), "s_endpgm_saved"> {
871 let simm16 = 0;
872 let isBarrier = 1;
873 let isReturn = 1;
874}
875}
876
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000877let SubtargetPredicate = isGFX9 in {
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000878 let isBarrier = 1, isReturn = 1, simm16 = 0 in {
879 def S_ENDPGM_ORDERED_PS_DONE :
880 SOPP<0x01e, (ins), "s_endpgm_ordered_ps_done">;
881 } // End isBarrier = 1, isReturn = 1, simm16 = 0
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000882} // End SubtargetPredicate = isGFX9
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000883
Valery Pykhtina34fb492016-08-30 15:20:31 +0000884let isBranch = 1, SchedRW = [WriteBranch] in {
885def S_BRANCH : SOPP <
886 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
887 [(br bb:$simm16)]> {
888 let isBarrier = 1;
889}
890
891let Uses = [SCC] in {
892def S_CBRANCH_SCC0 : SOPP <
893 0x00000004, (ins sopp_brtarget:$simm16),
894 "s_cbranch_scc0 $simm16"
895>;
896def S_CBRANCH_SCC1 : SOPP <
897 0x00000005, (ins sopp_brtarget:$simm16),
Matt Arsenaultd674e0a2017-10-10 20:34:49 +0000898 "s_cbranch_scc1 $simm16"
Valery Pykhtina34fb492016-08-30 15:20:31 +0000899>;
900} // End Uses = [SCC]
901
902let Uses = [VCC] in {
903def S_CBRANCH_VCCZ : SOPP <
904 0x00000006, (ins sopp_brtarget:$simm16),
905 "s_cbranch_vccz $simm16"
906>;
907def S_CBRANCH_VCCNZ : SOPP <
908 0x00000007, (ins sopp_brtarget:$simm16),
909 "s_cbranch_vccnz $simm16"
910>;
911} // End Uses = [VCC]
912
913let Uses = [EXEC] in {
914def S_CBRANCH_EXECZ : SOPP <
915 0x00000008, (ins sopp_brtarget:$simm16),
916 "s_cbranch_execz $simm16"
917>;
918def S_CBRANCH_EXECNZ : SOPP <
919 0x00000009, (ins sopp_brtarget:$simm16),
920 "s_cbranch_execnz $simm16"
921>;
922} // End Uses = [EXEC]
923
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000924def S_CBRANCH_CDBGSYS : SOPP <
925 0x00000017, (ins sopp_brtarget:$simm16),
926 "s_cbranch_cdbgsys $simm16"
927>;
928
929def S_CBRANCH_CDBGSYS_AND_USER : SOPP <
930 0x0000001A, (ins sopp_brtarget:$simm16),
931 "s_cbranch_cdbgsys_and_user $simm16"
932>;
933
934def S_CBRANCH_CDBGSYS_OR_USER : SOPP <
935 0x00000019, (ins sopp_brtarget:$simm16),
936 "s_cbranch_cdbgsys_or_user $simm16"
937>;
938
939def S_CBRANCH_CDBGUSER : SOPP <
940 0x00000018, (ins sopp_brtarget:$simm16),
941 "s_cbranch_cdbguser $simm16"
942>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000943
944} // End isBranch = 1
945} // End isTerminator = 1
946
947let hasSideEffects = 1 in {
948def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
949 [(int_amdgcn_s_barrier)]> {
950 let SchedRW = [WriteBarrier];
951 let simm16 = 0;
952 let mayLoad = 1;
953 let mayStore = 1;
954 let isConvergent = 1;
955}
956
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000957let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000958def S_WAKEUP : SOPP <0x00000003, (ins), "s_wakeup"> {
959 let simm16 = 0;
960 let mayLoad = 1;
961 let mayStore = 1;
962}
963}
964
Valery Pykhtina34fb492016-08-30 15:20:31 +0000965let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
966def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
967def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000968def S_SETKILL : SOPP <0x0000000b, (ins i16imm:$simm16), "s_setkill $simm16">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000969
970// On SI the documentation says sleep for approximately 64 * low 2
971// bits, consistent with the reported maximum of 448. On VI the
972// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
973// maximum really 15 on VI?
974def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
975 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
976 let hasSideEffects = 1;
977 let mayLoad = 1;
978 let mayStore = 1;
979}
980
981def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
982
983let Uses = [EXEC, M0] in {
984// FIXME: Should this be mayLoad+mayStore?
985def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
986 [(AMDGPUsendmsg (i32 imm:$simm16))]
987>;
Jan Veselyd48445d2017-01-04 18:06:55 +0000988
989def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16",
990 [(AMDGPUsendmsghalt (i32 imm:$simm16))]
991>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000992} // End Uses = [EXEC, M0]
993
Valery Pykhtina34fb492016-08-30 15:20:31 +0000994def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
995def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
996 let simm16 = 0;
997}
998def S_INCPERFLEVEL : SOPP <0x00000014, (ins i32imm:$simm16), "s_incperflevel $simm16",
999 [(int_amdgcn_s_incperflevel SIMM16bit:$simm16)]> {
1000 let hasSideEffects = 1;
1001 let mayLoad = 1;
1002 let mayStore = 1;
1003}
1004def S_DECPERFLEVEL : SOPP <0x00000015, (ins i32imm:$simm16), "s_decperflevel $simm16",
1005 [(int_amdgcn_s_decperflevel SIMM16bit:$simm16)]> {
1006 let hasSideEffects = 1;
1007 let mayLoad = 1;
1008 let mayStore = 1;
1009}
1010def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
1011 let simm16 = 0;
1012}
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001013
1014let SubtargetPredicate = HasVGPRIndexMode in {
1015def S_SET_GPR_IDX_OFF : SOPP<0x1c, (ins), "s_set_gpr_idx_off"> {
1016 let simm16 = 0;
1017}
1018}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001019} // End hasSideEffects
1020
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001021let SubtargetPredicate = HasVGPRIndexMode in {
1022def S_SET_GPR_IDX_MODE : SOPP<0x1d, (ins GPRIdxMode:$simm16),
1023 "s_set_gpr_idx_mode$simm16"> {
1024 let Defs = [M0];
1025}
1026}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001027
Valery Pykhtina34fb492016-08-30 15:20:31 +00001028//===----------------------------------------------------------------------===//
1029// S_GETREG_B32 Intrinsic Pattern.
1030//===----------------------------------------------------------------------===//
Matt Arsenault90c75932017-10-03 00:06:41 +00001031def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001032 (int_amdgcn_s_getreg imm:$simm16),
1033 (S_GETREG_B32 (as_i16imm $simm16))
1034>;
1035
1036//===----------------------------------------------------------------------===//
1037// SOP1 Patterns
1038//===----------------------------------------------------------------------===//
1039
Matt Arsenault90c75932017-10-03 00:06:41 +00001040def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001041 (i64 (ctpop i64:$src)),
1042 (i64 (REG_SEQUENCE SReg_64,
1043 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +00001044 (S_MOV_B32 (i32 0)), sub1))
Valery Pykhtina34fb492016-08-30 15:20:31 +00001045>;
1046
Matt Arsenault90c75932017-10-03 00:06:41 +00001047def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001048 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
1049 (S_ABS_I32 $x)
1050>;
1051
Matt Arsenault90c75932017-10-03 00:06:41 +00001052def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001053 (i16 imm:$imm),
1054 (S_MOV_B32 imm:$imm)
1055>;
1056
1057// Same as a 32-bit inreg
Matt Arsenault90c75932017-10-03 00:06:41 +00001058def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001059 (i32 (sext i16:$src)),
1060 (S_SEXT_I32_I16 $src)
1061>;
1062
1063
Valery Pykhtina34fb492016-08-30 15:20:31 +00001064//===----------------------------------------------------------------------===//
1065// SOP2 Patterns
1066//===----------------------------------------------------------------------===//
1067
1068// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
1069// case, the sgpr-copies pass will fix this to use the vector version.
Matt Arsenault90c75932017-10-03 00:06:41 +00001070def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001071 (i32 (addc i32:$src0, i32:$src1)),
1072 (S_ADD_U32 $src0, $src1)
1073>;
1074
Tom Stellard115a6152016-11-10 16:02:37 +00001075// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
1076// REG_SEQUENCE patterns don't support instructions with multiple
1077// outputs.
Matt Arsenault90c75932017-10-03 00:06:41 +00001078def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001079 (i64 (zext i16:$src)),
1080 (REG_SEQUENCE SReg_64,
1081 (i32 (COPY_TO_REGCLASS (S_AND_B32 $src, (S_MOV_B32 (i32 0xffff))), SGPR_32)), sub0,
1082 (S_MOV_B32 (i32 0)), sub1)
1083>;
1084
Matt Arsenault90c75932017-10-03 00:06:41 +00001085def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001086 (i64 (sext i16:$src)),
1087 (REG_SEQUENCE SReg_64, (i32 (S_SEXT_I32_I16 $src)), sub0,
1088 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 (i32 (S_SEXT_I32_I16 $src)), (S_MOV_B32 (i32 31))), SGPR_32)), sub1)
1089>;
1090
Matt Arsenault90c75932017-10-03 00:06:41 +00001091def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001092 (i32 (zext i16:$src)),
1093 (S_AND_B32 (S_MOV_B32 (i32 0xffff)), $src)
1094>;
1095
1096
1097
Valery Pykhtina34fb492016-08-30 15:20:31 +00001098//===----------------------------------------------------------------------===//
1099// SOPP Patterns
1100//===----------------------------------------------------------------------===//
1101
Matt Arsenault90c75932017-10-03 00:06:41 +00001102def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001103 (int_amdgcn_s_waitcnt i32:$simm16),
1104 (S_WAITCNT (as_i16imm $simm16))
1105>;
1106
Valery Pykhtina34fb492016-08-30 15:20:31 +00001107
1108//===----------------------------------------------------------------------===//
1109// Real target instructions, move this to the appropriate subtarget TD file
1110//===----------------------------------------------------------------------===//
1111
1112class Select_si<string opName> :
1113 SIMCInstr<opName, SIEncodingFamily.SI> {
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +00001114 list<Predicate> AssemblerPredicates = [isSICI];
Valery Pykhtina34fb492016-08-30 15:20:31 +00001115 string DecoderNamespace = "SICI";
1116}
1117
1118class SOP1_Real_si<bits<8> op, SOP1_Pseudo ps> :
1119 SOP1_Real<op, ps>,
1120 Select_si<ps.Mnemonic>;
1121
1122class SOP2_Real_si<bits<7> op, SOP2_Pseudo ps> :
1123 SOP2_Real<op, ps>,
1124 Select_si<ps.Mnemonic>;
1125
1126class SOPK_Real_si<bits<5> op, SOPK_Pseudo ps> :
1127 SOPK_Real32<op, ps>,
1128 Select_si<ps.Mnemonic>;
1129
1130def S_MOV_B32_si : SOP1_Real_si <0x03, S_MOV_B32>;
1131def S_MOV_B64_si : SOP1_Real_si <0x04, S_MOV_B64>;
1132def S_CMOV_B32_si : SOP1_Real_si <0x05, S_CMOV_B32>;
1133def S_CMOV_B64_si : SOP1_Real_si <0x06, S_CMOV_B64>;
1134def S_NOT_B32_si : SOP1_Real_si <0x07, S_NOT_B32>;
1135def S_NOT_B64_si : SOP1_Real_si <0x08, S_NOT_B64>;
1136def S_WQM_B32_si : SOP1_Real_si <0x09, S_WQM_B32>;
1137def S_WQM_B64_si : SOP1_Real_si <0x0a, S_WQM_B64>;
1138def S_BREV_B32_si : SOP1_Real_si <0x0b, S_BREV_B32>;
1139def S_BREV_B64_si : SOP1_Real_si <0x0c, S_BREV_B64>;
1140def S_BCNT0_I32_B32_si : SOP1_Real_si <0x0d, S_BCNT0_I32_B32>;
1141def S_BCNT0_I32_B64_si : SOP1_Real_si <0x0e, S_BCNT0_I32_B64>;
1142def S_BCNT1_I32_B32_si : SOP1_Real_si <0x0f, S_BCNT1_I32_B32>;
1143def S_BCNT1_I32_B64_si : SOP1_Real_si <0x10, S_BCNT1_I32_B64>;
1144def S_FF0_I32_B32_si : SOP1_Real_si <0x11, S_FF0_I32_B32>;
1145def S_FF0_I32_B64_si : SOP1_Real_si <0x12, S_FF0_I32_B64>;
1146def S_FF1_I32_B32_si : SOP1_Real_si <0x13, S_FF1_I32_B32>;
1147def S_FF1_I32_B64_si : SOP1_Real_si <0x14, S_FF1_I32_B64>;
1148def S_FLBIT_I32_B32_si : SOP1_Real_si <0x15, S_FLBIT_I32_B32>;
1149def S_FLBIT_I32_B64_si : SOP1_Real_si <0x16, S_FLBIT_I32_B64>;
1150def S_FLBIT_I32_si : SOP1_Real_si <0x17, S_FLBIT_I32>;
1151def S_FLBIT_I32_I64_si : SOP1_Real_si <0x18, S_FLBIT_I32_I64>;
1152def S_SEXT_I32_I8_si : SOP1_Real_si <0x19, S_SEXT_I32_I8>;
1153def S_SEXT_I32_I16_si : SOP1_Real_si <0x1a, S_SEXT_I32_I16>;
1154def S_BITSET0_B32_si : SOP1_Real_si <0x1b, S_BITSET0_B32>;
1155def S_BITSET0_B64_si : SOP1_Real_si <0x1c, S_BITSET0_B64>;
1156def S_BITSET1_B32_si : SOP1_Real_si <0x1d, S_BITSET1_B32>;
1157def S_BITSET1_B64_si : SOP1_Real_si <0x1e, S_BITSET1_B64>;
1158def S_GETPC_B64_si : SOP1_Real_si <0x1f, S_GETPC_B64>;
1159def S_SETPC_B64_si : SOP1_Real_si <0x20, S_SETPC_B64>;
1160def S_SWAPPC_B64_si : SOP1_Real_si <0x21, S_SWAPPC_B64>;
1161def S_RFE_B64_si : SOP1_Real_si <0x22, S_RFE_B64>;
1162def S_AND_SAVEEXEC_B64_si : SOP1_Real_si <0x24, S_AND_SAVEEXEC_B64>;
1163def S_OR_SAVEEXEC_B64_si : SOP1_Real_si <0x25, S_OR_SAVEEXEC_B64>;
1164def S_XOR_SAVEEXEC_B64_si : SOP1_Real_si <0x26, S_XOR_SAVEEXEC_B64>;
1165def S_ANDN2_SAVEEXEC_B64_si: SOP1_Real_si <0x27, S_ANDN2_SAVEEXEC_B64>;
1166def S_ORN2_SAVEEXEC_B64_si : SOP1_Real_si <0x28, S_ORN2_SAVEEXEC_B64>;
1167def S_NAND_SAVEEXEC_B64_si : SOP1_Real_si <0x29, S_NAND_SAVEEXEC_B64>;
1168def S_NOR_SAVEEXEC_B64_si : SOP1_Real_si <0x2a, S_NOR_SAVEEXEC_B64>;
1169def S_XNOR_SAVEEXEC_B64_si : SOP1_Real_si <0x2b, S_XNOR_SAVEEXEC_B64>;
1170def S_QUADMASK_B32_si : SOP1_Real_si <0x2c, S_QUADMASK_B32>;
1171def S_QUADMASK_B64_si : SOP1_Real_si <0x2d, S_QUADMASK_B64>;
1172def S_MOVRELS_B32_si : SOP1_Real_si <0x2e, S_MOVRELS_B32>;
1173def S_MOVRELS_B64_si : SOP1_Real_si <0x2f, S_MOVRELS_B64>;
1174def S_MOVRELD_B32_si : SOP1_Real_si <0x30, S_MOVRELD_B32>;
1175def S_MOVRELD_B64_si : SOP1_Real_si <0x31, S_MOVRELD_B64>;
1176def S_CBRANCH_JOIN_si : SOP1_Real_si <0x32, S_CBRANCH_JOIN>;
1177def S_MOV_REGRD_B32_si : SOP1_Real_si <0x33, S_MOV_REGRD_B32>;
1178def S_ABS_I32_si : SOP1_Real_si <0x34, S_ABS_I32>;
1179def S_MOV_FED_B32_si : SOP1_Real_si <0x35, S_MOV_FED_B32>;
1180
1181def S_ADD_U32_si : SOP2_Real_si <0x00, S_ADD_U32>;
1182def S_ADD_I32_si : SOP2_Real_si <0x02, S_ADD_I32>;
1183def S_SUB_U32_si : SOP2_Real_si <0x01, S_SUB_U32>;
1184def S_SUB_I32_si : SOP2_Real_si <0x03, S_SUB_I32>;
1185def S_ADDC_U32_si : SOP2_Real_si <0x04, S_ADDC_U32>;
1186def S_SUBB_U32_si : SOP2_Real_si <0x05, S_SUBB_U32>;
1187def S_MIN_I32_si : SOP2_Real_si <0x06, S_MIN_I32>;
1188def S_MIN_U32_si : SOP2_Real_si <0x07, S_MIN_U32>;
1189def S_MAX_I32_si : SOP2_Real_si <0x08, S_MAX_I32>;
1190def S_MAX_U32_si : SOP2_Real_si <0x09, S_MAX_U32>;
1191def S_CSELECT_B32_si : SOP2_Real_si <0x0a, S_CSELECT_B32>;
1192def S_CSELECT_B64_si : SOP2_Real_si <0x0b, S_CSELECT_B64>;
1193def S_AND_B32_si : SOP2_Real_si <0x0e, S_AND_B32>;
1194def S_AND_B64_si : SOP2_Real_si <0x0f, S_AND_B64>;
1195def S_OR_B32_si : SOP2_Real_si <0x10, S_OR_B32>;
1196def S_OR_B64_si : SOP2_Real_si <0x11, S_OR_B64>;
1197def S_XOR_B32_si : SOP2_Real_si <0x12, S_XOR_B32>;
1198def S_XOR_B64_si : SOP2_Real_si <0x13, S_XOR_B64>;
1199def S_ANDN2_B32_si : SOP2_Real_si <0x14, S_ANDN2_B32>;
1200def S_ANDN2_B64_si : SOP2_Real_si <0x15, S_ANDN2_B64>;
1201def S_ORN2_B32_si : SOP2_Real_si <0x16, S_ORN2_B32>;
1202def S_ORN2_B64_si : SOP2_Real_si <0x17, S_ORN2_B64>;
1203def S_NAND_B32_si : SOP2_Real_si <0x18, S_NAND_B32>;
1204def S_NAND_B64_si : SOP2_Real_si <0x19, S_NAND_B64>;
1205def S_NOR_B32_si : SOP2_Real_si <0x1a, S_NOR_B32>;
1206def S_NOR_B64_si : SOP2_Real_si <0x1b, S_NOR_B64>;
1207def S_XNOR_B32_si : SOP2_Real_si <0x1c, S_XNOR_B32>;
1208def S_XNOR_B64_si : SOP2_Real_si <0x1d, S_XNOR_B64>;
1209def S_LSHL_B32_si : SOP2_Real_si <0x1e, S_LSHL_B32>;
1210def S_LSHL_B64_si : SOP2_Real_si <0x1f, S_LSHL_B64>;
1211def S_LSHR_B32_si : SOP2_Real_si <0x20, S_LSHR_B32>;
1212def S_LSHR_B64_si : SOP2_Real_si <0x21, S_LSHR_B64>;
1213def S_ASHR_I32_si : SOP2_Real_si <0x22, S_ASHR_I32>;
1214def S_ASHR_I64_si : SOP2_Real_si <0x23, S_ASHR_I64>;
1215def S_BFM_B32_si : SOP2_Real_si <0x24, S_BFM_B32>;
1216def S_BFM_B64_si : SOP2_Real_si <0x25, S_BFM_B64>;
1217def S_MUL_I32_si : SOP2_Real_si <0x26, S_MUL_I32>;
1218def S_BFE_U32_si : SOP2_Real_si <0x27, S_BFE_U32>;
1219def S_BFE_I32_si : SOP2_Real_si <0x28, S_BFE_I32>;
1220def S_BFE_U64_si : SOP2_Real_si <0x29, S_BFE_U64>;
1221def S_BFE_I64_si : SOP2_Real_si <0x2a, S_BFE_I64>;
1222def S_CBRANCH_G_FORK_si : SOP2_Real_si <0x2b, S_CBRANCH_G_FORK>;
1223def S_ABSDIFF_I32_si : SOP2_Real_si <0x2c, S_ABSDIFF_I32>;
1224
1225def S_MOVK_I32_si : SOPK_Real_si <0x00, S_MOVK_I32>;
1226def S_CMOVK_I32_si : SOPK_Real_si <0x02, S_CMOVK_I32>;
1227def S_CMPK_EQ_I32_si : SOPK_Real_si <0x03, S_CMPK_EQ_I32>;
1228def S_CMPK_LG_I32_si : SOPK_Real_si <0x04, S_CMPK_LG_I32>;
1229def S_CMPK_GT_I32_si : SOPK_Real_si <0x05, S_CMPK_GT_I32>;
1230def S_CMPK_GE_I32_si : SOPK_Real_si <0x06, S_CMPK_GE_I32>;
1231def S_CMPK_LT_I32_si : SOPK_Real_si <0x07, S_CMPK_LT_I32>;
1232def S_CMPK_LE_I32_si : SOPK_Real_si <0x08, S_CMPK_LE_I32>;
1233def S_CMPK_EQ_U32_si : SOPK_Real_si <0x09, S_CMPK_EQ_U32>;
1234def S_CMPK_LG_U32_si : SOPK_Real_si <0x0a, S_CMPK_LG_U32>;
1235def S_CMPK_GT_U32_si : SOPK_Real_si <0x0b, S_CMPK_GT_U32>;
1236def S_CMPK_GE_U32_si : SOPK_Real_si <0x0c, S_CMPK_GE_U32>;
1237def S_CMPK_LT_U32_si : SOPK_Real_si <0x0d, S_CMPK_LT_U32>;
1238def S_CMPK_LE_U32_si : SOPK_Real_si <0x0e, S_CMPK_LE_U32>;
1239def S_ADDK_I32_si : SOPK_Real_si <0x0f, S_ADDK_I32>;
1240def S_MULK_I32_si : SOPK_Real_si <0x10, S_MULK_I32>;
1241def S_CBRANCH_I_FORK_si : SOPK_Real_si <0x11, S_CBRANCH_I_FORK>;
1242def S_GETREG_B32_si : SOPK_Real_si <0x12, S_GETREG_B32>;
1243def S_SETREG_B32_si : SOPK_Real_si <0x13, S_SETREG_B32>;
1244//def S_GETREG_REGRD_B32_si : SOPK_Real_si <0x14, S_GETREG_REGRD_B32>; // see pseudo for comments
1245def S_SETREG_IMM32_B32_si : SOPK_Real64<0x15, S_SETREG_IMM32_B32>,
1246 Select_si<S_SETREG_IMM32_B32.Mnemonic>;
1247
1248
1249class Select_vi<string opName> :
1250 SIMCInstr<opName, SIEncodingFamily.VI> {
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +00001251 list<Predicate> AssemblerPredicates = [isVI];
Valery Pykhtina34fb492016-08-30 15:20:31 +00001252 string DecoderNamespace = "VI";
1253}
1254
1255class SOP1_Real_vi<bits<8> op, SOP1_Pseudo ps> :
1256 SOP1_Real<op, ps>,
1257 Select_vi<ps.Mnemonic>;
1258
1259
1260class SOP2_Real_vi<bits<7> op, SOP2_Pseudo ps> :
1261 SOP2_Real<op, ps>,
1262 Select_vi<ps.Mnemonic>;
1263
1264class SOPK_Real_vi<bits<5> op, SOPK_Pseudo ps> :
1265 SOPK_Real32<op, ps>,
1266 Select_vi<ps.Mnemonic>;
1267
1268def S_MOV_B32_vi : SOP1_Real_vi <0x00, S_MOV_B32>;
1269def S_MOV_B64_vi : SOP1_Real_vi <0x01, S_MOV_B64>;
1270def S_CMOV_B32_vi : SOP1_Real_vi <0x02, S_CMOV_B32>;
1271def S_CMOV_B64_vi : SOP1_Real_vi <0x03, S_CMOV_B64>;
1272def S_NOT_B32_vi : SOP1_Real_vi <0x04, S_NOT_B32>;
1273def S_NOT_B64_vi : SOP1_Real_vi <0x05, S_NOT_B64>;
1274def S_WQM_B32_vi : SOP1_Real_vi <0x06, S_WQM_B32>;
1275def S_WQM_B64_vi : SOP1_Real_vi <0x07, S_WQM_B64>;
1276def S_BREV_B32_vi : SOP1_Real_vi <0x08, S_BREV_B32>;
1277def S_BREV_B64_vi : SOP1_Real_vi <0x09, S_BREV_B64>;
1278def S_BCNT0_I32_B32_vi : SOP1_Real_vi <0x0a, S_BCNT0_I32_B32>;
1279def S_BCNT0_I32_B64_vi : SOP1_Real_vi <0x0b, S_BCNT0_I32_B64>;
1280def S_BCNT1_I32_B32_vi : SOP1_Real_vi <0x0c, S_BCNT1_I32_B32>;
1281def S_BCNT1_I32_B64_vi : SOP1_Real_vi <0x0d, S_BCNT1_I32_B64>;
1282def S_FF0_I32_B32_vi : SOP1_Real_vi <0x0e, S_FF0_I32_B32>;
1283def S_FF0_I32_B64_vi : SOP1_Real_vi <0x0f, S_FF0_I32_B64>;
1284def S_FF1_I32_B32_vi : SOP1_Real_vi <0x10, S_FF1_I32_B32>;
1285def S_FF1_I32_B64_vi : SOP1_Real_vi <0x11, S_FF1_I32_B64>;
1286def S_FLBIT_I32_B32_vi : SOP1_Real_vi <0x12, S_FLBIT_I32_B32>;
1287def S_FLBIT_I32_B64_vi : SOP1_Real_vi <0x13, S_FLBIT_I32_B64>;
1288def S_FLBIT_I32_vi : SOP1_Real_vi <0x14, S_FLBIT_I32>;
1289def S_FLBIT_I32_I64_vi : SOP1_Real_vi <0x15, S_FLBIT_I32_I64>;
1290def S_SEXT_I32_I8_vi : SOP1_Real_vi <0x16, S_SEXT_I32_I8>;
1291def S_SEXT_I32_I16_vi : SOP1_Real_vi <0x17, S_SEXT_I32_I16>;
1292def S_BITSET0_B32_vi : SOP1_Real_vi <0x18, S_BITSET0_B32>;
1293def S_BITSET0_B64_vi : SOP1_Real_vi <0x19, S_BITSET0_B64>;
1294def S_BITSET1_B32_vi : SOP1_Real_vi <0x1a, S_BITSET1_B32>;
1295def S_BITSET1_B64_vi : SOP1_Real_vi <0x1b, S_BITSET1_B64>;
1296def S_GETPC_B64_vi : SOP1_Real_vi <0x1c, S_GETPC_B64>;
1297def S_SETPC_B64_vi : SOP1_Real_vi <0x1d, S_SETPC_B64>;
1298def S_SWAPPC_B64_vi : SOP1_Real_vi <0x1e, S_SWAPPC_B64>;
1299def S_RFE_B64_vi : SOP1_Real_vi <0x1f, S_RFE_B64>;
1300def S_AND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x20, S_AND_SAVEEXEC_B64>;
1301def S_OR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x21, S_OR_SAVEEXEC_B64>;
1302def S_XOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x22, S_XOR_SAVEEXEC_B64>;
1303def S_ANDN2_SAVEEXEC_B64_vi: SOP1_Real_vi <0x23, S_ANDN2_SAVEEXEC_B64>;
1304def S_ORN2_SAVEEXEC_B64_vi : SOP1_Real_vi <0x24, S_ORN2_SAVEEXEC_B64>;
1305def S_NAND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x25, S_NAND_SAVEEXEC_B64>;
1306def S_NOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x26, S_NOR_SAVEEXEC_B64>;
1307def S_XNOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x27, S_XNOR_SAVEEXEC_B64>;
1308def S_QUADMASK_B32_vi : SOP1_Real_vi <0x28, S_QUADMASK_B32>;
1309def S_QUADMASK_B64_vi : SOP1_Real_vi <0x29, S_QUADMASK_B64>;
1310def S_MOVRELS_B32_vi : SOP1_Real_vi <0x2a, S_MOVRELS_B32>;
1311def S_MOVRELS_B64_vi : SOP1_Real_vi <0x2b, S_MOVRELS_B64>;
1312def S_MOVRELD_B32_vi : SOP1_Real_vi <0x2c, S_MOVRELD_B32>;
1313def S_MOVRELD_B64_vi : SOP1_Real_vi <0x2d, S_MOVRELD_B64>;
1314def S_CBRANCH_JOIN_vi : SOP1_Real_vi <0x2e, S_CBRANCH_JOIN>;
1315def S_MOV_REGRD_B32_vi : SOP1_Real_vi <0x2f, S_MOV_REGRD_B32>;
1316def S_ABS_I32_vi : SOP1_Real_vi <0x30, S_ABS_I32>;
1317def S_MOV_FED_B32_vi : SOP1_Real_vi <0x31, S_MOV_FED_B32>;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001318def S_SET_GPR_IDX_IDX_vi : SOP1_Real_vi <0x32, S_SET_GPR_IDX_IDX>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001319
1320def S_ADD_U32_vi : SOP2_Real_vi <0x00, S_ADD_U32>;
1321def S_ADD_I32_vi : SOP2_Real_vi <0x02, S_ADD_I32>;
1322def S_SUB_U32_vi : SOP2_Real_vi <0x01, S_SUB_U32>;
1323def S_SUB_I32_vi : SOP2_Real_vi <0x03, S_SUB_I32>;
1324def S_ADDC_U32_vi : SOP2_Real_vi <0x04, S_ADDC_U32>;
1325def S_SUBB_U32_vi : SOP2_Real_vi <0x05, S_SUBB_U32>;
1326def S_MIN_I32_vi : SOP2_Real_vi <0x06, S_MIN_I32>;
1327def S_MIN_U32_vi : SOP2_Real_vi <0x07, S_MIN_U32>;
1328def S_MAX_I32_vi : SOP2_Real_vi <0x08, S_MAX_I32>;
1329def S_MAX_U32_vi : SOP2_Real_vi <0x09, S_MAX_U32>;
1330def S_CSELECT_B32_vi : SOP2_Real_vi <0x0a, S_CSELECT_B32>;
1331def S_CSELECT_B64_vi : SOP2_Real_vi <0x0b, S_CSELECT_B64>;
1332def S_AND_B32_vi : SOP2_Real_vi <0x0c, S_AND_B32>;
1333def S_AND_B64_vi : SOP2_Real_vi <0x0d, S_AND_B64>;
1334def S_OR_B32_vi : SOP2_Real_vi <0x0e, S_OR_B32>;
1335def S_OR_B64_vi : SOP2_Real_vi <0x0f, S_OR_B64>;
1336def S_XOR_B32_vi : SOP2_Real_vi <0x10, S_XOR_B32>;
1337def S_XOR_B64_vi : SOP2_Real_vi <0x11, S_XOR_B64>;
1338def S_ANDN2_B32_vi : SOP2_Real_vi <0x12, S_ANDN2_B32>;
1339def S_ANDN2_B64_vi : SOP2_Real_vi <0x13, S_ANDN2_B64>;
1340def S_ORN2_B32_vi : SOP2_Real_vi <0x14, S_ORN2_B32>;
1341def S_ORN2_B64_vi : SOP2_Real_vi <0x15, S_ORN2_B64>;
1342def S_NAND_B32_vi : SOP2_Real_vi <0x16, S_NAND_B32>;
1343def S_NAND_B64_vi : SOP2_Real_vi <0x17, S_NAND_B64>;
1344def S_NOR_B32_vi : SOP2_Real_vi <0x18, S_NOR_B32>;
1345def S_NOR_B64_vi : SOP2_Real_vi <0x19, S_NOR_B64>;
1346def S_XNOR_B32_vi : SOP2_Real_vi <0x1a, S_XNOR_B32>;
1347def S_XNOR_B64_vi : SOP2_Real_vi <0x1b, S_XNOR_B64>;
1348def S_LSHL_B32_vi : SOP2_Real_vi <0x1c, S_LSHL_B32>;
1349def S_LSHL_B64_vi : SOP2_Real_vi <0x1d, S_LSHL_B64>;
1350def S_LSHR_B32_vi : SOP2_Real_vi <0x1e, S_LSHR_B32>;
1351def S_LSHR_B64_vi : SOP2_Real_vi <0x1f, S_LSHR_B64>;
1352def S_ASHR_I32_vi : SOP2_Real_vi <0x20, S_ASHR_I32>;
1353def S_ASHR_I64_vi : SOP2_Real_vi <0x21, S_ASHR_I64>;
1354def S_BFM_B32_vi : SOP2_Real_vi <0x22, S_BFM_B32>;
1355def S_BFM_B64_vi : SOP2_Real_vi <0x23, S_BFM_B64>;
1356def S_MUL_I32_vi : SOP2_Real_vi <0x24, S_MUL_I32>;
1357def S_BFE_U32_vi : SOP2_Real_vi <0x25, S_BFE_U32>;
1358def S_BFE_I32_vi : SOP2_Real_vi <0x26, S_BFE_I32>;
1359def S_BFE_U64_vi : SOP2_Real_vi <0x27, S_BFE_U64>;
1360def S_BFE_I64_vi : SOP2_Real_vi <0x28, S_BFE_I64>;
1361def S_CBRANCH_G_FORK_vi : SOP2_Real_vi <0x29, S_CBRANCH_G_FORK>;
1362def S_ABSDIFF_I32_vi : SOP2_Real_vi <0x2a, S_ABSDIFF_I32>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +00001363def S_PACK_LL_B32_B16_vi : SOP2_Real_vi <0x32, S_PACK_LL_B32_B16>;
1364def S_PACK_LH_B32_B16_vi : SOP2_Real_vi <0x33, S_PACK_LH_B32_B16>;
1365def S_PACK_HH_B32_B16_vi : SOP2_Real_vi <0x34, S_PACK_HH_B32_B16>;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001366def S_RFE_RESTORE_B64_vi : SOP2_Real_vi <0x2b, S_RFE_RESTORE_B64>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001367
1368def S_MOVK_I32_vi : SOPK_Real_vi <0x00, S_MOVK_I32>;
1369def S_CMOVK_I32_vi : SOPK_Real_vi <0x01, S_CMOVK_I32>;
1370def S_CMPK_EQ_I32_vi : SOPK_Real_vi <0x02, S_CMPK_EQ_I32>;
1371def S_CMPK_LG_I32_vi : SOPK_Real_vi <0x03, S_CMPK_LG_I32>;
1372def S_CMPK_GT_I32_vi : SOPK_Real_vi <0x04, S_CMPK_GT_I32>;
1373def S_CMPK_GE_I32_vi : SOPK_Real_vi <0x05, S_CMPK_GE_I32>;
1374def S_CMPK_LT_I32_vi : SOPK_Real_vi <0x06, S_CMPK_LT_I32>;
1375def S_CMPK_LE_I32_vi : SOPK_Real_vi <0x07, S_CMPK_LE_I32>;
1376def S_CMPK_EQ_U32_vi : SOPK_Real_vi <0x08, S_CMPK_EQ_U32>;
1377def S_CMPK_LG_U32_vi : SOPK_Real_vi <0x09, S_CMPK_LG_U32>;
1378def S_CMPK_GT_U32_vi : SOPK_Real_vi <0x0A, S_CMPK_GT_U32>;
1379def S_CMPK_GE_U32_vi : SOPK_Real_vi <0x0B, S_CMPK_GE_U32>;
1380def S_CMPK_LT_U32_vi : SOPK_Real_vi <0x0C, S_CMPK_LT_U32>;
1381def S_CMPK_LE_U32_vi : SOPK_Real_vi <0x0D, S_CMPK_LE_U32>;
1382def S_ADDK_I32_vi : SOPK_Real_vi <0x0E, S_ADDK_I32>;
1383def S_MULK_I32_vi : SOPK_Real_vi <0x0F, S_MULK_I32>;
1384def S_CBRANCH_I_FORK_vi : SOPK_Real_vi <0x10, S_CBRANCH_I_FORK>;
1385def S_GETREG_B32_vi : SOPK_Real_vi <0x11, S_GETREG_B32>;
1386def S_SETREG_B32_vi : SOPK_Real_vi <0x12, S_SETREG_B32>;
1387//def S_GETREG_REGRD_B32_vi : SOPK_Real_vi <0x13, S_GETREG_REGRD_B32>; // see pseudo for comments
1388def S_SETREG_IMM32_B32_vi : SOPK_Real64<0x14, S_SETREG_IMM32_B32>,
Tom Stellard2add8a12016-09-06 20:00:26 +00001389 Select_vi<S_SETREG_IMM32_B32.Mnemonic>;
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001390
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +00001391def S_CALL_B64_vi : SOPK_Real_vi <0x15, S_CALL_B64>;
1392
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001393//===----------------------------------------------------------------------===//
1394// SOP1 - GFX9.
1395//===----------------------------------------------------------------------===//
1396
1397def S_ANDN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x33, S_ANDN1_SAVEEXEC_B64>;
1398def S_ORN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x34, S_ORN1_SAVEEXEC_B64>;
1399def S_ANDN1_WREXEC_B64_vi : SOP1_Real_vi<0x35, S_ANDN1_WREXEC_B64>;
1400def S_ANDN2_WREXEC_B64_vi : SOP1_Real_vi<0x36, S_ANDN2_WREXEC_B64>;
1401def S_BITREPLICATE_B64_B32_vi : SOP1_Real_vi<0x37, S_BITREPLICATE_B64_B32>;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +00001402
1403//===----------------------------------------------------------------------===//
1404// SOP2 - GFX9.
1405//===----------------------------------------------------------------------===//
1406
1407def S_LSHL1_ADD_U32_vi : SOP2_Real_vi<0x2e, S_LSHL1_ADD_U32>;
1408def S_LSHL2_ADD_U32_vi : SOP2_Real_vi<0x2f, S_LSHL2_ADD_U32>;
1409def S_LSHL3_ADD_U32_vi : SOP2_Real_vi<0x30, S_LSHL3_ADD_U32>;
1410def S_LSHL4_ADD_U32_vi : SOP2_Real_vi<0x31, S_LSHL4_ADD_U32>;
1411def S_MUL_HI_U32_vi : SOP2_Real_vi<0x2c, S_MUL_HI_U32>;
1412def S_MUL_HI_I32_vi : SOP2_Real_vi<0x2d, S_MUL_HI_I32>;