blob: cc0e0770258dcca059bebb39ccd65b6176026a48 [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
NAKAMURA Takumi1db59952014-06-25 12:41:52 +000016#include "X86RegisterInfo.h"
Craig Topperb25fda92012-03-17 18:46:09 +000017#include "InstPrinter/X86ATTInstPrinter.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000018#include "MCTargetDesc/X86BaseInfo.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000019#include "Utils/X86ShuffleDecode.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/SmallString.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000021#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000022#include "llvm/CodeGen/MachineConstantPool.h"
23#include "llvm/CodeGen/MachineOperand.h"
Chris Lattner05f40392009-09-16 06:25:03 +000024#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000025#include "llvm/CodeGen/StackMaps.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000026#include "llvm/IR/DataLayout.h"
27#include "llvm/IR/GlobalValue.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000028#include "llvm/IR/Mangler.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000029#include "llvm/MC/MCAsmInfo.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000030#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000031#include "llvm/MC/MCContext.h"
32#include "llvm/MC/MCExpr.h"
Pete Cooper81902a32015-05-15 22:19:42 +000033#include "llvm/MC/MCFixup.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000034#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000035#include "llvm/MC/MCInstBuilder.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000036#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000037#include "llvm/MC/MCSymbol.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000038#include "llvm/Support/TargetRegistry.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000039using namespace llvm;
40
Craig Topper2a3f7752012-10-16 06:01:50 +000041namespace {
42
43/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
44class X86MCInstLower {
45 MCContext &Ctx;
Craig Topper2a3f7752012-10-16 06:01:50 +000046 const MachineFunction &MF;
47 const TargetMachine &TM;
48 const MCAsmInfo &MAI;
49 X86AsmPrinter &AsmPrinter;
50public:
Rafael Espindola38c2e652013-10-29 16:11:22 +000051 X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter);
Craig Topper2a3f7752012-10-16 06:01:50 +000052
53 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
54
55 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
56 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
57
58private:
59 MachineModuleInfoMachO &getMachOMMI() const;
Rafael Espindola38c2e652013-10-29 16:11:22 +000060 Mangler *getMang() const {
61 return AsmPrinter.Mang;
62 }
Craig Topper2a3f7752012-10-16 06:01:50 +000063};
64
65} // end anonymous namespace
66
Lang Hamesf49bc3f2014-07-24 20:40:55 +000067// Emit a minimal sequence of nops spanning NumBytes bytes.
68static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
69 const MCSubtargetInfo &STI);
70
71namespace llvm {
72 X86AsmPrinter::StackMapShadowTracker::StackMapShadowTracker(TargetMachine &TM)
Lang Hames54326492014-07-25 02:29:19 +000073 : TM(TM), InShadow(false), RequiredShadowSize(0), CurrentShadowSize(0) {}
Lang Hamesf49bc3f2014-07-24 20:40:55 +000074
75 X86AsmPrinter::StackMapShadowTracker::~StackMapShadowTracker() {}
76
77 void
Eric Christopherad1ef042015-02-20 08:01:55 +000078 X86AsmPrinter::StackMapShadowTracker::startFunction(MachineFunction &F) {
79 MF = &F;
Eric Christopherd9134482014-08-04 21:25:23 +000080 CodeEmitter.reset(TM.getTarget().createMCCodeEmitter(
Eric Christopher0169e422015-03-10 22:03:14 +000081 *MF->getSubtarget().getInstrInfo(),
82 *MF->getSubtarget().getRegisterInfo(), MF->getContext()));
Lang Hamesf49bc3f2014-07-24 20:40:55 +000083 }
84
85 void X86AsmPrinter::StackMapShadowTracker::count(MCInst &Inst,
86 const MCSubtargetInfo &STI) {
Lang Hames54326492014-07-25 02:29:19 +000087 if (InShadow) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +000088 SmallString<256> Code;
89 SmallVector<MCFixup, 4> Fixups;
90 raw_svector_ostream VecOS(Code);
Jim Grosbach91df21f2015-05-15 19:13:16 +000091 CodeEmitter->encodeInstruction(Inst, VecOS, Fixups, STI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +000092 VecOS.flush();
93 CurrentShadowSize += Code.size();
94 if (CurrentShadowSize >= RequiredShadowSize)
Lang Hames54326492014-07-25 02:29:19 +000095 InShadow = false; // The shadow is big enough. Stop counting.
Lang Hamesf49bc3f2014-07-24 20:40:55 +000096 }
97 }
98
99 void X86AsmPrinter::StackMapShadowTracker::emitShadowPadding(
100 MCStreamer &OutStreamer, const MCSubtargetInfo &STI) {
Lang Hames54326492014-07-25 02:29:19 +0000101 if (InShadow && CurrentShadowSize < RequiredShadowSize) {
102 InShadow = false;
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000103 EmitNops(OutStreamer, RequiredShadowSize - CurrentShadowSize,
Eric Christopherad1ef042015-02-20 08:01:55 +0000104 MF->getSubtarget<X86Subtarget>().is64Bit(), STI);
Lang Hames54326492014-07-25 02:29:19 +0000105 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000106 }
107
108 void X86AsmPrinter::EmitAndCountInstruction(MCInst &Inst) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000109 OutStreamer->EmitInstruction(Inst, getSubtargetInfo());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000110 SMShadowTracker.count(Inst, getSubtargetInfo());
111 }
112} // end llvm namespace
113
Rafael Espindola38c2e652013-10-29 16:11:22 +0000114X86MCInstLower::X86MCInstLower(const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000115 X86AsmPrinter &asmprinter)
Eric Christopher05b81972015-02-02 17:38:43 +0000116 : Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()), MAI(*TM.getMCAsmInfo()),
117 AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +0000118
Chris Lattner05f40392009-09-16 06:25:03 +0000119MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +0000120 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +0000121}
122
Chris Lattner31722082009-09-12 20:34:57 +0000123
Chris Lattnerd9d71862010-02-08 23:03:41 +0000124/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
125/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +0000126MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +0000127GetSymbolFromOperand(const MachineOperand &MO) const {
Eric Christopher8b770652015-01-26 19:03:15 +0000128 const DataLayout *DL = TM.getDataLayout();
Michael Liao6f720612012-10-17 02:22:27 +0000129 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +0000130
Chris Lattner35ed98a2009-09-11 05:58:44 +0000131 SmallString<128> Name;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000132 StringRef Suffix;
133
134 switch (MO.getTargetFlags()) {
135 case X86II::MO_DLLIMPORT:
136 // Handle dllimport linkage.
137 Name += "__imp_";
138 break;
139 case X86II::MO_DARWIN_STUB:
140 Suffix = "$stub";
141 break;
142 case X86II::MO_DARWIN_NONLAZY:
143 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
144 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
145 Suffix = "$non_lazy_ptr";
146 break;
147 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000148
Rafael Espindola01d19d022013-12-05 05:19:12 +0000149 if (!Suffix.empty())
Rafael Espindola58873562014-01-03 19:21:54 +0000150 Name += DL->getPrivateGlobalPrefix();
Rafael Espindola01d19d022013-12-05 05:19:12 +0000151
152 unsigned PrefixLen = Name.size();
153
Michael Liao6f720612012-10-17 02:22:27 +0000154 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +0000155 const GlobalValue *GV = MO.getGlobal();
Rafael Espindoladaeafb42014-02-19 17:23:20 +0000156 AsmPrinter.getNameWithPrefix(Name, GV);
Michael Liao6f720612012-10-17 02:22:27 +0000157 } else if (MO.isSymbol()) {
Reid Klecknerc6954712015-04-29 16:46:01 +0000158 if (MO.getTargetFlags() == X86II::MO_NOPREFIX)
159 Name += MO.getSymbolName();
160 else
161 getMang()->getNameWithPrefix(Name, MO.getSymbolName());
Michael Liao6f720612012-10-17 02:22:27 +0000162 } else if (MO.isMBB()) {
163 Name += MO.getMBB()->getSymbol()->getName();
Chris Lattner17ec6b12009-09-20 06:45:52 +0000164 }
Rafael Espindola01d19d022013-12-05 05:19:12 +0000165 unsigned OrigLen = Name.size() - PrefixLen;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000166
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000167 Name += Suffix;
Jim Grosbach6f482002015-05-18 18:43:14 +0000168 MCSymbol *Sym = Ctx.getOrCreateSymbol(Name);
Rafael Espindola01d19d022013-12-05 05:19:12 +0000169
170 StringRef OrigName = StringRef(Name).substr(PrefixLen, OrigLen);
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000171
Chris Lattnerd9d71862010-02-08 23:03:41 +0000172 // If the target flags on the operand changes the name of the symbol, do that
173 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +0000174 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000175 default: break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000176 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000177 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000178 MachineModuleInfoImpl::StubValueTy &StubSym =
179 getMachOMMI().getGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000180 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000181 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000182 StubSym =
183 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000184 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000185 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000186 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000187 break;
Chris Lattner446d5892009-09-11 06:59:18 +0000188 }
Chris Lattner19a9f422009-09-11 07:03:20 +0000189 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000190 MachineModuleInfoImpl::StubValueTy &StubSym =
191 getMachOMMI().getHiddenGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000192 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000193 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000194 StubSym =
195 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000196 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000197 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000198 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000199 break;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000200 }
201 case X86II::MO_DARWIN_STUB: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000202 MachineModuleInfoImpl::StubValueTy &StubSym =
203 getMachOMMI().getFnStubEntry(Sym);
204 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000205 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000206
Chris Lattnerd9d71862010-02-08 23:03:41 +0000207 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000208 StubSym =
209 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000210 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000211 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000212 } else {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000213 StubSym =
214 MachineModuleInfoImpl::
Jim Grosbach6f482002015-05-18 18:43:14 +0000215 StubValueTy(Ctx.getOrCreateSymbol(OrigName), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000216 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000217 break;
Chris Lattner9a7edd62009-09-11 06:36:33 +0000218 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000219 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000220
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000221 return Sym;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000222}
223
Chris Lattner31722082009-09-12 20:34:57 +0000224MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
225 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000226 // FIXME: We would like an efficient form for this, so we don't have to do a
227 // lot of extra uniquing.
Craig Topper062a2ba2014-04-25 05:30:21 +0000228 const MCExpr *Expr = nullptr;
Daniel Dunbar55992562010-03-15 23:51:06 +0000229 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000230
Chris Lattner6370d562009-09-03 04:56:20 +0000231 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000232 default: llvm_unreachable("Unknown target flag on GV operand");
233 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000234 // These affect the name of the symbol, not any suffix.
235 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000236 case X86II::MO_DLLIMPORT:
237 case X86II::MO_DARWIN_STUB:
Reid Klecknerc6954712015-04-29 16:46:01 +0000238 case X86II::MO_NOPREFIX:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000239 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000240
Eric Christopherb0e1a452010-06-03 04:07:48 +0000241 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
242 case X86II::MO_TLVP_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000243 Expr = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
Chris Lattner769aedd2010-07-14 23:04:59 +0000244 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000245 Expr = MCBinaryExpr::createSub(Expr,
246 MCSymbolRefExpr::create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000247 Ctx),
248 Ctx);
249 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000250 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000251 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000252 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
253 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000254 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
255 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
256 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000257 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000258 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000259 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000260 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
261 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
262 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
263 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000264 case X86II::MO_PIC_BASE_OFFSET:
265 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
266 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000267 Expr = MCSymbolRefExpr::create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000268 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000269 Expr = MCBinaryExpr::createSub(Expr,
270 MCSymbolRefExpr::create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000271 Ctx);
Rafael Espindolac606bfe2014-10-21 01:17:30 +0000272 if (MO.isJTI()) {
273 assert(MAI.doesSetDirectiveSuppressesReloc());
Evan Chengd0d8e332010-04-12 23:07:17 +0000274 // If .set directive is supported, use it to reduce the number of
275 // relocations the assembler will generate for differences between
276 // local labels. This is only safe when the symbols are in the same
277 // section so we are restricting it to jumptable references.
Jim Grosbach6f482002015-05-18 18:43:14 +0000278 MCSymbol *Label = Ctx.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000279 AsmPrinter.OutStreamer->EmitAssignment(Label, Expr);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000280 Expr = MCSymbolRefExpr::create(Label, Ctx);
Evan Chengd0d8e332010-04-12 23:07:17 +0000281 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000282 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000283 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000284
Craig Topper062a2ba2014-04-25 05:30:21 +0000285 if (!Expr)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000286 Expr = MCSymbolRefExpr::create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000287
Michael Liao6f720612012-10-17 02:22:27 +0000288 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000289 Expr = MCBinaryExpr::createAdd(Expr,
290 MCConstantExpr::create(MO.getOffset(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000291 Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000292 return MCOperand::createExpr(Expr);
Chris Lattner5daf6192009-09-03 04:44:53 +0000293}
294
Chris Lattner482c5df2009-09-11 04:28:13 +0000295
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000296/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
297/// a short fixed-register form.
298static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
299 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000300 assert(Inst.getOperand(0).isReg() &&
301 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000302 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
303 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
304 Inst.getNumOperands() == 2) && "Unexpected instruction!");
305
306 // Check whether the destination register can be fixed.
307 unsigned Reg = Inst.getOperand(0).getReg();
308 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
309 return;
310
311 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000312 MCOperand Saved = Inst.getOperand(ImmOp);
313 Inst = MCInst();
314 Inst.setOpcode(Opcode);
315 Inst.addOperand(Saved);
316}
317
Benjamin Kramer068a2252013-07-12 18:06:44 +0000318/// \brief If a movsx instruction has a shorter encoding for the used register
319/// simplify the instruction to use it instead.
320static void SimplifyMOVSX(MCInst &Inst) {
321 unsigned NewOpcode = 0;
322 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
323 switch (Inst.getOpcode()) {
324 default:
325 llvm_unreachable("Unexpected instruction!");
326 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
327 if (Op0 == X86::AX && Op1 == X86::AL)
328 NewOpcode = X86::CBW;
329 break;
330 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
331 if (Op0 == X86::EAX && Op1 == X86::AX)
332 NewOpcode = X86::CWDE;
333 break;
334 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
335 if (Op0 == X86::RAX && Op1 == X86::EAX)
336 NewOpcode = X86::CDQE;
337 break;
338 }
339
340 if (NewOpcode != 0) {
341 Inst = MCInst();
342 Inst.setOpcode(NewOpcode);
343 }
344}
345
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000346/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000347static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
348 unsigned Opcode) {
349 // Don't make these simplifications in 64-bit mode; other assemblers don't
350 // perform them because they make the code larger.
351 if (Printer.getSubtarget().is64Bit())
352 return;
353
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000354 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
355 unsigned AddrBase = IsStore;
356 unsigned RegOp = IsStore ? 0 : 5;
357 unsigned AddrOp = AddrBase + 3;
358 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000359 Inst.getOperand(AddrBase + X86::AddrBaseReg).isReg() &&
360 Inst.getOperand(AddrBase + X86::AddrScaleAmt).isImm() &&
361 Inst.getOperand(AddrBase + X86::AddrIndexReg).isReg() &&
362 Inst.getOperand(AddrBase + X86::AddrSegmentReg).isReg() &&
363 (Inst.getOperand(AddrOp).isExpr() ||
364 Inst.getOperand(AddrOp).isImm()) &&
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000365 "Unexpected instruction!");
366
367 // Check whether the destination register can be fixed.
368 unsigned Reg = Inst.getOperand(RegOp).getReg();
369 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
370 return;
371
372 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000373 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000374 // to do this here.
375 bool Absolute = true;
376 if (Inst.getOperand(AddrOp).isExpr()) {
377 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
378 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
379 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
380 Absolute = false;
381 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000382
Eric Christopher29b58af2010-06-17 00:51:48 +0000383 if (Absolute &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000384 (Inst.getOperand(AddrBase + X86::AddrBaseReg).getReg() != 0 ||
385 Inst.getOperand(AddrBase + X86::AddrScaleAmt).getImm() != 1 ||
386 Inst.getOperand(AddrBase + X86::AddrIndexReg).getReg() != 0))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000387 return;
388
389 // If so, rewrite the instruction.
390 MCOperand Saved = Inst.getOperand(AddrOp);
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000391 MCOperand Seg = Inst.getOperand(AddrBase + X86::AddrSegmentReg);
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000392 Inst = MCInst();
393 Inst.setOpcode(Opcode);
394 Inst.addOperand(Saved);
Craig Toppera9d2c672014-01-16 07:57:45 +0000395 Inst.addOperand(Seg);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000396}
Chris Lattner31722082009-09-12 20:34:57 +0000397
Michael Liao5bf95782014-12-04 05:20:33 +0000398static unsigned getRetOpcode(const X86Subtarget &Subtarget) {
399 return Subtarget.is64Bit() ? X86::RETQ : X86::RETL;
David Woodhouse79dd5052014-01-08 12:58:07 +0000400}
401
Chris Lattner31722082009-09-12 20:34:57 +0000402void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
403 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000404
Chris Lattner31722082009-09-12 20:34:57 +0000405 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
406 const MachineOperand &MO = MI->getOperand(i);
Chad Rosier24c19d22012-08-01 18:39:17 +0000407
Chris Lattner31722082009-09-12 20:34:57 +0000408 MCOperand MCOp;
409 switch (MO.getType()) {
410 default:
411 MI->dump();
412 llvm_unreachable("unknown operand type");
413 case MachineOperand::MO_Register:
Chris Lattner0b4a59f2009-10-19 23:35:57 +0000414 // Ignore all implicit register operands.
415 if (MO.isImplicit()) continue;
Jim Grosbache9119e42015-05-13 18:37:00 +0000416 MCOp = MCOperand::createReg(MO.getReg());
Chris Lattner31722082009-09-12 20:34:57 +0000417 break;
418 case MachineOperand::MO_Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000419 MCOp = MCOperand::createImm(MO.getImm());
Chris Lattner31722082009-09-12 20:34:57 +0000420 break;
421 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner31722082009-09-12 20:34:57 +0000422 case MachineOperand::MO_GlobalAddress:
Chris Lattner31722082009-09-12 20:34:57 +0000423 case MachineOperand::MO_ExternalSymbol:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000424 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner31722082009-09-12 20:34:57 +0000425 break;
426 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000427 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000428 break;
429 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000430 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000431 break;
Dan Gohmanf7c42992009-10-30 01:28:02 +0000432 case MachineOperand::MO_BlockAddress:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000433 MCOp = LowerSymbolOperand(MO,
434 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf7c42992009-10-30 01:28:02 +0000435 break;
Jakob Stoklund Olesenf1fb1d22012-01-18 23:52:19 +0000436 case MachineOperand::MO_RegisterMask:
437 // Ignore call clobbers.
438 continue;
Chris Lattner31722082009-09-12 20:34:57 +0000439 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000440
Chris Lattner31722082009-09-12 20:34:57 +0000441 OutMI.addOperand(MCOp);
442 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000443
Chris Lattner31722082009-09-12 20:34:57 +0000444 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000445ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000446 switch (OutMI.getOpcode()) {
Tim Northover6833e3f2013-06-10 20:43:49 +0000447 case X86::LEA64_32r:
Chris Lattnerf4693072010-07-08 23:46:44 +0000448 case X86::LEA64r:
449 case X86::LEA16r:
450 case X86::LEA32r:
451 // LEA should have a segment register, but it must be empty.
452 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
453 "Unexpected # of LEA operands");
454 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
455 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000456 break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000457
Tim Northover3a1fd4c2013-06-01 09:55:14 +0000458 case X86::MOV32ri64:
459 OutMI.setOpcode(X86::MOV32ri);
460 break;
461
Craig Toppera66d81d2013-03-14 07:09:57 +0000462 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
463 // if one of the registers is extended, but other isn't.
464 case X86::VMOVAPDrr:
465 case X86::VMOVAPDYrr:
466 case X86::VMOVAPSrr:
467 case X86::VMOVAPSYrr:
468 case X86::VMOVDQArr:
469 case X86::VMOVDQAYrr:
470 case X86::VMOVDQUrr:
471 case X86::VMOVDQUYrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000472 case X86::VMOVUPDrr:
473 case X86::VMOVUPDYrr:
474 case X86::VMOVUPSrr:
475 case X86::VMOVUPSYrr: {
Craig Topper612f7bf2013-03-16 03:44:31 +0000476 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
477 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
478 unsigned NewOpc;
479 switch (OutMI.getOpcode()) {
480 default: llvm_unreachable("Invalid opcode");
481 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
482 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
483 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
484 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
485 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
486 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
487 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
488 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
489 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
490 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
491 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
492 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
493 }
494 OutMI.setOpcode(NewOpc);
Craig Toppera66d81d2013-03-14 07:09:57 +0000495 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000496 break;
497 }
498 case X86::VMOVSDrr:
499 case X86::VMOVSSrr: {
500 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
501 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
502 unsigned NewOpc;
503 switch (OutMI.getOpcode()) {
504 default: llvm_unreachable("Invalid opcode");
505 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
506 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
507 }
508 OutMI.setOpcode(NewOpc);
509 }
Craig Toppera66d81d2013-03-14 07:09:57 +0000510 break;
511 }
512
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000513 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
514 // inputs modeled as normal uses instead of implicit uses. As such, truncate
515 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000516 case X86::TAILJMPr64:
Reid Klecknera580b6e2015-01-30 21:03:31 +0000517 case X86::TAILJMPr64_REX:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000518 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000519 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000520 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000521 MCOperand Saved = OutMI.getOperand(0);
522 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000523 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000524 OutMI.addOperand(Saved);
525 break;
526 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000527
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000528 case X86::EH_RETURN:
529 case X86::EH_RETURN64: {
530 OutMI = MCInst();
David Woodhouse79dd5052014-01-08 12:58:07 +0000531 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000532 break;
533 }
534
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000535 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000536 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000537 case X86::TAILJMPd:
538 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000539 unsigned Opcode;
540 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000541 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000542 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
543 case X86::TAILJMPd:
544 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
545 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000546
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000547 MCOperand Saved = OutMI.getOperand(0);
548 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000549 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000550 OutMI.addOperand(Saved);
551 break;
552 }
553
Craig Topperddbf51f2015-01-06 07:35:50 +0000554 case X86::DEC16r:
555 case X86::DEC32r:
556 case X86::INC16r:
557 case X86::INC32r:
558 // If we aren't in 64-bit mode we can use the 1-byte inc/dec instructions.
559 if (!AsmPrinter.getSubtarget().is64Bit()) {
560 unsigned Opcode;
561 switch (OutMI.getOpcode()) {
562 default: llvm_unreachable("Invalid opcode");
563 case X86::DEC16r: Opcode = X86::DEC16r_alt; break;
564 case X86::DEC32r: Opcode = X86::DEC32r_alt; break;
565 case X86::INC16r: Opcode = X86::INC16r_alt; break;
566 case X86::INC32r: Opcode = X86::INC32r_alt; break;
567 }
568 OutMI.setOpcode(Opcode);
569 }
570 break;
571
Chris Lattner626656a2010-10-08 03:54:52 +0000572 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
573 // this with an ugly goto in case the resultant OR uses EAX and needs the
574 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000575 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
576 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
577 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
578 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
579 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
580 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
581 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
582 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
583 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000584
Eli Friedman02f2f892011-09-07 18:48:32 +0000585 // Atomic load and store require a separate pseudo-inst because Acquire
586 // implies mayStore and Release implies mayLoad; fix these to regular MOV
587 // instructions here
Robin Morissetdf205862014-09-02 22:16:29 +0000588 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
589 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
590 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
591 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
592 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
593 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
594 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
595 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
596 case X86::RELEASE_MOV8mi: OutMI.setOpcode(X86::MOV8mi); goto ReSimplify;
597 case X86::RELEASE_MOV16mi: OutMI.setOpcode(X86::MOV16mi); goto ReSimplify;
598 case X86::RELEASE_MOV32mi: OutMI.setOpcode(X86::MOV32mi); goto ReSimplify;
599 case X86::RELEASE_MOV64mi32: OutMI.setOpcode(X86::MOV64mi32); goto ReSimplify;
600 case X86::RELEASE_ADD8mi: OutMI.setOpcode(X86::ADD8mi); goto ReSimplify;
601 case X86::RELEASE_ADD32mi: OutMI.setOpcode(X86::ADD32mi); goto ReSimplify;
602 case X86::RELEASE_ADD64mi32: OutMI.setOpcode(X86::ADD64mi32); goto ReSimplify;
603 case X86::RELEASE_AND8mi: OutMI.setOpcode(X86::AND8mi); goto ReSimplify;
604 case X86::RELEASE_AND32mi: OutMI.setOpcode(X86::AND32mi); goto ReSimplify;
605 case X86::RELEASE_AND64mi32: OutMI.setOpcode(X86::AND64mi32); goto ReSimplify;
606 case X86::RELEASE_OR8mi: OutMI.setOpcode(X86::OR8mi); goto ReSimplify;
607 case X86::RELEASE_OR32mi: OutMI.setOpcode(X86::OR32mi); goto ReSimplify;
608 case X86::RELEASE_OR64mi32: OutMI.setOpcode(X86::OR64mi32); goto ReSimplify;
609 case X86::RELEASE_XOR8mi: OutMI.setOpcode(X86::XOR8mi); goto ReSimplify;
610 case X86::RELEASE_XOR32mi: OutMI.setOpcode(X86::XOR32mi); goto ReSimplify;
611 case X86::RELEASE_XOR64mi32: OutMI.setOpcode(X86::XOR64mi32); goto ReSimplify;
612 case X86::RELEASE_INC8m: OutMI.setOpcode(X86::INC8m); goto ReSimplify;
613 case X86::RELEASE_INC16m: OutMI.setOpcode(X86::INC16m); goto ReSimplify;
614 case X86::RELEASE_INC32m: OutMI.setOpcode(X86::INC32m); goto ReSimplify;
615 case X86::RELEASE_INC64m: OutMI.setOpcode(X86::INC64m); goto ReSimplify;
616 case X86::RELEASE_DEC8m: OutMI.setOpcode(X86::DEC8m); goto ReSimplify;
617 case X86::RELEASE_DEC16m: OutMI.setOpcode(X86::DEC16m); goto ReSimplify;
618 case X86::RELEASE_DEC32m: OutMI.setOpcode(X86::DEC32m); goto ReSimplify;
619 case X86::RELEASE_DEC64m: OutMI.setOpcode(X86::DEC64m); goto ReSimplify;
Eli Friedman02f2f892011-09-07 18:48:32 +0000620
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000621 // We don't currently select the correct instruction form for instructions
622 // which have a short %eax, etc. form. Handle this by custom lowering, for
623 // now.
624 //
625 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000626 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000627 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000628 case X86::MOV8mr_NOREX:
Craig Topper4e5ab812015-01-02 07:36:23 +0000629 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o32a); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000630 case X86::MOV8rm_NOREX:
Craig Topper4e5ab812015-01-02 07:36:23 +0000631 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao32); break;
632 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o32a); break;
633 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao32); break;
634 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
635 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000636
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000637 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
638 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
639 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
640 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
641 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
642 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
643 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
644 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
645 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
646 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
647 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
648 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
649 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
650 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
651 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
652 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
653 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
654 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
655 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
656 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
657 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
658 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
659 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
660 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
661 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
662 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
663 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
664 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
665 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
666 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
667 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
668 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
669 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
670 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
671 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
672 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000673
Benjamin Kramer068a2252013-07-12 18:06:44 +0000674 // Try to shrink some forms of movsx.
675 case X86::MOVSX16rr8:
676 case X86::MOVSX32rr16:
677 case X86::MOVSX64rr32:
678 SimplifyMOVSX(OutMI);
679 break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000680 }
Chris Lattner31722082009-09-12 20:34:57 +0000681}
682
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000683void X86AsmPrinter::LowerTlsAddr(X86MCInstLower &MCInstLowering,
684 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000685
686 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
687 MI.getOpcode() == X86::TLS_base_addr64;
688
689 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
690
Lang Hames9ff69c82015-04-24 19:11:51 +0000691 MCContext &context = OutStreamer->getContext();
Rafael Espindolac4774792010-11-28 21:16:39 +0000692
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000693 if (needsPadding)
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000694 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000695
696 MCSymbolRefExpr::VariantKind SRVK;
697 switch (MI.getOpcode()) {
698 case X86::TLS_addr32:
699 case X86::TLS_addr64:
700 SRVK = MCSymbolRefExpr::VK_TLSGD;
701 break;
702 case X86::TLS_base_addr32:
703 SRVK = MCSymbolRefExpr::VK_TLSLDM;
704 break;
705 case X86::TLS_base_addr64:
706 SRVK = MCSymbolRefExpr::VK_TLSLD;
707 break;
708 default:
709 llvm_unreachable("unexpected opcode");
710 }
711
Rafael Espindolac4774792010-11-28 21:16:39 +0000712 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000713 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000714
715 MCInst LEA;
716 if (is64Bits) {
717 LEA.setOpcode(X86::LEA64r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000718 LEA.addOperand(MCOperand::createReg(X86::RDI)); // dest
719 LEA.addOperand(MCOperand::createReg(X86::RIP)); // base
720 LEA.addOperand(MCOperand::createImm(1)); // scale
721 LEA.addOperand(MCOperand::createReg(0)); // index
722 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
723 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000724 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
725 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000726 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
727 LEA.addOperand(MCOperand::createReg(X86::EBX)); // base
728 LEA.addOperand(MCOperand::createImm(1)); // scale
729 LEA.addOperand(MCOperand::createReg(0)); // index
730 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
731 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000732 } else {
733 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000734 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
735 LEA.addOperand(MCOperand::createReg(0)); // base
736 LEA.addOperand(MCOperand::createImm(1)); // scale
737 LEA.addOperand(MCOperand::createReg(X86::EBX)); // index
738 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
739 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000740 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000741 EmitAndCountInstruction(LEA);
Rafael Espindolac4774792010-11-28 21:16:39 +0000742
Hans Wennborg789acfb2012-06-01 16:27:21 +0000743 if (needsPadding) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000744 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
745 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
746 EmitAndCountInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolac4774792010-11-28 21:16:39 +0000747 }
748
Rafael Espindolac4774792010-11-28 21:16:39 +0000749 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
Jim Grosbach6f482002015-05-18 18:43:14 +0000750 MCSymbol *tlsGetAddr = context.getOrCreateSymbol(name);
Rafael Espindolac4774792010-11-28 21:16:39 +0000751 const MCSymbolRefExpr *tlsRef =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000752 MCSymbolRefExpr::create(tlsGetAddr,
Rafael Espindolac4774792010-11-28 21:16:39 +0000753 MCSymbolRefExpr::VK_PLT,
754 context);
755
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000756 EmitAndCountInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
757 : X86::CALLpcrel32)
758 .addExpr(tlsRef));
Rafael Espindolac4774792010-11-28 21:16:39 +0000759}
Devang Patel50c94312010-04-28 01:39:28 +0000760
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000761/// \brief Emit the optimal amount of multi-byte nops on X86.
David Woodhousee6c13e42014-01-28 23:12:42 +0000762static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit, const MCSubtargetInfo &STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000763 // This works only for 64bit. For 32bit we have to do additional checking if
764 // the CPU supports multi-byte nops.
765 assert(Is64Bit && "EmitNops only supports X86-64");
766 while (NumBytes) {
767 unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg;
768 Opc = IndexReg = Displacement = SegmentReg = 0;
769 BaseReg = X86::RAX; ScaleVal = 1;
770 switch (NumBytes) {
771 case 0: llvm_unreachable("Zero nops?"); break;
772 case 1: NumBytes -= 1; Opc = X86::NOOP; break;
773 case 2: NumBytes -= 2; Opc = X86::XCHG16ar; break;
774 case 3: NumBytes -= 3; Opc = X86::NOOPL; break;
775 case 4: NumBytes -= 4; Opc = X86::NOOPL; Displacement = 8; break;
776 case 5: NumBytes -= 5; Opc = X86::NOOPL; Displacement = 8;
777 IndexReg = X86::RAX; break;
778 case 6: NumBytes -= 6; Opc = X86::NOOPW; Displacement = 8;
779 IndexReg = X86::RAX; break;
780 case 7: NumBytes -= 7; Opc = X86::NOOPL; Displacement = 512; break;
781 case 8: NumBytes -= 8; Opc = X86::NOOPL; Displacement = 512;
782 IndexReg = X86::RAX; break;
783 case 9: NumBytes -= 9; Opc = X86::NOOPW; Displacement = 512;
784 IndexReg = X86::RAX; break;
785 default: NumBytes -= 10; Opc = X86::NOOPW; Displacement = 512;
786 IndexReg = X86::RAX; SegmentReg = X86::CS; break;
787 }
788
789 unsigned NumPrefixes = std::min(NumBytes, 5U);
790 NumBytes -= NumPrefixes;
791 for (unsigned i = 0; i != NumPrefixes; ++i)
792 OS.EmitBytes("\x66");
793
794 switch (Opc) {
795 default: llvm_unreachable("Unexpected opcode"); break;
796 case X86::NOOP:
David Woodhousee6c13e42014-01-28 23:12:42 +0000797 OS.EmitInstruction(MCInstBuilder(Opc), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000798 break;
799 case X86::XCHG16ar:
David Woodhousee6c13e42014-01-28 23:12:42 +0000800 OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000801 break;
802 case X86::NOOPL:
803 case X86::NOOPW:
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000804 OS.EmitInstruction(MCInstBuilder(Opc).addReg(BaseReg)
805 .addImm(ScaleVal).addReg(IndexReg)
806 .addImm(Displacement).addReg(SegmentReg), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000807 break;
808 }
809 } // while (NumBytes)
810}
811
Sanjoy Das2e0d29f2015-05-06 23:53:26 +0000812void X86AsmPrinter::LowerSTATEPOINT(const MachineInstr &MI,
813 X86MCInstLower &MCIL) {
814 assert(Subtarget->is64Bit() && "Statepoint currently only supports X86-64");
Philip Reames0365f1a2014-12-01 22:52:56 +0000815
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000816 StatepointOpers SOpers(&MI);
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000817 if (unsigned PatchBytes = SOpers.getNumPatchBytes()) {
818 EmitNops(*OutStreamer, PatchBytes, Subtarget->is64Bit(),
819 getSubtargetInfo());
820 } else {
821 // Lower call target and choose correct opcode
822 const MachineOperand &CallTarget = SOpers.getCallTarget();
823 MCOperand CallTargetMCOp;
824 unsigned CallOpcode;
825 switch (CallTarget.getType()) {
826 case MachineOperand::MO_GlobalAddress:
827 case MachineOperand::MO_ExternalSymbol:
828 CallTargetMCOp = MCIL.LowerSymbolOperand(
829 CallTarget, MCIL.GetSymbolFromOperand(CallTarget));
830 CallOpcode = X86::CALL64pcrel32;
831 // Currently, we only support relative addressing with statepoints.
832 // Otherwise, we'll need a scratch register to hold the target
833 // address. You'll fail asserts during load & relocation if this
834 // symbol is to far away. (TODO: support non-relative addressing)
835 break;
836 case MachineOperand::MO_Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000837 CallTargetMCOp = MCOperand::createImm(CallTarget.getImm());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000838 CallOpcode = X86::CALL64pcrel32;
839 // Currently, we only support relative addressing with statepoints.
840 // Otherwise, we'll need a scratch register to hold the target
841 // immediate. You'll fail asserts during load & relocation if this
842 // address is to far away. (TODO: support non-relative addressing)
843 break;
844 case MachineOperand::MO_Register:
Jim Grosbache9119e42015-05-13 18:37:00 +0000845 CallTargetMCOp = MCOperand::createReg(CallTarget.getReg());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000846 CallOpcode = X86::CALL64r;
847 break;
848 default:
849 llvm_unreachable("Unsupported operand type in statepoint call target");
850 break;
851 }
852
853 // Emit call
854 MCInst CallInst;
855 CallInst.setOpcode(CallOpcode);
856 CallInst.addOperand(CallTargetMCOp);
857 OutStreamer->EmitInstruction(CallInst, getSubtargetInfo());
858 }
Philip Reames0365f1a2014-12-01 22:52:56 +0000859
860 // Record our statepoint node in the same section used by STACKMAP
861 // and PATCHPOINT
Michael Liao5bf95782014-12-04 05:20:33 +0000862 SM.recordStatepoint(MI);
Philip Reames0365f1a2014-12-01 22:52:56 +0000863}
864
865
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000866// Lower a stackmap of the form:
867// <id>, <shadowBytes>, ...
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000868void X86AsmPrinter::LowerSTACKMAP(const MachineInstr &MI) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000869 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000870 SM.recordStackMap(MI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000871 unsigned NumShadowBytes = MI.getOperand(1).getImm();
872 SMShadowTracker.reset(NumShadowBytes);
Andrew Trick153ebe62013-10-31 22:11:56 +0000873}
874
Andrew Trick561f2212013-11-14 06:54:10 +0000875// Lower a patchpoint of the form:
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000876// [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ...
Lang Hames65613a62015-04-22 06:02:31 +0000877void X86AsmPrinter::LowerPATCHPOINT(const MachineInstr &MI,
878 X86MCInstLower &MCIL) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000879 assert(Subtarget->is64Bit() && "Patchpoint currently only supports X86-64");
880
Lang Hames9ff69c82015-04-24 19:11:51 +0000881 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000882
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000883 SM.recordPatchPoint(MI);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +0000884
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000885 PatchPointOpers opers(&MI);
886 unsigned ScratchIdx = opers.getNextScratchIdx();
Andrew Trick561f2212013-11-14 06:54:10 +0000887 unsigned EncodedBytes = 0;
Lang Hames65613a62015-04-22 06:02:31 +0000888 const MachineOperand &CalleeMO =
889 opers.getMetaOper(PatchPointOpers::TargetPos);
890
891 // Check for null target. If target is non-null (i.e. is non-zero or is
892 // symbolic) then emit a call.
893 if (!(CalleeMO.isImm() && !CalleeMO.getImm())) {
894 MCOperand CalleeMCOp;
895 switch (CalleeMO.getType()) {
896 default:
897 /// FIXME: Add a verifier check for bad callee types.
898 llvm_unreachable("Unrecognized callee operand type.");
899 case MachineOperand::MO_Immediate:
900 if (CalleeMO.getImm())
Jim Grosbache9119e42015-05-13 18:37:00 +0000901 CalleeMCOp = MCOperand::createImm(CalleeMO.getImm());
Lang Hames65613a62015-04-22 06:02:31 +0000902 break;
903 case MachineOperand::MO_ExternalSymbol:
904 case MachineOperand::MO_GlobalAddress:
905 CalleeMCOp =
906 MCIL.LowerSymbolOperand(CalleeMO,
907 MCIL.GetSymbolFromOperand(CalleeMO));
908 break;
909 }
910
Andrew Trick561f2212013-11-14 06:54:10 +0000911 // Emit MOV to materialize the target address and the CALL to target.
912 // This is encoded with 12-13 bytes, depending on which register is used.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000913 unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg();
914 if (X86II::isX86_64ExtendedReg(ScratchReg))
915 EncodedBytes = 13;
916 else
917 EncodedBytes = 12;
Lang Hames65613a62015-04-22 06:02:31 +0000918
919 EmitAndCountInstruction(
920 MCInstBuilder(X86::MOV64ri).addReg(ScratchReg).addOperand(CalleeMCOp));
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000921 EmitAndCountInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg));
Andrew Trick561f2212013-11-14 06:54:10 +0000922 }
Lang Hames65613a62015-04-22 06:02:31 +0000923
Andrew Trick153ebe62013-10-31 22:11:56 +0000924 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000925 unsigned NumBytes = opers.getMetaOper(PatchPointOpers::NBytesPos).getImm();
926 assert(NumBytes >= EncodedBytes &&
Andrew Trick153ebe62013-10-31 22:11:56 +0000927 "Patchpoint can't request size less than the length of a call.");
928
Lang Hames9ff69c82015-04-24 19:11:51 +0000929 EmitNops(*OutStreamer, NumBytes - EncodedBytes, Subtarget->is64Bit(),
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000930 getSubtargetInfo());
Andrew Trick153ebe62013-10-31 22:11:56 +0000931}
932
Reid Klecknere7040102014-08-04 21:05:27 +0000933// Returns instruction preceding MBBI in MachineFunction.
934// If MBBI is the first instruction of the first basic block, returns null.
935static MachineBasicBlock::const_iterator
936PrevCrossBBInst(MachineBasicBlock::const_iterator MBBI) {
937 const MachineBasicBlock *MBB = MBBI->getParent();
938 while (MBBI == MBB->begin()) {
939 if (MBB == MBB->getParent()->begin())
940 return nullptr;
941 MBB = MBB->getPrevNode();
942 MBBI = MBB->end();
943 }
944 return --MBBI;
945}
946
Chandler Carruthe7e9c042014-09-24 09:39:41 +0000947static const Constant *getConstantFromPool(const MachineInstr &MI,
948 const MachineOperand &Op) {
949 if (!Op.isCPI())
Chandler Carruth7b688c62014-09-24 03:06:37 +0000950 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +0000951
Chandler Carruth7b688c62014-09-24 03:06:37 +0000952 ArrayRef<MachineConstantPoolEntry> Constants =
953 MI.getParent()->getParent()->getConstantPool()->getConstants();
Chandler Carruthe7e9c042014-09-24 09:39:41 +0000954 const MachineConstantPoolEntry &ConstantEntry =
955 Constants[Op.getIndex()];
Chandler Carruth0b682d42014-09-24 02:16:12 +0000956
957 // Bail if this is a machine constant pool entry, we won't be able to dig out
958 // anything useful.
Chandler Carruthe7e9c042014-09-24 09:39:41 +0000959 if (ConstantEntry.isMachineConstantPoolEntry())
Chandler Carruth7b688c62014-09-24 03:06:37 +0000960 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +0000961
Chandler Carruthe7e9c042014-09-24 09:39:41 +0000962 auto *C = dyn_cast<Constant>(ConstantEntry.Val.ConstVal);
963 assert((!C || ConstantEntry.getType() == C->getType()) &&
Chandler Carruth0b682d42014-09-24 02:16:12 +0000964 "Expected a constant of the same type!");
Chandler Carruth7b688c62014-09-24 03:06:37 +0000965 return C;
966}
Chandler Carruth0b682d42014-09-24 02:16:12 +0000967
Chandler Carruth7b688c62014-09-24 03:06:37 +0000968static std::string getShuffleComment(const MachineOperand &DstOp,
969 const MachineOperand &SrcOp,
970 ArrayRef<int> Mask) {
971 std::string Comment;
Chandler Carruth0b682d42014-09-24 02:16:12 +0000972
973 // Compute the name for a register. This is really goofy because we have
974 // multiple instruction printers that could (in theory) use different
975 // names. Fortunately most people use the ATT style (outside of Windows)
976 // and they actually agree on register naming here. Ultimately, this is
977 // a comment, and so its OK if it isn't perfect.
978 auto GetRegisterName = [](unsigned RegNum) -> StringRef {
979 return X86ATTInstPrinter::getRegisterName(RegNum);
980 };
981
982 StringRef DstName = DstOp.isReg() ? GetRegisterName(DstOp.getReg()) : "mem";
983 StringRef SrcName = SrcOp.isReg() ? GetRegisterName(SrcOp.getReg()) : "mem";
984
985 raw_string_ostream CS(Comment);
986 CS << DstName << " = ";
987 bool NeedComma = false;
988 bool InSrc = false;
989 for (int M : Mask) {
990 // Wrap up any prior entry...
991 if (M == SM_SentinelZero && InSrc) {
992 InSrc = false;
993 CS << "]";
994 }
995 if (NeedComma)
996 CS << ",";
997 else
998 NeedComma = true;
999
1000 // Print this shuffle...
1001 if (M == SM_SentinelZero) {
1002 CS << "zero";
1003 } else {
1004 if (!InSrc) {
1005 InSrc = true;
1006 CS << SrcName << "[";
1007 }
1008 if (M == SM_SentinelUndef)
1009 CS << "u";
1010 else
1011 CS << M;
1012 }
1013 }
1014 if (InSrc)
1015 CS << "]";
1016 CS.flush();
1017
1018 return Comment;
1019}
1020
Chris Lattner94a946c2010-01-28 01:02:27 +00001021void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola38c2e652013-10-29 16:11:22 +00001022 X86MCInstLower MCInstLowering(*MF, *this);
Eric Christopher05b81972015-02-02 17:38:43 +00001023 const X86RegisterInfo *RI = MF->getSubtarget<X86Subtarget>().getRegisterInfo();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001024
Chris Lattner74f4ca72009-09-02 17:35:12 +00001025 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +00001026 case TargetOpcode::DBG_VALUE:
David Blaikieb735b4d2013-06-16 20:34:27 +00001027 llvm_unreachable("Should be handled target independently");
Dale Johannesen5d7f0a02010-04-07 01:15:14 +00001028
Eric Christopher4abffad2010-08-05 18:34:30 +00001029 // Emit nothing here but a comment if we can.
1030 case X86::Int_MemBarrier:
Lang Hames9ff69c82015-04-24 19:11:51 +00001031 OutStreamer->emitRawComment("MEMBARRIER");
Eric Christopher4abffad2010-08-05 18:34:30 +00001032 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +00001033
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001034
1035 case X86::EH_RETURN:
1036 case X86::EH_RETURN64: {
1037 // Lower these as normal, but add some comments.
1038 unsigned Reg = MI->getOperand(0).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001039 OutStreamer->AddComment(StringRef("eh_return, addr: %") +
1040 X86ATTInstPrinter::getRegisterName(Reg));
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001041 break;
1042 }
Chris Lattner88c18562010-07-09 00:49:41 +00001043 case X86::TAILJMPr:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001044 case X86::TAILJMPm:
Chris Lattner88c18562010-07-09 00:49:41 +00001045 case X86::TAILJMPd:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001046 case X86::TAILJMPr64:
1047 case X86::TAILJMPm64:
Chris Lattner88c18562010-07-09 00:49:41 +00001048 case X86::TAILJMPd64:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001049 case X86::TAILJMPr64_REX:
1050 case X86::TAILJMPm64_REX:
1051 case X86::TAILJMPd64_REX:
Chris Lattner88c18562010-07-09 00:49:41 +00001052 // Lower these as normal, but add some comments.
Lang Hames9ff69c82015-04-24 19:11:51 +00001053 OutStreamer->AddComment("TAILCALL");
Chris Lattner88c18562010-07-09 00:49:41 +00001054 break;
Rafael Espindolac4774792010-11-28 21:16:39 +00001055
1056 case X86::TLS_addr32:
1057 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +00001058 case X86::TLS_base_addr32:
1059 case X86::TLS_base_addr64:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001060 return LowerTlsAddr(MCInstLowering, *MI);
Rafael Espindolac4774792010-11-28 21:16:39 +00001061
Chris Lattner74f4ca72009-09-02 17:35:12 +00001062 case X86::MOVPC32r: {
1063 // This is a pseudo op for a two instruction sequence with a label, which
1064 // looks like:
1065 // call "L1$pb"
1066 // "L1$pb":
1067 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +00001068
Chris Lattner74f4ca72009-09-02 17:35:12 +00001069 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +00001070 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +00001071 // FIXME: We would like an efficient form for this, so we don't have to do a
1072 // lot of extra uniquing.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001073 EmitAndCountInstruction(MCInstBuilder(X86::CALLpcrel32)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001074 .addExpr(MCSymbolRefExpr::create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +00001075
Chris Lattner74f4ca72009-09-02 17:35:12 +00001076 // Emit the label.
Lang Hames9ff69c82015-04-24 19:11:51 +00001077 OutStreamer->EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +00001078
Chris Lattner74f4ca72009-09-02 17:35:12 +00001079 // popl $reg
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001080 EmitAndCountInstruction(MCInstBuilder(X86::POP32r)
1081 .addReg(MI->getOperand(0).getReg()));
Chris Lattner74f4ca72009-09-02 17:35:12 +00001082 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001083 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001084
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001085 case X86::ADD32ri: {
1086 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
1087 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
1088 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001089
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001090 // Okay, we have something like:
1091 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +00001092
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001093 // For this, we want to print something like:
1094 // MYGLOBAL + (. - PICBASE)
1095 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +00001096 // to it.
Jim Grosbach6f482002015-05-18 18:43:14 +00001097 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001098 OutStreamer->EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +00001099
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001100 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +00001101 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +00001102
Jim Grosbach13760bd2015-05-30 01:25:56 +00001103 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001104 const MCExpr *PICBase =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001105 MCSymbolRefExpr::create(MF->getPICBaseSymbol(), OutContext);
1106 DotExpr = MCBinaryExpr::createSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001107
Jim Grosbach13760bd2015-05-30 01:25:56 +00001108 DotExpr = MCBinaryExpr::createAdd(MCSymbolRefExpr::create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001109 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001110
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001111 EmitAndCountInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001112 .addReg(MI->getOperand(0).getReg())
1113 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001114 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001115 return;
1116 }
Philip Reames0365f1a2014-12-01 22:52:56 +00001117 case TargetOpcode::STATEPOINT:
Sanjoy Das2e0d29f2015-05-06 23:53:26 +00001118 return LowerSTATEPOINT(*MI, MCInstLowering);
Michael Liao5bf95782014-12-04 05:20:33 +00001119
Andrew Trick153ebe62013-10-31 22:11:56 +00001120 case TargetOpcode::STACKMAP:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001121 return LowerSTACKMAP(*MI);
Andrew Trick153ebe62013-10-31 22:11:56 +00001122
1123 case TargetOpcode::PATCHPOINT:
Lang Hames65613a62015-04-22 06:02:31 +00001124 return LowerPATCHPOINT(*MI, MCInstLowering);
Lang Hamesc2b77232013-11-11 23:00:41 +00001125
1126 case X86::MORESTACK_RET:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001127 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
Lang Hamesc2b77232013-11-11 23:00:41 +00001128 return;
1129
1130 case X86::MORESTACK_RET_RESTORE_R10:
1131 // Return, then restore R10.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001132 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
1133 EmitAndCountInstruction(MCInstBuilder(X86::MOV64rr)
1134 .addReg(X86::R10)
1135 .addReg(X86::RAX));
Lang Hamesc2b77232013-11-11 23:00:41 +00001136 return;
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001137
1138 case X86::SEH_PushReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001139 OutStreamer->EmitWinCFIPushReg(RI->getSEHRegNum(MI->getOperand(0).getImm()));
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001140 return;
1141
1142 case X86::SEH_SaveReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001143 OutStreamer->EmitWinCFISaveReg(RI->getSEHRegNum(MI->getOperand(0).getImm()),
Saleem Abdulrasool7206a522014-06-29 01:52:01 +00001144 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001145 return;
1146
Lang Hames9ff69c82015-04-24 19:11:51 +00001147 case X86::SEH_SaveXMM:
1148 OutStreamer->EmitWinCFISaveXMM(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1149 MI->getOperand(1).getImm());
1150 return;
1151
1152 case X86::SEH_StackAlloc:
1153 OutStreamer->EmitWinCFIAllocStack(MI->getOperand(0).getImm());
1154 return;
1155
1156 case X86::SEH_SetFrame:
1157 OutStreamer->EmitWinCFISetFrame(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1158 MI->getOperand(1).getImm());
1159 return;
1160
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001161 case X86::SEH_PushFrame:
Lang Hames9ff69c82015-04-24 19:11:51 +00001162 OutStreamer->EmitWinCFIPushFrame(MI->getOperand(0).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001163 return;
1164
1165 case X86::SEH_EndPrologue:
Lang Hames9ff69c82015-04-24 19:11:51 +00001166 OutStreamer->EmitWinCFIEndProlog();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001167 return;
Chandler Carruth185cc182014-07-25 23:47:11 +00001168
Reid Klecknere7040102014-08-04 21:05:27 +00001169 case X86::SEH_Epilogue: {
1170 MachineBasicBlock::const_iterator MBBI(MI);
1171 // Check if preceded by a call and emit nop if so.
1172 for (MBBI = PrevCrossBBInst(MBBI); MBBI; MBBI = PrevCrossBBInst(MBBI)) {
1173 // Conservatively assume that pseudo instructions don't emit code and keep
1174 // looking for a call. We may emit an unnecessary nop in some cases.
1175 if (!MBBI->isPseudo()) {
1176 if (MBBI->isCall())
1177 EmitAndCountInstruction(MCInstBuilder(X86::NOOP));
1178 break;
1179 }
1180 }
1181 return;
1182 }
1183
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001184 // Lower PSHUFB and VPERMILP normally but add a comment if we can find
1185 // a constant shuffle mask. We won't be able to do this at the MC layer
1186 // because the mask isn't an immediate.
Chandler Carruth185cc182014-07-25 23:47:11 +00001187 case X86::PSHUFBrm:
Chandler Carruth98443d82014-09-25 00:24:19 +00001188 case X86::VPSHUFBrm:
1189 case X86::VPSHUFBYrm: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001190 if (!OutStreamer->isVerboseAsm())
Chandler Carruthedf50212014-09-24 03:06:34 +00001191 break;
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001192 assert(MI->getNumOperands() > 5 &&
1193 "We should always have at least 5 operands!");
1194 const MachineOperand &DstOp = MI->getOperand(0);
1195 const MachineOperand &SrcOp = MI->getOperand(1);
1196 const MachineOperand &MaskOp = MI->getOperand(5);
1197
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001198 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001199 SmallVector<int, 16> Mask;
David Majnemer14141f92015-01-11 07:29:51 +00001200 DecodePSHUFBMask(C, Mask);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001201 if (!Mask.empty())
Lang Hames9ff69c82015-04-24 19:11:51 +00001202 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001203 }
1204 break;
1205 }
1206 case X86::VPERMILPSrm:
1207 case X86::VPERMILPDrm:
1208 case X86::VPERMILPSYrm:
1209 case X86::VPERMILPDYrm: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001210 if (!OutStreamer->isVerboseAsm())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001211 break;
1212 assert(MI->getNumOperands() > 5 &&
1213 "We should always have at least 5 operands!");
1214 const MachineOperand &DstOp = MI->getOperand(0);
1215 const MachineOperand &SrcOp = MI->getOperand(1);
1216 const MachineOperand &MaskOp = MI->getOperand(5);
1217
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001218 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001219 SmallVector<int, 16> Mask;
1220 DecodeVPERMILPMask(C, Mask);
1221 if (!Mask.empty())
Lang Hames9ff69c82015-04-24 19:11:51 +00001222 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001223 }
Chandler Carruth185cc182014-07-25 23:47:11 +00001224 break;
Chris Lattner74f4ca72009-09-02 17:35:12 +00001225 }
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001226
1227 // For loads from a constant pool to a vector register, print the constant
1228 // loaded.
1229 case X86::MOVAPDrm:
1230 case X86::VMOVAPDrm:
1231 case X86::VMOVAPDYrm:
1232 case X86::MOVUPDrm:
1233 case X86::VMOVUPDrm:
1234 case X86::VMOVUPDYrm:
1235 case X86::MOVAPSrm:
1236 case X86::VMOVAPSrm:
1237 case X86::VMOVAPSYrm:
1238 case X86::MOVUPSrm:
1239 case X86::VMOVUPSrm:
1240 case X86::VMOVUPSYrm:
1241 case X86::MOVDQArm:
1242 case X86::VMOVDQArm:
1243 case X86::VMOVDQAYrm:
1244 case X86::MOVDQUrm:
1245 case X86::VMOVDQUrm:
1246 case X86::VMOVDQUYrm:
Lang Hames9ff69c82015-04-24 19:11:51 +00001247 if (!OutStreamer->isVerboseAsm())
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001248 break;
1249 if (MI->getNumOperands() > 4)
1250 if (auto *C = getConstantFromPool(*MI, MI->getOperand(4))) {
1251 std::string Comment;
1252 raw_string_ostream CS(Comment);
1253 const MachineOperand &DstOp = MI->getOperand(0);
1254 CS << X86ATTInstPrinter::getRegisterName(DstOp.getReg()) << " = ";
1255 if (auto *CDS = dyn_cast<ConstantDataSequential>(C)) {
1256 CS << "[";
1257 for (int i = 0, NumElements = CDS->getNumElements(); i < NumElements; ++i) {
1258 if (i != 0)
1259 CS << ",";
1260 if (CDS->getElementType()->isIntegerTy())
1261 CS << CDS->getElementAsInteger(i);
1262 else if (CDS->getElementType()->isFloatTy())
1263 CS << CDS->getElementAsFloat(i);
1264 else if (CDS->getElementType()->isDoubleTy())
1265 CS << CDS->getElementAsDouble(i);
1266 else
1267 CS << "?";
1268 }
1269 CS << "]";
Lang Hames9ff69c82015-04-24 19:11:51 +00001270 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001271 } else if (auto *CV = dyn_cast<ConstantVector>(C)) {
1272 CS << "<";
1273 for (int i = 0, NumOperands = CV->getNumOperands(); i < NumOperands; ++i) {
1274 if (i != 0)
1275 CS << ",";
1276 Constant *COp = CV->getOperand(i);
1277 if (isa<UndefValue>(COp)) {
1278 CS << "u";
1279 } else if (auto *CI = dyn_cast<ConstantInt>(COp)) {
1280 CS << CI->getZExtValue();
1281 } else if (auto *CF = dyn_cast<ConstantFP>(COp)) {
1282 SmallString<32> Str;
1283 CF->getValueAPF().toString(Str);
1284 CS << Str;
1285 } else {
1286 CS << "?";
1287 }
1288 }
1289 CS << ">";
Lang Hames9ff69c82015-04-24 19:11:51 +00001290 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001291 }
1292 }
1293 break;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001294 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001295
Chris Lattner31722082009-09-12 20:34:57 +00001296 MCInst TmpInst;
1297 MCInstLowering.Lower(MI, TmpInst);
Pete Cooper3c0af3522014-10-27 19:40:35 +00001298
1299 // Stackmap shadows cannot include branch targets, so we can count the bytes
Pete Cooper7c801dc2014-10-27 22:38:45 +00001300 // in a call towards the shadow, but must ensure that the no thread returns
1301 // in to the stackmap shadow. The only way to achieve this is if the call
1302 // is at the end of the shadow.
1303 if (MI->isCall()) {
1304 // Count then size of the call towards the shadow
1305 SMShadowTracker.count(TmpInst, getSubtargetInfo());
1306 // Then flush the shadow so that we fill with nops before the call, not
1307 // after it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001308 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001309 // Then emit the call
Lang Hames9ff69c82015-04-24 19:11:51 +00001310 OutStreamer->EmitInstruction(TmpInst, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001311 return;
1312 }
1313
1314 EmitAndCountInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +00001315}