blob: 55eea5fcd46d154a1a1d8ee250982924cdc097ce [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
18// PowerPC specific DAG Nodes.
19//
20
21def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
22def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
23def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
24
Chris Lattner261009a2005-10-25 20:55:47 +000025def PPCfsel : SDNode<"PPCISD::FSEL",
26 // Type constraint for fsel.
27 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
28 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000029
Nate Begeman69caef22005-12-13 22:55:22 +000030def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
31def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
32def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
33def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000034
Chris Lattnerfea33f72005-12-06 02:10:38 +000035// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
36// amounts. These nodes are generated by the multi-precision shift code.
37def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
38 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
39]>;
40def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
41def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
42def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
43
Chris Lattnerf9797942005-12-04 19:01:59 +000044// These are target-independent nodes, but have target-specific formats.
45def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
46def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
47def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
48
Evan Cheng9ae48602005-12-23 22:14:32 +000049def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
Nate Begemanb11b8e42005-12-20 00:26:01 +000050def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag, [SDNPHasChain]>;
51
Chris Lattner0ec8fa02005-09-08 19:50:41 +000052//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +000053// PowerPC specific transformation functions and pattern fragments.
54//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +000055
Nate Begeman9f3c26c2005-10-19 18:42:01 +000056def SHL32 : SDNodeXForm<imm, [{
57 // Transformation function: 31 - imm
58 return getI32Imm(31 - N->getValue());
59}]>;
60
61def SHL64 : SDNodeXForm<imm, [{
62 // Transformation function: 63 - imm
63 return getI32Imm(63 - N->getValue());
64}]>;
65
66def SRL32 : SDNodeXForm<imm, [{
67 // Transformation function: 32 - imm
68 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
69}]>;
70
71def SRL64 : SDNodeXForm<imm, [{
72 // Transformation function: 64 - imm
73 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
74}]>;
75
Chris Lattner39b4d83f2005-09-09 00:39:56 +000076def LO16 : SDNodeXForm<imm, [{
77 // Transformation function: get the low 16 bits.
78 return getI32Imm((unsigned short)N->getValue());
79}]>;
80
81def HI16 : SDNodeXForm<imm, [{
82 // Transformation function: shift the immediate value down into the low bits.
83 return getI32Imm((unsigned)N->getValue() >> 16);
84}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +000085
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +000086def HA16 : SDNodeXForm<imm, [{
87 // Transformation function: shift the immediate value down into the low bits.
88 signed int Val = N->getValue();
89 return getI32Imm((Val - (signed short)Val) >> 16);
90}]>;
91
92
Chris Lattner2d8032b2005-09-08 17:33:10 +000093def immSExt16 : PatLeaf<(imm), [{
94 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
95 // field. Used by instructions like 'addi'.
96 return (int)N->getValue() == (short)N->getValue();
97}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +000098def immZExt16 : PatLeaf<(imm), [{
99 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
100 // field. Used by instructions like 'ori'.
101 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000102}], LO16>;
103
Chris Lattner2d8032b2005-09-08 17:33:10 +0000104def imm16Shifted : PatLeaf<(imm), [{
105 // imm16Shifted predicate - True if only bits in the top 16-bits of the
106 // immediate are set. Used by instructions like 'addis'.
107 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000108}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000109
Chris Lattner76cb0062005-09-08 17:40:49 +0000110/*
111// Example of a legalize expander: Only for PPC64.
112def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
113 [(set f64:$tmp , (FCTIDZ f64:$src)),
114 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
115 (store f64:$tmp, i32:$tmpFI),
116 (set i64:$dst, (load i32:$tmpFI))],
117 Subtarget_PPC64>;
118*/
Chris Lattner2d8032b2005-09-08 17:33:10 +0000119
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000120//===----------------------------------------------------------------------===//
121// PowerPC Flag Definitions.
122
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000123class isPPC64 { bit PPC64 = 1; }
124class isVMX { bit VMX = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000125class isDOT {
126 list<Register> Defs = [CR0];
127 bit RC = 1;
128}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000129
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000130
131
132//===----------------------------------------------------------------------===//
133// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000134
Chris Lattnerf006d152005-09-14 20:53:05 +0000135def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000136 let PrintMethod = "printU5ImmOperand";
137}
Chris Lattnerf006d152005-09-14 20:53:05 +0000138def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000139 let PrintMethod = "printU6ImmOperand";
140}
Chris Lattnerf006d152005-09-14 20:53:05 +0000141def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000142 let PrintMethod = "printS16ImmOperand";
143}
Chris Lattnerf006d152005-09-14 20:53:05 +0000144def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000145 let PrintMethod = "printU16ImmOperand";
146}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000147def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
148 let PrintMethod = "printS16X4ImmOperand";
149}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000150def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000151 let PrintMethod = "printBranchOperand";
152}
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000153def calltarget : Operand<i32> {
154 let PrintMethod = "printCallOperand";
155}
Nate Begemana171f6b2005-11-16 00:48:01 +0000156def aaddr : Operand<i32> {
157 let PrintMethod = "printAbsAddrOperand";
158}
Nate Begeman61738782004-09-02 08:13:00 +0000159def piclabel: Operand<i32> {
160 let PrintMethod = "printPICLabel";
161}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000162def symbolHi: Operand<i32> {
163 let PrintMethod = "printSymbolHi";
164}
165def symbolLo: Operand<i32> {
166 let PrintMethod = "printSymbolLo";
167}
Nate Begeman8465fe82005-07-20 22:42:00 +0000168def crbitm: Operand<i8> {
169 let PrintMethod = "printcrbitm";
170}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000171// Address operands
172def memri : Operand<i32> {
173 let PrintMethod = "printMemRegImm";
174 let NumMIOperands = 2;
175 let MIOperandInfo = (ops i32imm, GPRC);
176}
177def memrr : Operand<i32> {
178 let PrintMethod = "printMemRegReg";
179 let NumMIOperands = 2;
180 let MIOperandInfo = (ops GPRC, GPRC);
181}
182
183// Define X86 specific addressing mode.
184def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
185def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
186def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner8a796852004-08-15 05:20:16 +0000187
Evan Cheng3db275d2005-12-14 22:07:12 +0000188//===----------------------------------------------------------------------===//
189// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000190def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000191
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000192//===----------------------------------------------------------------------===//
193// PowerPC Instruction Definitions.
194
Misha Brukmane05203f2004-06-21 16:55:25 +0000195// Pseudo-instructions:
Chris Lattnerb439dad2005-10-25 20:58:43 +0000196def PHI : Pseudo<(ops variable_ops), "; PHI", []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000197
Chris Lattnerf9797942005-12-04 19:01:59 +0000198let isLoad = 1, hasCtrlDep = 1 in {
199def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
200 "; ADJCALLSTACKDOWN",
201 [(callseq_start imm:$amt)]>;
202def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
203 "; ADJCALLSTACKUP",
204 [(callseq_end imm:$amt)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000205}
Chris Lattner81ff73e2005-10-25 21:03:41 +0000206def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
207 [(set GPRC:$rD, (undef))]>;
208def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
209 [(set F8RC:$rD, (undef))]>;
210def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
211 [(set F4RC:$rD, (undef))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000212
Chris Lattner9b577f12005-08-26 21:23:58 +0000213// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
214// scheduler into a branch sequence.
215let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
216 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000217 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000218 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000219 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000220 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerb439dad2005-10-25 20:58:43 +0000221 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000222}
223
224
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000225let isTerminator = 1 in {
Evan Cheng9ae48602005-12-23 22:14:32 +0000226 // FIXME: temporary workaround for return without an incoming flag.
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000227 let isReturn = 1 in
Evan Cheng9ae48602005-12-23 22:14:32 +0000228 def BLRVOID : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(ret)]>;
229 let isReturn = 1, hasInFlag = 1 in
230 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, []>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000231 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000232}
233
Chris Lattner915fd0d2005-02-15 20:26:49 +0000234let Defs = [LR] in
Chris Lattnerb439dad2005-10-25 20:58:43 +0000235 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
Misha Brukmane05203f2004-06-21 16:55:25 +0000236
Chris Lattnerfd857da2005-12-04 18:48:01 +0000237let isBranch = 1, isTerminator = 1, hasCtrlDep = 1 in {
Chris Lattner2e84be222005-09-14 21:10:24 +0000238 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
239 target:$true, target:$false),
Chris Lattnerb439dad2005-10-25 20:58:43 +0000240 "; COND_BRANCH", []>;
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000241 def B : IForm<18, 0, 0, (ops target:$dst),
242 "b $dst", BrB,
243 [(br bb:$dst)]>;
Chris Lattner40565d72004-11-22 23:07:01 +0000244
Misha Brukman5295e1d2004-08-09 17:24:04 +0000245 // FIXME: 4*CR# needs to be added to the BI field!
246 // This will only work for CR0 as it stands now
Nate Begeman7b809f52005-08-26 04:11:42 +0000247 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000248 "blt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000249 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000250 "ble $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000251 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000252 "beq $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000253 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000254 "bge $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000255 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000256 "bgt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000257 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000258 "bne $crS, $block", BrB>;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000259 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
260 "bun $crS, $block", BrB>;
261 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
262 "bnu $crS, $block", BrB>;
Misha Brukman767fa112004-06-28 18:23:35 +0000263}
264
Chris Lattner4e5a3a62005-05-15 20:11:44 +0000265let isCall = 1,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000266 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000267 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
268 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner46323cf2005-08-22 22:32:13 +0000269 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000270 CR0,CR1,CR5,CR6,CR7] in {
271 // Convenient aliases for call instructions
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000272 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
273 "bl $func", BrB, []>;
274 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
275 "bla $func", BrB, []>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000276 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
277 []>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000278}
279
Nate Begeman143cf942004-08-30 02:28:06 +0000280// D-Form instructions. Most instructions that perform an operation on a
281// register and an immediate are of this type.
282//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000283let isLoad = 1 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000284def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
285 "lbz $rD, $src", LdStGeneral,
286 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
287def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
288 "lha $rD, $src", LdStLHA,
289 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>;
290def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
291 "lhz $rD, $src", LdStGeneral,
292 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000293def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000294 "lmw $rD, $disp($rA)", LdStLMW,
295 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000296def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
297 "lwz $rD, $src", LdStGeneral,
298 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000299def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000300 "lwzu $rD, $disp($rA)", LdStGeneral,
301 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000302}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000303def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000304 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000305 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000306def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000307 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000308 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000309def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000310 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000311 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000312def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000313 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000314 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000315def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000316 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000317 [(set GPRC:$rD, (add GPRC:$rA,
318 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000319def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000320 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000321 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000322def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000323 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnerf023b2c2005-09-28 22:47:06 +0000324 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner63ed7492005-11-17 07:04:43 +0000325def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000326 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000327 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000328def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000329 "lis $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000330 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000331let isStore = 1 in {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000332def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000333 "stmw $rS, $disp($rA)", LdStLMW,
334 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000335def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
336 "stb $rS, $src", LdStGeneral,
337 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
338def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
339 "sth $rS, $src", LdStGeneral,
340 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
341def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
342 "stw $rS, $src", LdStGeneral,
343 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000344def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000345 "stwu $rS, $disp($rA)", LdStGeneral,
346 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000347}
Chris Lattnerb2367e32005-04-19 04:59:28 +0000348def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000349 "andi. $dst, $src1, $src2", IntGeneral,
Chris Lattner76cb0062005-09-08 17:40:49 +0000350 []>, isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000351def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000352 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner76cb0062005-09-08 17:40:49 +0000353 []>, isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000354def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000355 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000356 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000357def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000358 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000359 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000360def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000361 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000362 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000363def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000364 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattnerf006d152005-09-14 20:53:05 +0000365 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000366def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
367 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000368def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000369 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000370def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000371 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000372def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000373 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000374def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000375 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000376def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000377 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000378def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000379 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000380let isLoad = 1 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000381def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
382 "lfs $rD, $src", LdStLFDU,
383 [(set F4RC:$rD, (load iaddr:$src))]>;
384def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
385 "lfd $rD, $src", LdStLFD,
386 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000387}
388let isStore = 1 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000389def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
390 "stfs $rS, $dst", LdStUX,
391 [(store F4RC:$rS, iaddr:$dst)]>;
392def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
393 "stfd $rS, $dst", LdStUX,
394 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000395}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000396
397// DS-Form instructions. Load/Store instructions available in PPC-64
398//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000399let isLoad = 1 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000400def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000401 "lwa $rT, $DS($rA)", LdStLWA,
402 []>, isPPC64;
Chris Lattner5a2fb972005-10-18 16:51:22 +0000403def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000404 "ld $rT, $DS($rA)", LdStLD,
405 []>, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000406}
407let isStore = 1 in {
Chris Lattner5a2fb972005-10-18 16:51:22 +0000408def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000409 "std $rT, $DS($rA)", LdStSTD,
410 []>, isPPC64;
Chris Lattner5a2fb972005-10-18 16:51:22 +0000411def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000412 "stdu $rT, $DS($rA)", LdStSTD,
413 []>, isPPC64;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000414}
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000415
Nate Begeman143cf942004-08-30 02:28:06 +0000416// X-Form instructions. Most instructions that perform an operation on a
417// register and another register are of this type.
418//
Nate Begeman6e6514c2004-10-07 22:30:03 +0000419let isLoad = 1 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000420def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
421 "lbzx $rD, $src", LdStGeneral,
422 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
423def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
424 "lhax $rD, $src", LdStLHA,
425 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>;
426def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
427 "lhzx $rD, $src", LdStGeneral,
428 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
429def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
430 "lwax $rD, $src", LdStLHA,
431 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64;
432def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
433 "lwzx $rD, $src", LdStGeneral,
434 [(set GPRC:$rD, (load xaddr:$src))]>;
435def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
436 "ldx $rD, $src", LdStLD,
437 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begeman8492fd32005-11-23 05:29:52 +0000438def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000439 "lvebx $vD, $base, $rA", LdStGeneral,
440 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000441def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000442 "lvehx $vD, $base, $rA", LdStGeneral,
443 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000444def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000445 "lvewx $vD, $base, $rA", LdStGeneral,
446 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000447def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
448 "lvx $vD, $src", LdStGeneral,
449 [(set VRRC:$vD, (load xoaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000450}
Nate Begemanade6f9a2005-12-09 23:54:18 +0000451def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
452 "lvsl $vD, $base, $rA", LdStGeneral,
453 []>;
454def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
455 "lvsl $vD, $base, $rA", LdStGeneral,
456 []>;
Chris Lattner9220f922005-09-03 00:21:51 +0000457def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000458 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000459 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000460def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000461 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000462 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000463def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000464 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000465 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000466def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000467 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000468 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000469def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000470 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000471 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000472def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000473 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman0b71e002005-10-18 00:28:58 +0000474 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000475def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000476 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000477 []>;
478def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000479 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000480 []>;
Chris Lattner9220f922005-09-03 00:21:51 +0000481def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000482 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000483 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000484def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000485 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000486 []>, isDOT;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000487def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000488 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000489 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
490def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000491 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000492 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000493def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000494 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000495 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000496def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000497 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000498 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000499def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000500 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000501 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000502def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000503 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000504 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000505def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000506 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000507 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000508def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000509 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000510 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000511def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000512 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000513 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000514let isStore = 1 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000515def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
516 "stbx $rS, $dst", LdStGeneral,
517 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>;
518def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
519 "sthx $rS, $dst", LdStGeneral,
520 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>;
521def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
522 "stwx $rS, $dst", LdStGeneral,
523 [(store GPRC:$rS, xaddr:$dst)]>;
Chris Lattner15709c22005-04-19 04:51:30 +0000524def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000525 "stwux $rS, $rA, $rB", LdStGeneral,
526 []>;
Chris Lattner15709c22005-04-19 04:51:30 +0000527def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000528 "stdx $rS, $rA, $rB", LdStSTD,
529 []>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000530def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000531 "stdux $rS, $rA, $rB", LdStSTD,
532 []>, isPPC64;
Nate Begeman8492fd32005-11-23 05:29:52 +0000533def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000534 "stvebx $rS, $rA, $rB", LdStGeneral,
535 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000536def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000537 "stvehx $rS, $rA, $rB", LdStGeneral,
538 []>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000539def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000540 "stvewx $rS, $rA, $rB", LdStGeneral,
541 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000542def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
543 "stvx $rS, $dst", LdStGeneral,
544 [(store VRRC:$rS, xoaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000545}
Chris Lattnerf9172e12005-04-19 05:15:18 +0000546def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000547 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000548 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000549def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000550 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000551 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000552def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000553 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000554 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000555def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000556 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000557 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman11fd6b22005-11-26 22:39:34 +0000558def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
559 "extsw $rA, $rS", IntGeneral,
560 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000561def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000562 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000563def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000564 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000565def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000566 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000567def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000568 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner15709c22005-04-19 04:51:30 +0000569def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000570 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000571def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000572 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000573//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000574// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000575def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000576 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000577def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000578 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000579
Nate Begeman6e6514c2004-10-07 22:30:03 +0000580let isLoad = 1 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000581def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
582 "lfsx $frD, $src", LdStLFDU,
583 [(set F4RC:$frD, (load xaddr:$src))]>;
584def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
585 "lfdx $frD, $src", LdStLFDU,
586 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000587}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000588def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000589 "fcfid $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000590 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000591def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000592 "fctidz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000593 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000594def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000595 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000596 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000597def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000598 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000599 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000600def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000601 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000602 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
603def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000604 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000605 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000606
607/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
608def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000609 "fmr $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000610 []>; // (set F4RC:$frD, F4RC:$frB)
611def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000612 "fmr $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000613 []>; // (set F8RC:$frD, F8RC:$frB)
614def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000615 "fmr $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000616 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000617
618// These are artificially split into two different forms, for 4/8 byte FP.
619def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000620 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000621 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
622def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000623 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000624 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
625def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000626 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000627 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
628def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000629 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000630 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
631def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000632 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000633 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
634def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000635 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000636 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
637
Nate Begeman8465fe82005-07-20 22:42:00 +0000638
Nate Begeman6e6514c2004-10-07 22:30:03 +0000639let isStore = 1 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000640def STFIWX: XForm_28<31, 983, (ops F4RC:$frS, memrr:$dst),
641 "stfiwx $frS, $dst", LdStUX,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000642 []>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000643def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
644 "stfsx $frS, $dst", LdStUX,
645 [(store F4RC:$frS, xaddr:$dst)]>;
646def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
647 "stfdx $frS, $dst", LdStUX,
648 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000649}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000650
Nate Begeman143cf942004-08-30 02:28:06 +0000651// XL-Form instructions. condition register logical ops.
652//
Chris Lattner15709c22005-04-19 04:51:30 +0000653def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000654 "mcrf $BF, $BFA", BrMCR>;
Nate Begeman143cf942004-08-30 02:28:06 +0000655
656// XFX-Form instructions. Instructions that deal with SPRs
657//
Misha Brukmane882d302004-10-23 06:05:49 +0000658// Note that although LR should be listed as `8' and CTR as `9' in the SPR
659// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
660// which means the SPR value needs to be multiplied by a factor of 32.
Nate Begeman048b2632005-11-29 22:42:50 +0000661def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
662def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
Jim Laskey74ab9962005-10-19 19:51:16 +0000663def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
Chris Lattner422e23d2005-08-26 22:05:54 +0000664def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000665 "mtcrf $FXM, $rS", BrMCRX>;
Nate Begeman048b2632005-11-29 22:42:50 +0000666def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
667 "mfcr $rT, $FXM", SprMFCR>;
668def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
669def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
670def MTSPR : XFXForm_7<31, 467, (ops GPRC:$rS, u16imm:$UIMM), "mtspr $UIMM, $rS",
671 SprMTSPR>;
Nate Begeman143cf942004-08-30 02:28:06 +0000672
Nate Begeman143cf942004-08-30 02:28:06 +0000673// XS-Form instructions. Just 'sradi'
674//
Chris Lattnerf9172e12005-04-19 05:15:18 +0000675def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000676 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman143cf942004-08-30 02:28:06 +0000677
678// XO-Form instructions. Arithmetic instructions that can set overflow bit
679//
Nate Begeman0b71e002005-10-18 00:28:58 +0000680def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000681 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000682 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000683def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000684 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman0b71e002005-10-18 00:28:58 +0000685 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000686def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000687 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000688 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000689def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000690 "adde $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000691 []>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000692def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000693 "divd $rT, $rA, $rB", IntDivD,
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000694 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
695def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000696 "divdu $rT, $rA, $rB", IntDivD,
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000697 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000698def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000699 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000700 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000701def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000702 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000703 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000704def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
705 "mulhd $rT, $rA, $rB", IntMulHW,
706 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
707def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
708 "mulhdu $rT, $rA, $rB", IntMulHWU,
709 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000710def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000711 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000712 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000713def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000714 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000715 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000716def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000717 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman60bbe2d2005-10-20 07:51:08 +0000718 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000719def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000720 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000721 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000722def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000723 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000724 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000725def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000726 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000727 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000728def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000729 "subfe $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000730 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000731def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000732 "addme $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000733 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000734def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000735 "addze $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000736 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000737def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000738 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000739 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000740def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000741 "subfze $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000742 []>;
Nate Begeman143cf942004-08-30 02:28:06 +0000743
744// A-Form instructions. Most of the instructions executed in the FPU are of
745// this type.
746//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000747def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000748 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000749 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000750 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000751 F8RC:$FRB))]>,
752 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000753def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000754 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000755 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000756 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000757 F4RC:$FRB))]>,
758 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000759def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000760 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000761 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000762 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000763 F8RC:$FRB))]>,
764 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000765def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000766 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000767 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000768 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000769 F4RC:$FRB))]>,
770 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000771def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000772 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000773 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000774 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000775 F8RC:$FRB)))]>,
776 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000777def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000778 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000779 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000780 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000781 F4RC:$FRB)))]>,
782 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000783def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000784 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000785 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000786 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000787 F8RC:$FRB)))]>,
788 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000789def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000790 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000791 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000792 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000793 F4RC:$FRB)))]>,
794 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000795// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
796// having 4 of these, force the comparison to always be an 8-byte double (code
797// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000798// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000799def FSELD : AForm_1<63, 23,
800 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000801 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000802 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000803def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000804 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000805 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000806 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000807def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000808 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000809 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000810 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000811def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000812 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000813 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000814 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000815def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000816 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000817 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000818 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000819def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000820 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000821 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +0000822 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000823def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000824 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000825 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000826 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000827def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000828 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000829 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000830 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000831def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000832 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000833 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000834 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000835def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000836 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000837 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000838 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman143cf942004-08-30 02:28:06 +0000839
Nate Begemana113d742004-08-31 02:28:08 +0000840// M-Form instructions. rotate and mask instructions.
841//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000842let isTwoAddress = 1, isCommutable = 1 in {
843// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000844def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000845 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +0000846 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000847 []>;
Nate Begeman0b71e002005-10-18 00:28:58 +0000848def RLDIMI : MDForm_1<30, 3,
849 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000850 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000851 []>, isPPC64;
Nate Begeman29dc5f22004-10-16 20:43:38 +0000852}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000853def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000854 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000855 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000856 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000857def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000858 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000859 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000860 []>, isDOT;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000861def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000862 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000863 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000864 []>;
Nate Begemana113d742004-08-31 02:28:08 +0000865
866// MD-Form instructions. 64 bit rotate instructions.
867//
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000868def RLDICL : MDForm_1<30, 0,
Nate Begeman0b71e002005-10-18 00:28:58 +0000869 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000870 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000871 []>, isPPC64;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000872def RLDICR : MDForm_1<30, 1,
Nate Begeman0b71e002005-10-18 00:28:58 +0000873 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000874 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000875 []>, isPPC64;
Nate Begemana113d742004-08-31 02:28:08 +0000876
Nate Begeman8492fd32005-11-23 05:29:52 +0000877// VA-Form instructions. 3-input AltiVec ops.
Nate Begemanc1381182005-11-29 08:04:45 +0000878def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
879 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
880 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemane37cb602005-12-14 22:54:33 +0000881 VRRC:$vB))]>,
882 Requires<[FPContractions]>;
Nate Begemanc1381182005-11-29 08:04:45 +0000883def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Nate Begemane37cb602005-12-14 22:54:33 +0000884 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
885 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
886 VRRC:$vC),
887 VRRC:$vB)))]>,
888 Requires<[FPContractions]>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000889
890// VX-Form instructions. AltiVec arithmetic ops.
891def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
892 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begemanc1381182005-11-29 08:04:45 +0000893 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begeman8492fd32005-11-23 05:29:52 +0000894def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
895 "vcfsx $vD, $vB, $UIMM", VecFP,
896 []>;
897def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
898 "vcfux $vD, $vB, $UIMM", VecFP,
899 []>;
Nate Begemanc1381182005-11-29 08:04:45 +0000900def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
901 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begeman8492fd32005-11-23 05:29:52 +0000902 []>;
Nate Begemanc1381182005-11-29 08:04:45 +0000903def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
904 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begeman8492fd32005-11-23 05:29:52 +0000905 []>;
Nate Begemanc1381182005-11-29 08:04:45 +0000906def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
907 "vexptefp $vD, $vB", VecFP,
908 []>;
909def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
910 "vlogefp $vD, $vB", VecFP,
911 []>;
912def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
913 "vmaxfp $vD, $vA, $vB", VecFP,
914 []>;
915def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
916 "vminfp $vD, $vA, $vB", VecFP,
917 []>;
918def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
919 "vrefp $vD, $vB", VecFP,
920 []>;
921def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
922 "vrfim $vD, $vB", VecFP,
923 []>;
924def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
925 "vrfin $vD, $vB", VecFP,
926 []>;
927def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
928 "vrfip $vD, $vB", VecFP,
929 []>;
930def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
931 "vrfiz $vD, $vB", VecFP,
932 []>;
933def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
934 "vrsqrtefp $vD, $vB", VecFP,
935 []>;
936def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
937 "vsubfp $vD, $vA, $vB", VecFP,
938 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Nate Begeman40f081d2005-12-14 00:34:09 +0000939def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
940 "vxor $vD, $vA, $vB", VecFP,
941 []>;
942
943// VX-Form Pseudo Instructions
944
945def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
946 "vxor $vD, $vD, $vD", VecFP,
947 []>;
948
Nate Begeman8492fd32005-11-23 05:29:52 +0000949
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000950//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +0000951// DWARF Pseudo Instructions
952//
953
954def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
955 "; .loc $file, $line, $col",
956 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
957 (i32 imm:$file))]>;
958
959//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000960// PowerPC Instruction Patterns
961//
962
Chris Lattner4435b142005-09-26 22:20:16 +0000963// Arbitrary immediate support. Implement in terms of LIS/ORI.
964def : Pat<(i32 imm:$imm),
965 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +0000966
967// Implement the 'not' operation with the NOR instruction.
968def NOT : Pat<(not GPRC:$in),
969 (NOR GPRC:$in, GPRC:$in)>;
970
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000971// ADD an arbitrary immediate.
972def : Pat<(add GPRC:$in, imm:$imm),
973 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
974// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000975def : Pat<(or GPRC:$in, imm:$imm),
976 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000977// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000978def : Pat<(xor GPRC:$in, imm:$imm),
979 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begemanfd0d55e2005-10-21 06:36:18 +0000980def : Pat<(or (shl GPRC:$rS, GPRC:$rB),
981 (srl GPRC:$rS, (sub 32, GPRC:$rB))),
982 (RLWNM GPRC:$rS, GPRC:$rB, 0, 31)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +0000983
Nate Begeman672578b2005-12-16 09:19:13 +0000984def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerc16b0c32005-10-19 04:32:04 +0000985 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begeman672578b2005-12-16 09:19:13 +0000986def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner5b6f4dc2005-10-19 01:38:02 +0000987 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begeman672578b2005-12-16 09:19:13 +0000988def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner5b6f4dc2005-10-19 01:38:02 +0000989 (OR8To4 G8RC:$in, G8RC:$in)>;
990
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000991// SHL
Chris Lattnerf3322af2005-12-05 02:34:05 +0000992def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000993 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +0000994def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000995 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
996// SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +0000997def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000998 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerf3322af2005-12-05 02:34:05 +0000999def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001000 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1001
Chris Lattner595088a2005-11-17 07:30:41 +00001002// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00001003def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1004def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1005def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1006def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +00001007def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1008 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +00001009def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1010 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00001011
Nate Begeman40f081d2005-12-14 00:34:09 +00001012def : Pat<(fmul VRRC:$vA, VRRC:$vB),
1013 (VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
1014
Nate Begemane37cb602005-12-14 22:54:33 +00001015// Fused negative multiply subtract, alternate pattern
1016def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1017 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1018 Requires<[FPContractions]>;
1019def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1020 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1021 Requires<[FPContractions]>;
1022
Nate Begeman69caef22005-12-13 22:55:22 +00001023// Fused multiply add and multiply sub for packed float. These are represented
1024// separately from the real instructions above, for operations that must have
1025// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1026def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1027 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1028def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1029 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1030
Chris Lattnerfea33f72005-12-06 02:10:38 +00001031// Standard shifts. These are represented separately from the real shifts above
1032// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1033// amounts.
1034def : Pat<(sra GPRC:$rS, GPRC:$rB),
1035 (SRAW GPRC:$rS, GPRC:$rB)>;
1036def : Pat<(srl GPRC:$rS, GPRC:$rB),
1037 (SRW GPRC:$rS, GPRC:$rB)>;
1038def : Pat<(shl GPRC:$rS, GPRC:$rB),
1039 (SLW GPRC:$rS, GPRC:$rB)>;
1040
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001041def : Pat<(i32 (zextload iaddr:$src, i1)),
1042 (LBZ iaddr:$src)>;
1043def : Pat<(i32 (zextload xaddr:$src, i1)),
1044 (LBZX xaddr:$src)>;
1045def : Pat<(i32 (extload iaddr:$src, i1)),
1046 (LBZ iaddr:$src)>;
1047def : Pat<(i32 (extload xaddr:$src, i1)),
1048 (LBZX xaddr:$src)>;
1049def : Pat<(i32 (extload iaddr:$src, i8)),
1050 (LBZ iaddr:$src)>;
1051def : Pat<(i32 (extload xaddr:$src, i8)),
1052 (LBZX xaddr:$src)>;
1053def : Pat<(i32 (extload iaddr:$src, i16)),
1054 (LHZ iaddr:$src)>;
1055def : Pat<(i32 (extload xaddr:$src, i16)),
1056 (LHZX xaddr:$src)>;
1057def : Pat<(f64 (extload iaddr:$src, f32)),
1058 (FMRSD (LFS iaddr:$src))>;
1059def : Pat<(f64 (extload xaddr:$src, f32)),
1060 (FMRSD (LFSX xaddr:$src))>;
1061
Evan Cheng9ae48602005-12-23 22:14:32 +00001062def : Pat<(retflag), (BLR)>;
Nate Begemanb11b8e42005-12-20 00:26:01 +00001063
Chris Lattner6736a6c2005-09-24 00:41:58 +00001064// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner0ebec062005-09-15 21:44:00 +00001065/*
Chris Lattner6b013fc2005-09-14 18:18:39 +00001066def : Pattern<(xor GPRC:$in, imm:$imm),
1067 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1068 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner0ebec062005-09-15 21:44:00 +00001069*/
Chris Lattner6b013fc2005-09-14 18:18:39 +00001070
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001071//===----------------------------------------------------------------------===//
1072// PowerPCInstrInfo Definition
1073//
Chris Lattner0782e272004-12-16 16:31:57 +00001074def PowerPCInstrInfo : InstrInfo {
1075 let PHIInst = PHI;
1076
1077 let TSFlagsFields = [ "VMX", "PPC64" ];
1078 let TSFlagsShifts = [ 0, 1 ];
1079
1080 let isLittleEndianEncoding = 1;
1081}
Chris Lattner39b4d83f2005-09-09 00:39:56 +00001082