blob: 5293e3160fe5f1927a9592bce3ae01d149a9f4c0 [file] [log] [blame]
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen4d7432e2010-12-10 22:21:05 +000017#include "AllocationOrder.h"
Jakob Stoklund Olesen91cbcaf2011-04-02 06:03:35 +000018#include "InterferenceCache.h"
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +000019#include "LiveDebugVariables.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000020#include "RegAllocBase.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000021#include "SpillPlacement.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "Spiller.h"
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000023#include "SplitKit.h"
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000024#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000025#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000026#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000027#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000028#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000029#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000030#include "llvm/CodeGen/LiveRegMatrix.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000031#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000032#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000033#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000035#include "llvm/CodeGen/MachineLoopInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000037#include "llvm/CodeGen/RegAllocRegistry.h"
Quentin Colombet1fb3362a2014-01-02 22:47:22 +000038#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/CodeGen/VirtRegMap.h"
40#include "llvm/PassAnalysisSupport.h"
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +000041#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000042#include "llvm/Support/Debug.h"
43#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +000044#include "llvm/Support/Timer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +000046#include <queue>
47
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000048using namespace llvm;
49
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000050STATISTIC(NumGlobalSplits, "Number of split global live ranges");
51STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000052STATISTIC(NumEvicted, "Number of interferences evicted");
53
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +000054static cl::opt<SplitEditor::ComplementSpillMode>
55SplitSpillMode("split-spill-mode", cl::Hidden,
56 cl::desc("Spill mode for splitting live ranges"),
57 cl::values(clEnumValN(SplitEditor::SM_Partition, "default", "Default"),
58 clEnumValN(SplitEditor::SM_Size, "size", "Optimize for size"),
59 clEnumValN(SplitEditor::SM_Speed, "speed", "Optimize for speed"),
60 clEnumValEnd),
61 cl::init(SplitEditor::SM_Partition));
62
Quentin Colombet87769712014-02-05 22:13:59 +000063static cl::opt<unsigned>
64LastChanceRecoloringMaxDepth("lcr-max-depth", cl::Hidden,
65 cl::desc("Last chance recoloring max depth"),
66 cl::init(5));
67
68static cl::opt<unsigned> LastChanceRecoloringMaxInterference(
69 "lcr-max-interf", cl::Hidden,
70 cl::desc("Last chance recoloring maximum number of considered"
71 " interference at a time"),
72 cl::init(8));
73
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000074static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
75 createGreedyRegisterAllocator);
76
77namespace {
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +000078class RAGreedy : public MachineFunctionPass,
79 public RegAllocBase,
80 private LiveRangeEdit::Delegate {
Quentin Colombet87769712014-02-05 22:13:59 +000081 // Convenient shortcuts.
82 typedef std::priority_queue<std::pair<unsigned, unsigned> > PQueue;
83 typedef SmallPtrSet<LiveInterval *, 4> SmallLISet;
84 typedef SmallSet<unsigned, 16> SmallVirtRegSet;
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +000085
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000086 // context
87 MachineFunction *MF;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000088
Quentin Colombet1fb3362a2014-01-02 22:47:22 +000089 // Shortcuts to some useful interface.
90 const TargetInstrInfo *TII;
91 const TargetRegisterInfo *TRI;
92 RegisterClassInfo RCI;
93
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000094 // analyses
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000095 SlotIndexes *Indexes;
Benjamin Kramere2a1d892013-06-17 19:00:36 +000096 MachineBlockFrequencyInfo *MBFI;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000097 MachineDominatorTree *DomTree;
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000098 MachineLoopInfo *Loops;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000099 EdgeBundles *Bundles;
100 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +0000101 LiveDebugVariables *DebugVars;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000102
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000103 // state
Ahmed Charles56440fd2014-03-06 05:51:42 +0000104 std::unique_ptr<Spiller> SpillerInstance;
Quentin Colombet87769712014-02-05 22:13:59 +0000105 PQueue Queue;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000106 unsigned NextCascade;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000107
108 // Live ranges pass through a number of stages as we try to allocate them.
109 // Some of the stages may also create new live ranges:
110 //
111 // - Region splitting.
112 // - Per-block splitting.
113 // - Local splitting.
114 // - Spilling.
115 //
116 // Ranges produced by one of the stages skip the previous stages when they are
117 // dequeued. This improves performance because we can skip interference checks
118 // that are unlikely to give any results. It also guarantees that the live
119 // range splitting algorithm terminates, something that is otherwise hard to
120 // ensure.
121 enum LiveRangeStage {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000122 /// Newly created live range that has never been queued.
123 RS_New,
124
125 /// Only attempt assignment and eviction. Then requeue as RS_Split.
126 RS_Assign,
127
128 /// Attempt live range splitting if assignment is impossible.
129 RS_Split,
130
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000131 /// Attempt more aggressive live range splitting that is guaranteed to make
132 /// progress. This is used for split products that may not be making
133 /// progress.
134 RS_Split2,
135
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000136 /// Live range will be spilled. No more splitting will be attempted.
137 RS_Spill,
138
139 /// There is nothing more we can do to this live range. Abort compilation
140 /// if it can't be assigned.
141 RS_Done
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000142 };
143
Eli Friedman78bffa52013-09-10 23:18:14 +0000144#ifndef NDEBUG
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000145 static const char *const StageName[];
Eli Friedman78bffa52013-09-10 23:18:14 +0000146#endif
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000147
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000148 // RegInfo - Keep additional information about each live range.
149 struct RegInfo {
150 LiveRangeStage Stage;
151
152 // Cascade - Eviction loop prevention. See canEvictInterference().
153 unsigned Cascade;
154
155 RegInfo() : Stage(RS_New), Cascade(0) {}
156 };
157
158 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000159
160 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000161 return ExtraRegInfo[VirtReg.reg].Stage;
162 }
163
164 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
165 ExtraRegInfo.resize(MRI->getNumVirtRegs());
166 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000167 }
168
169 template<typename Iterator>
170 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000171 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000172 for (;Begin != End; ++Begin) {
Mark Laceyf9ea8852013-08-14 23:50:04 +0000173 unsigned Reg = *Begin;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000174 if (ExtraRegInfo[Reg].Stage == RS_New)
175 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000176 }
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000177 }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000178
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000179 /// Cost of evicting interference.
180 struct EvictionCost {
181 unsigned BrokenHints; ///< Total number of broken hints.
182 float MaxWeight; ///< Maximum spill weight evicted.
183
Andrew Trick3621b8a2013-11-22 19:07:38 +0000184 EvictionCost(): BrokenHints(0), MaxWeight(0) {}
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000185
Andrew Trick84852572013-07-25 18:35:14 +0000186 bool isMax() const { return BrokenHints == ~0u; }
187
Andrew Trick3621b8a2013-11-22 19:07:38 +0000188 void setMax() { BrokenHints = ~0u; }
189
190 void setBrokenHints(unsigned NHints) { BrokenHints = NHints; }
191
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000192 bool operator<(const EvictionCost &O) const {
Benjamin Kramerb2f034b2014-03-03 19:58:30 +0000193 return std::tie(BrokenHints, MaxWeight) <
194 std::tie(O.BrokenHints, O.MaxWeight);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000195 }
196 };
197
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000198 // splitting state.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000199 std::unique_ptr<SplitAnalysis> SA;
200 std::unique_ptr<SplitEditor> SE;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000201
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000202 /// Cached per-block interference maps
203 InterferenceCache IntfCache;
204
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000205 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000206 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000207
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000208 /// Global live range splitting candidate info.
209 struct GlobalSplitCandidate {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000210 // Register intended for assignment, or 0.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000211 unsigned PhysReg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000212
213 // SplitKit interval index for this candidate.
214 unsigned IntvIdx;
215
216 // Interference for PhysReg.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000217 InterferenceCache::Cursor Intf;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000218
219 // Bundles where this candidate should be live.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000220 BitVector LiveBundles;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000221 SmallVector<unsigned, 8> ActiveBlocks;
222
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000223 void reset(InterferenceCache &Cache, unsigned Reg) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000224 PhysReg = Reg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000225 IntvIdx = 0;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000226 Intf.setPhysReg(Cache, Reg);
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000227 LiveBundles.clear();
228 ActiveBlocks.clear();
229 }
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000230
231 // Set B[i] = C for every live bundle where B[i] was NoCand.
232 unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
233 unsigned Count = 0;
234 for (int i = LiveBundles.find_first(); i >= 0;
235 i = LiveBundles.find_next(i))
236 if (B[i] == NoCand) {
237 B[i] = C;
238 Count++;
239 }
240 return Count;
241 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000242 };
243
Aditya Nandakumarc1fd0dd2013-11-19 23:51:32 +0000244 /// Candidate info for each PhysReg in AllocationOrder.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000245 /// This vector never shrinks, but grows to the size of the largest register
246 /// class.
247 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
248
Alp Toker61007d82014-03-02 03:20:38 +0000249 enum : unsigned { NoCand = ~0u };
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000250
251 /// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
252 /// NoCand which indicates the stack interval.
253 SmallVector<unsigned, 32> BundleCand;
254
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000255public:
256 RAGreedy();
257
258 /// Return the pass name.
Craig Topper4584cd52014-03-07 09:26:03 +0000259 const char* getPassName() const override {
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +0000260 return "Greedy Register Allocator";
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000261 }
262
263 /// RAGreedy analysis usage.
Craig Topper4584cd52014-03-07 09:26:03 +0000264 void getAnalysisUsage(AnalysisUsage &AU) const override;
265 void releaseMemory() override;
266 Spiller &spiller() override { return *SpillerInstance; }
267 void enqueue(LiveInterval *LI) override;
268 LiveInterval *dequeue() override;
269 unsigned selectOrSplit(LiveInterval&, SmallVectorImpl<unsigned>&) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000270
271 /// Perform register allocation.
Craig Topper4584cd52014-03-07 09:26:03 +0000272 bool runOnMachineFunction(MachineFunction &mf) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000273
274 static char ID;
Andrew Trickccef0982010-12-09 18:15:21 +0000275
276private:
Quentin Colombet87769712014-02-05 22:13:59 +0000277 unsigned selectOrSplitImpl(LiveInterval &, SmallVectorImpl<unsigned> &,
278 SmallVirtRegSet &, unsigned = 0);
279
Craig Topper4584cd52014-03-07 09:26:03 +0000280 bool LRE_CanEraseVirtReg(unsigned) override;
281 void LRE_WillShrinkVirtReg(unsigned) override;
282 void LRE_DidCloneVirtReg(unsigned, unsigned) override;
Quentin Colombet87769712014-02-05 22:13:59 +0000283 void enqueue(PQueue &CurQueue, LiveInterval *LI);
284 LiveInterval *dequeue(PQueue &CurQueue);
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000285
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000286 BlockFrequency calcSpillCost();
287 bool addSplitConstraints(InterferenceCache::Cursor, BlockFrequency&);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000288 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000289 void growRegion(GlobalSplitCandidate &Cand);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000290 BlockFrequency calcGlobalSplitCost(GlobalSplitCandidate&);
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000291 bool calcCompactRegion(GlobalSplitCandidate&);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000292 void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000293 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000294 unsigned canReassign(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000295 bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
296 bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
297 void evictInterference(LiveInterval&, unsigned,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000298 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000299 bool mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
300 SmallLISet &RecoloringCandidates,
301 const SmallVirtRegSet &FixedRegisters);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000302
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000303 unsigned tryAssign(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000304 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000305 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000306 SmallVectorImpl<unsigned>&, unsigned = ~0u);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000307 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000308 SmallVectorImpl<unsigned>&);
Manman Ren9db66b32014-03-24 23:23:42 +0000309 /// Calculate cost of region splitting.
310 unsigned calculateRegionSplitCost(LiveInterval &VirtReg,
311 AllocationOrder &Order,
312 BlockFrequency &BestCost,
313 unsigned &NumCands);
314 /// Perform region splitting.
315 unsigned doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
316 bool HasCompact,
317 SmallVectorImpl<unsigned> &NewVRegs);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +0000318 unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000319 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +0000320 unsigned tryInstructionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000321 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000322 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000323 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000324 unsigned trySplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000325 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000326 unsigned tryLastChanceRecoloring(LiveInterval &, AllocationOrder &,
327 SmallVectorImpl<unsigned> &,
328 SmallVirtRegSet &, unsigned);
329 bool tryRecoloringCandidates(PQueue &, SmallVectorImpl<unsigned> &,
330 SmallVirtRegSet &, unsigned);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000331};
332} // end anonymous namespace
333
334char RAGreedy::ID = 0;
335
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000336#ifndef NDEBUG
337const char *const RAGreedy::StageName[] = {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000338 "RS_New",
339 "RS_Assign",
340 "RS_Split",
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000341 "RS_Split2",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000342 "RS_Spill",
343 "RS_Done"
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000344};
345#endif
346
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000347// Hysteresis to use when comparing floats.
348// This helps stabilize decisions based on float comparisons.
NAKAMURA Takumia71003a2014-02-04 06:29:38 +0000349const float Hysteresis = (2007 / 2048.0f); // 0.97998046875
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000350
351
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000352FunctionPass* llvm::createGreedyRegisterAllocator() {
353 return new RAGreedy();
354}
355
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000356RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000357 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000358 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000359 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
360 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Rafael Espindola676c4052011-06-26 22:34:10 +0000361 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Andrew Tricke1c034f2012-01-17 06:55:03 +0000362 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000363 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
364 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
365 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
366 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000367 initializeLiveRegMatrixPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000368 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
369 initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000370}
371
372void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
373 AU.setPreservesCFG();
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000374 AU.addRequired<MachineBlockFrequencyInfo>();
375 AU.addPreserved<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000376 AU.addRequired<AliasAnalysis>();
377 AU.addPreserved<AliasAnalysis>();
378 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000379 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000380 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000381 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000382 AU.addRequired<LiveDebugVariables>();
383 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000384 AU.addRequired<LiveStacks>();
385 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000386 AU.addRequired<MachineDominatorTree>();
387 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000388 AU.addRequired<MachineLoopInfo>();
389 AU.addPreserved<MachineLoopInfo>();
390 AU.addRequired<VirtRegMap>();
391 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000392 AU.addRequired<LiveRegMatrix>();
393 AU.addPreserved<LiveRegMatrix>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000394 AU.addRequired<EdgeBundles>();
395 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000396 MachineFunctionPass::getAnalysisUsage(AU);
397}
398
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000399
400//===----------------------------------------------------------------------===//
401// LiveRangeEdit delegate methods
402//===----------------------------------------------------------------------===//
403
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000404bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000405 if (VRM->hasPhys(VirtReg)) {
406 Matrix->unassign(LIS->getInterval(VirtReg));
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000407 return true;
408 }
409 // Unassigned virtreg is probably in the priority queue.
410 // RegAllocBase will erase it after dequeueing.
411 return false;
412}
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000413
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000414void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000415 if (!VRM->hasPhys(VirtReg))
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000416 return;
417
418 // Register is assigned, put it back on the queue for reassignment.
419 LiveInterval &LI = LIS->getInterval(VirtReg);
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000420 Matrix->unassign(LI);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000421 enqueue(&LI);
422}
423
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000424void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
Jakob Stoklund Olesen811b9c42011-09-14 17:34:37 +0000425 // Cloning a register we haven't even heard about yet? Just ignore it.
426 if (!ExtraRegInfo.inBounds(Old))
427 return;
428
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000429 // LRE may clone a virtual register because dead code elimination causes it to
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000430 // be split into connected components. The new components are much smaller
431 // than the original, so they should get a new chance at being assigned.
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000432 // same stage as the parent.
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000433 ExtraRegInfo[Old].Stage = RS_Assign;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000434 ExtraRegInfo.grow(New);
435 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000436}
437
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000438void RAGreedy::releaseMemory() {
439 SpillerInstance.reset(0);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000440 ExtraRegInfo.clear();
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000441 GlobalCand.clear();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000442}
443
Quentin Colombet87769712014-02-05 22:13:59 +0000444void RAGreedy::enqueue(LiveInterval *LI) { enqueue(Queue, LI); }
445
446void RAGreedy::enqueue(PQueue &CurQueue, LiveInterval *LI) {
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000447 // Prioritize live ranges by size, assigning larger ranges first.
448 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000449 const unsigned Size = LI->getSize();
450 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000451 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
452 "Can only enqueue virtual registers");
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000453 unsigned Prio;
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000454
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000455 ExtraRegInfo.grow(Reg);
456 if (ExtraRegInfo[Reg].Stage == RS_New)
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000457 ExtraRegInfo[Reg].Stage = RS_Assign;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000458
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000459 if (ExtraRegInfo[Reg].Stage == RS_Split) {
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000460 // Unsplit ranges that couldn't be allocated immediately are deferred until
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +0000461 // everything else has been allocated.
462 Prio = Size;
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000463 } else {
Andrew Trick52a00932014-02-26 22:07:26 +0000464 // Giant live ranges fall back to the global assignment heuristic, which
465 // prevents excessive spilling in pathological cases.
466 bool ReverseLocal = TRI->reverseLocalAssignment();
Andrew Trickb1531e52014-02-27 21:37:33 +0000467 bool ForceGlobal = !ReverseLocal && TRI->mayOverrideLocalAssignment() &&
Andrew Trick52a00932014-02-26 22:07:26 +0000468 (Size / SlotIndex::InstrDist) > (2 * MRI->getRegClass(Reg)->getNumRegs());
469
470 if (ExtraRegInfo[Reg].Stage == RS_Assign && !ForceGlobal && !LI->empty() &&
Andrew Trick84852572013-07-25 18:35:14 +0000471 LIS->intervalIsInOneMBB(*LI)) {
472 // Allocate original local ranges in linear instruction order. Since they
473 // are singly defined, this produces optimal coloring in the absence of
474 // global interference and other constraints.
Andrew Trick52a00932014-02-26 22:07:26 +0000475 if (!ReverseLocal)
Andrew Trick2d8826a2013-12-11 03:40:15 +0000476 Prio = LI->beginIndex().getInstrDistance(Indexes->getLastIndex());
477 else {
478 // Allocating bottom up may allow many short LRGs to be assigned first
479 // to one of the cheap registers. This could be much faster for very
480 // large blocks on targets with many physical registers.
481 Prio = Indexes->getZeroIndex().getInstrDistance(LI->beginIndex());
482 }
Andrew Trick84852572013-07-25 18:35:14 +0000483 }
484 else {
485 // Allocate global and split ranges in long->short order. Long ranges that
486 // don't fit should be spilled (or split) ASAP so they don't create
487 // interference. Mark a bit to prioritize global above local ranges.
488 Prio = (1u << 29) + Size;
489 }
490 // Mark a higher bit to prioritize global and local above RS_Split.
491 Prio |= (1u << 31);
Jakob Stoklund Olesenb51f65c2011-02-23 00:56:56 +0000492
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000493 // Boost ranges that have a physical register hint.
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +0000494 if (VRM->hasKnownPreference(Reg))
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000495 Prio |= (1u << 30);
496 }
Andrew Trickf4b1ee32013-07-25 18:35:22 +0000497 // The virtual register number is a tie breaker for same-sized ranges.
498 // Give lower vreg numbers higher priority to assign them first.
Quentin Colombet87769712014-02-05 22:13:59 +0000499 CurQueue.push(std::make_pair(Prio, ~Reg));
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000500}
501
Quentin Colombet87769712014-02-05 22:13:59 +0000502LiveInterval *RAGreedy::dequeue() { return dequeue(Queue); }
503
504LiveInterval *RAGreedy::dequeue(PQueue &CurQueue) {
505 if (CurQueue.empty())
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000506 return 0;
Quentin Colombet87769712014-02-05 22:13:59 +0000507 LiveInterval *LI = &LIS->getInterval(~CurQueue.top().second);
508 CurQueue.pop();
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000509 return LI;
510}
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000511
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000512
513//===----------------------------------------------------------------------===//
514// Direct Assignment
515//===----------------------------------------------------------------------===//
516
517/// tryAssign - Try to assign VirtReg to an available register.
518unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
519 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000520 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000521 Order.rewind();
522 unsigned PhysReg;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000523 while ((PhysReg = Order.next()))
524 if (!Matrix->checkInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000525 break;
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000526 if (!PhysReg || Order.isHint())
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000527 return PhysReg;
528
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000529 // PhysReg is available, but there may be a better choice.
530
531 // If we missed a simple hint, try to cheaply evict interference from the
532 // preferred register.
533 if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000534 if (Order.isHint(Hint)) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000535 DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
Andrew Trick3621b8a2013-11-22 19:07:38 +0000536 EvictionCost MaxCost;
537 MaxCost.setBrokenHints(1);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000538 if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
539 evictInterference(VirtReg, Hint, NewVRegs);
540 return Hint;
541 }
542 }
543
544 // Try to evict interference from a cheaper alternative.
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000545 unsigned Cost = TRI->getCostPerUse(PhysReg);
546
547 // Most registers have 0 additional cost.
548 if (!Cost)
549 return PhysReg;
550
551 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
552 << '\n');
553 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
554 return CheapReg ? CheapReg : PhysReg;
555}
556
557
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000558//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000559// Interference eviction
560//===----------------------------------------------------------------------===//
561
Andrew Trick8bb0a252013-07-25 18:35:19 +0000562unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) {
563 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
564 unsigned PhysReg;
565 while ((PhysReg = Order.next())) {
566 if (PhysReg == PrevReg)
567 continue;
568
569 MCRegUnitIterator Units(PhysReg, TRI);
570 for (; Units.isValid(); ++Units) {
571 // Instantiate a "subquery", not to be confused with the Queries array.
572 LiveIntervalUnion::Query subQ(&VirtReg, &Matrix->getLiveUnions()[*Units]);
573 if (subQ.checkInterference())
574 break;
575 }
576 // If no units have interference, break out with the current PhysReg.
577 if (!Units.isValid())
578 break;
579 }
580 if (PhysReg)
581 DEBUG(dbgs() << "can reassign: " << VirtReg << " from "
582 << PrintReg(PrevReg, TRI) << " to " << PrintReg(PhysReg, TRI)
583 << '\n');
584 return PhysReg;
585}
586
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000587/// shouldEvict - determine if A should evict the assigned live range B. The
588/// eviction policy defined by this function together with the allocation order
589/// defined by enqueue() decides which registers ultimately end up being split
590/// and spilled.
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000591///
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000592/// Cascade numbers are used to prevent infinite loops if this function is a
593/// cyclic relation.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000594///
595/// @param A The live range to be assigned.
596/// @param IsHint True when A is about to be assigned to its preferred
597/// register.
598/// @param B The live range to be evicted.
599/// @param BreaksHint True when B is already assigned to its preferred register.
600bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
601 LiveInterval &B, bool BreaksHint) {
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000602 bool CanSplit = getStage(B) < RS_Spill;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000603
604 // Be fairly aggressive about following hints as long as the evictee can be
605 // split.
606 if (CanSplit && IsHint && !BreaksHint)
607 return true;
608
Andrew Trick059e8002013-11-22 19:07:42 +0000609 if (A.weight > B.weight) {
610 DEBUG(dbgs() << "should evict: " << B << " w= " << B.weight << '\n');
611 return true;
612 }
613 return false;
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000614}
615
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000616/// canEvictInterference - Return true if all interferences between VirtReg and
Manman Renfa32ca12014-02-25 19:47:15 +0000617/// PhysReg can be evicted.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000618///
619/// @param VirtReg Live range that is about to be assigned.
620/// @param PhysReg Desired register for assignment.
Dmitri Gribenko881929c2012-09-12 16:59:47 +0000621/// @param IsHint True when PhysReg is VirtReg's preferred register.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000622/// @param MaxCost Only look for cheaper candidates and update with new cost
623/// when returning true.
624/// @returns True when interference can be evicted cheaper than MaxCost.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000625bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000626 bool IsHint, EvictionCost &MaxCost) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000627 // It is only possible to evict virtual register interference.
628 if (Matrix->checkInterference(VirtReg, PhysReg) > LiveRegMatrix::IK_VirtReg)
629 return false;
630
Andrew Trick84852572013-07-25 18:35:14 +0000631 bool IsLocal = LIS->intervalIsInOneMBB(VirtReg);
632
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000633 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
634 // involved in an eviction before. If a cascade number was assigned, deny
635 // evicting anything with the same or a newer cascade number. This prevents
636 // infinite eviction loops.
637 //
638 // This works out so a register without a cascade number is allowed to evict
639 // anything, and it can be evicted by anything.
640 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
641 if (!Cascade)
642 Cascade = NextCascade;
643
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000644 EvictionCost Cost;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000645 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
646 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000647 // If there is 10 or more interferences, chances are one is heavier.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000648 if (Q.collectInterferingVRegs(10) >= 10)
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000649 return false;
650
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000651 // Check if any interfering live range is heavier than MaxWeight.
652 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
653 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000654 assert(TargetRegisterInfo::isVirtualRegister(Intf->reg) &&
655 "Only expecting virtual register interference from query");
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000656 // Never evict spill products. They cannot split or spill.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000657 if (getStage(*Intf) == RS_Done)
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000658 return false;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000659 // Once a live range becomes small enough, it is urgent that we find a
660 // register for it. This is indicated by an infinite spill weight. These
661 // urgent live ranges get to evict almost anything.
Jakob Stoklund Olesen05e22452012-05-30 21:46:58 +0000662 //
663 // Also allow urgent evictions of unspillable ranges from a strictly
664 // larger allocation order.
665 bool Urgent = !VirtReg.isSpillable() &&
666 (Intf->isSpillable() ||
667 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(VirtReg.reg)) <
668 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(Intf->reg)));
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000669 // Only evict older cascades or live ranges without a cascade.
670 unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
671 if (Cascade <= IntfCascade) {
672 if (!Urgent)
673 return false;
674 // We permit breaking cascades for urgent evictions. It should be the
675 // last resort, though, so make it really expensive.
676 Cost.BrokenHints += 10;
677 }
678 // Would this break a satisfied hint?
679 bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
680 // Update eviction cost.
681 Cost.BrokenHints += BreaksHint;
682 Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
683 // Abort if this would be too expensive.
684 if (!(Cost < MaxCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000685 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000686 if (Urgent)
687 continue;
Andrew Trickc2ab53a2013-11-29 23:49:38 +0000688 // Apply the eviction policy for non-urgent evictions.
689 if (!shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
690 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000691 // If !MaxCost.isMax(), then we're just looking for a cheap register.
692 // Evicting another local live range in this case could lead to suboptimal
693 // coloring.
Andrew Trick8bb0a252013-07-25 18:35:19 +0000694 if (!MaxCost.isMax() && IsLocal && LIS->intervalIsInOneMBB(*Intf) &&
695 !canReassign(*Intf, PhysReg)) {
Andrew Trick84852572013-07-25 18:35:14 +0000696 return false;
Andrew Trick8bb0a252013-07-25 18:35:19 +0000697 }
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000698 }
699 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000700 MaxCost = Cost;
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000701 return true;
702}
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000703
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000704/// evictInterference - Evict any interferring registers that prevent VirtReg
705/// from being assigned to Physreg. This assumes that canEvictInterference
706/// returned true.
707void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000708 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000709 // Make sure that VirtReg has a cascade number, and assign that cascade
710 // number to every evicted register. These live ranges than then only be
711 // evicted by a newer cascade, preventing infinite loops.
712 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
713 if (!Cascade)
714 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
715
716 DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
717 << " interference: Cascade " << Cascade << '\n');
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000718
719 // Collect all interfering virtregs first.
720 SmallVector<LiveInterval*, 8> Intfs;
721 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
722 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000723 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000724 ArrayRef<LiveInterval*> IVR = Q.interferingVRegs();
725 Intfs.append(IVR.begin(), IVR.end());
726 }
727
728 // Evict them second. This will invalidate the queries.
729 for (unsigned i = 0, e = Intfs.size(); i != e; ++i) {
730 LiveInterval *Intf = Intfs[i];
731 // The same VirtReg may be present in multiple RegUnits. Skip duplicates.
732 if (!VRM->hasPhys(Intf->reg))
733 continue;
734 Matrix->unassign(*Intf);
735 assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
736 VirtReg.isSpillable() < Intf->isSpillable()) &&
737 "Cannot decrease cascade number, illegal eviction");
738 ExtraRegInfo[Intf->reg].Cascade = Cascade;
739 ++NumEvicted;
Mark Laceyf9ea8852013-08-14 23:50:04 +0000740 NewVRegs.push_back(Intf->reg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000741 }
742}
743
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000744/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +0000745/// @param VirtReg Currently unassigned virtual register.
746/// @param Order Physregs to try.
747/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000748unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
749 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000750 SmallVectorImpl<unsigned> &NewVRegs,
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000751 unsigned CostPerUseLimit) {
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000752 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
753
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000754 // Keep track of the cheapest interference seen so far.
Andrew Trick3621b8a2013-11-22 19:07:38 +0000755 EvictionCost BestCost;
756 BestCost.setMax();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000757 unsigned BestPhys = 0;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000758 unsigned OrderLimit = Order.getOrder().size();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000759
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000760 // When we are just looking for a reduced cost per use, don't break any
761 // hints, and only evict smaller spill weights.
762 if (CostPerUseLimit < ~0u) {
763 BestCost.BrokenHints = 0;
764 BestCost.MaxWeight = VirtReg.weight;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000765
766 // Check of any registers in RC are below CostPerUseLimit.
767 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg.reg);
768 unsigned MinCost = RegClassInfo.getMinCost(RC);
769 if (MinCost >= CostPerUseLimit) {
770 DEBUG(dbgs() << RC->getName() << " minimum cost = " << MinCost
771 << ", no cheaper registers to be found.\n");
772 return 0;
773 }
774
775 // It is normal for register classes to have a long tail of registers with
776 // the same cost. We don't need to look at them if they're too expensive.
777 if (TRI->getCostPerUse(Order.getOrder().back()) >= CostPerUseLimit) {
778 OrderLimit = RegClassInfo.getLastCostChange(RC);
779 DEBUG(dbgs() << "Only trying the first " << OrderLimit << " regs.\n");
780 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000781 }
782
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000783 Order.rewind();
Aditya Nandakumar73f3d332013-12-05 21:18:40 +0000784 while (unsigned PhysReg = Order.next(OrderLimit)) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000785 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
786 continue;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000787 // The first use of a callee-saved register in a function has cost 1.
788 // Don't start using a CSR when the CostPerUseLimit is low.
789 if (CostPerUseLimit == 1)
790 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
791 if (!MRI->isPhysRegUsed(CSR)) {
792 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
793 << PrintReg(CSR, TRI) << '\n');
794 continue;
795 }
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000796
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000797 if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000798 continue;
799
800 // Best so far.
801 BestPhys = PhysReg;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000802
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000803 // Stop if the hint can be used.
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000804 if (Order.isHint())
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000805 break;
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000806 }
807
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000808 if (!BestPhys)
809 return 0;
810
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000811 evictInterference(VirtReg, BestPhys, NewVRegs);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000812 return BestPhys;
Andrew Trickccef0982010-12-09 18:15:21 +0000813}
814
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000815
816//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000817// Region Splitting
818//===----------------------------------------------------------------------===//
819
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000820/// addSplitConstraints - Fill out the SplitConstraints vector based on the
821/// interference pattern in Physreg and its aliases. Add the constraints to
822/// SpillPlacement and return the static cost of this split in Cost, assuming
823/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000824/// Return false if there are no bundles with positive bias.
825bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000826 BlockFrequency &Cost) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000827 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000828
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000829 // Reset interference dependent info.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000830 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000831 BlockFrequency StaticCost = 0;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000832 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
833 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000834 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000835
Jakob Stoklund Olesenb1b76ad2011-02-09 22:50:26 +0000836 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000837 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000838 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
839 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
David Blaikie041f1aa2013-05-15 07:36:59 +0000840 BC.ChangesValue = BI.FirstDef.isValid();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000841
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000842 if (!Intf.hasInterference())
843 continue;
844
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000845 // Number of spill code instructions to insert.
846 unsigned Ins = 0;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000847
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000848 // Interference for the live-in value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000849 if (BI.LiveIn) {
Jakob Stoklund Olesen89339072011-04-04 15:32:15 +0000850 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000851 BC.Entry = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000852 else if (Intf.first() < BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000853 BC.Entry = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000854 else if (Intf.first() < BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000855 ++Ins;
Jakob Stoklund Olesenf248b202011-02-08 23:02:58 +0000856 }
857
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000858 // Interference for the live-out value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000859 if (BI.LiveOut) {
Jakob Stoklund Olesend93b0e32011-04-05 04:20:29 +0000860 if (Intf.last() >= SA->getLastSplitPoint(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000861 BC.Exit = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000862 else if (Intf.last() > BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000863 BC.Exit = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000864 else if (Intf.last() > BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000865 ++Ins;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000866 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000867
868 // Accumulate the total frequency of inserted spill code.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000869 while (Ins--)
870 StaticCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000871 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000872 Cost = StaticCost;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000873
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000874 // Add constraints for use-blocks. Note that these are the only constraints
875 // that may add a positive bias, it is downhill from here.
876 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000877 return SpillPlacer->scanActiveBundles();
878}
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000879
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000880
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000881/// addThroughConstraints - Add constraints and links to SpillPlacer from the
882/// live-through blocks in Blocks.
883void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
884 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000885 const unsigned GroupSize = 8;
886 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000887 unsigned TBS[GroupSize];
888 unsigned B = 0, T = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000889
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000890 for (unsigned i = 0; i != Blocks.size(); ++i) {
891 unsigned Number = Blocks[i];
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000892 Intf.moveToBlock(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000893
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000894 if (!Intf.hasInterference()) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000895 assert(T < GroupSize && "Array overflow");
896 TBS[T] = Number;
897 if (++T == GroupSize) {
Frits van Bommel717d7ed2011-07-18 12:00:32 +0000898 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000899 T = 0;
900 }
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000901 continue;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000902 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000903
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000904 assert(B < GroupSize && "Array overflow");
905 BCS[B].Number = Number;
906
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000907 // Interference for the live-in value.
908 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
909 BCS[B].Entry = SpillPlacement::MustSpill;
910 else
911 BCS[B].Entry = SpillPlacement::PrefSpill;
912
913 // Interference for the live-out value.
914 if (Intf.last() >= SA->getLastSplitPoint(Number))
915 BCS[B].Exit = SpillPlacement::MustSpill;
916 else
917 BCS[B].Exit = SpillPlacement::PrefSpill;
918
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000919 if (++B == GroupSize) {
920 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
921 SpillPlacer->addConstraints(Array);
922 B = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000923 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000924 }
925
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000926 ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
927 SpillPlacer->addConstraints(Array);
Frits van Bommel717d7ed2011-07-18 12:00:32 +0000928 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000929}
930
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000931void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000932 // Keep track of through blocks that have not been added to SpillPlacer.
933 BitVector Todo = SA->getThroughBlocks();
934 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
935 unsigned AddedTo = 0;
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000936#ifndef NDEBUG
937 unsigned Visited = 0;
938#endif
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000939
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000940 for (;;) {
941 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000942 // Find new through blocks in the periphery of PrefRegBundles.
943 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
944 unsigned Bundle = NewBundles[i];
945 // Look at all blocks connected to Bundle in the full graph.
946 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
947 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
948 I != E; ++I) {
949 unsigned Block = *I;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000950 if (!Todo.test(Block))
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000951 continue;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000952 Todo.reset(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000953 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000954 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000955#ifndef NDEBUG
956 ++Visited;
957#endif
958 }
959 }
960 // Any new blocks to add?
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +0000961 if (ActiveBlocks.size() == AddedTo)
962 break;
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +0000963
964 // Compute through constraints from the interference, or assume that all
965 // through blocks prefer spilling when forming compact regions.
966 ArrayRef<unsigned> NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
967 if (Cand.PhysReg)
968 addThroughConstraints(Cand.Intf, NewBlocks);
969 else
Jakob Stoklund Olesen86954522011-08-03 23:09:38 +0000970 // Provide a strong negative bias on through blocks to prevent unwanted
971 // liveness on loop backedges.
972 SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +0000973 AddedTo = ActiveBlocks.size();
974
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000975 // Perhaps iterating can enable more bundles?
976 SpillPlacer->iterate();
977 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000978 DEBUG(dbgs() << ", v=" << Visited);
979}
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000980
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000981/// calcCompactRegion - Compute the set of edge bundles that should be live
982/// when splitting the current live range into compact regions. Compact
983/// regions can be computed without looking at interference. They are the
984/// regions formed by removing all the live-through blocks from the live range.
985///
986/// Returns false if the current live range is already compact, or if the
987/// compact regions would form single block regions anyway.
988bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
989 // Without any through blocks, the live range is already compact.
990 if (!SA->getNumThroughBlocks())
991 return false;
992
993 // Compact regions don't correspond to any physreg.
994 Cand.reset(IntfCache, 0);
995
996 DEBUG(dbgs() << "Compact region bundles");
997
998 // Use the spill placer to determine the live bundles. GrowRegion pretends
999 // that all the through blocks have interference when PhysReg is unset.
1000 SpillPlacer->prepare(Cand.LiveBundles);
1001
1002 // The static split cost will be zero since Cand.Intf reports no interference.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001003 BlockFrequency Cost;
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001004 if (!addSplitConstraints(Cand.Intf, Cost)) {
1005 DEBUG(dbgs() << ", none.\n");
1006 return false;
1007 }
1008
1009 growRegion(Cand);
1010 SpillPlacer->finish();
1011
1012 if (!Cand.LiveBundles.any()) {
1013 DEBUG(dbgs() << ", none.\n");
1014 return false;
1015 }
1016
1017 DEBUG({
1018 for (int i = Cand.LiveBundles.find_first(); i>=0;
1019 i = Cand.LiveBundles.find_next(i))
1020 dbgs() << " EB#" << i;
1021 dbgs() << ".\n";
1022 });
1023 return true;
1024}
1025
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001026/// calcSpillCost - Compute how expensive it would be to split the live range in
1027/// SA around all use blocks instead of forming bundle regions.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001028BlockFrequency RAGreedy::calcSpillCost() {
1029 BlockFrequency Cost = 0;
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001030 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1031 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1032 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1033 unsigned Number = BI.MBB->getNumber();
1034 // We normally only need one spill instruction - a load or a store.
1035 Cost += SpillPlacer->getBlockFrequency(Number);
1036
1037 // Unless the value is redefined in the block.
Jakob Stoklund Olesen3c145052011-08-02 23:04:08 +00001038 if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
1039 Cost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001040 }
1041 return Cost;
1042}
1043
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001044/// calcGlobalSplitCost - Return the global split cost of following the split
1045/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001046/// interference pattern in SplitConstraints.
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001047///
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001048BlockFrequency RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
1049 BlockFrequency GlobalCost = 0;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001050 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001051 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1052 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1053 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001054 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001055 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
1056 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
1057 unsigned Ins = 0;
1058
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001059 if (BI.LiveIn)
1060 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
1061 if (BI.LiveOut)
1062 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001063 while (Ins--)
1064 GlobalCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001065 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001066
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001067 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
1068 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001069 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
1070 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001071 if (!RegIn && !RegOut)
1072 continue;
1073 if (RegIn && RegOut) {
1074 // We need double spill code if this block has interference.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001075 Cand.Intf.moveToBlock(Number);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001076 if (Cand.Intf.hasInterference()) {
1077 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1078 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1079 }
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001080 continue;
1081 }
1082 // live-in / stack-out or stack-in live-out.
1083 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001084 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001085 return GlobalCost;
1086}
1087
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001088/// splitAroundRegion - Split the current live range around the regions
1089/// determined by BundleCand and GlobalCand.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001090///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001091/// Before calling this function, GlobalCand and BundleCand must be initialized
1092/// so each bundle is assigned to a valid candidate, or NoCand for the
1093/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
1094/// objects must be initialized for the current live range, and intervals
1095/// created for the used candidates.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001096///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001097/// @param LREdit The LiveRangeEdit object handling the current split.
1098/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
1099/// must appear in this list.
1100void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
1101 ArrayRef<unsigned> UsedCands) {
1102 // These are the intervals created for new global ranges. We may create more
1103 // intervals for local ranges.
1104 const unsigned NumGlobalIntvs = LREdit.size();
1105 DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
1106 assert(NumGlobalIntvs && "No global intervals configured");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001107
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001108 // Isolate even single instructions when dealing with a proper sub-class.
Jakob Stoklund Olesen22f37a12011-08-06 18:20:24 +00001109 // That guarantees register class inflation for the stack interval because it
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001110 // is all copies.
1111 unsigned Reg = SA->getParent().reg;
1112 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
1113
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001114 // First handle all the blocks with uses.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001115 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1116 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1117 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001118 unsigned Number = BI.MBB->getNumber();
1119 unsigned IntvIn = 0, IntvOut = 0;
1120 SlotIndex IntfIn, IntfOut;
1121 if (BI.LiveIn) {
1122 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1123 if (CandIn != NoCand) {
1124 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1125 IntvIn = Cand.IntvIdx;
1126 Cand.Intf.moveToBlock(Number);
1127 IntfIn = Cand.Intf.first();
1128 }
1129 }
1130 if (BI.LiveOut) {
1131 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1132 if (CandOut != NoCand) {
1133 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1134 IntvOut = Cand.IntvIdx;
1135 Cand.Intf.moveToBlock(Number);
1136 IntfOut = Cand.Intf.last();
1137 }
1138 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001139
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001140 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001141 if (!IntvIn && !IntvOut) {
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001142 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001143 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001144 SE->splitSingleBlock(BI);
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001145 continue;
1146 }
1147
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001148 if (IntvIn && IntvOut)
1149 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1150 else if (IntvIn)
1151 SE->splitRegInBlock(BI, IntvIn, IntfIn);
Jakob Stoklund Olesen795da1c2011-07-15 21:47:57 +00001152 else
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001153 SE->splitRegOutBlock(BI, IntvOut, IntfOut);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001154 }
1155
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001156 // Handle live-through blocks. The relevant live-through blocks are stored in
1157 // the ActiveBlocks list with each candidate. We need to filter out
1158 // duplicates.
1159 BitVector Todo = SA->getThroughBlocks();
1160 for (unsigned c = 0; c != UsedCands.size(); ++c) {
1161 ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
1162 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
1163 unsigned Number = Blocks[i];
1164 if (!Todo.test(Number))
1165 continue;
1166 Todo.reset(Number);
1167
1168 unsigned IntvIn = 0, IntvOut = 0;
1169 SlotIndex IntfIn, IntfOut;
1170
1171 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1172 if (CandIn != NoCand) {
1173 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1174 IntvIn = Cand.IntvIdx;
1175 Cand.Intf.moveToBlock(Number);
1176 IntfIn = Cand.Intf.first();
1177 }
1178
1179 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1180 if (CandOut != NoCand) {
1181 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1182 IntvOut = Cand.IntvIdx;
1183 Cand.Intf.moveToBlock(Number);
1184 IntfOut = Cand.Intf.last();
1185 }
1186 if (!IntvIn && !IntvOut)
1187 continue;
1188 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1189 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001190 }
1191
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001192 ++NumGlobalSplits;
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001193
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001194 SmallVector<unsigned, 8> IntvMap;
1195 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001196 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00001197
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001198 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen5cc91b22011-05-28 02:32:57 +00001199 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001200
1201 // Sort out the new intervals created by splitting. We get four kinds:
1202 // - Remainder intervals should not be split again.
1203 // - Candidate intervals can be assigned to Cand.PhysReg.
1204 // - Block-local splits are candidates for local splitting.
1205 // - DCE leftovers should go back on the queue.
1206 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001207 LiveInterval &Reg = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001208
1209 // Ignore old intervals from DCE.
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001210 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001211 continue;
1212
1213 // Remainder interval. Don't try splitting again, spill if it doesn't
1214 // allocate.
1215 if (IntvMap[i] == 0) {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001216 setStage(Reg, RS_Spill);
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001217 continue;
1218 }
1219
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001220 // Global intervals. Allow repeated splitting as long as the number of live
1221 // blocks is strictly decreasing.
1222 if (IntvMap[i] < NumGlobalIntvs) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001223 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001224 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1225 << " blocks as original.\n");
1226 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001227 setStage(Reg, RS_Split2);
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001228 }
1229 continue;
1230 }
1231
1232 // Other intervals are treated as new. This includes local intervals created
1233 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001234 }
1235
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +00001236 if (VerifyEnabled)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001237 MF->verify(this, "After splitting live range around region");
1238}
1239
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001240unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001241 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001242 unsigned NumCands = 0;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001243 BlockFrequency BestCost;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001244
1245 // Check if we can split this live range around a compact region.
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +00001246 bool HasCompact = calcCompactRegion(GlobalCand.front());
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001247 if (HasCompact) {
1248 // Yes, keep GlobalCand[0] as the compact region candidate.
1249 NumCands = 1;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001250 BestCost = BlockFrequency::getMaxFrequency();
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001251 } else {
1252 // No benefit from the compact region, our fallback will be per-block
1253 // splitting. Make sure we find a solution that is cheaper than spilling.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001254 BestCost = calcSpillCost();
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001255 DEBUG(dbgs() << "Cost of isolating all blocks = ";
1256 MBFI->printBlockFreq(dbgs(), BestCost) << '\n');
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001257 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001258
Manman Ren9db66b32014-03-24 23:23:42 +00001259 unsigned BestCand =
1260 calculateRegionSplitCost(VirtReg, Order, BestCost, NumCands);
1261
1262 // No solutions found, fall back to single block splitting.
1263 if (!HasCompact && BestCand == NoCand)
1264 return 0;
1265
1266 return doRegionSplit(VirtReg, BestCand, HasCompact, NewVRegs);
1267}
1268
1269unsigned RAGreedy::calculateRegionSplitCost(LiveInterval &VirtReg,
1270 AllocationOrder &Order,
1271 BlockFrequency &BestCost,
1272 unsigned &NumCands) {
1273 unsigned BestCand = NoCand;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001274 Order.rewind();
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001275 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001276 // Discard bad candidates before we run out of interference cache cursors.
1277 // This will only affect register classes with a lot of registers (>32).
1278 if (NumCands == IntfCache.getMaxCursors()) {
1279 unsigned WorstCount = ~0u;
1280 unsigned Worst = 0;
1281 for (unsigned i = 0; i != NumCands; ++i) {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001282 if (i == BestCand || !GlobalCand[i].PhysReg)
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001283 continue;
1284 unsigned Count = GlobalCand[i].LiveBundles.count();
1285 if (Count < WorstCount)
1286 Worst = i, WorstCount = Count;
1287 }
1288 --NumCands;
1289 GlobalCand[Worst] = GlobalCand[NumCands];
Jakob Stoklund Olesen559d4dc2011-11-01 00:02:31 +00001290 if (BestCand == NumCands)
1291 BestCand = Worst;
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001292 }
1293
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001294 if (GlobalCand.size() <= NumCands)
1295 GlobalCand.resize(NumCands+1);
1296 GlobalSplitCandidate &Cand = GlobalCand[NumCands];
1297 Cand.reset(IntfCache, PhysReg);
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001298
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001299 SpillPlacer->prepare(Cand.LiveBundles);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001300 BlockFrequency Cost;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001301 if (!addSplitConstraints(Cand.Intf, Cost)) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001302 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001303 continue;
1304 }
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001305 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = ";
1306 MBFI->printBlockFreq(dbgs(), Cost));
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001307 if (Cost >= BestCost) {
1308 DEBUG({
1309 if (BestCand == NoCand)
1310 dbgs() << " worse than no bundles\n";
1311 else
1312 dbgs() << " worse than "
1313 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1314 });
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001315 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001316 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001317 growRegion(Cand);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001318
Jakob Stoklund Olesen36b5d8a2011-04-06 19:13:57 +00001319 SpillPlacer->finish();
1320
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001321 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001322 if (!Cand.LiveBundles.any()) {
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001323 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001324 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001325 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001326
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001327 Cost += calcGlobalSplitCost(Cand);
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001328 DEBUG({
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001329 dbgs() << ", total = "; MBFI->printBlockFreq(dbgs(), Cost)
1330 << " with bundles";
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001331 for (int i = Cand.LiveBundles.find_first(); i>=0;
1332 i = Cand.LiveBundles.find_next(i))
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001333 dbgs() << " EB#" << i;
1334 dbgs() << ".\n";
1335 });
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001336 if (Cost < BestCost) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001337 BestCand = NumCands;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001338 BestCost = Cost;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001339 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001340 ++NumCands;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001341 }
Manman Ren9db66b32014-03-24 23:23:42 +00001342 return BestCand;
1343}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001344
Manman Ren9db66b32014-03-24 23:23:42 +00001345unsigned RAGreedy::doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
1346 bool HasCompact,
1347 SmallVectorImpl<unsigned> &NewVRegs) {
1348 SmallVector<unsigned, 8> UsedCands;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001349 // Prepare split editor.
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001350 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001351 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001352
1353 // Assign all edge bundles to the preferred candidate, or NoCand.
1354 BundleCand.assign(Bundles->getNumBundles(), NoCand);
1355
1356 // Assign bundles for the best candidate region.
1357 if (BestCand != NoCand) {
1358 GlobalSplitCandidate &Cand = GlobalCand[BestCand];
1359 if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
1360 UsedCands.push_back(BestCand);
1361 Cand.IntvIdx = SE->openIntv();
1362 DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
1363 << B << " bundles, intv " << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001364 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001365 }
1366 }
1367
1368 // Assign bundles for the compact region.
1369 if (HasCompact) {
1370 GlobalSplitCandidate &Cand = GlobalCand.front();
1371 assert(!Cand.PhysReg && "Compact region has no physreg");
1372 if (unsigned B = Cand.getBundles(BundleCand, 0)) {
1373 UsedCands.push_back(0);
1374 Cand.IntvIdx = SE->openIntv();
1375 DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
1376 << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001377 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001378 }
1379 }
1380
1381 splitAroundRegion(LREdit, UsedCands);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001382 return 0;
1383}
1384
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001385
1386//===----------------------------------------------------------------------===//
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001387// Per-Block Splitting
1388//===----------------------------------------------------------------------===//
1389
1390/// tryBlockSplit - Split a global live range around every block with uses. This
1391/// creates a lot of local live ranges, that will be split by tryLocalSplit if
1392/// they don't allocate.
1393unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001394 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001395 assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
1396 unsigned Reg = VirtReg.reg;
1397 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001398 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001399 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001400 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1401 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1402 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1403 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
1404 SE->splitSingleBlock(BI);
1405 }
1406 // No blocks were split.
1407 if (LREdit.empty())
1408 return 0;
1409
1410 // We did split for some blocks.
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001411 SmallVector<unsigned, 8> IntvMap;
1412 SE->finish(&IntvMap);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001413
1414 // Tell LiveDebugVariables about the new ranges.
Mark Laceyf9ea8852013-08-14 23:50:04 +00001415 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001416
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001417 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1418
1419 // Sort out the new intervals created by splitting. The remainder interval
1420 // goes straight to spilling, the new local ranges get to stay RS_New.
1421 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001422 LiveInterval &LI = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001423 if (getStage(LI) == RS_New && IntvMap[i] == 0)
1424 setStage(LI, RS_Spill);
1425 }
1426
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001427 if (VerifyEnabled)
1428 MF->verify(this, "After splitting live range around basic blocks");
1429 return 0;
1430}
1431
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001432
1433//===----------------------------------------------------------------------===//
1434// Per-Instruction Splitting
1435//===----------------------------------------------------------------------===//
1436
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001437/// Get the number of allocatable registers that match the constraints of \p Reg
1438/// on \p MI and that are also in \p SuperRC.
1439static unsigned getNumAllocatableRegsForConstraints(
1440 const MachineInstr *MI, unsigned Reg, const TargetRegisterClass *SuperRC,
1441 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI,
1442 const RegisterClassInfo &RCI) {
1443 assert(SuperRC && "Invalid register class");
1444
1445 const TargetRegisterClass *ConstrainedRC =
1446 MI->getRegClassConstraintEffectForVReg(Reg, SuperRC, TII, TRI,
1447 /* ExploreBundle */ true);
1448 if (!ConstrainedRC)
1449 return 0;
1450 return RCI.getNumAllocatableRegs(ConstrainedRC);
1451}
1452
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001453/// tryInstructionSplit - Split a live range around individual instructions.
1454/// This is normally not worthwhile since the spiller is doing essentially the
1455/// same thing. However, when the live range is in a constrained register
1456/// class, it may help to insert copies such that parts of the live range can
1457/// be moved to a larger register class.
1458///
1459/// This is similar to spilling to a larger register class.
1460unsigned
1461RAGreedy::tryInstructionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001462 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001463 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001464 // There is no point to this if there are no larger sub-classes.
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001465 if (!RegClassInfo.isProperSubClass(CurRC))
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001466 return 0;
1467
1468 // Always enable split spill mode, since we're effectively spilling to a
1469 // register.
1470 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
1471 SE->reset(LREdit, SplitEditor::SM_Size);
1472
1473 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
1474 if (Uses.size() <= 1)
1475 return 0;
1476
1477 DEBUG(dbgs() << "Split around " << Uses.size() << " individual instrs.\n");
1478
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001479 const TargetRegisterClass *SuperRC = TRI->getLargestLegalSuperClass(CurRC);
1480 unsigned SuperRCNumAllocatableRegs = RCI.getNumAllocatableRegs(SuperRC);
1481 // Split around every non-copy instruction if this split will relax
1482 // the constraints on the virtual register.
1483 // Otherwise, splitting just inserts uncoalescable copies that do not help
1484 // the allocation.
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001485 for (unsigned i = 0; i != Uses.size(); ++i) {
1486 if (const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]))
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001487 if (MI->isFullCopy() ||
1488 SuperRCNumAllocatableRegs ==
1489 getNumAllocatableRegsForConstraints(MI, VirtReg.reg, SuperRC, TII,
1490 TRI, RCI)) {
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001491 DEBUG(dbgs() << " skip:\t" << Uses[i] << '\t' << *MI);
1492 continue;
1493 }
1494 SE->openIntv();
1495 SlotIndex SegStart = SE->enterIntvBefore(Uses[i]);
1496 SlotIndex SegStop = SE->leaveIntvAfter(Uses[i]);
1497 SE->useIntv(SegStart, SegStop);
1498 }
1499
1500 if (LREdit.empty()) {
1501 DEBUG(dbgs() << "All uses were copies.\n");
1502 return 0;
1503 }
1504
1505 SmallVector<unsigned, 8> IntvMap;
1506 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001507 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001508 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1509
1510 // Assign all new registers to RS_Spill. This was the last chance.
1511 setStage(LREdit.begin(), LREdit.end(), RS_Spill);
1512 return 0;
1513}
1514
1515
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001516//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001517// Local Splitting
1518//===----------------------------------------------------------------------===//
1519
1520
1521/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1522/// in order to use PhysReg between two entries in SA->UseSlots.
1523///
1524/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1525///
1526void RAGreedy::calcGapWeights(unsigned PhysReg,
1527 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001528 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1529 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001530 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001531 const unsigned NumGaps = Uses.size()-1;
1532
1533 // Start and end points for the interference check.
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001534 SlotIndex StartIdx =
1535 BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
1536 SlotIndex StopIdx =
1537 BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001538
1539 GapWeight.assign(NumGaps, 0.0f);
1540
1541 // Add interference from each overlapping register.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001542 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1543 if (!Matrix->query(const_cast<LiveInterval&>(SA->getParent()), *Units)
1544 .checkInterference())
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001545 continue;
1546
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001547 // We know that VirtReg is a continuous interval from FirstInstr to
1548 // LastInstr, so we don't need InterferenceQuery.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001549 //
1550 // Interference that overlaps an instruction is counted in both gaps
1551 // surrounding the instruction. The exception is interference before
1552 // StartIdx and after StopIdx.
1553 //
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001554 LiveIntervalUnion::SegmentIter IntI =
1555 Matrix->getLiveUnions()[*Units] .find(StartIdx);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001556 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1557 // Skip the gaps before IntI.
1558 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1559 if (++Gap == NumGaps)
1560 break;
1561 if (Gap == NumGaps)
1562 break;
1563
1564 // Update the gaps covered by IntI.
1565 const float weight = IntI.value()->weight;
1566 for (; Gap != NumGaps; ++Gap) {
1567 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1568 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1569 break;
1570 }
1571 if (Gap == NumGaps)
1572 break;
1573 }
1574 }
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001575
1576 // Add fixed interference.
1577 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001578 const LiveRange &LR = LIS->getRegUnit(*Units);
1579 LiveRange::const_iterator I = LR.find(StartIdx);
1580 LiveRange::const_iterator E = LR.end();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001581
1582 // Same loop as above. Mark any overlapped gaps as HUGE_VALF.
1583 for (unsigned Gap = 0; I != E && I->start < StopIdx; ++I) {
1584 while (Uses[Gap+1].getBoundaryIndex() < I->start)
1585 if (++Gap == NumGaps)
1586 break;
1587 if (Gap == NumGaps)
1588 break;
1589
1590 for (; Gap != NumGaps; ++Gap) {
Aaron Ballman04999042013-11-13 00:15:44 +00001591 GapWeight[Gap] = llvm::huge_valf;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001592 if (Uses[Gap+1].getBaseIndex() >= I->end)
1593 break;
1594 }
1595 if (Gap == NumGaps)
1596 break;
1597 }
1598 }
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001599}
1600
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001601/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1602/// basic block.
1603///
1604unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001605 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001606 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1607 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001608
1609 // Note that it is possible to have an interval that is live-in or live-out
1610 // while only covering a single block - A phi-def can use undef values from
1611 // predecessors, and the block could be a single-block loop.
1612 // We don't bother doing anything clever about such a case, we simply assume
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001613 // that the interval is continuous from FirstInstr to LastInstr. We should
1614 // make sure that we don't do anything illegal to such an interval, though.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001615
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001616 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001617 if (Uses.size() <= 2)
1618 return 0;
1619 const unsigned NumGaps = Uses.size()-1;
1620
1621 DEBUG({
1622 dbgs() << "tryLocalSplit: ";
1623 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001624 dbgs() << ' ' << Uses[i];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001625 dbgs() << '\n';
1626 });
1627
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001628 // If VirtReg is live across any register mask operands, compute a list of
1629 // gaps with register masks.
1630 SmallVector<unsigned, 8> RegMaskGaps;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001631 if (Matrix->checkRegMaskInterference(VirtReg)) {
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001632 // Get regmask slots for the whole block.
1633 ArrayRef<SlotIndex> RMS = LIS->getRegMaskSlotsInBlock(BI.MBB->getNumber());
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001634 DEBUG(dbgs() << RMS.size() << " regmasks in block:");
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001635 // Constrain to VirtReg's live range.
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001636 unsigned ri = std::lower_bound(RMS.begin(), RMS.end(),
1637 Uses.front().getRegSlot()) - RMS.begin();
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001638 unsigned re = RMS.size();
1639 for (unsigned i = 0; i != NumGaps && ri != re; ++i) {
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001640 // Look for Uses[i] <= RMS <= Uses[i+1].
1641 assert(!SlotIndex::isEarlierInstr(RMS[ri], Uses[i]));
1642 if (SlotIndex::isEarlierInstr(Uses[i+1], RMS[ri]))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001643 continue;
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001644 // Skip a regmask on the same instruction as the last use. It doesn't
1645 // overlap the live range.
1646 if (SlotIndex::isSameInstr(Uses[i+1], RMS[ri]) && i+1 == NumGaps)
1647 break;
1648 DEBUG(dbgs() << ' ' << RMS[ri] << ':' << Uses[i] << '-' << Uses[i+1]);
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001649 RegMaskGaps.push_back(i);
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001650 // Advance ri to the next gap. A regmask on one of the uses counts in
1651 // both gaps.
1652 while (ri != re && SlotIndex::isEarlierInstr(RMS[ri], Uses[i+1]))
1653 ++ri;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001654 }
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001655 DEBUG(dbgs() << '\n');
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001656 }
1657
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001658 // Since we allow local split results to be split again, there is a risk of
1659 // creating infinite loops. It is tempting to require that the new live
1660 // ranges have less instructions than the original. That would guarantee
1661 // convergence, but it is too strict. A live range with 3 instructions can be
1662 // split 2+3 (including the COPY), and we want to allow that.
1663 //
1664 // Instead we use these rules:
1665 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001666 // 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001667 // noop split, of course).
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001668 // 2. Require progress be made for ranges with getStage() == RS_Split2. All
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001669 // the new ranges must have fewer instructions than before the split.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001670 // 3. New ranges with the same number of instructions are marked RS_Split2,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001671 // smaller ranges are marked RS_New.
1672 //
1673 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1674 // excessive splitting and infinite loops.
1675 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001676 bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001677
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001678 // Best split candidate.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001679 unsigned BestBefore = NumGaps;
1680 unsigned BestAfter = 0;
1681 float BestDiff = 0;
1682
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001683 const float blockFreq =
1684 SpillPlacer->getBlockFrequency(BI.MBB->getNumber()).getFrequency() *
Michael Gottesman5e985ee2013-12-14 02:37:38 +00001685 (1.0f / MBFI->getEntryFreq());
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001686 SmallVector<float, 8> GapWeight;
1687
1688 Order.rewind();
1689 while (unsigned PhysReg = Order.next()) {
1690 // Keep track of the largest spill weight that would need to be evicted in
1691 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1692 calcGapWeights(PhysReg, GapWeight);
1693
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001694 // Remove any gaps with regmask clobbers.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001695 if (Matrix->checkRegMaskInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001696 for (unsigned i = 0, e = RegMaskGaps.size(); i != e; ++i)
Aaron Ballman04999042013-11-13 00:15:44 +00001697 GapWeight[RegMaskGaps[i]] = llvm::huge_valf;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001698
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001699 // Try to find the best sequence of gaps to close.
1700 // The new spill weight must be larger than any gap interference.
1701
1702 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001703 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001704
1705 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1706 // It is the spill weight that needs to be evicted.
1707 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001708
1709 for (;;) {
1710 // Live before/after split?
1711 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1712 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1713
1714 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1715 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1716 << " i=" << MaxGap);
1717
1718 // Stop before the interval gets so big we wouldn't be making progress.
1719 if (!LiveBefore && !LiveAfter) {
1720 DEBUG(dbgs() << " all\n");
1721 break;
1722 }
1723 // Should the interval be extended or shrunk?
1724 bool Shrink = true;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001725
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001726 // How many gaps would the new range have?
1727 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1728
1729 // Legally, without causing looping?
1730 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1731
Aaron Ballman04999042013-11-13 00:15:44 +00001732 if (Legal && MaxGap < llvm::huge_valf) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001733 // Estimate the new spill weight. Each instruction reads or writes the
1734 // register. Conservatively assume there are no read-modify-write
1735 // instructions.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001736 //
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001737 // Try to guess the size of the new interval.
1738 const float EstWeight = normalizeSpillWeight(blockFreq * (NewGaps + 1),
1739 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1740 (LiveBefore + LiveAfter)*SlotIndex::InstrDist);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001741 // Would this split be possible to allocate?
1742 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001743 DEBUG(dbgs() << " w=" << EstWeight);
1744 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001745 Shrink = false;
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001746 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001747 if (Diff > BestDiff) {
1748 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001749 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001750 BestBefore = SplitBefore;
1751 BestAfter = SplitAfter;
1752 }
1753 }
1754 }
1755
1756 // Try to shrink.
1757 if (Shrink) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001758 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001759 DEBUG(dbgs() << " shrink\n");
1760 // Recompute the max when necessary.
1761 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1762 MaxGap = GapWeight[SplitBefore];
1763 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1764 MaxGap = std::max(MaxGap, GapWeight[i]);
1765 }
1766 continue;
1767 }
1768 MaxGap = 0;
1769 }
1770
1771 // Try to extend the interval.
1772 if (SplitAfter >= NumGaps) {
1773 DEBUG(dbgs() << " end\n");
1774 break;
1775 }
1776
1777 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001778 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001779 }
1780 }
1781
1782 // Didn't find any candidates?
1783 if (BestBefore == NumGaps)
1784 return 0;
1785
1786 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1787 << '-' << Uses[BestAfter] << ", " << BestDiff
1788 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1789
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001790 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001791 SE->reset(LREdit);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001792
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001793 SE->openIntv();
1794 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1795 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1796 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001797 SmallVector<unsigned, 8> IntvMap;
1798 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001799 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001800
1801 // If the new range has the same number of instructions as before, mark it as
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001802 // RS_Split2 so the next split will be forced to make progress. Otherwise,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001803 // leave the new intervals as RS_New so they can compete.
1804 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1805 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1806 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1807 if (NewGaps >= NumGaps) {
1808 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1809 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001810 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1811 if (IntvMap[i] == 1) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001812 setStage(LIS->getInterval(LREdit.get(i)), RS_Split2);
1813 DEBUG(dbgs() << PrintReg(LREdit.get(i)));
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001814 }
1815 DEBUG(dbgs() << '\n');
1816 }
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001817 ++NumLocalSplits;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001818
1819 return 0;
1820}
1821
1822//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001823// Live Range Splitting
1824//===----------------------------------------------------------------------===//
1825
1826/// trySplit - Try to split VirtReg or one of its interferences, making it
1827/// assignable.
1828/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1829unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001830 SmallVectorImpl<unsigned>&NewVRegs) {
Jakob Stoklund Olesend4bb1d42011-08-05 23:50:33 +00001831 // Ranges must be Split2 or less.
1832 if (getStage(VirtReg) >= RS_Spill)
1833 return 0;
1834
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001835 // Local intervals are handled separately.
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001836 if (LIS->intervalIsInOneMBB(VirtReg)) {
1837 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001838 SA->analyze(&VirtReg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001839 unsigned PhysReg = tryLocalSplit(VirtReg, Order, NewVRegs);
1840 if (PhysReg || !NewVRegs.empty())
1841 return PhysReg;
1842 return tryInstructionSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001843 }
1844
1845 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001846
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001847 SA->analyze(&VirtReg);
1848
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001849 // FIXME: SplitAnalysis may repair broken live ranges coming from the
1850 // coalescer. That may cause the range to become allocatable which means that
1851 // tryRegionSplit won't be making progress. This check should be replaced with
1852 // an assertion when the coalescer is fixed.
1853 if (SA->didRepairRange()) {
1854 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001855 Matrix->invalidateVirtRegs();
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001856 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1857 return PhysReg;
1858 }
1859
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001860 // First try to split around a region spanning multiple blocks. RS_Split2
1861 // ranges already made dubious progress with region splitting, so they go
1862 // straight to single block splitting.
1863 if (getStage(VirtReg) < RS_Split2) {
1864 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1865 if (PhysReg || !NewVRegs.empty())
1866 return PhysReg;
1867 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001868
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001869 // Then isolate blocks.
1870 return tryBlockSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001871}
1872
Quentin Colombet87769712014-02-05 22:13:59 +00001873//===----------------------------------------------------------------------===//
1874// Last Chance Recoloring
1875//===----------------------------------------------------------------------===//
1876
1877/// mayRecolorAllInterferences - Check if the virtual registers that
1878/// interfere with \p VirtReg on \p PhysReg (or one of its aliases) may be
1879/// recolored to free \p PhysReg.
1880/// When true is returned, \p RecoloringCandidates has been augmented with all
1881/// the live intervals that need to be recolored in order to free \p PhysReg
1882/// for \p VirtReg.
1883/// \p FixedRegisters contains all the virtual registers that cannot be
1884/// recolored.
1885bool
1886RAGreedy::mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
1887 SmallLISet &RecoloringCandidates,
1888 const SmallVirtRegSet &FixedRegisters) {
1889 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
1890
1891 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1892 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
1893 // If there is LastChanceRecoloringMaxInterference or more interferences,
1894 // chances are one would not be recolorable.
1895 if (Q.collectInterferingVRegs(LastChanceRecoloringMaxInterference) >=
1896 LastChanceRecoloringMaxInterference) {
1897 DEBUG(dbgs() << "Early abort: too many interferences.\n");
1898 return false;
1899 }
1900 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
1901 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
1902 // If Intf is done and sit on the same register class as VirtReg,
1903 // it would not be recolorable as it is in the same state as VirtReg.
1904 if ((getStage(*Intf) == RS_Done &&
1905 MRI->getRegClass(Intf->reg) == CurRC) ||
1906 FixedRegisters.count(Intf->reg)) {
1907 DEBUG(dbgs() << "Early abort: the inteference is not recolorable.\n");
1908 return false;
1909 }
1910 RecoloringCandidates.insert(Intf);
1911 }
1912 }
1913 return true;
1914}
1915
1916/// tryLastChanceRecoloring - Try to assign a color to \p VirtReg by recoloring
1917/// its interferences.
1918/// Last chance recoloring chooses a color for \p VirtReg and recolors every
1919/// virtual register that was using it. The recoloring process may recursively
1920/// use the last chance recoloring. Therefore, when a virtual register has been
1921/// assigned a color by this mechanism, it is marked as Fixed, i.e., it cannot
1922/// be last-chance-recolored again during this recoloring "session".
1923/// E.g.,
1924/// Let
1925/// vA can use {R1, R2 }
1926/// vB can use { R2, R3}
1927/// vC can use {R1 }
1928/// Where vA, vB, and vC cannot be split anymore (they are reloads for
1929/// instance) and they all interfere.
1930///
1931/// vA is assigned R1
1932/// vB is assigned R2
1933/// vC tries to evict vA but vA is already done.
1934/// Regular register allocation fails.
1935///
1936/// Last chance recoloring kicks in:
1937/// vC does as if vA was evicted => vC uses R1.
1938/// vC is marked as fixed.
1939/// vA needs to find a color.
1940/// None are available.
1941/// vA cannot evict vC: vC is a fixed virtual register now.
1942/// vA does as if vB was evicted => vA uses R2.
1943/// vB needs to find a color.
1944/// R3 is available.
1945/// Recoloring => vC = R1, vA = R2, vB = R3
1946///
Alp Toker70b36992014-02-25 04:21:15 +00001947/// \p Order defines the preferred allocation order for \p VirtReg.
Quentin Colombet87769712014-02-05 22:13:59 +00001948/// \p NewRegs will contain any new virtual register that have been created
1949/// (split, spill) during the process and that must be assigned.
1950/// \p FixedRegisters contains all the virtual registers that cannot be
1951/// recolored.
1952/// \p Depth gives the current depth of the last chance recoloring.
1953/// \return a physical register that can be used for VirtReg or ~0u if none
1954/// exists.
1955unsigned RAGreedy::tryLastChanceRecoloring(LiveInterval &VirtReg,
1956 AllocationOrder &Order,
1957 SmallVectorImpl<unsigned> &NewVRegs,
1958 SmallVirtRegSet &FixedRegisters,
1959 unsigned Depth) {
1960 DEBUG(dbgs() << "Try last chance recoloring for " << VirtReg << '\n');
1961 // Ranges must be Done.
Quentin Colombet0e3b5e02014-02-13 05:17:37 +00001962 assert((getStage(VirtReg) >= RS_Done || !VirtReg.isSpillable()) &&
Quentin Colombet87769712014-02-05 22:13:59 +00001963 "Last chance recoloring should really be last chance");
1964 // Set the max depth to LastChanceRecoloringMaxDepth.
1965 // We may want to reconsider that if we end up with a too large search space
1966 // for target with hundreds of registers.
1967 // Indeed, in that case we may want to cut the search space earlier.
1968 if (Depth >= LastChanceRecoloringMaxDepth) {
1969 DEBUG(dbgs() << "Abort because max depth has been reached.\n");
1970 return ~0u;
1971 }
1972
1973 // Set of Live intervals that will need to be recolored.
1974 SmallLISet RecoloringCandidates;
1975 // Record the original mapping virtual register to physical register in case
1976 // the recoloring fails.
1977 DenseMap<unsigned, unsigned> VirtRegToPhysReg;
1978 // Mark VirtReg as fixed, i.e., it will not be recolored pass this point in
1979 // this recoloring "session".
1980 FixedRegisters.insert(VirtReg.reg);
1981
1982 Order.rewind();
1983 while (unsigned PhysReg = Order.next()) {
1984 DEBUG(dbgs() << "Try to assign: " << VirtReg << " to "
1985 << PrintReg(PhysReg, TRI) << '\n');
1986 RecoloringCandidates.clear();
1987 VirtRegToPhysReg.clear();
1988
1989 // It is only possible to recolor virtual register interference.
1990 if (Matrix->checkInterference(VirtReg, PhysReg) >
1991 LiveRegMatrix::IK_VirtReg) {
1992 DEBUG(dbgs() << "Some inteferences are not with virtual registers.\n");
1993
1994 continue;
1995 }
1996
1997 // Early give up on this PhysReg if it is obvious we cannot recolor all
1998 // the interferences.
1999 if (!mayRecolorAllInterferences(PhysReg, VirtReg, RecoloringCandidates,
2000 FixedRegisters)) {
2001 DEBUG(dbgs() << "Some inteferences cannot be recolored.\n");
2002 continue;
2003 }
2004
2005 // RecoloringCandidates contains all the virtual registers that interfer
2006 // with VirtReg on PhysReg (or one of its aliases).
2007 // Enqueue them for recoloring and perform the actual recoloring.
2008 PQueue RecoloringQueue;
2009 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2010 EndIt = RecoloringCandidates.end();
2011 It != EndIt; ++It) {
2012 unsigned ItVirtReg = (*It)->reg;
2013 enqueue(RecoloringQueue, *It);
2014 assert(VRM->hasPhys(ItVirtReg) &&
2015 "Interferences are supposed to be with allocated vairables");
2016
2017 // Record the current allocation.
2018 VirtRegToPhysReg[ItVirtReg] = VRM->getPhys(ItVirtReg);
2019 // unset the related struct.
2020 Matrix->unassign(**It);
2021 }
2022
2023 // Do as if VirtReg was assigned to PhysReg so that the underlying
2024 // recoloring has the right information about the interferes and
2025 // available colors.
2026 Matrix->assign(VirtReg, PhysReg);
2027
2028 // Save the current recoloring state.
2029 // If we cannot recolor all the interferences, we will have to start again
2030 // at this point for the next physical register.
2031 SmallVirtRegSet SaveFixedRegisters(FixedRegisters);
2032 if (tryRecoloringCandidates(RecoloringQueue, NewVRegs, FixedRegisters,
2033 Depth)) {
2034 // Do not mess up with the global assignment process.
2035 // I.e., VirtReg must be unassigned.
2036 Matrix->unassign(VirtReg);
2037 return PhysReg;
2038 }
2039
2040 DEBUG(dbgs() << "Fail to assign: " << VirtReg << " to "
2041 << PrintReg(PhysReg, TRI) << '\n');
2042
2043 // The recoloring attempt failed, undo the changes.
2044 FixedRegisters = SaveFixedRegisters;
2045 Matrix->unassign(VirtReg);
2046
2047 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2048 EndIt = RecoloringCandidates.end();
2049 It != EndIt; ++It) {
2050 unsigned ItVirtReg = (*It)->reg;
2051 if (VRM->hasPhys(ItVirtReg))
2052 Matrix->unassign(**It);
2053 Matrix->assign(**It, VirtRegToPhysReg[ItVirtReg]);
2054 }
2055 }
2056
2057 // Last chance recoloring did not worked either, give up.
2058 return ~0u;
2059}
2060
2061/// tryRecoloringCandidates - Try to assign a new color to every register
2062/// in \RecoloringQueue.
2063/// \p NewRegs will contain any new virtual register created during the
2064/// recoloring process.
2065/// \p FixedRegisters[in/out] contains all the registers that have been
2066/// recolored.
2067/// \return true if all virtual registers in RecoloringQueue were successfully
2068/// recolored, false otherwise.
2069bool RAGreedy::tryRecoloringCandidates(PQueue &RecoloringQueue,
2070 SmallVectorImpl<unsigned> &NewVRegs,
2071 SmallVirtRegSet &FixedRegisters,
2072 unsigned Depth) {
2073 while (!RecoloringQueue.empty()) {
2074 LiveInterval *LI = dequeue(RecoloringQueue);
2075 DEBUG(dbgs() << "Try to recolor: " << *LI << '\n');
2076 unsigned PhysReg;
2077 PhysReg = selectOrSplitImpl(*LI, NewVRegs, FixedRegisters, Depth + 1);
2078 if (PhysReg == ~0u || !PhysReg)
2079 return false;
2080 DEBUG(dbgs() << "Recoloring of " << *LI
2081 << " succeeded with: " << PrintReg(PhysReg, TRI) << '\n');
2082 Matrix->assign(*LI, PhysReg);
2083 FixedRegisters.insert(LI->reg);
2084 }
2085 return true;
2086}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002087
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002088//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002089// Main Entry Point
2090//===----------------------------------------------------------------------===//
2091
2092unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +00002093 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet87769712014-02-05 22:13:59 +00002094 SmallVirtRegSet FixedRegisters;
2095 return selectOrSplitImpl(VirtReg, NewVRegs, FixedRegisters);
2096}
2097
2098unsigned RAGreedy::selectOrSplitImpl(LiveInterval &VirtReg,
2099 SmallVectorImpl<unsigned> &NewVRegs,
2100 SmallVirtRegSet &FixedRegisters,
2101 unsigned Depth) {
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002102 // First try assigning a free register.
Jakob Stoklund Olesenb8bf3c02011-06-03 20:34:53 +00002103 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +00002104 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
2105 return PhysReg;
Andrew Trickccef0982010-12-09 18:15:21 +00002106
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002107 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002108 DEBUG(dbgs() << StageName[Stage]
2109 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002110
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002111 // Try to evict a less worthy live range, but only for ranges from the primary
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002112 // queue. The RS_Split ranges already failed to do this, and they should not
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002113 // get a second chance until they have been split.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002114 if (Stage != RS_Split)
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002115 if (unsigned PhysReg = tryEvict(VirtReg, Order, NewVRegs))
2116 return PhysReg;
Andrew Trickccef0982010-12-09 18:15:21 +00002117
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002118 assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
2119
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002120 // The first time we see a live range, don't try to split or spill.
2121 // Wait until the second time, when all smaller ranges have been allocated.
2122 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002123 if (Stage < RS_Split) {
2124 setStage(VirtReg, RS_Split);
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +00002125 DEBUG(dbgs() << "wait for second round\n");
Mark Laceyf9ea8852013-08-14 23:50:04 +00002126 NewVRegs.push_back(VirtReg.reg);
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002127 return 0;
2128 }
2129
Jakob Stoklund Olesena5c88992011-05-06 21:58:30 +00002130 // If we couldn't allocate a register from spilling, there is probably some
2131 // invalid inline assembly. The base class wil report it.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002132 if (Stage >= RS_Done || !VirtReg.isSpillable())
Quentin Colombet87769712014-02-05 22:13:59 +00002133 return tryLastChanceRecoloring(VirtReg, Order, NewVRegs, FixedRegisters,
2134 Depth);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00002135
Jakob Stoklund Olesen903b6d32010-12-14 00:37:49 +00002136 // Try splitting VirtReg or interferences.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002137 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
2138 if (PhysReg || !NewVRegs.empty())
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +00002139 return PhysReg;
2140
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002141 // Finally spill VirtReg itself.
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +00002142 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00002143 LiveRangeEdit LRE(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +00002144 spiller().spill(LRE);
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002145 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002146
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +00002147 if (VerifyEnabled)
2148 MF->verify(this, "After spilling");
2149
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002150 // The live virtual register requesting allocation was spilled, so tell
2151 // the caller not to allocate anything during this round.
2152 return 0;
2153}
2154
2155bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
2156 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00002157 << "********** Function: " << mf.getName() << '\n');
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002158
2159 MF = &mf;
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00002160 TRI = MF->getTarget().getRegisterInfo();
2161 TII = MF->getTarget().getInstrInfo();
2162 RCI.runOnMachineFunction(mf);
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002163 if (VerifyEnabled)
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +00002164 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002165
Jakob Stoklund Olesen2d2dec92012-06-20 22:52:29 +00002166 RegAllocBase::init(getAnalysis<VirtRegMap>(),
2167 getAnalysis<LiveIntervals>(),
2168 getAnalysis<LiveRegMatrix>());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002169 Indexes = &getAnalysis<SlotIndexes>();
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002170 MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +00002171 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenadecb5e2010-12-10 22:54:44 +00002172 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002173 Loops = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002174 Bundles = &getAnalysis<EdgeBundles>();
2175 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00002176 DebugVars = &getAnalysis<LiveDebugVariables>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002177
Arnaud A. de Grandmaisonea3ac162013-11-11 19:04:45 +00002178 calculateSpillWeightsAndHints(*LIS, mf, *Loops, *MBFI);
Arnaud A. de Grandmaison760c1e02013-11-10 17:46:31 +00002179
Andrew Trick97064962013-07-25 07:26:26 +00002180 DEBUG(LIS->dump());
2181
Jakob Stoklund Olesenf1a60a62011-02-19 00:53:42 +00002182 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002183 SE.reset(new SplitEditor(*SA, *LIS, *VRM, *DomTree, *MBFI));
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002184 ExtraRegInfo.clear();
2185 ExtraRegInfo.resize(MRI->getNumVirtRegs());
2186 NextCascade = 1;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00002187 IntfCache.init(MF, Matrix->getLiveUnions(), Indexes, LIS, TRI);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00002188 GlobalCand.resize(32); // This will grow as needed.
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002189
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002190 allocatePhysRegs();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002191 releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002192 return true;
2193}