blob: de724d33cffbdf5d51b6c55e0189fb44404ac5ad [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsInstPrinter.cpp - Convert Mips MCInst to assembly syntax ------===//
Akira Hatanaka9c6028f2011-07-07 23:56:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an Mips MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "MipsInstPrinter.h"
Akira Hatanaka7d33c782012-07-05 19:26:38 +000016#include "MipsInstrInfo.h"
Petar Jovanovica5da5882014-02-04 18:41:57 +000017#include "MCTargetDesc/MipsMCExpr.h"
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +000018#include "llvm/ADT/StringExtras.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +000022#include "llvm/MC/MCSymbol.h"
Benjamin Kramerdbdff472011-07-08 20:18:13 +000023#include "llvm/Support/ErrorHandling.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000024#include "llvm/Support/raw_ostream.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000025using namespace llvm;
26
Jack Carter9c1a0272013-02-05 08:32:10 +000027#define PRINT_ALIAS_INSTR
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000028#include "MipsGenAsmWriter.inc"
29
Akira Hatanaka53900e52013-07-26 18:34:25 +000030template<unsigned R>
31static bool isReg(const MCInst &MI, unsigned OpNo) {
32 assert(MI.getOperand(OpNo).isReg() && "Register operand expected.");
33 return MI.getOperand(OpNo).getReg() == R;
34}
35
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000036const char* Mips::MipsFCCToString(Mips::CondCode CC) {
37 switch (CC) {
38 case FCOND_F:
39 case FCOND_T: return "f";
40 case FCOND_UN:
41 case FCOND_OR: return "un";
42 case FCOND_OEQ:
43 case FCOND_UNE: return "eq";
44 case FCOND_UEQ:
45 case FCOND_ONE: return "ueq";
46 case FCOND_OLT:
47 case FCOND_UGE: return "olt";
48 case FCOND_ULT:
49 case FCOND_OGE: return "ult";
50 case FCOND_OLE:
51 case FCOND_UGT: return "ole";
52 case FCOND_ULE:
53 case FCOND_OGT: return "ule";
54 case FCOND_SF:
55 case FCOND_ST: return "sf";
56 case FCOND_NGLE:
57 case FCOND_GLE: return "ngle";
58 case FCOND_SEQ:
59 case FCOND_SNE: return "seq";
60 case FCOND_NGL:
61 case FCOND_GL: return "ngl";
62 case FCOND_LT:
63 case FCOND_NLT: return "lt";
64 case FCOND_NGE:
65 case FCOND_GE: return "nge";
66 case FCOND_LE:
67 case FCOND_NLE: return "le";
68 case FCOND_NGT:
69 case FCOND_GT: return "ngt";
70 }
Benjamin Kramerdbdff472011-07-08 20:18:13 +000071 llvm_unreachable("Impossible condition code!");
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000072}
73
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000074void MipsInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Benjamin Kramer20baffb2011-11-06 20:37:06 +000075 OS << '$' << StringRef(getRegisterName(RegNo)).lower();
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000076}
77
Owen Andersona0c3b972011-09-15 23:38:46 +000078void MipsInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
79 StringRef Annot) {
Akira Hatanaka7d33c782012-07-05 19:26:38 +000080 switch (MI->getOpcode()) {
81 default:
82 break;
83 case Mips::RDHWR:
84 case Mips::RDHWR64:
85 O << "\t.set\tpush\n";
86 O << "\t.set\tmips32r2\n";
Reed Kotlere0a34ee2013-12-08 16:51:52 +000087 break;
88 case Mips::Save16:
Reed Kotler5bde5c32013-12-11 03:32:44 +000089 O << "\tsave\t";
90 printSaveRestore(MI, O);
91 O << " # 16 bit inst\n";
92 return;
Reed Kotlere0a34ee2013-12-08 16:51:52 +000093 case Mips::SaveX16:
94 O << "\tsave\t";
95 printSaveRestore(MI, O);
96 O << "\n";
97 return;
98 case Mips::Restore16:
Reed Kotler5bde5c32013-12-11 03:32:44 +000099 O << "\trestore\t";
100 printSaveRestore(MI, O);
101 O << " # 16 bit inst\n";
102 return;
Reed Kotlere0a34ee2013-12-08 16:51:52 +0000103 case Mips::RestoreX16:
104 O << "\trestore\t";
105 printSaveRestore(MI, O);
106 O << "\n";
107 return;
Akira Hatanaka7d33c782012-07-05 19:26:38 +0000108 }
109
Jack Carter9c1a0272013-02-05 08:32:10 +0000110 // Try to print any aliases first.
Akira Hatanaka53900e52013-07-26 18:34:25 +0000111 if (!printAliasInstr(MI, O) && !printAlias(*MI, O))
Jack Carter9c1a0272013-02-05 08:32:10 +0000112 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000113 printAnnotation(O, Annot);
Akira Hatanaka7d33c782012-07-05 19:26:38 +0000114
115 switch (MI->getOpcode()) {
116 default:
117 break;
118 case Mips::RDHWR:
119 case Mips::RDHWR64:
120 O << "\n\t.set\tpop";
121 }
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000122}
123
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000124static void printExpr(const MCExpr *Expr, raw_ostream &OS) {
125 int Offset = 0;
126 const MCSymbolRefExpr *SRE;
127
128 if (const MCBinaryExpr *BE = dyn_cast<MCBinaryExpr>(Expr)) {
129 SRE = dyn_cast<MCSymbolRefExpr>(BE->getLHS());
130 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(BE->getRHS());
131 assert(SRE && CE && "Binary expression must be sym+const.");
132 Offset = CE->getValue();
Petar Jovanovica5da5882014-02-04 18:41:57 +0000133 } else if (const MipsMCExpr *ME = dyn_cast<MipsMCExpr>(Expr)) {
134 ME->print(OS);
135 return;
136 } else if (!(SRE = dyn_cast<MCSymbolRefExpr>(Expr)))
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000137 assert(false && "Unexpected MCExpr type.");
138
139 MCSymbolRefExpr::VariantKind Kind = SRE->getKind();
140
141 switch (Kind) {
Craig Toppere55c5562012-02-07 02:50:20 +0000142 default: llvm_unreachable("Invalid kind!");
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000143 case MCSymbolRefExpr::VK_None: break;
144 case MCSymbolRefExpr::VK_Mips_GPREL: OS << "%gp_rel("; break;
145 case MCSymbolRefExpr::VK_Mips_GOT_CALL: OS << "%call16("; break;
146 case MCSymbolRefExpr::VK_Mips_GOT16: OS << "%got("; break;
147 case MCSymbolRefExpr::VK_Mips_GOT: OS << "%got("; break;
148 case MCSymbolRefExpr::VK_Mips_ABS_HI: OS << "%hi("; break;
149 case MCSymbolRefExpr::VK_Mips_ABS_LO: OS << "%lo("; break;
150 case MCSymbolRefExpr::VK_Mips_TLSGD: OS << "%tlsgd("; break;
151 case MCSymbolRefExpr::VK_Mips_TLSLDM: OS << "%tlsldm("; break;
152 case MCSymbolRefExpr::VK_Mips_DTPREL_HI: OS << "%dtprel_hi("; break;
153 case MCSymbolRefExpr::VK_Mips_DTPREL_LO: OS << "%dtprel_lo("; break;
154 case MCSymbolRefExpr::VK_Mips_GOTTPREL: OS << "%gottprel("; break;
155 case MCSymbolRefExpr::VK_Mips_TPREL_HI: OS << "%tprel_hi("; break;
156 case MCSymbolRefExpr::VK_Mips_TPREL_LO: OS << "%tprel_lo("; break;
157 case MCSymbolRefExpr::VK_Mips_GPOFF_HI: OS << "%hi(%neg(%gp_rel("; break;
158 case MCSymbolRefExpr::VK_Mips_GPOFF_LO: OS << "%lo(%neg(%gp_rel("; break;
159 case MCSymbolRefExpr::VK_Mips_GOT_DISP: OS << "%got_disp("; break;
160 case MCSymbolRefExpr::VK_Mips_GOT_PAGE: OS << "%got_page("; break;
161 case MCSymbolRefExpr::VK_Mips_GOT_OFST: OS << "%got_ofst("; break;
Akira Hatanaka6035fe72012-07-21 03:09:04 +0000162 case MCSymbolRefExpr::VK_Mips_HIGHER: OS << "%higher("; break;
163 case MCSymbolRefExpr::VK_Mips_HIGHEST: OS << "%highest("; break;
Akira Hatanakabb6e74a2012-11-21 20:40:38 +0000164 case MCSymbolRefExpr::VK_Mips_GOT_HI16: OS << "%got_hi("; break;
165 case MCSymbolRefExpr::VK_Mips_GOT_LO16: OS << "%got_lo("; break;
166 case MCSymbolRefExpr::VK_Mips_CALL_HI16: OS << "%call_hi("; break;
167 case MCSymbolRefExpr::VK_Mips_CALL_LO16: OS << "%call_lo("; break;
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000168 }
169
170 OS << SRE->getSymbol();
171
172 if (Offset) {
173 if (Offset > 0)
174 OS << '+';
175 OS << Offset;
176 }
177
Akira Hatanakaaa1f4c72011-11-11 03:58:36 +0000178 if ((Kind == MCSymbolRefExpr::VK_Mips_GPOFF_HI) ||
179 (Kind == MCSymbolRefExpr::VK_Mips_GPOFF_LO))
180 OS << ")))";
181 else if (Kind != MCSymbolRefExpr::VK_None)
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000182 OS << ')';
183}
184
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000185void MipsInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
186 raw_ostream &O) {
187 const MCOperand &Op = MI->getOperand(OpNo);
188 if (Op.isReg()) {
189 printRegName(O, Op.getReg());
190 return;
191 }
Jia Liuf54f60f2012-02-28 07:46:26 +0000192
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000193 if (Op.isImm()) {
194 O << Op.getImm();
195 return;
196 }
Jia Liuf54f60f2012-02-28 07:46:26 +0000197
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000198 assert(Op.isExpr() && "unknown operand kind in printOperand");
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000199 printExpr(Op.getExpr(), O);
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000200}
201
202void MipsInstPrinter::printUnsignedImm(const MCInst *MI, int opNum,
203 raw_ostream &O) {
204 const MCOperand &MO = MI->getOperand(opNum);
205 if (MO.isImm())
206 O << (unsigned short int)MO.getImm();
207 else
208 printOperand(MI, opNum, O);
209}
210
Daniel Sanders7e51fe12013-09-27 11:48:57 +0000211void MipsInstPrinter::printUnsignedImm8(const MCInst *MI, int opNum,
212 raw_ostream &O) {
213 const MCOperand &MO = MI->getOperand(opNum);
214 if (MO.isImm())
215 O << (unsigned short int)(unsigned char)MO.getImm();
216 else
217 printOperand(MI, opNum, O);
218}
219
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000220void MipsInstPrinter::
221printMemOperand(const MCInst *MI, int opNum, raw_ostream &O) {
222 // Load/Store memory operands -- imm($reg)
223 // If PIC target the target is loaded as the
224 // pattern lw $25,%call16($28)
225 printOperand(MI, opNum+1, O);
226 O << "(";
227 printOperand(MI, opNum, O);
228 O << ")";
229}
230
231void MipsInstPrinter::
232printMemOperandEA(const MCInst *MI, int opNum, raw_ostream &O) {
233 // when using stack locations for not load/store instructions
234 // print the same way as all normal 3 operand instructions.
235 printOperand(MI, opNum, O);
236 O << ", ";
237 printOperand(MI, opNum+1, O);
238 return;
239}
240
241void MipsInstPrinter::
242printFCCOperand(const MCInst *MI, int opNum, raw_ostream &O) {
243 const MCOperand& MO = MI->getOperand(opNum);
244 O << MipsFCCToString((Mips::CondCode)MO.getImm());
245}
Akira Hatanaka53900e52013-07-26 18:34:25 +0000246
Daniel Sanders26307182013-09-24 14:20:00 +0000247void MipsInstPrinter::
248printSHFMask(const MCInst *MI, int opNum, raw_ostream &O) {
249 llvm_unreachable("TODO");
250}
251
Akira Hatanaka53900e52013-07-26 18:34:25 +0000252bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI,
253 unsigned OpNo, raw_ostream &OS) {
254 OS << "\t" << Str << "\t";
255 printOperand(&MI, OpNo, OS);
256 return true;
257}
258
259bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI,
260 unsigned OpNo0, unsigned OpNo1,
261 raw_ostream &OS) {
262 printAlias(Str, MI, OpNo0, OS);
263 OS << ", ";
264 printOperand(&MI, OpNo1, OS);
265 return true;
266}
267
268bool MipsInstPrinter::printAlias(const MCInst &MI, raw_ostream &OS) {
269 switch (MI.getOpcode()) {
270 case Mips::BEQ:
Akira Hatanaka2c544d82013-09-06 23:40:15 +0000271 // beq $zero, $zero, $L2 => b $L2
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000272 // beq $r0, $zero, $L2 => beqz $r0, $L2
Akira Hatanaka92ec3bd2013-09-07 00:26:26 +0000273 return (isReg<Mips::ZERO>(MI, 0) && isReg<Mips::ZERO>(MI, 1) &&
274 printAlias("b", MI, 2, OS)) ||
275 (isReg<Mips::ZERO>(MI, 1) && printAlias("beqz", MI, 0, 2, OS));
Akira Hatanaka53900e52013-07-26 18:34:25 +0000276 case Mips::BEQ64:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000277 // beq $r0, $zero, $L2 => beqz $r0, $L2
278 return isReg<Mips::ZERO_64>(MI, 1) && printAlias("beqz", MI, 0, 2, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000279 case Mips::BNE:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000280 // bne $r0, $zero, $L2 => bnez $r0, $L2
281 return isReg<Mips::ZERO>(MI, 1) && printAlias("bnez", MI, 0, 2, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000282 case Mips::BNE64:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000283 // bne $r0, $zero, $L2 => bnez $r0, $L2
284 return isReg<Mips::ZERO_64>(MI, 1) && printAlias("bnez", MI, 0, 2, OS);
Akira Hatanaka5973e832013-07-30 20:24:24 +0000285 case Mips::BGEZAL:
286 // bgezal $zero, $L1 => bal $L1
287 return isReg<Mips::ZERO>(MI, 0) && printAlias("bal", MI, 1, OS);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000288 case Mips::BC1T:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000289 // bc1t $fcc0, $L1 => bc1t $L1
290 return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1t", MI, 1, OS);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000291 case Mips::BC1F:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000292 // bc1f $fcc0, $L1 => bc1f $L1
293 return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1f", MI, 1, OS);
Akira Hatanaka34a32c02013-08-06 22:20:40 +0000294 case Mips::JALR:
295 // jalr $ra, $r1 => jalr $r1
296 return isReg<Mips::RA>(MI, 0) && printAlias("jalr", MI, 1, OS);
297 case Mips::JALR64:
298 // jalr $ra, $r1 => jalr $r1
299 return isReg<Mips::RA_64>(MI, 0) && printAlias("jalr", MI, 1, OS);
Akira Hatanakae2a39e72013-08-06 22:35:29 +0000300 case Mips::NOR:
Akira Hatanaka39f915b52013-08-21 01:18:46 +0000301 case Mips::NOR_MM:
Akira Hatanakae2a39e72013-08-06 22:35:29 +0000302 // nor $r0, $r1, $zero => not $r0, $r1
303 return isReg<Mips::ZERO>(MI, 2) && printAlias("not", MI, 0, 1, OS);
304 case Mips::NOR64:
305 // nor $r0, $r1, $zero => not $r0, $r1
306 return isReg<Mips::ZERO_64>(MI, 2) && printAlias("not", MI, 0, 1, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000307 case Mips::OR:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000308 // or $r0, $r1, $zero => move $r0, $r1
309 return isReg<Mips::ZERO>(MI, 2) && printAlias("move", MI, 0, 1, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000310 default: return false;
311 }
Akira Hatanaka53900e52013-07-26 18:34:25 +0000312}
Reed Kotlere0a34ee2013-12-08 16:51:52 +0000313
314void MipsInstPrinter::printSaveRestore(const MCInst *MI, raw_ostream &O) {
315 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
316 if (i != 0) O << ", ";
317 if (MI->getOperand(i).isReg())
318 printRegName(O, MI->getOperand(i).getReg());
319 else
320 printUnsignedImm(MI, i, O);
321 }
322}
323