blob: bfe5ea1846d726f67f3d83b3a163c2f958ecf2f6 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MipsMachineFunction.h"
18#include "MipsSubtarget.h"
19#include "MipsTargetMachine.h"
20#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000021#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000022#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000037#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039using namespace llvm;
40
Chandler Carruth84e68b22014-04-22 02:41:26 +000041#define DEBUG_TYPE "mips-lower"
42
Akira Hatanaka90131ac2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000046LargeGOT("mxgot", cl::Hidden,
47 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
48
Akira Hatanaka1cb02422013-05-20 18:07:43 +000049static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000050NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000051 cl::desc("MIPS: Don't trap on integer division by zero."),
52 cl::init(false));
53
Reed Kotler720c5ca2014-04-17 22:15:34 +000054cl::opt<bool>
55EnableMipsFastISel("mips-fast-isel", cl::Hidden,
56 cl::desc("Allow mips-fast-isel to be used"),
57 cl::init(false));
58
Craig Topper840beec2014-04-04 05:16:06 +000059static const MCPhysReg O32IntRegs[4] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000060 Mips::A0, Mips::A1, Mips::A2, Mips::A3
61};
62
Craig Topper840beec2014-04-04 05:16:06 +000063static const MCPhysReg Mips64IntRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000064 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
65 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
66};
67
Craig Topper840beec2014-04-04 05:16:06 +000068static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000069 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
70 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
71};
72
Jia Liuf54f60f2012-02-28 07:46:26 +000073// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000074// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000075// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000076static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000077 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000078 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000079
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000080 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000081 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000082 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000083}
84
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000086 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
87 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
88}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000092 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000093 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000094}
95
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000096SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
112}
113
114SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
115 SelectionDAG &DAG,
116 unsigned Flag) const {
117 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
118 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000119}
120
Chris Lattner5e693ed2009-07-28 03:13:23 +0000121const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
122 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000124 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::Hi: return "MipsISD::Hi";
126 case MipsISD::Lo: return "MipsISD::Lo";
127 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000128 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000129 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000130 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000131 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
132 case MipsISD::FPCmp: return "MipsISD::FPCmp";
133 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
134 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000135 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000136 case MipsISD::MFHI: return "MipsISD::MFHI";
137 case MipsISD::MFLO: return "MipsISD::MFLO";
138 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000139 case MipsISD::Mult: return "MipsISD::Mult";
140 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000141 case MipsISD::MAdd: return "MipsISD::MAdd";
142 case MipsISD::MAddu: return "MipsISD::MAddu";
143 case MipsISD::MSub: return "MipsISD::MSub";
144 case MipsISD::MSubu: return "MipsISD::MSubu";
145 case MipsISD::DivRem: return "MipsISD::DivRem";
146 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000147 case MipsISD::DivRem16: return "MipsISD::DivRem16";
148 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000149 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
150 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000151 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000152 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000153 case MipsISD::Ext: return "MipsISD::Ext";
154 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000155 case MipsISD::LWL: return "MipsISD::LWL";
156 case MipsISD::LWR: return "MipsISD::LWR";
157 case MipsISD::SWL: return "MipsISD::SWL";
158 case MipsISD::SWR: return "MipsISD::SWR";
159 case MipsISD::LDL: return "MipsISD::LDL";
160 case MipsISD::LDR: return "MipsISD::LDR";
161 case MipsISD::SDL: return "MipsISD::SDL";
162 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000163 case MipsISD::EXTP: return "MipsISD::EXTP";
164 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
165 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
166 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
167 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
168 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
169 case MipsISD::SHILO: return "MipsISD::SHILO";
170 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
171 case MipsISD::MULT: return "MipsISD::MULT";
172 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000173 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000174 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
175 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
176 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000177 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
178 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
179 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000180 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
181 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000182 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
183 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
184 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
185 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000186 case MipsISD::VCEQ: return "MipsISD::VCEQ";
187 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
188 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
189 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
190 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000191 case MipsISD::VSMAX: return "MipsISD::VSMAX";
192 case MipsISD::VSMIN: return "MipsISD::VSMIN";
193 case MipsISD::VUMAX: return "MipsISD::VUMAX";
194 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000195 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
196 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000197 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000198 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000199 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000200 case MipsISD::ILVEV: return "MipsISD::ILVEV";
201 case MipsISD::ILVOD: return "MipsISD::ILVOD";
202 case MipsISD::ILVL: return "MipsISD::ILVL";
203 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000204 case MipsISD::PCKEV: return "MipsISD::PCKEV";
205 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000206 case MipsISD::INSVE: return "MipsISD::INSVE";
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 default: return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208 }
209}
210
Daniel Sandersd897b562014-03-27 10:46:12 +0000211MipsTargetLowering::MipsTargetLowering(MipsTargetMachine &TM)
212 : TargetLowering(TM, new MipsTargetObjectFile()),
213 Subtarget(&TM.getSubtarget<MipsSubtarget>()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000214 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000215 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000216 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000217 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000218
Wesley Peck527da1b2010-11-23 03:31:01 +0000219 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
221 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
222 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000223
Eli Friedman1fa07e12009-07-17 04:07:24 +0000224 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
226 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000227
Wesley Peck527da1b2010-11-23 03:31:01 +0000228 // Used by legalize types to correctly generate the setcc result.
229 // Without this, every float setcc comes with a AND/OR with the result,
230 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000231 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000232 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000233
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000234 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000235 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000236 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000237 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000238 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
239 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
240 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
241 setOperationAction(ISD::SELECT, MVT::f32, Custom);
242 setOperationAction(ISD::SELECT, MVT::f64, Custom);
243 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000244 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
245 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000246 setOperationAction(ISD::SETCC, MVT::f32, Custom);
247 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000249 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000250 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
251 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000252 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000253
Daniel Sanders3d849352014-04-14 15:44:42 +0000254 if (isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000255 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
256 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
257 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
258 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
259 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
260 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000261 setOperationAction(ISD::LOAD, MVT::i64, Custom);
262 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000263 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000265
Daniel Sanders3d849352014-04-14 15:44:42 +0000266 if (!isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
Daniel Sanders3d849352014-04-14 15:44:42 +0000273 if (isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000284
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
291 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000295 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Kai Nacke93fe5e82014-03-20 11:51:58 +0000296 if (Subtarget->hasCnMips()) {
297 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
298 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
299 } else {
300 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
301 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
302 }
Owen Anderson9f944592009-08-11 20:47:22 +0000303 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000304 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000305 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
306 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
307 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
308 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000309 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000310 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
312 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000313
Akira Hatanakabb49e722011-09-20 23:53:09 +0000314 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000315 setOperationAction(ISD::ROTR, MVT::i32, Expand);
316
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000317 if (!Subtarget->hasMips64r2())
318 setOperationAction(ISD::ROTR, MVT::i64, Expand);
319
Owen Anderson9f944592009-08-11 20:47:22 +0000320 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000321 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000322 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000323 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000324 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
325 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
327 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000328 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000329 setOperationAction(ISD::FLOG, MVT::f32, Expand);
330 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
331 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
332 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000333 setOperationAction(ISD::FMA, MVT::f32, Expand);
334 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000335 setOperationAction(ISD::FREM, MVT::f32, Expand);
336 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000337
Akira Hatanakac0b02062013-01-30 00:26:49 +0000338 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
339
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000340 setOperationAction(ISD::VAARG, MVT::Other, Expand);
341 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
342 setOperationAction(ISD::VAEND, MVT::Other, Expand);
343
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000344 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000345 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
346 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000347
Jia Liuf54f60f2012-02-28 07:46:26 +0000348 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
349 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
350 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
351 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000352
Eli Friedman30a49e92011-08-03 21:06:02 +0000353 setInsertFencesForAtomic(true);
354
Daniel Sandersfcea8102014-05-12 12:28:15 +0000355 if (!Subtarget->hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000356 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000358 }
359
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000360 // MIPS16 lacks MIPS32's clz and clo instructions.
361 if (!Subtarget->hasMips32() || Subtarget->inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000362 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000363 if (!Subtarget->hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000364 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000365
Daniel Sanders39d00512014-05-12 12:15:41 +0000366 if (!Subtarget->hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000367 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Daniel Sanders39d00512014-05-12 12:15:41 +0000368 if (!Subtarget->hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000369 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000370
Daniel Sanders3d849352014-04-14 15:44:42 +0000371 if (isGP64bit()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000372 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
373 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
374 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
375 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
376 }
377
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000378 setOperationAction(ISD::TRAP, MVT::Other, Legal);
379
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000380 setTargetDAGCombine(ISD::SDIVREM);
381 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000382 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000383 setTargetDAGCombine(ISD::AND);
384 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000385 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000386
Daniel Sanders3d849352014-04-14 15:44:42 +0000387 setMinFunctionAlignment(isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000388
Daniel Sandersd897b562014-03-27 10:46:12 +0000389 setStackPointerRegisterToSaveRestore(isN64() ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000390
Daniel Sandersd897b562014-03-27 10:46:12 +0000391 setExceptionPointerRegister(isN64() ? Mips::A0_64 : Mips::A0);
392 setExceptionSelectorRegister(isN64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000393
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000394 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000395
396 isMicroMips = Subtarget->inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000397}
398
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000399const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
400 if (TM.getSubtargetImpl()->inMips16Mode())
401 return llvm::createMips16TargetLowering(TM);
Jia Liuf54f60f2012-02-28 07:46:26 +0000402
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000403 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000404}
405
Reed Kotler720c5ca2014-04-17 22:15:34 +0000406// Create a fast isel object.
407FastISel *
408MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
409 const TargetLibraryInfo *libInfo) const {
410 if (!EnableMipsFastISel)
411 return TargetLowering::createFastISel(funcInfo, libInfo);
412 return Mips::createFastISel(funcInfo, libInfo);
413}
414
Matt Arsenault758659232013-05-18 00:21:46 +0000415EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000416 if (!VT.isVector())
417 return MVT::i32;
418 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000419}
420
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000421static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000422 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000423 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000424 if (DCI.isBeforeLegalizeOps())
425 return SDValue();
426
Akira Hatanakab1538f92011-10-03 21:06:13 +0000427 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000428 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
429 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000430 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
431 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000432 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000433
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000434 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000435 N->getOperand(0), N->getOperand(1));
436 SDValue InChain = DAG.getEntryNode();
437 SDValue InGlue = DivRem;
438
439 // insert MFLO
440 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000441 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000442 InGlue);
443 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
444 InChain = CopyFromLo.getValue(1);
445 InGlue = CopyFromLo.getValue(2);
446 }
447
448 // insert MFHI
449 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000450 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000451 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000452 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
453 }
454
455 return SDValue();
456}
457
Akira Hatanaka89af5892013-04-18 01:00:46 +0000458static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000459 switch (CC) {
460 default: llvm_unreachable("Unknown fp condition code!");
461 case ISD::SETEQ:
462 case ISD::SETOEQ: return Mips::FCOND_OEQ;
463 case ISD::SETUNE: return Mips::FCOND_UNE;
464 case ISD::SETLT:
465 case ISD::SETOLT: return Mips::FCOND_OLT;
466 case ISD::SETGT:
467 case ISD::SETOGT: return Mips::FCOND_OGT;
468 case ISD::SETLE:
469 case ISD::SETOLE: return Mips::FCOND_OLE;
470 case ISD::SETGE:
471 case ISD::SETOGE: return Mips::FCOND_OGE;
472 case ISD::SETULT: return Mips::FCOND_ULT;
473 case ISD::SETULE: return Mips::FCOND_ULE;
474 case ISD::SETUGT: return Mips::FCOND_UGT;
475 case ISD::SETUGE: return Mips::FCOND_UGE;
476 case ISD::SETUO: return Mips::FCOND_UN;
477 case ISD::SETO: return Mips::FCOND_OR;
478 case ISD::SETNE:
479 case ISD::SETONE: return Mips::FCOND_ONE;
480 case ISD::SETUEQ: return Mips::FCOND_UEQ;
481 }
482}
483
484
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000485/// This function returns true if the floating point conditional branches and
486/// conditional moves which use condition code CC should be inverted.
487static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000488 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
489 return false;
490
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000491 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
492 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000493
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000494 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000495}
496
497// Creates and returns an FPCmp node from a setcc node.
498// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000499static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000500 // must be a SETCC node
501 if (Op.getOpcode() != ISD::SETCC)
502 return Op;
503
504 SDValue LHS = Op.getOperand(0);
505
506 if (!LHS.getValueType().isFloatingPoint())
507 return Op;
508
509 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000510 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000511
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000512 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
513 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000514 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
515
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000516 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000517 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000518}
519
520// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000521static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000522 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000523 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
524 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000525 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000526
527 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000528 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000529}
530
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000531static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000532 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000533 const MipsSubtarget *Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000534 if (DCI.isBeforeLegalizeOps())
535 return SDValue();
536
537 SDValue SetCC = N->getOperand(0);
538
539 if ((SetCC.getOpcode() != ISD::SETCC) ||
540 !SetCC.getOperand(0).getValueType().isInteger())
541 return SDValue();
542
543 SDValue False = N->getOperand(2);
544 EVT FalseTy = False.getValueType();
545
546 if (!FalseTy.isInteger())
547 return SDValue();
548
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000549 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000550
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000551 // If the RHS (False) is 0, we swap the order of the operands
552 // of ISD::SELECT (obviously also inverting the condition) so that we can
553 // take advantage of conditional moves using the $0 register.
554 // Example:
555 // return (a != 0) ? x : 0;
556 // load $reg, x
557 // movz $reg, $0, a
558 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000559 return SDValue();
560
Andrew Trickef9de2a2013-05-25 02:42:55 +0000561 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000562
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000563 if (!FalseC->getZExtValue()) {
564 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
565 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000566
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000567 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
568 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
569
570 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
571 }
572
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000573 // If both operands are integer constants there's a possibility that we
574 // can do some interesting optimizations.
575 SDValue True = N->getOperand(1);
576 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
577
578 if (!TrueC || !True.getValueType().isInteger())
579 return SDValue();
580
581 // We'll also ignore MVT::i64 operands as this optimizations proves
582 // to be ineffective because of the required sign extensions as the result
583 // of a SETCC operator is always MVT::i32 for non-vector types.
584 if (True.getValueType() == MVT::i64)
585 return SDValue();
586
587 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
588
589 // 1) (a < x) ? y : y-1
590 // slti $reg1, a, x
591 // addiu $reg2, $reg1, y-1
592 if (Diff == 1)
593 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
594
595 // 2) (a < x) ? y-1 : y
596 // slti $reg1, a, x
597 // xor $reg1, $reg1, 1
598 // addiu $reg2, $reg1, y-1
599 if (Diff == -1) {
600 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
601 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
602 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
603 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
604 }
605
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000606 // Couldn't optimize.
607 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000608}
609
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000610static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000611 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000612 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000613 // Pattern match EXT.
614 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
615 // => ext $dst, $src, size, pos
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000616 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000617 return SDValue();
618
619 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000620 unsigned ShiftRightOpc = ShiftRight.getOpcode();
621
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000622 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000623 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000624 return SDValue();
625
626 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000627 ConstantSDNode *CN;
628 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
629 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000630
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000631 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000632 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000633
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000634 // Op's second operand must be a shifted mask.
635 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000636 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000637 return SDValue();
638
639 // Return if the shifted mask does not start at bit 0 or the sum of its size
640 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000641 EVT ValTy = N->getValueType(0);
642 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000643 return SDValue();
644
Andrew Trickef9de2a2013-05-25 02:42:55 +0000645 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000646 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000647 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000648}
Jia Liuf54f60f2012-02-28 07:46:26 +0000649
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000650static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000651 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000652 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000653 // Pattern match INS.
654 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000655 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000656 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000657 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000658 return SDValue();
659
660 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
661 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
662 ConstantSDNode *CN;
663
664 // See if Op's first operand matches (and $src1 , mask0).
665 if (And0.getOpcode() != ISD::AND)
666 return SDValue();
667
668 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000669 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000670 return SDValue();
671
672 // See if Op's second operand matches (and (shl $src, pos), mask1).
673 if (And1.getOpcode() != ISD::AND)
674 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000675
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000676 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000677 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000678 return SDValue();
679
680 // The shift masks must have the same position and size.
681 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
682 return SDValue();
683
684 SDValue Shl = And1.getOperand(0);
685 if (Shl.getOpcode() != ISD::SHL)
686 return SDValue();
687
688 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
689 return SDValue();
690
691 unsigned Shamt = CN->getZExtValue();
692
693 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000694 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000695 EVT ValTy = N->getValueType(0);
696 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000697 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000698
Andrew Trickef9de2a2013-05-25 02:42:55 +0000699 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000700 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000701 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000702}
Jia Liuf54f60f2012-02-28 07:46:26 +0000703
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000704static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000705 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000706 const MipsSubtarget *Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000707 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
708
709 if (DCI.isBeforeLegalizeOps())
710 return SDValue();
711
712 SDValue Add = N->getOperand(1);
713
714 if (Add.getOpcode() != ISD::ADD)
715 return SDValue();
716
717 SDValue Lo = Add.getOperand(1);
718
719 if ((Lo.getOpcode() != MipsISD::Lo) ||
720 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
721 return SDValue();
722
723 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000724 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000725
726 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
727 Add.getOperand(0));
728 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
729}
730
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000731SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000732 const {
733 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000734 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000735
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000736 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000737 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000738 case ISD::SDIVREM:
739 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000740 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000741 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000742 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000743 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000744 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000745 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000746 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000747 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000748 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000749 }
750
751 return SDValue();
752}
753
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000754void
755MipsTargetLowering::LowerOperationWrapper(SDNode *N,
756 SmallVectorImpl<SDValue> &Results,
757 SelectionDAG &DAG) const {
758 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
759
760 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
761 Results.push_back(Res.getValue(I));
762}
763
764void
765MipsTargetLowering::ReplaceNodeResults(SDNode *N,
766 SmallVectorImpl<SDValue> &Results,
767 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000768 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000769}
770
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000771SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000772LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000773{
Wesley Peck527da1b2010-11-23 03:31:01 +0000774 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000775 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000776 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
777 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
778 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
779 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
780 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
781 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
782 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
783 case ISD::SELECT: return lowerSELECT(Op, DAG);
784 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
785 case ISD::SETCC: return lowerSETCC(Op, DAG);
786 case ISD::VASTART: return lowerVASTART(Op, DAG);
787 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000788 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
789 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
790 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000791 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
792 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
793 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
794 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
795 case ISD::LOAD: return lowerLOAD(Op, DAG);
796 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000797 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000798 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000799 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000800 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000801}
802
Akira Hatanakae2489122011-04-15 21:51:11 +0000803//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000804// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000805//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000806
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000807// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000808// MachineFunction as a live in value. It also creates a corresponding
809// virtual register for it.
810static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000811addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000812{
Chris Lattnera10fff52007-12-31 04:13:23 +0000813 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
814 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000815 return VReg;
816}
817
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000818static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
819 MachineBasicBlock &MBB,
820 const TargetInstrInfo &TII,
821 bool Is64Bit) {
822 if (NoZeroDivCheck)
823 return &MBB;
824
825 // Insert instruction "teq $divisor_reg, $zero, 7".
826 MachineBasicBlock::iterator I(MI);
827 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000828 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000829 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000830 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
831 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000832
833 // Use the 32-bit sub-register if this is a 64-bit division.
834 if (Is64Bit)
835 MIB->getOperand(0).setSubReg(Mips::sub_32);
836
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000837 // Clear Divisor's kill flag.
838 Divisor.setIsKill(false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000839 return &MBB;
840}
841
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000842MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000843MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000844 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000845 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000846 default:
847 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000848 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000849 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000850 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000851 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000852 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000853 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000854 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000855 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000856
857 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000858 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000859 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000860 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000861 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000862 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000863 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000864 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000865
866 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000867 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000868 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000869 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000870 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000871 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000872 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000873 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000874
875 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000876 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000877 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000878 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000879 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000880 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000881 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000882 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000883
884 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000885 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000886 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000887 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000888 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000889 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000890 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000891 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000892
893 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000894 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000895 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000896 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000897 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000898 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000899 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000900 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000901
902 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000903 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000904 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000905 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000906 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000907 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000908 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000909 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000910
911 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000912 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000913 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000914 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000915 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000916 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000917 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000918 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000919 case Mips::PseudoSDIV:
920 case Mips::PseudoUDIV:
921 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
922 case Mips::PseudoDSDIV:
923 case Mips::PseudoDUDIV:
924 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000925 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000926}
927
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000928// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
929// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
930MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000931MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000932 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000933 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000934 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000935
936 MachineFunction *MF = BB->getParent();
937 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000938 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000939 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000940 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000941 unsigned LL, SC, AND, NOR, ZERO, BEQ;
942
943 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000944 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
945 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000946 AND = Mips::AND;
947 NOR = Mips::NOR;
948 ZERO = Mips::ZERO;
949 BEQ = Mips::BEQ;
950 }
951 else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000952 LL = Mips::LLD;
953 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000954 AND = Mips::AND64;
955 NOR = Mips::NOR64;
956 ZERO = Mips::ZERO_64;
957 BEQ = Mips::BEQ64;
958 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000959
Akira Hatanaka0e019592011-07-19 20:11:17 +0000960 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000961 unsigned Ptr = MI->getOperand(1).getReg();
962 unsigned Incr = MI->getOperand(2).getReg();
963
Akira Hatanaka0e019592011-07-19 20:11:17 +0000964 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
965 unsigned AndRes = RegInfo.createVirtualRegister(RC);
966 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000967
968 // insert new blocks after the current block
969 const BasicBlock *LLVM_BB = BB->getBasicBlock();
970 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
971 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
972 MachineFunction::iterator It = BB;
973 ++It;
974 MF->insert(It, loopMBB);
975 MF->insert(It, exitMBB);
976
977 // Transfer the remainder of BB and its successor edges to exitMBB.
978 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000979 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000980 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
981
982 // thisMBB:
983 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000984 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000985 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +0000986 loopMBB->addSuccessor(loopMBB);
987 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000988
989 // loopMBB:
990 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +0000991 // <binop> storeval, oldval, incr
992 // sc success, storeval, 0(ptr)
993 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000994 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000995 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000996 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000997 // and andres, oldval, incr
998 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000999 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1000 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001001 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001002 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001003 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001004 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001005 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001006 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001007 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1008 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001009
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001010 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001011
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001012 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001013}
1014
1015MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001016MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001017 MachineBasicBlock *BB,
1018 unsigned Size, unsigned BinOpcode,
1019 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001020 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001021 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001022
1023 MachineFunction *MF = BB->getParent();
1024 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1025 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1026 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001027 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001028
1029 unsigned Dest = MI->getOperand(0).getReg();
1030 unsigned Ptr = MI->getOperand(1).getReg();
1031 unsigned Incr = MI->getOperand(2).getReg();
1032
Akira Hatanaka0e019592011-07-19 20:11:17 +00001033 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1034 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001035 unsigned Mask = RegInfo.createVirtualRegister(RC);
1036 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001037 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1038 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001039 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001040 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1041 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1042 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1043 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1044 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001045 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001046 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1047 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1048 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1049 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1050 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001051
1052 // insert new blocks after the current block
1053 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1054 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001055 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001056 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1057 MachineFunction::iterator It = BB;
1058 ++It;
1059 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001060 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001061 MF->insert(It, exitMBB);
1062
1063 // Transfer the remainder of BB and its successor edges to exitMBB.
1064 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001065 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001066 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1067
Akira Hatanaka08636b42011-07-19 17:09:53 +00001068 BB->addSuccessor(loopMBB);
1069 loopMBB->addSuccessor(loopMBB);
1070 loopMBB->addSuccessor(sinkMBB);
1071 sinkMBB->addSuccessor(exitMBB);
1072
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001073 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001074 // addiu masklsb2,$0,-4 # 0xfffffffc
1075 // and alignedaddr,ptr,masklsb2
1076 // andi ptrlsb2,ptr,3
1077 // sll shiftamt,ptrlsb2,3
1078 // ori maskupper,$0,255 # 0xff
1079 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001080 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001081 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001082
1083 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001084 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001085 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001086 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001087 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001088 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001089 if (Subtarget->isLittle()) {
1090 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1091 } else {
1092 unsigned Off = RegInfo.createVirtualRegister(RC);
1093 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1094 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1095 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1096 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001097 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001098 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001099 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001100 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001101 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001102 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001103
Akira Hatanaka27292632011-07-18 18:52:12 +00001104 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001105 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001106 // ll oldval,0(alignedaddr)
1107 // binop binopres,oldval,incr2
1108 // and newval,binopres,mask
1109 // and maskedoldval0,oldval,mask2
1110 // or storeval,maskedoldval0,newval
1111 // sc success,storeval,0(alignedaddr)
1112 // beq success,$0,loopMBB
1113
Akira Hatanaka27292632011-07-18 18:52:12 +00001114 // atomic.swap
1115 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001116 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001117 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001118 // and maskedoldval0,oldval,mask2
1119 // or storeval,maskedoldval0,newval
1120 // sc success,storeval,0(alignedaddr)
1121 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001122
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001123 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001124 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001125 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001126 // and andres, oldval, incr2
1127 // nor binopres, $0, andres
1128 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001129 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1130 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001131 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001132 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001133 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001134 // <binop> binopres, oldval, incr2
1135 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001136 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1137 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001138 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001139 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001140 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001141 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001142
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001143 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001144 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001145 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001146 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001147 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001148 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001149 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001150 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001151
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001152 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001153 // and maskedoldval1,oldval,mask
1154 // srl srlres,maskedoldval1,shiftamt
1155 // sll sllres,srlres,24
1156 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001157 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001158 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001159
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001160 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001161 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001162 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001163 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001164 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001165 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001166 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001167 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001168
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001169 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001170
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001171 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001172}
1173
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001174MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1175 MachineBasicBlock *BB,
1176 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001177 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001178
1179 MachineFunction *MF = BB->getParent();
1180 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001181 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001182 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001183 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001184 unsigned LL, SC, ZERO, BNE, BEQ;
1185
1186 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001187 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1188 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001189 ZERO = Mips::ZERO;
1190 BNE = Mips::BNE;
1191 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001192 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001193 LL = Mips::LLD;
1194 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001195 ZERO = Mips::ZERO_64;
1196 BNE = Mips::BNE64;
1197 BEQ = Mips::BEQ64;
1198 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001199
1200 unsigned Dest = MI->getOperand(0).getReg();
1201 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001202 unsigned OldVal = MI->getOperand(2).getReg();
1203 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001204
Akira Hatanaka0e019592011-07-19 20:11:17 +00001205 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001206
1207 // insert new blocks after the current block
1208 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1209 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1210 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1211 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1212 MachineFunction::iterator It = BB;
1213 ++It;
1214 MF->insert(It, loop1MBB);
1215 MF->insert(It, loop2MBB);
1216 MF->insert(It, exitMBB);
1217
1218 // Transfer the remainder of BB and its successor edges to exitMBB.
1219 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001220 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001221 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1222
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001223 // thisMBB:
1224 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001225 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001226 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001227 loop1MBB->addSuccessor(exitMBB);
1228 loop1MBB->addSuccessor(loop2MBB);
1229 loop2MBB->addSuccessor(loop1MBB);
1230 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001231
1232 // loop1MBB:
1233 // ll dest, 0(ptr)
1234 // bne dest, oldval, exitMBB
1235 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001236 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1237 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001238 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001239
1240 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001241 // sc success, newval, 0(ptr)
1242 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001243 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001244 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001245 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001246 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001247 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001248
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001249 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001250
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001251 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001252}
1253
1254MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001255MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001256 MachineBasicBlock *BB,
1257 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001258 assert((Size == 1 || Size == 2) &&
1259 "Unsupported size for EmitAtomicCmpSwapPartial.");
1260
1261 MachineFunction *MF = BB->getParent();
1262 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1263 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1264 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001265 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001266
1267 unsigned Dest = MI->getOperand(0).getReg();
1268 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001269 unsigned CmpVal = MI->getOperand(2).getReg();
1270 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001271
Akira Hatanaka0e019592011-07-19 20:11:17 +00001272 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1273 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001274 unsigned Mask = RegInfo.createVirtualRegister(RC);
1275 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001276 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1277 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1278 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1279 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1280 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1281 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1282 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1283 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1284 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1285 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1286 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1287 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1288 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1289 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001290
1291 // insert new blocks after the current block
1292 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1293 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1294 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001295 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001296 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1297 MachineFunction::iterator It = BB;
1298 ++It;
1299 MF->insert(It, loop1MBB);
1300 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001301 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001302 MF->insert(It, exitMBB);
1303
1304 // Transfer the remainder of BB and its successor edges to exitMBB.
1305 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001306 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001307 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1308
Akira Hatanaka08636b42011-07-19 17:09:53 +00001309 BB->addSuccessor(loop1MBB);
1310 loop1MBB->addSuccessor(sinkMBB);
1311 loop1MBB->addSuccessor(loop2MBB);
1312 loop2MBB->addSuccessor(loop1MBB);
1313 loop2MBB->addSuccessor(sinkMBB);
1314 sinkMBB->addSuccessor(exitMBB);
1315
Akira Hatanakae4503582011-07-19 18:14:26 +00001316 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001317 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001318 // addiu masklsb2,$0,-4 # 0xfffffffc
1319 // and alignedaddr,ptr,masklsb2
1320 // andi ptrlsb2,ptr,3
1321 // sll shiftamt,ptrlsb2,3
1322 // ori maskupper,$0,255 # 0xff
1323 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001324 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001325 // andi maskedcmpval,cmpval,255
1326 // sll shiftedcmpval,maskedcmpval,shiftamt
1327 // andi maskednewval,newval,255
1328 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001329 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001330 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001331 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001332 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001333 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001334 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001335 if (Subtarget->isLittle()) {
1336 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1337 } else {
1338 unsigned Off = RegInfo.createVirtualRegister(RC);
1339 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1340 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1341 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1342 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001343 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001344 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001345 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001346 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001347 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1348 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001349 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001350 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001351 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001352 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001353 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001354 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001355 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001356
1357 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001358 // ll oldval,0(alginedaddr)
1359 // and maskedoldval0,oldval,mask
1360 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001361 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001362 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001363 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001364 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001365 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001366 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001367
1368 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001369 // and maskedoldval1,oldval,mask2
1370 // or storeval,maskedoldval1,shiftednewval
1371 // sc success,storeval,0(alignedaddr)
1372 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001373 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001374 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001375 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001376 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001377 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001378 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001379 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001380 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001381 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001382
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001383 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001384 // srl srlres,maskedoldval0,shiftamt
1385 // sll sllres,srlres,24
1386 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001387 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001388 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001389
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001390 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001391 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001392 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001393 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001394 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001395 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001396
1397 MI->eraseFromParent(); // The instruction is gone now.
1398
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001399 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001400}
1401
Akira Hatanakae2489122011-04-15 21:51:11 +00001402//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001403// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001404//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001405SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001406 SDValue Chain = Op.getOperand(0);
1407 SDValue Table = Op.getOperand(1);
1408 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001409 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001410 EVT PTy = getPointerTy();
1411 unsigned EntrySize =
1412 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1413
1414 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1415 DAG.getConstant(EntrySize, PTy));
1416 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1417
1418 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1419 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1420 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1421 0);
1422 Chain = Addr.getValue(1);
1423
Daniel Sandersd897b562014-03-27 10:46:12 +00001424 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || isN64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001425 // For PIC, the sequence is:
1426 // BRIND(load(Jumptable + index) + RelocBase)
1427 // RelocBase can be JumpTable, GOT or some sort of global base.
1428 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1429 getPICJumpTableRelocBase(Table, DAG));
1430 }
1431
1432 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1433}
1434
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001435SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001436 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001437 // the block to branch to if the condition is true.
1438 SDValue Chain = Op.getOperand(0);
1439 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001440 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001441
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001442 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001443
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001444 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001445 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001446 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001447
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001448 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001449 Mips::CondCode CC =
1450 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001451 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1452 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001453 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001454 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001455 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001456}
1457
1458SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001459lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001460{
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001461 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001462
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001463 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001464 if (Cond.getOpcode() != MipsISD::FPCmp)
1465 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001466
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001467 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001468 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001469}
1470
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001471SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001472lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001473{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001474 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001475 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001476 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1477 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001478 Op.getOperand(0), Op.getOperand(1),
1479 Op.getOperand(4));
1480
1481 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1482 Op.getOperand(3));
1483}
1484
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001485SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1486 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001487
1488 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1489 "Floating point operand expected.");
1490
1491 SDValue True = DAG.getConstant(1, MVT::i32);
1492 SDValue False = DAG.getConstant(0, MVT::i32);
1493
Andrew Trickef9de2a2013-05-25 02:42:55 +00001494 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001495}
1496
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001497SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001498 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001499 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001500 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001501 EVT Ty = Op.getValueType();
1502 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1503 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001504
Daniel Sandersd897b562014-03-27 10:46:12 +00001505 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001506 const MipsTargetObjectFile &TLOF =
1507 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001508
Chris Lattner58e8be82009-08-13 05:41:27 +00001509 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001510 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001511 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001512 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001513 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00001514 DAG.getVTList(MVT::i32), GA);
Akira Hatanakaad495022012-08-22 03:18:13 +00001515 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001516 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001517 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001518
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001519 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001520 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001521 }
1522
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001523 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Daniel Sandersd897b562014-03-27 10:46:12 +00001524 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001525
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001526 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001527 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001528 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1529 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001530
Daniel Sandersbd0e3902014-03-27 12:49:34 +00001531 return getAddrGlobal(N, Ty, DAG, (isN32() || isN64()) ? MipsII::MO_GOT_DISP
1532 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001533 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001534}
1535
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001536SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001537 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001538 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1539 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001540
Daniel Sandersd897b562014-03-27 10:46:12 +00001541 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001542 return getAddrNonPIC(N, Ty, DAG);
1543
Daniel Sandersd897b562014-03-27 10:46:12 +00001544 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001545}
1546
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001547SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001548lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001549{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001550 // If the relocation model is PIC, use the General Dynamic TLS Model or
1551 // Local Dynamic TLS model, otherwise use the Initial Exec or
1552 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001553
1554 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001555 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001556 const GlobalValue *GV = GA->getGlobal();
1557 EVT PtrVT = getPointerTy();
1558
Hans Wennborgaea41202012-05-04 09:40:39 +00001559 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1560
1561 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001562 // General Dynamic and Local Dynamic TLS Model.
1563 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1564 : MipsII::MO_TLSGD;
1565
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001566 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1567 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1568 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001569 unsigned PtrSize = PtrVT.getSizeInBits();
1570 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1571
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001572 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001573
1574 ArgListTy Args;
1575 ArgListEntry Entry;
1576 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001577 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001578 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001579
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001580 TargetLowering::CallLoweringInfo CLI(DAG);
1581 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
1582 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, &Args, 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001583 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001584
Akira Hatanakabff84e12011-12-14 18:26:41 +00001585 SDValue Ret = CallResult.first;
1586
Hans Wennborgaea41202012-05-04 09:40:39 +00001587 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001588 return Ret;
1589
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001590 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001591 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001592 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1593 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001594 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001595 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1596 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1597 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001598 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001599
1600 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001601 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001602 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001603 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001604 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001605 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001606 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001607 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001608 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001609 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001610 } else {
1611 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001612 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001613 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001614 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001615 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001616 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001617 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1618 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1619 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001620 }
1621
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001622 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1623 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001624}
1625
1626SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001627lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001628{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001629 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1630 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001631
Daniel Sandersd897b562014-03-27 10:46:12 +00001632 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001633 return getAddrNonPIC(N, Ty, DAG);
1634
Daniel Sandersd897b562014-03-27 10:46:12 +00001635 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001636}
1637
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001638SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001639lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001640{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001641 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001642 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001643 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001644 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001645 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001646 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001647 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1648 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001649 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001650 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1651 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001652
Daniel Sandersd897b562014-03-27 10:46:12 +00001653 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001654 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001655
Daniel Sandersd897b562014-03-27 10:46:12 +00001656 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001657}
1658
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001659SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001660 MachineFunction &MF = DAG.getMachineFunction();
1661 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1662
Andrew Trickef9de2a2013-05-25 02:42:55 +00001663 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001664 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1665 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001666
1667 // vastart just stores the address of the VarArgsFrameIndex slot into the
1668 // memory location argument.
1669 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001670 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001671 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001672}
Jia Liuf54f60f2012-02-28 07:46:26 +00001673
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001674static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1675 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001676 EVT TyX = Op.getOperand(0).getValueType();
1677 EVT TyY = Op.getOperand(1).getValueType();
1678 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1679 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001680 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001681 SDValue Res;
1682
1683 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1684 // to i32.
1685 SDValue X = (TyX == MVT::f32) ?
1686 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1687 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1688 Const1);
1689 SDValue Y = (TyY == MVT::f32) ?
1690 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1691 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1692 Const1);
1693
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001694 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001695 // ext E, Y, 31, 1 ; extract bit31 of Y
1696 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1697 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1698 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1699 } else {
1700 // sll SllX, X, 1
1701 // srl SrlX, SllX, 1
1702 // srl SrlY, Y, 31
1703 // sll SllY, SrlX, 31
1704 // or Or, SrlX, SllY
1705 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1706 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1707 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1708 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1709 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1710 }
1711
1712 if (TyX == MVT::f32)
1713 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1714
1715 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1716 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1717 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001718}
1719
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001720static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1721 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001722 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1723 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1724 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1725 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001726 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001727
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001728 // Bitcast to integer nodes.
1729 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1730 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001731
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001732 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001733 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1734 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1735 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1736 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001737
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001738 if (WidthX > WidthY)
1739 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1740 else if (WidthY > WidthX)
1741 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001742
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001743 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1744 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1745 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1746 }
1747
1748 // (d)sll SllX, X, 1
1749 // (d)srl SrlX, SllX, 1
1750 // (d)srl SrlY, Y, width(Y)-1
1751 // (d)sll SllY, SrlX, width(Y)-1
1752 // or Or, SrlX, SllY
1753 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1754 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1755 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1756 DAG.getConstant(WidthY - 1, MVT::i32));
1757
1758 if (WidthX > WidthY)
1759 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1760 else if (WidthY > WidthX)
1761 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1762
1763 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1764 DAG.getConstant(WidthX - 1, MVT::i32));
1765 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1766 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001767}
1768
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001769SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001770MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Daniel Sanders863c35a2014-04-14 16:24:12 +00001771 if (Subtarget->isGP64bit())
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001772 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001773
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001774 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001775}
1776
Akira Hatanaka66277522011-06-02 00:24:44 +00001777SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001778lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001779 // check the depth
1780 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001781 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001782
1783 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1784 MFI->setFrameAddressIsTaken(true);
1785 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001786 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001787 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Daniel Sandersd897b562014-03-27 10:46:12 +00001788 isN64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001789 return FrameAddr;
1790}
1791
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001792SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001793 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001794 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001795 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001796
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001797 // check the depth
1798 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1799 "Return address can be determined only for current frame.");
1800
1801 MachineFunction &MF = DAG.getMachineFunction();
1802 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001803 MVT VT = Op.getSimpleValueType();
Daniel Sandersd897b562014-03-27 10:46:12 +00001804 unsigned RA = isN64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001805 MFI->setReturnAddressIsTaken(true);
1806
1807 // Return RA, which contains the return address. Mark it an implicit live-in.
1808 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001809 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001810}
1811
Akira Hatanakac0b02062013-01-30 00:26:49 +00001812// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1813// generated from __builtin_eh_return (offset, handler)
1814// The effect of this is to adjust the stack pointer by "offset"
1815// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001816SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001817 const {
1818 MachineFunction &MF = DAG.getMachineFunction();
1819 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1820
1821 MipsFI->setCallsEhReturn();
1822 SDValue Chain = Op.getOperand(0);
1823 SDValue Offset = Op.getOperand(1);
1824 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001825 SDLoc DL(Op);
Daniel Sandersd897b562014-03-27 10:46:12 +00001826 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001827
1828 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1829 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Daniel Sandersd897b562014-03-27 10:46:12 +00001830 unsigned OffsetReg = isN64() ? Mips::V1_64 : Mips::V1;
1831 unsigned AddrReg = isN64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001832 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1833 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1834 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1835 DAG.getRegister(OffsetReg, Ty),
1836 DAG.getRegister(AddrReg, getPointerTy()),
1837 Chain.getValue(1));
1838}
1839
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001840SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001841 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001842 // FIXME: Need pseudo-fence for 'singlethread' fences
1843 // FIXME: Set SType for weaker fences where supported/appropriate.
1844 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001845 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001846 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001847 DAG.getConstant(SType, MVT::i32));
1848}
1849
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001850SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001851 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001852 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001853 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1854 SDValue Shamt = Op.getOperand(2);
1855
1856 // if shamt < 32:
1857 // lo = (shl lo, shamt)
1858 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1859 // else:
1860 // lo = 0
1861 // hi = (shl lo, shamt[4:0])
1862 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1863 DAG.getConstant(-1, MVT::i32));
1864 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1865 DAG.getConstant(1, MVT::i32));
1866 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1867 Not);
1868 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1869 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1870 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1871 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1872 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001873 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1874 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001875 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1876
1877 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001878 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001879}
1880
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001881SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001882 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001883 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001884 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1885 SDValue Shamt = Op.getOperand(2);
1886
1887 // if shamt < 32:
1888 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1889 // if isSRA:
1890 // hi = (sra hi, shamt)
1891 // else:
1892 // hi = (srl hi, shamt)
1893 // else:
1894 // if isSRA:
1895 // lo = (sra hi, shamt[4:0])
1896 // hi = (sra hi, 31)
1897 // else:
1898 // lo = (srl hi, shamt[4:0])
1899 // hi = 0
1900 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1901 DAG.getConstant(-1, MVT::i32));
1902 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1903 DAG.getConstant(1, MVT::i32));
1904 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1905 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1906 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1907 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1908 Hi, Shamt);
1909 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1910 DAG.getConstant(0x20, MVT::i32));
1911 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1912 DAG.getConstant(31, MVT::i32));
1913 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1914 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1915 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1916 ShiftRightHi);
1917
1918 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001919 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001920}
1921
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001922static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001923 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00001924 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001925 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00001926 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001927 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001928 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1929
1930 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00001931 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001932 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001933
1934 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00001935 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001936 LD->getMemOperand());
1937}
1938
1939// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001940SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001941 LoadSDNode *LD = cast<LoadSDNode>(Op);
1942 EVT MemVT = LD->getMemoryVT();
1943
Daniel Sandersac272632014-05-23 13:18:02 +00001944 if (Subtarget->systemSupportsUnalignedAccess())
1945 return Op;
1946
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001947 // Return if load is aligned or if MemVT is neither i32 nor i64.
1948 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1949 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1950 return SDValue();
1951
1952 bool IsLittle = Subtarget->isLittle();
1953 EVT VT = Op.getValueType();
1954 ISD::LoadExtType ExtType = LD->getExtensionType();
1955 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1956
1957 assert((VT == MVT::i32) || (VT == MVT::i64));
1958
1959 // Expand
1960 // (set dst, (i64 (load baseptr)))
1961 // to
1962 // (set tmp, (ldl (add baseptr, 7), undef))
1963 // (set dst, (ldr baseptr, tmp))
1964 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001965 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001966 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001967 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001968 IsLittle ? 0 : 7);
1969 }
1970
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001971 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001972 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001973 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001974 IsLittle ? 0 : 3);
1975
1976 // Expand
1977 // (set dst, (i32 (load baseptr))) or
1978 // (set dst, (i64 (sextload baseptr))) or
1979 // (set dst, (i64 (extload baseptr)))
1980 // to
1981 // (set tmp, (lwl (add baseptr, 3), undef))
1982 // (set dst, (lwr baseptr, tmp))
1983 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1984 (ExtType == ISD::EXTLOAD))
1985 return LWR;
1986
1987 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1988
1989 // Expand
1990 // (set dst, (i64 (zextload baseptr)))
1991 // to
1992 // (set tmp0, (lwl (add baseptr, 3), undef))
1993 // (set tmp1, (lwr baseptr, tmp0))
1994 // (set tmp2, (shl tmp1, 32))
1995 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001996 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001997 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1998 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00001999 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2000 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002001 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002002}
2003
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002004static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002005 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002006 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2007 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002008 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002009 SDVTList VTList = DAG.getVTList(MVT::Other);
2010
2011 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002012 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002013 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002014
2015 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002016 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002017 SD->getMemOperand());
2018}
2019
2020// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002021static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2022 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002023 SDValue Value = SD->getValue(), Chain = SD->getChain();
2024 EVT VT = Value.getValueType();
2025
2026 // Expand
2027 // (store val, baseptr) or
2028 // (truncstore val, baseptr)
2029 // to
2030 // (swl val, (add baseptr, 3))
2031 // (swr val, baseptr)
2032 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002033 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002034 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002035 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002036 }
2037
2038 assert(VT == MVT::i64);
2039
2040 // Expand
2041 // (store val, baseptr)
2042 // to
2043 // (sdl val, (add baseptr, 7))
2044 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002045 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2046 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002047}
2048
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002049// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2050static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2051 SDValue Val = SD->getValue();
2052
2053 if (Val.getOpcode() != ISD::FP_TO_SINT)
2054 return SDValue();
2055
2056 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002057 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002058 Val.getOperand(0));
2059
Andrew Trickef9de2a2013-05-25 02:42:55 +00002060 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002061 SD->getPointerInfo(), SD->isVolatile(),
2062 SD->isNonTemporal(), SD->getAlignment());
2063}
2064
Akira Hatanakad82ee942013-05-16 20:45:17 +00002065SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2066 StoreSDNode *SD = cast<StoreSDNode>(Op);
2067 EVT MemVT = SD->getMemoryVT();
2068
2069 // Lower unaligned integer stores.
Daniel Sandersac272632014-05-23 13:18:02 +00002070 if (!Subtarget->systemSupportsUnalignedAccess() &&
2071 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002072 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2073 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2074
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002075 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002076}
2077
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002078SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002079 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2080 || cast<ConstantSDNode>
2081 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2082 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2083 return SDValue();
2084
2085 // The pattern
2086 // (add (frameaddr 0), (frame_to_args_offset))
2087 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2088 // (add FrameObject, 0)
2089 // where FrameObject is a fixed StackObject with offset 0 which points to
2090 // the old stack pointer.
2091 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2092 EVT ValTy = Op->getValueType(0);
2093 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2094 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002095 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002096 DAG.getConstant(0, ValTy));
2097}
2098
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002099SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2100 SelectionDAG &DAG) const {
2101 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002102 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002103 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002104 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002105}
2106
Akira Hatanakae2489122011-04-15 21:51:11 +00002107//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002108// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002109//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002110
Akira Hatanakae2489122011-04-15 21:51:11 +00002111//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002112// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002113// Mips O32 ABI rules:
2114// ---
2115// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002116// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002117// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002118// f64 - Only passed in two aliased f32 registers if no int reg has been used
2119// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002120// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2121// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002122//
2123// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002124//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002125
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002126static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2127 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002128 CCState &State, const MCPhysReg *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002129
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002130 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002131
Craig Topper840beec2014-04-04 05:16:06 +00002132 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2133 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002134
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002135 // Do not process byval args here.
2136 if (ArgFlags.isByVal())
2137 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002138
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002139 // Promote i8 and i16
2140 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2141 LocVT = MVT::i32;
2142 if (ArgFlags.isSExt())
2143 LocInfo = CCValAssign::SExt;
2144 else if (ArgFlags.isZExt())
2145 LocInfo = CCValAssign::ZExt;
2146 else
2147 LocInfo = CCValAssign::AExt;
2148 }
2149
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002150 unsigned Reg;
2151
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002152 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2153 // is true: function is vararg, argument is 3rd or higher, there is previous
2154 // argument which is not f32 or f64.
2155 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2156 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002157 unsigned OrigAlign = ArgFlags.getOrigAlign();
2158 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002159
2160 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002161 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002162 // If this is the first part of an i64 arg,
2163 // the allocated register must be either A0 or A2.
2164 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2165 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002166 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002167 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2168 // Allocate int register and shadow next int register. If first
2169 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002170 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2171 if (Reg == Mips::A1 || Reg == Mips::A3)
2172 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2173 State.AllocateReg(IntRegs, IntRegsSize);
2174 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002175 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2176 // we are guaranteed to find an available float register
2177 if (ValVT == MVT::f32) {
2178 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2179 // Shadow int register
2180 State.AllocateReg(IntRegs, IntRegsSize);
2181 } else {
2182 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2183 // Shadow int registers
2184 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2185 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2186 State.AllocateReg(IntRegs, IntRegsSize);
2187 State.AllocateReg(IntRegs, IntRegsSize);
2188 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002189 } else
2190 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002191
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002192 if (!Reg) {
2193 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2194 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002195 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002196 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002197 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002198
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002199 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002200}
2201
Akira Hatanakabfb66242013-08-20 23:38:40 +00002202static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2203 MVT LocVT, CCValAssign::LocInfo LocInfo,
2204 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002205 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002206
2207 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2208}
2209
2210static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2211 MVT LocVT, CCValAssign::LocInfo LocInfo,
2212 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002213 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002214
2215 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2216}
2217
Akira Hatanaka202f6402011-11-12 02:20:46 +00002218#include "MipsGenCallingConv.inc"
2219
Akira Hatanakae2489122011-04-15 21:51:11 +00002220//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002221// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002222//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002223
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002224// Return next O32 integer argument register.
2225static unsigned getNextIntArgReg(unsigned Reg) {
2226 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2227 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2228}
2229
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002230SDValue
2231MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002232 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002233 bool IsTailCall, SelectionDAG &DAG) const {
2234 if (!IsTailCall) {
2235 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2236 DAG.getIntPtrConstant(Offset));
2237 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2238 false, 0);
2239 }
2240
2241 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2242 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2243 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2244 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2245 /*isVolatile=*/ true, false, 0);
2246}
2247
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002248void MipsTargetLowering::
2249getOpndList(SmallVectorImpl<SDValue> &Ops,
2250 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2251 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2252 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2253 // Insert node "GP copy globalreg" before call to function.
2254 //
2255 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2256 // in PIC mode) allow symbols to be resolved via lazy binding.
2257 // The lazy binding stub requires GP to point to the GOT.
2258 if (IsPICCall && !InternalLinkage) {
Daniel Sandersd897b562014-03-27 10:46:12 +00002259 unsigned GPReg = isN64() ? Mips::GP_64 : Mips::GP;
2260 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002261 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2262 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002263
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002264 // Build a sequence of copy-to-reg nodes chained together with token
2265 // chain and flag operands which copy the outgoing args into registers.
2266 // The InFlag in necessary since all emitted instructions must be
2267 // stuck together.
2268 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002269
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002270 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2271 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2272 RegsToPass[i].second, InFlag);
2273 InFlag = Chain.getValue(1);
2274 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002275
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002276 // Add argument registers to the end of the list so that they are
2277 // known live into the call.
2278 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2279 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2280 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002281
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002282 // Add a register mask operand representing the call-preserved registers.
2283 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2284 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2285 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler783c7942013-05-10 22:25:39 +00002286 if (Subtarget->inMips16HardFloat()) {
2287 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2288 llvm::StringRef Sym = G->getGlobal()->getName();
2289 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002290 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002291 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2292 }
2293 }
2294 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002295 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2296
2297 if (InFlag.getNode())
2298 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002299}
2300
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002301/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002302/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002303SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002304MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002305 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002306 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002307 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002308 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2309 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2310 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002311 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002312 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002313 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002314 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002315 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002316
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002317 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002318 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002319 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002320 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002321 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002322
2323 // Analyze operands of the call, assigning locations to each operand.
2324 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002325 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002326 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002327 MipsCC::SpecialCallingConvType SpecialCallingConv =
2328 getSpecialCallingConv(Callee);
Daniel Sandersd897b562014-03-27 10:46:12 +00002329 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo,
Akira Hatanakabfb66242013-08-20 23:38:40 +00002330 SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002331
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002332 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Reed Kotlerc03807a2013-08-30 19:40:56 +00002333 Subtarget->mipsSEUsesSoftFloat(),
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00002334 Callee.getNode(), CLI.getArgs());
Wesley Peck527da1b2010-11-23 03:31:01 +00002335
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002336 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002337 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002338
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002339 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002340 if (IsTailCall)
2341 IsTailCall =
2342 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002343 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002344
Reid Kleckner5772b772014-04-24 20:14:34 +00002345 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2346 report_fatal_error("failed to perform tail call elimination on a call "
2347 "site marked musttail");
2348
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002349 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002350 ++NumTailCalls;
2351
Akira Hatanaka79738332011-09-19 20:26:02 +00002352 // Chain is the output chain of the last Load/Store or CopyToReg node.
2353 // ByValChain is the output chain of the last Memcpy node created for copying
2354 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002355 unsigned StackAlignment = TFL->getStackAlignment();
2356 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002357 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002358
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002359 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002360 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002361
Daniel Sandersd897b562014-03-27 10:46:12 +00002362 SDValue StackPtr = DAG.getCopyFromReg(
2363 Chain, DL, isN64() ? Mips::SP_64 : Mips::SP, getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002364
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002365 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002366 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002367 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002368 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002369
2370 // Walk the register/memloc assignments, inserting copies/loads.
2371 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002372 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002373 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002374 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002375 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2376
2377 // ByVal Arg.
2378 if (Flags.isByVal()) {
2379 assert(Flags.getByValSize() &&
2380 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002381 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002382 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002383 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002384 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002385 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2386 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002387 continue;
2388 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002389
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002390 // Promote the value if needed.
2391 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002392 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002393 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002394 if (VA.isRegLoc()) {
2395 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002396 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2397 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002398 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002399 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002400 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002401 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002402 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002403 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka27916972011-04-15 19:52:08 +00002404 if (!Subtarget->isLittle())
2405 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002406 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002407 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2408 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2409 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002410 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002411 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002412 }
2413 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002414 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002415 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002416 break;
2417 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002418 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002419 break;
2420 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002421 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002422 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002423 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002424
2425 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002426 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002427 if (VA.isRegLoc()) {
2428 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002429 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002430 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002431
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002432 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002433 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002434
Wesley Peck527da1b2010-11-23 03:31:01 +00002435 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002436 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002437 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002438 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002439 }
2440
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002441 // Transform all store nodes into one single node because all store
2442 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002443 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002444 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002445
Bill Wendling24c79f22008-09-16 21:48:12 +00002446 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002447 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2448 // node so that legalize doesn't hack it.
Daniel Sandersd897b562014-03-27 10:46:12 +00002449 bool IsPICCall = (isN64() || IsPIC); // true if calls are translated to
2450 // jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002451 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002452 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002453 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002454
2455 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002456 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002457 const GlobalValue *Val = G->getGlobal();
2458 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002459
2460 if (InternalLinkage)
Daniel Sandersd897b562014-03-27 10:46:12 +00002461 Callee = getAddrLocal(G, Ty, DAG, isN32() || isN64());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002462 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002463 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002464 MipsII::MO_CALL_LO16, Chain,
2465 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002466 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002467 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2468 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002469 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002470 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002471 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002472 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002473 }
2474 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002475 const char *Sym = S->getSymbol();
2476
Daniel Sandersd897b562014-03-27 10:46:12 +00002477 if (!isN64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002478 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002479 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002480 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002481 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002482 MipsII::MO_CALL_LO16, Chain,
2483 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002484 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002485 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2486 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002487
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002488 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002489 }
2490
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002491 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002492 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002493
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002494 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2495 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002496
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002497 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002498 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002499
Craig Topper48d114b2014-04-26 18:35:24 +00002500 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002501 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002502
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002503 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002504 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002505 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002506 InFlag = Chain.getValue(1);
2507
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002510 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2511 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002512}
2513
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002514/// LowerCallResult - Lower the result values of a call into the
2515/// appropriate copies out of appropriate physical registers.
2516SDValue
2517MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002518 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002519 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002520 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002521 SmallVectorImpl<SDValue> &InVals,
2522 const SDNode *CallNode,
2523 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002524 // Assign locations to each value returned by this call.
2525 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002526 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002527 getTargetMachine(), RVLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002528 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002529
Reed Kotlerc03807a2013-08-30 19:40:56 +00002530 MipsCCInfo.analyzeCallResult(Ins, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002531 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002532
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002533 // Copy all of the result registers out of their specified physreg.
2534 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002535 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002536 RVLocs[i].getLocVT(), InFlag);
2537 Chain = Val.getValue(1);
2538 InFlag = Val.getValue(2);
2539
2540 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002541 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002542
2543 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002544 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002545
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002546 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002547}
2548
Akira Hatanakae2489122011-04-15 21:51:11 +00002549//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002550// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002551//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002552/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002553/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002554SDValue
2555MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002556 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002557 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002558 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002559 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002560 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002561 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002562 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002563 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002564 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002565
Dan Gohman31ae5862010-04-17 14:41:14 +00002566 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002567
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002568 // Used with vargs to acumulate store chains.
2569 std::vector<SDValue> OutChains;
2570
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002571 // Assign locations to all of the incoming arguments.
2572 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002573 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002574 getTargetMachine(), ArgLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002575 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002576 Function::const_arg_iterator FuncArg =
2577 DAG.getMachineFunction().getFunction()->arg_begin();
Reed Kotlerc03807a2013-08-30 19:40:56 +00002578 bool UseSoftFloat = Subtarget->mipsSEUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002579
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002580 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002581 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2582 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002583
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002584 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002585 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002586
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002587 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002588 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002589 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2590 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002591 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002592 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2593 bool IsRegLoc = VA.isRegLoc();
2594
2595 if (Flags.isByVal()) {
2596 assert(Flags.getByValSize() &&
2597 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002598 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002599 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002600 MipsCCInfo, *ByValArg);
2601 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002602 continue;
2603 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002604
2605 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002606 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002607 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002608 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002609 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002610
Wesley Peck527da1b2010-11-23 03:31:01 +00002611 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002612 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002613 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2614 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002615
2616 // If this is an 8 or 16-bit value, it has been passed promoted
2617 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002618 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002619 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002620 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002621 if (VA.getLocInfo() == CCValAssign::SExt)
2622 Opcode = ISD::AssertSext;
2623 else if (VA.getLocInfo() == CCValAssign::ZExt)
2624 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002625 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002626 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002627 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002628 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002629 }
2630
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002631 // Handle floating point arguments passed in integer registers and
2632 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002633 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002634 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2635 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002636 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Daniel Sandersd897b562014-03-27 10:46:12 +00002637 else if (isO32() && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002638 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002639 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002640 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002641 if (!Subtarget->isLittle())
2642 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002643 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002644 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002645 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002646
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002647 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002648 } else { // VA.isRegLoc()
2649
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002650 // sanity check
2651 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002652
Wesley Peck527da1b2010-11-23 03:31:01 +00002653 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002654 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002655 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002656
2657 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002658 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002659 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2660 MachinePointerInfo::getFixedStack(FI),
2661 false, false, false, 0);
2662 InVals.push_back(Load);
2663 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002664 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002665 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002666
Reid Kleckner7a59e082014-05-12 22:01:27 +00002667 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00002668 // The mips ABIs for returning structs by value requires that we copy
2669 // the sret argument into $v0 for the return. Save the argument into
2670 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00002671 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00002672 unsigned Reg = MipsFI->getSRetReturnReg();
2673 if (!Reg) {
2674 Reg = MF.getRegInfo().createVirtualRegister(
2675 getRegClassFor(isN64() ? MVT::i64 : MVT::i32));
2676 MipsFI->setSRetReturnReg(Reg);
2677 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002678 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00002679 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00002680 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002681 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002682 }
2683
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002684 if (IsVarArg)
2685 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002686
Wesley Peck527da1b2010-11-23 03:31:01 +00002687 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002688 // the size of Ins and InVals. This only happens when on varg functions
2689 if (!OutChains.empty()) {
2690 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00002691 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002692 }
2693
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002694 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002695}
2696
Akira Hatanakae2489122011-04-15 21:51:11 +00002697//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002698// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002699//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002700
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002701bool
2702MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002703 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002704 const SmallVectorImpl<ISD::OutputArg> &Outs,
2705 LLVMContext &Context) const {
2706 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002707 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002708 RVLocs, Context);
2709 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2710}
2711
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002712SDValue
2713MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002714 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002715 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002716 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002717 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002718 // CCValAssign - represent the assignment of
2719 // the return value to a location
2720 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002721 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002722
2723 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002724 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002725 *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002726 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002727
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002728 // Analyze return values.
Reed Kotlerc03807a2013-08-30 19:40:56 +00002729 MipsCCInfo.analyzeReturn(Outs, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002730 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002731
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002732 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002733 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002734
2735 // Copy the result values into the output registers.
2736 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002737 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002738 CCValAssign &VA = RVLocs[i];
2739 assert(VA.isRegLoc() && "Can only return in registers!");
2740
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002741 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002742 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002743
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002744 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002745
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002746 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002747 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002748 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002749 }
2750
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002751 // The mips ABIs for returning structs by value requires that we copy
2752 // the sret argument into $v0 for the return. We saved the argument into
2753 // a virtual register in the entry block, so now we copy the value out
2754 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002755 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002756 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2757 unsigned Reg = MipsFI->getSRetReturnReg();
2758
Wesley Peck527da1b2010-11-23 03:31:01 +00002759 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002760 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002761 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Daniel Sandersd897b562014-03-27 10:46:12 +00002762 unsigned V0 = isN64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002763
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002764 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002765 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002766 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002767 }
2768
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002769 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002770
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002771 // Add the flag if we have it.
2772 if (Flag.getNode())
2773 RetOps.push_back(Flag);
2774
2775 // Return on Mips is always a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00002776 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002777}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002778
Akira Hatanakae2489122011-04-15 21:51:11 +00002779//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002780// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002781//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002782
2783/// getConstraintType - Given a constraint letter, return the type of
2784/// constraint it is for this target.
2785MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002786getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002787{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002788 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002789 // GCC config/mips/constraints.md
2790 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002791 // 'd' : An address register. Equivalent to r
2792 // unless generating MIPS16 code.
2793 // 'y' : Equivalent to r; retained for
2794 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002795 // 'c' : A register suitable for use in an indirect
2796 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002797 // 'l' : The lo register. 1 word storage.
2798 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002799 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002800 switch (Constraint[0]) {
2801 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002802 case 'd':
2803 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002804 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002805 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002806 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002807 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002808 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002809 case 'R':
2810 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002811 }
2812 }
2813 return TargetLowering::getConstraintType(Constraint);
2814}
2815
John Thompsone8360b72010-10-29 17:29:13 +00002816/// Examine constraint type and operand type and determine a weight value.
2817/// This object must already have been set up with the operand type
2818/// and the current alternative constraint selected.
2819TargetLowering::ConstraintWeight
2820MipsTargetLowering::getSingleConstraintMatchWeight(
2821 AsmOperandInfo &info, const char *constraint) const {
2822 ConstraintWeight weight = CW_Invalid;
2823 Value *CallOperandVal = info.CallOperandVal;
2824 // If we don't have a value, we can't do a match,
2825 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00002826 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002827 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002828 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002829 // Look at the constraint type.
2830 switch (*constraint) {
2831 default:
2832 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2833 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002834 case 'd':
2835 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002836 if (type->isIntegerTy())
2837 weight = CW_Register;
2838 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002839 case 'f': // FPU or MSA register
2840 if (Subtarget->hasMSA() && type->isVectorTy() &&
2841 cast<VectorType>(type)->getBitWidth() == 128)
2842 weight = CW_Register;
2843 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00002844 weight = CW_Register;
2845 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002846 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002847 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002848 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00002849 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00002850 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002851 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002852 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002853 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002854 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002855 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002856 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002857 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002858 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002859 if (isa<ConstantInt>(CallOperandVal))
2860 weight = CW_Constant;
2861 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002862 case 'R':
2863 weight = CW_Memory;
2864 break;
John Thompsone8360b72010-10-29 17:29:13 +00002865 }
2866 return weight;
2867}
2868
Akira Hatanaka7473b472013-08-14 00:21:25 +00002869/// This is a helper function to parse a physical register string and split it
2870/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2871/// that is returned indicates whether parsing was successful. The second flag
2872/// is true if the numeric part exists.
2873static std::pair<bool, bool>
2874parsePhysicalReg(const StringRef &C, std::string &Prefix,
2875 unsigned long long &Reg) {
2876 if (C.front() != '{' || C.back() != '}')
2877 return std::make_pair(false, false);
2878
2879 // Search for the first numeric character.
2880 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2881 I = std::find_if(B, E, std::ptr_fun(isdigit));
2882
2883 Prefix.assign(B, I - B);
2884
2885 // The second flag is set to false if no numeric characters were found.
2886 if (I == E)
2887 return std::make_pair(true, false);
2888
2889 // Parse the numeric characters.
2890 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2891 true);
2892}
2893
2894std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2895parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2896 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2897 const TargetRegisterClass *RC;
2898 std::string Prefix;
2899 unsigned long long Reg;
2900
2901 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2902
2903 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00002904 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002905
2906 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2907 // No numeric characters follow "hi" or "lo".
2908 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00002909 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002910
2911 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002912 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002913 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002914 } else if (Prefix.compare(0, 4, "$msa") == 0) {
2915 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
2916
2917 // No numeric characters follow the name.
2918 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00002919 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002920
2921 Reg = StringSwitch<unsigned long long>(Prefix)
2922 .Case("$msair", Mips::MSAIR)
2923 .Case("$msacsr", Mips::MSACSR)
2924 .Case("$msaaccess", Mips::MSAAccess)
2925 .Case("$msasave", Mips::MSASave)
2926 .Case("$msamodify", Mips::MSAModify)
2927 .Case("$msarequest", Mips::MSARequest)
2928 .Case("$msamap", Mips::MSAMap)
2929 .Case("$msaunmap", Mips::MSAUnmap)
2930 .Default(0);
2931
2932 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00002933 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002934
2935 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
2936 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002937 }
2938
2939 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00002940 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002941
2942 if (Prefix == "$f") { // Parse $f0-$f31.
2943 // If the size of FP registers is 64-bit or Reg is an even number, select
2944 // the 64-bit register class. Otherwise, select the 32-bit register class.
2945 if (VT == MVT::Other)
2946 VT = (Subtarget->isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
2947
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002948 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002949
2950 if (RC == &Mips::AFGR64RegClass) {
2951 assert(Reg % 2 == 0);
2952 Reg >>= 1;
2953 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00002954 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00002955 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002956 else if (Prefix == "$w") { // Parse $w0-$w31.
2957 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002958 } else { // Parse $0-$31.
2959 assert(Prefix == "$");
2960 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
2961 }
2962
2963 assert(Reg < RC->getNumRegs());
2964 return std::make_pair(*(RC->begin() + Reg), RC);
2965}
2966
Eric Christophereaf77dc2011-06-29 19:33:04 +00002967/// Given a register class constraint, like 'r', if this corresponds directly
2968/// to an LLVM register class, return a register of 0 and the register class
2969/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002970std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00002971getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002972{
2973 if (Constraint.size() == 1) {
2974 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00002975 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2976 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002977 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002978 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2979 if (Subtarget->inMips16Mode())
2980 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002981 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002982 }
Daniel Sanders5e94e682014-03-27 16:42:17 +00002983 if (VT == MVT::i64 && !isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002984 return std::make_pair(0U, &Mips::GPR32RegClass);
Daniel Sanders5e94e682014-03-27 16:42:17 +00002985 if (VT == MVT::i64 && isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002986 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00002987 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00002988 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002989 case 'f': // FPU or MSA register
2990 if (VT == MVT::v16i8)
2991 return std::make_pair(0U, &Mips::MSA128BRegClass);
2992 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
2993 return std::make_pair(0U, &Mips::MSA128HRegClass);
2994 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
2995 return std::make_pair(0U, &Mips::MSA128WRegClass);
2996 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
2997 return std::make_pair(0U, &Mips::MSA128DRegClass);
2998 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00002999 return std::make_pair(0U, &Mips::FGR32RegClass);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003000 else if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003001 if (Subtarget->isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003002 return std::make_pair(0U, &Mips::FGR64RegClass);
3003 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003004 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003005 break;
3006 case 'c': // register suitable for indirect jump
3007 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003008 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003009 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003010 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003011 case 'l': // register suitable for indirect jump
3012 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003013 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3014 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003015 case 'x': // register suitable for indirect jump
3016 // Fixme: Not triggering the use of both hi and low
3017 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003018 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003019 }
3020 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003021
3022 std::pair<unsigned, const TargetRegisterClass *> R;
3023 R = parseRegForInlineAsmConstraint(Constraint, VT);
3024
3025 if (R.second)
3026 return R;
3027
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003028 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3029}
3030
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003031/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3032/// vector. If it is invalid, don't add anything to Ops.
3033void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3034 std::string &Constraint,
3035 std::vector<SDValue>&Ops,
3036 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003037 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003038
3039 // Only support length 1 constraints for now.
3040 if (Constraint.length() > 1) return;
3041
3042 char ConstraintLetter = Constraint[0];
3043 switch (ConstraintLetter) {
3044 default: break; // This will fall through to the generic implementation
3045 case 'I': // Signed 16 bit constant
3046 // If this fails, the parent routine will give an error
3047 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3048 EVT Type = Op.getValueType();
3049 int64_t Val = C->getSExtValue();
3050 if (isInt<16>(Val)) {
3051 Result = DAG.getTargetConstant(Val, Type);
3052 break;
3053 }
3054 }
3055 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003056 case 'J': // integer zero
3057 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3058 EVT Type = Op.getValueType();
3059 int64_t Val = C->getZExtValue();
3060 if (Val == 0) {
3061 Result = DAG.getTargetConstant(0, Type);
3062 break;
3063 }
3064 }
3065 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003066 case 'K': // unsigned 16 bit immediate
3067 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3068 EVT Type = Op.getValueType();
3069 uint64_t Val = (uint64_t)C->getZExtValue();
3070 if (isUInt<16>(Val)) {
3071 Result = DAG.getTargetConstant(Val, Type);
3072 break;
3073 }
3074 }
3075 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003076 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3077 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3078 EVT Type = Op.getValueType();
3079 int64_t Val = C->getSExtValue();
3080 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3081 Result = DAG.getTargetConstant(Val, Type);
3082 break;
3083 }
3084 }
3085 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003086 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3087 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3088 EVT Type = Op.getValueType();
3089 int64_t Val = C->getSExtValue();
3090 if ((Val >= -65535) && (Val <= -1)) {
3091 Result = DAG.getTargetConstant(Val, Type);
3092 break;
3093 }
3094 }
3095 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003096 case 'O': // signed 15 bit immediate
3097 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3098 EVT Type = Op.getValueType();
3099 int64_t Val = C->getSExtValue();
3100 if ((isInt<15>(Val))) {
3101 Result = DAG.getTargetConstant(Val, Type);
3102 break;
3103 }
3104 }
3105 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003106 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3107 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3108 EVT Type = Op.getValueType();
3109 int64_t Val = C->getSExtValue();
3110 if ((Val <= 65535) && (Val >= 1)) {
3111 Result = DAG.getTargetConstant(Val, Type);
3112 break;
3113 }
3114 }
3115 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003116 }
3117
3118 if (Result.getNode()) {
3119 Ops.push_back(Result);
3120 return;
3121 }
3122
3123 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3124}
3125
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003126bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3127 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003128 // No global is ever allowed as a base.
3129 if (AM.BaseGV)
3130 return false;
3131
3132 switch (AM.Scale) {
3133 case 0: // "r+i" or just "i", depending on HasBaseReg.
3134 break;
3135 case 1:
3136 if (!AM.HasBaseReg) // allow "r+i".
3137 break;
3138 return false; // disallow "r+r" or "r+r+i".
3139 default:
3140 return false;
3141 }
3142
3143 return true;
3144}
3145
3146bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003147MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3148 // The Mips target isn't yet aware of offsets.
3149 return false;
3150}
Evan Cheng16993aa2009-10-27 19:56:55 +00003151
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003152EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003153 unsigned SrcAlign,
3154 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003155 bool MemcpyStrSrc,
3156 MachineFunction &MF) const {
3157 if (Subtarget->hasMips64())
3158 return MVT::i64;
3159
3160 return MVT::i32;
3161}
3162
Evan Cheng83896a52009-10-28 01:43:28 +00003163bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3164 if (VT != MVT::f32 && VT != MVT::f64)
3165 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003166 if (Imm.isNegZero())
3167 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003168 return Imm.isZero();
3169}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003170
3171unsigned MipsTargetLowering::getJumpTableEncoding() const {
Daniel Sandersd897b562014-03-27 10:46:12 +00003172 if (isN64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003173 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003174
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003175 return TargetLowering::getJumpTableEncoding();
3176}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003177
Akira Hatanakae092f722013-03-05 22:54:59 +00003178/// This function returns true if CallSym is a long double emulation routine.
3179static bool isF128SoftLibCall(const char *CallSym) {
3180 const char *const LibCalls[] =
3181 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3182 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3183 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3184 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3185 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3186 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3187 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3188 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3189 "truncl"};
3190
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003191 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003192
3193 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003194 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003195
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003196#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003197 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003198 assert(Comp(*I, *(I + 1)));
3199#endif
3200
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003201 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003202}
3203
3204/// This function returns true if Ty is fp128 or i128 which was originally a
3205/// fp128.
3206static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3207 if (Ty->isFP128Ty())
3208 return true;
3209
3210 const ExternalSymbolSDNode *ES =
3211 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3212
3213 // If the Ty is i128 and the function being called is a long double emulation
3214 // routine, then the original type is f128.
3215 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3216}
3217
Reed Kotler783c7942013-05-10 22:25:39 +00003218MipsTargetLowering::MipsCC::SpecialCallingConvType
3219 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3220 MipsCC::SpecialCallingConvType SpecialCallingConv =
Alp Toker98444342014-04-19 23:56:35 +00003221 MipsCC::NoSpecialCallingConv;
Reed Kotler783c7942013-05-10 22:25:39 +00003222 if (Subtarget->inMips16HardFloat()) {
3223 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3224 llvm::StringRef Sym = G->getGlobal()->getName();
3225 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00003226 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00003227 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3228 }
3229 }
3230 }
3231 return SpecialCallingConv;
3232}
3233
3234MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003235 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003236 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003237 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003238 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003239 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003240 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003241}
3242
Reed Kotler783c7942013-05-10 22:25:39 +00003243
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003244void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003245analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003246 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3247 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003248 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3249 "CallingConv::Fast shouldn't be used for vararg functions.");
3250
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003251 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003252 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003253
3254 for (unsigned I = 0; I != NumOpnds; ++I) {
3255 MVT ArgVT = Args[I].VT;
3256 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3257 bool R;
3258
3259 if (ArgFlags.isByVal()) {
3260 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3261 continue;
3262 }
3263
Akira Hatanaka5001be52013-02-15 21:45:11 +00003264 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003265 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003266 else {
3267 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3268 IsSoftFloat);
3269 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3270 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003271
3272 if (R) {
3273#ifndef NDEBUG
3274 dbgs() << "Call operand #" << I << " has unhandled type "
3275 << EVT(ArgVT).getEVTString();
3276#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003277 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003278 }
3279 }
3280}
3281
3282void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003283analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3284 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003285 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003286 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003287 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003288
3289 for (unsigned I = 0; I != NumArgs; ++I) {
3290 MVT ArgVT = Args[I].VT;
3291 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003292 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3293 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003294
3295 if (ArgFlags.isByVal()) {
3296 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3297 continue;
3298 }
3299
Craig Topper062a2ba2014-04-25 05:30:21 +00003300 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), nullptr, IsSoftFloat);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003301
3302 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003303 continue;
3304
3305#ifndef NDEBUG
3306 dbgs() << "Formal Arg #" << I << " has unhandled type "
3307 << EVT(ArgVT).getEVTString();
3308#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003309 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003310 }
3311}
3312
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003313template<typename Ty>
3314void MipsTargetLowering::MipsCC::
3315analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3316 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003317 CCAssignFn *Fn;
3318
3319 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3320 Fn = RetCC_F128Soft;
3321 else
3322 Fn = RetCC_Mips;
3323
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003324 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3325 MVT VT = RetVals[I].VT;
3326 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3327 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3328
Akira Hatanakae092f722013-03-05 22:54:59 +00003329 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003330#ifndef NDEBUG
3331 dbgs() << "Call result #" << I << " has unhandled type "
3332 << EVT(VT).getEVTString() << '\n';
3333#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003334 llvm_unreachable(nullptr);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003335 }
3336 }
3337}
3338
3339void MipsTargetLowering::MipsCC::
3340analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3341 const SDNode *CallNode, const Type *RetTy) const {
3342 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3343}
3344
3345void MipsTargetLowering::MipsCC::
3346analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3347 const Type *RetTy) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003348 analyzeReturn(Outs, IsSoftFloat, nullptr, RetTy);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003349}
3350
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003351void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3352 MVT LocVT,
3353 CCValAssign::LocInfo LocInfo,
3354 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003355 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3356
3357 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003358 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003359 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3360 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3361 RegSize * 2);
3362
Akira Hatanaka5001be52013-02-15 21:45:11 +00003363 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003364 allocateRegs(ByVal, ByValSize, Align);
3365
3366 // Allocate space on caller's stack.
3367 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3368 Align);
3369 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3370 LocInfo));
3371 ByValArgs.push_back(ByVal);
3372}
3373
Akira Hatanaka5001be52013-02-15 21:45:11 +00003374unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3375 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3376}
3377
3378unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3379 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3380}
3381
Craig Topper840beec2014-04-04 05:16:06 +00003382const MCPhysReg *MipsTargetLowering::MipsCC::intArgRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003383 return IsO32 ? O32IntRegs : Mips64IntRegs;
3384}
3385
3386llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3387 if (CallConv == CallingConv::Fast)
3388 return CC_Mips_FastCC;
3389
Reed Kotler783c7942013-05-10 22:25:39 +00003390 if (SpecialCallingConv == Mips16RetHelperConv)
3391 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003392 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003393}
3394
3395llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003396 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003397}
3398
Craig Topper840beec2014-04-04 05:16:06 +00003399const MCPhysReg *MipsTargetLowering::MipsCC::shadowRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003400 return IsO32 ? O32IntRegs : Mips64DPRegs;
3401}
3402
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003403void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3404 unsigned ByValSize,
3405 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003406 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003407 const MCPhysReg *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003408 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3409 "Byval argument's size and alignment should be a multiple of"
3410 "RegSize.");
3411
3412 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3413
3414 // If Align > RegSize, the first arg register must be even.
3415 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3416 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3417 ++ByVal.FirstIdx;
3418 }
3419
3420 // Mark the registers allocated.
3421 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3422 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3423 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3424}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003425
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003426MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3427 const SDNode *CallNode,
3428 bool IsSoftFloat) const {
3429 if (IsSoftFloat || IsO32)
3430 return VT;
3431
3432 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003433 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003434 assert(VT == MVT::i64);
3435 return MVT::f64;
3436 }
3437
3438 return VT;
3439}
3440
Akira Hatanaka25dad192012-10-27 00:10:18 +00003441void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003442copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003443 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3444 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3445 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3446 MachineFunction &MF = DAG.getMachineFunction();
3447 MachineFrameInfo *MFI = MF.getFrameInfo();
3448 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3449 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3450 int FrameObjOffset;
3451
3452 if (RegAreaSize)
3453 FrameObjOffset = (int)CC.reservedArgArea() -
3454 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3455 else
3456 FrameObjOffset = ByVal.Address;
3457
3458 // Create frame object.
3459 EVT PtrTy = getPointerTy();
3460 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3461 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3462 InVals.push_back(FIN);
3463
3464 if (!ByVal.NumRegs)
3465 return;
3466
3467 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003468 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003469 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3470
3471 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3472 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003473 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003474 unsigned Offset = I * CC.regSize();
3475 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3476 DAG.getConstant(Offset, PtrTy));
3477 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3478 StorePtr, MachinePointerInfo(FuncArg, Offset),
3479 false, false, 0);
3480 OutChains.push_back(Store);
3481 }
3482}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003483
3484// Copy byVal arg to registers and stack.
3485void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003486passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003487 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003488 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003489 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3490 const MipsCC &CC, const ByValArgInfo &ByVal,
3491 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003492 unsigned ByValSizeInBytes = Flags.getByValSize();
3493 unsigned OffsetInBytes = 0; // From beginning of struct
3494 unsigned RegSizeInBytes = CC.regSize();
3495 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
3496 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003497
3498 if (ByVal.NumRegs) {
Craig Topper840beec2014-04-04 05:16:06 +00003499 const MCPhysReg *ArgRegs = CC.intArgRegs();
Daniel Sandersac272632014-05-23 13:18:02 +00003500 bool LeftoverBytes = (ByVal.NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003501 unsigned I = 0;
3502
3503 // Copy words to registers.
Daniel Sandersac272632014-05-23 13:18:02 +00003504 for (; I < ByVal.NumRegs - LeftoverBytes;
3505 ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003506 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003507 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003508 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3509 MachinePointerInfo(), false, false, false,
3510 Alignment);
3511 MemOpChains.push_back(LoadVal.getValue(1));
3512 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3513 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3514 }
3515
3516 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003517 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003518 return;
3519
3520 // Copy the remainder of the byval argument with sub-word loads and shifts.
3521 if (LeftoverBytes) {
Daniel Sandersac272632014-05-23 13:18:02 +00003522 assert((ByValSizeInBytes > OffsetInBytes) &&
3523 (ByValSizeInBytes < OffsetInBytes + RegSizeInBytes) &&
3524 "Size of the remainder should be smaller than RegSizeInBytes.");
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003525 SDValue Val;
3526
Daniel Sandersac272632014-05-23 13:18:02 +00003527 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3528 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3529 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003530
Daniel Sandersac272632014-05-23 13:18:02 +00003531 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003532 continue;
3533
3534 // Load subword.
3535 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003536 DAG.getConstant(OffsetInBytes, PtrTy));
3537 SDValue LoadVal = DAG.getExtLoad(
3538 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
3539 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003540 MemOpChains.push_back(LoadVal.getValue(1));
3541
3542 // Shift the loaded value.
3543 unsigned Shamt;
3544
3545 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003546 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003547 else
Daniel Sandersac272632014-05-23 13:18:02 +00003548 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003549
3550 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3551 DAG.getConstant(Shamt, MVT::i32));
3552
3553 if (Val.getNode())
3554 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3555 else
3556 Val = Shift;
3557
Daniel Sandersac272632014-05-23 13:18:02 +00003558 OffsetInBytes += LoadSizeInBytes;
3559 TotalBytesLoaded += LoadSizeInBytes;
3560 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003561 }
3562
3563 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3564 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3565 return;
3566 }
3567 }
3568
3569 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003570 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003571 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003572 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003573 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3574 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003575 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3576 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003577 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003578 MemOpChains.push_back(Chain);
3579}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003580
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003581void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3582 const MipsCC &CC, SDValue Chain,
3583 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003584 unsigned NumRegs = CC.numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003585 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003586 const CCState &CCInfo = CC.getCCInfo();
3587 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3588 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003589 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003590 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3591 MachineFunction &MF = DAG.getMachineFunction();
3592 MachineFrameInfo *MFI = MF.getFrameInfo();
3593 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3594
3595 // Offset of the first variable argument from stack pointer.
3596 int VaArgOffset;
3597
3598 if (NumRegs == Idx)
3599 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3600 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003601 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003602
3603 // Record the frame index of the first variable argument
3604 // which is a value necessary to VASTART.
3605 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3606 MipsFI->setVarArgsFrameIndex(FI);
3607
3608 // Copy the integer registers that have not been used for argument passing
3609 // to the argument register save area. For O32, the save area is allocated
3610 // in the caller's stack frame, while for N32/64, it is allocated in the
3611 // callee's stack frame.
3612 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003613 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003614 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3615 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3616 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3617 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3618 MachinePointerInfo(), false, false, 0);
Craig Topper062a2ba2014-04-25 05:30:21 +00003619 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue((Value*)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003620 OutChains.push_back(Store);
3621 }
3622}