blob: 2f459b4bc8e892178468467f47dc525451ed7688 [file] [log] [blame]
Evan Cheng3ddfbd32011-07-06 22:01:53 +00001//===-- X86MCTargetDesc.h - X86 Target Descriptions -------------*- C++ -*-===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng3ddfbd32011-07-06 22:01:53 +000014#ifndef X86MCTARGETDESC_H
15#define X86MCTARGETDESC_H
Evan Chengb2681be2011-06-24 23:59:54 +000016
Oscar Fuentes47d4aaf2011-07-25 20:13:36 +000017#include "llvm/Support/DataTypes.h"
Evan Cheng13bcc6c2011-07-07 21:06:52 +000018#include <string>
19
Evan Chenge862d592011-06-24 20:42:09 +000020namespace llvm {
Evan Cheng5928e692011-07-25 23:24:55 +000021class MCAsmBackend;
Evan Cheng7e763d82011-07-25 18:43:53 +000022class MCCodeEmitter;
23class MCContext;
24class MCInstrInfo;
Evan Chengb2531002011-07-25 19:33:48 +000025class MCObjectWriter;
Evan Chengd60fa58b2011-07-18 20:57:22 +000026class MCRegisterInfo;
Evan Cheng4d1ca962011-07-08 01:53:10 +000027class MCSubtargetInfo;
Ahmed Bougachaad1084d2013-05-24 00:39:57 +000028class MCRelocationInfo;
Evan Chenge862d592011-06-24 20:42:09 +000029class Target;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000030class StringRef;
Evan Chengb2531002011-07-25 19:33:48 +000031class raw_ostream;
Evan Chenge862d592011-06-24 20:42:09 +000032
33extern Target TheX86_32Target, TheX86_64Target;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000034
Evan Chengd60fa58b2011-07-18 20:57:22 +000035/// DWARFFlavour - Flavour of dwarf regnumbers
36///
37namespace DWARFFlavour {
38 enum {
39 X86_64 = 0, X86_32_DarwinEH = 1, X86_32_Generic = 2
40 };
41}
42
43/// N86 namespace - Native X86 register numbers
44///
45namespace N86 {
46 enum {
47 EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
48 };
49}
50
Evan Cheng13bcc6c2011-07-07 21:06:52 +000051namespace X86_MC {
52 std::string ParseX86Triple(StringRef TT);
53
54 /// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in
55 /// the specified arguments. If we can't run cpuid on the host, return true.
56 bool GetCpuIDAndInfo(unsigned value, unsigned *rEAX,
57 unsigned *rEBX, unsigned *rECX, unsigned *rEDX);
Craig Topper6c8879e2011-10-16 00:21:51 +000058 /// GetCpuIDAndInfoEx - Execute the specified cpuid with subleaf and return
59 /// the 4 values in the specified arguments. If we can't run cpuid on the
60 /// host, return true.
61 bool GetCpuIDAndInfoEx(unsigned value, unsigned subleaf, unsigned *rEAX,
62 unsigned *rEBX, unsigned *rECX, unsigned *rEDX);
Evan Cheng13bcc6c2011-07-07 21:06:52 +000063
64 void DetectFamilyModel(unsigned EAX, unsigned &Family, unsigned &Model);
Evan Cheng4d1ca962011-07-08 01:53:10 +000065
Evan Chengd60fa58b2011-07-18 20:57:22 +000066 unsigned getDwarfRegFlavour(StringRef TT, bool isEH);
67
Evan Chengd60fa58b2011-07-18 20:57:22 +000068 void InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI);
69
70 /// createX86MCSubtargetInfo - Create a X86 MCSubtargetInfo instance.
Evan Cheng4d1ca962011-07-08 01:53:10 +000071 /// This is exposed so Asm parser, etc. do not need to go through
72 /// TargetRegistry.
73 MCSubtargetInfo *createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
74 StringRef FS);
Evan Cheng13bcc6c2011-07-07 21:06:52 +000075}
Evan Cheng4d1ca962011-07-08 01:53:10 +000076
Evan Cheng7e763d82011-07-25 18:43:53 +000077MCCodeEmitter *createX86MCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +000078 const MCRegisterInfo &MRI,
Evan Cheng7e763d82011-07-25 18:43:53 +000079 const MCSubtargetInfo &STI,
80 MCContext &Ctx);
81
Roman Divacky5dd4ccb2012-09-18 16:08:49 +000082MCAsmBackend *createX86_32AsmBackend(const Target &T, StringRef TT, StringRef CPU);
83MCAsmBackend *createX86_64AsmBackend(const Target &T, StringRef TT, StringRef CPU);
Evan Chengb2531002011-07-25 19:33:48 +000084
85/// createX86MachObjectWriter - Construct an X86 Mach-O object writer.
86MCObjectWriter *createX86MachObjectWriter(raw_ostream &OS,
87 bool Is64Bit,
88 uint32_t CPUType,
89 uint32_t CPUSubtype);
Evan Cheng7e763d82011-07-25 18:43:53 +000090
Rafael Espindolab264d332011-12-21 17:30:17 +000091/// createX86ELFObjectWriter - Construct an X86 ELF object writer.
92MCObjectWriter *createX86ELFObjectWriter(raw_ostream &OS,
Michael Liao83a77c32012-10-30 17:33:39 +000093 bool IsELF64,
94 uint8_t OSABI,
95 uint16_t EMachine);
Rafael Espindola908d2ed2011-12-24 02:14:02 +000096/// createX86WinCOFFObjectWriter - Construct an X86 Win COFF object writer.
97MCObjectWriter *createX86WinCOFFObjectWriter(raw_ostream &OS, bool Is64Bit);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +000098
99/// createX86_64MachORelocationInfo - Construct X86-64 Mach-O relocation info.
100MCRelocationInfo *createX86_64MachORelocationInfo(MCContext &Ctx);
101
102/// createX86_64ELFORelocationInfo - Construct X86-64 ELF relocation info.
103MCRelocationInfo *createX86_64ELFRelocationInfo(MCContext &Ctx);
Evan Chenge862d592011-06-24 20:42:09 +0000104} // End llvm namespace
105
Evan Cheng4d1ca962011-07-08 01:53:10 +0000106
Evan Cheng24753312011-06-24 01:44:41 +0000107// Defines symbolic names for X86 registers. This defines a mapping from
108// register name to register number.
109//
Evan Chengd9997ac2011-06-27 18:32:37 +0000110#define GET_REGINFO_ENUM
111#include "X86GenRegisterInfo.inc"
Evan Chengb2681be2011-06-24 23:59:54 +0000112
Evan Cheng1e210d02011-06-28 20:07:07 +0000113// Defines symbolic names for the X86 instructions.
114//
115#define GET_INSTRINFO_ENUM
116#include "X86GenInstrInfo.inc"
117
Evan Chengbc153d42011-07-14 20:59:42 +0000118#define GET_SUBTARGETINFO_ENUM
119#include "X86GenSubtargetInfo.inc"
120
Evan Chengb2681be2011-06-24 23:59:54 +0000121#endif