blob: 07d5a719d610d85446edb6143f1985c146b0bd90 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Craig Topper188ed9d2012-03-17 07:33:42 +000015#include "ARMISelLowering.h"
Eric Christopher1c069172010-09-10 22:42:06 +000016#include "ARMCallingConv.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov9a232f42009-08-21 12:41:24 +000019#include "ARMPerfectShuffle.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Chris Lattner4e7dfaf2009-08-02 00:34:36 +000022#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/Statistic.h"
25#include "llvm/ADT/StringExtras.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000026#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng078b0b02011-01-08 01:24:27 +000027#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling202803e2011-10-05 00:02:33 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000034#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/CallingConv.h"
36#include "llvm/IR/Constants.h"
37#include "llvm/IR/Function.h"
38#include "llvm/IR/GlobalValue.h"
Tim Northover037f26f22014-04-17 18:22:47 +000039#include "llvm/IR/IRBuilder.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/Instruction.h"
41#include "llvm/IR/Instructions.h"
42#include "llvm/IR/Intrinsics.h"
43#include "llvm/IR/Type.h"
Bill Wendling46ffefc2010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Jim Grosbach32bb3622010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Oliver Stannardc24f2172014-05-09 14:01:47 +000046#include "llvm/Support/Debug.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000047#include "llvm/Support/ErrorHandling.h"
Evan Cheng2150b922007-03-12 23:30:29 +000048#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Target/TargetOptions.h"
David Peixottoc32e24a2013-10-17 19:49:22 +000050#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000051using namespace llvm;
52
Chandler Carruth84e68b22014-04-22 02:41:26 +000053#define DEBUG_TYPE "arm-isel"
54
Dale Johannesend679ff72010-06-03 21:09:53 +000055STATISTIC(NumTailCalls, "Number of tail calls");
Evan Cheng68aec142011-01-19 02:16:49 +000056STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren9f911162012-06-01 02:44:42 +000057STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesend679ff72010-06-03 21:09:53 +000058
Eric Christopher347f4c32010-12-15 23:47:29 +000059cl::opt<bool>
Jim Grosbach32bb3622010-04-14 22:28:31 +000060EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng25f93642010-07-08 02:08:50 +000061 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbach32bb3622010-04-14 22:28:31 +000062 cl::init(false));
63
Evan Chengf128bdc2010-06-16 07:35:02 +000064static cl::opt<bool>
65ARMInterworking("arm-interworking", cl::Hidden,
66 cl::desc("Enable / disable ARM interworking (for debugging only)"),
67 cl::init(true));
68
Benjamin Kramer7ba71be2011-11-26 23:01:57 +000069namespace {
Cameron Zwarich89019782011-06-10 20:59:24 +000070 class ARMCCState : public CCState {
71 public:
72 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Eric Christopherb5217502014-08-06 18:45:26 +000073 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
74 ParmContext PC)
75 : CCState(CC, isVarArg, MF, locs, C) {
Cameron Zwarich89019782011-06-10 20:59:24 +000076 assert(((PC == Call) || (PC == Prologue)) &&
77 "ARMCCState users must specify whether their context is call"
78 "or prologue generation.");
79 CallOrPrologue = PC;
80 }
81 };
82}
83
Stuart Hastings45fe3c32011-04-20 16:47:52 +000084// The APCS parameter registers.
Craig Topper840beec2014-04-04 05:16:06 +000085static const MCPhysReg GPRArgRegs[] = {
Stuart Hastings45fe3c32011-04-20 16:47:52 +000086 ARM::R0, ARM::R1, ARM::R2, ARM::R3
87};
88
Craig Topper4fa625f2012-08-12 03:16:37 +000089void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
90 MVT PromotedBitwiseVT) {
Bob Wilson2e076c42009-06-22 23:27:02 +000091 if (VT != PromotedLdStVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +000092 setOperationAction(ISD::LOAD, VT, Promote);
93 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000094
Craig Topper4fa625f2012-08-12 03:16:37 +000095 setOperationAction(ISD::STORE, VT, Promote);
96 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000097 }
98
Craig Topper4fa625f2012-08-12 03:16:37 +000099 MVT ElemTy = VT.getVectorElementType();
Owen Anderson9f944592009-08-11 20:47:22 +0000100 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper4fa625f2012-08-12 03:16:37 +0000101 setOperationAction(ISD::SETCC, VT, Custom);
102 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
103 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000104 if (ElemTy == MVT::i32) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000105 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
106 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
107 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
108 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000109 } else {
Craig Topper4fa625f2012-08-12 03:16:37 +0000110 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson5d8cfb22009-09-16 20:20:44 +0000114 }
Craig Topper4fa625f2012-08-12 03:16:37 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
117 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
119 setOperationAction(ISD::SELECT, VT, Expand);
120 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach30af4422012-10-12 22:59:21 +0000121 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper4fa625f2012-08-12 03:16:37 +0000122 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000123 if (VT.isInteger()) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000124 setOperationAction(ISD::SHL, VT, Custom);
125 setOperationAction(ISD::SRA, VT, Custom);
126 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson2e076c42009-06-22 23:27:02 +0000127 }
128
129 // Promote all bit-wise operations.
130 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000131 setOperationAction(ISD::AND, VT, Promote);
132 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
133 setOperationAction(ISD::OR, VT, Promote);
134 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
135 setOperationAction(ISD::XOR, VT, Promote);
136 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000137 }
Bob Wilson4ed397c2009-09-16 00:17:28 +0000138
139 // Neon does not support vector divide/remainder operations.
Craig Topper4fa625f2012-08-12 03:16:37 +0000140 setOperationAction(ISD::SDIV, VT, Expand);
141 setOperationAction(ISD::UDIV, VT, Expand);
142 setOperationAction(ISD::FDIV, VT, Expand);
143 setOperationAction(ISD::SREM, VT, Expand);
144 setOperationAction(ISD::UREM, VT, Expand);
145 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000146}
147
Craig Topper4fa625f2012-08-12 03:16:37 +0000148void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000149 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000150 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000151}
152
Craig Topper4fa625f2012-08-12 03:16:37 +0000153void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Jakob Stoklund Olesen20912062014-01-14 06:18:34 +0000154 addRegisterClass(VT, &ARM::DPairRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000155 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000156}
157
Eric Christopher89958332014-05-31 00:07:32 +0000158static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
159 if (TT.isOSBinFormatMachO())
Bill Wendlingbbcaa402010-03-15 21:09:38 +0000160 return new TargetLoweringObjectFileMachO();
Eric Christopher89958332014-05-31 00:07:32 +0000161 if (TT.isOSWindows())
Saleem Abdulrasool46fed302014-05-17 04:28:08 +0000162 return new TargetLoweringObjectFileCOFF();
Chris Lattner4e7dfaf2009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +0000164}
165
Evan Cheng10043e22007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +0000167 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopherd9134482014-08-04 21:25:23 +0000169 RegInfo = TM.getSubtargetImpl()->getRegisterInfo();
170 Itins = TM.getSubtargetImpl()->getInstrItineraryData();
Evan Cheng10043e22007-01-19 07:51:42 +0000171
Duncan Sandsf2641e12011-09-06 19:07:46 +0000172 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
173
Tim Northoverd6a729b2014-01-06 14:28:05 +0000174 if (Subtarget->isTargetMachO()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000175 // Uses VFP for Thumb libfuncs if available.
Jim Grosbach1d1d6d42013-10-24 23:07:11 +0000176 if (Subtarget->isThumb() && Subtarget->hasVFP2() &&
Tim Northover978d25f2014-04-22 10:10:09 +0000177 Subtarget->hasARMOps() && !TM.Options.UseSoftFloat) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000178 // Single-precision floating-point arithmetic.
179 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
180 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
181 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
182 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000183
Evan Chengc9f22fd12007-04-27 08:15:43 +0000184 // Double-precision floating-point arithmetic.
185 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
186 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
187 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
188 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng143576d2007-01-31 09:30:58 +0000189
Evan Chengc9f22fd12007-04-27 08:15:43 +0000190 // Single-precision comparisons.
191 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
192 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
193 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
194 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
195 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
196 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
197 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
198 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000199
Evan Chengc9f22fd12007-04-27 08:15:43 +0000200 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng143576d2007-01-31 09:30:58 +0000208
Evan Chengc9f22fd12007-04-27 08:15:43 +0000209 // Double-precision comparisons.
210 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
211 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
212 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
213 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
214 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
215 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
216 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
217 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000218
Evan Chengc9f22fd12007-04-27 08:15:43 +0000219 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
223 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
224 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
225 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Cheng10043e22007-01-19 07:51:42 +0000227
Evan Chengc9f22fd12007-04-27 08:15:43 +0000228 // Floating-point to integer conversions.
229 // i64 conversions are done via library routines even when generating VFP
230 // instructions, so use the same ones.
231 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
232 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
233 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
234 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000235
Evan Chengc9f22fd12007-04-27 08:15:43 +0000236 // Conversions between floating types.
237 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
238 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
239
240 // Integer to floating-point conversions.
241 // i64 conversions are done via library routines even when generating VFP
242 // instructions, so use the same ones.
Bob Wilsondc40d5a2009-03-20 23:16:43 +0000243 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
244 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengc9f22fd12007-04-27 08:15:43 +0000245 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
246 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
247 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
248 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
249 }
Evan Cheng10043e22007-01-19 07:51:42 +0000250 }
251
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000252 // These libcalls are not available in 32-bit.
Craig Topper062a2ba2014-04-25 05:30:21 +0000253 setLibcallName(RTLIB::SHL_I128, nullptr);
254 setLibcallName(RTLIB::SRL_I128, nullptr);
255 setLibcallName(RTLIB::SRA_I128, nullptr);
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000256
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000257 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetMachO() &&
258 !Subtarget->isTargetWindows()) {
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000259 static const struct {
260 const RTLIB::Libcall Op;
261 const char * const Name;
262 const CallingConv::ID CC;
263 const ISD::CondCode Cond;
264 } LibraryCalls[] = {
265 // Double-precision floating-point arithmetic helper functions
266 // RTABI chapter 4.1.2, Table 2
267 { RTLIB::ADD_F64, "__aeabi_dadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
268 { RTLIB::DIV_F64, "__aeabi_ddiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
269 { RTLIB::MUL_F64, "__aeabi_dmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
270 { RTLIB::SUB_F64, "__aeabi_dsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000271
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000272 // Double-precision floating-point comparison helper functions
273 // RTABI chapter 4.1.2, Table 3
274 { RTLIB::OEQ_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
275 { RTLIB::UNE_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
276 { RTLIB::OLT_F64, "__aeabi_dcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
277 { RTLIB::OLE_F64, "__aeabi_dcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
278 { RTLIB::OGE_F64, "__aeabi_dcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
279 { RTLIB::OGT_F64, "__aeabi_dcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
280 { RTLIB::UO_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
281 { RTLIB::O_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000282
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000283 // Single-precision floating-point arithmetic helper functions
284 // RTABI chapter 4.1.2, Table 4
285 { RTLIB::ADD_F32, "__aeabi_fadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
286 { RTLIB::DIV_F32, "__aeabi_fdiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
287 { RTLIB::MUL_F32, "__aeabi_fmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
288 { RTLIB::SUB_F32, "__aeabi_fsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000289
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 { RTLIB::OEQ_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
293 { RTLIB::UNE_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
294 { RTLIB::OLT_F32, "__aeabi_fcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
295 { RTLIB::OLE_F32, "__aeabi_fcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
296 { RTLIB::OGE_F32, "__aeabi_fcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
297 { RTLIB::OGT_F32, "__aeabi_fcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
298 { RTLIB::UO_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
299 { RTLIB::O_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000300
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000301 // Floating-point to integer conversions.
302 // RTABI chapter 4.1.2, Table 6
303 { RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
304 { RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
305 { RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
306 { RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
307 { RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
308 { RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
309 { RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
310 { RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000311
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000312 // Conversions between floating types.
313 // RTABI chapter 4.1.2, Table 7
314 { RTLIB::FPROUND_F64_F32, "__aeabi_d2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
315 { RTLIB::FPEXT_F32_F64, "__aeabi_f2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Saleem Abdulrasool017bd572014-08-17 22:51:02 +0000316 { RTLIB::FPROUND_F64_F16, "__aeabi_d2h", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000317
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000318 // Integer to floating-point conversions.
319 // RTABI chapter 4.1.2, Table 8
320 { RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
321 { RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
322 { RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
323 { RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
324 { RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
325 { RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
326 { RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
327 { RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000328
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000329 // Long long helper functions
330 // RTABI chapter 4.2, Table 9
Saleem Abdulrasool017bd572014-08-17 22:51:02 +0000331 { RTLIB::MUL_I64, "__aeabi_lmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
332 // FIXME: __aeabi_ldivmod is SDIVREM not SDIV; we should custom lower this
333 { RTLIB::SDIV_I64, "__aeabi_ldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
334 { RTLIB::SDIVREM_I64, "__aeabi_ldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
335 // FIXME: __aeabi_uldivmod is UDIVREM not UDIV; we should custom lower this
336 { RTLIB::UDIV_I64, "__aeabi_uldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
337 { RTLIB::UDIVREM_I64, "__aeabi_uldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
338 { RTLIB::SHL_I64, "__aeabi_llsl", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
339 { RTLIB::SRL_I64, "__aeabi_llsr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
340 { RTLIB::SRA_I64, "__aeabi_lasr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000341
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000342 // Integer division functions
343 // RTABI chapter 4.3.1
Saleem Abdulrasool017bd572014-08-17 22:51:02 +0000344 { RTLIB::SDIV_I8, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
345 { RTLIB::SDIV_I16, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
346 { RTLIB::SDIV_I32, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
347 { RTLIB::UDIV_I8, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
348 { RTLIB::UDIV_I16, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
349 { RTLIB::UDIV_I32, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
350 { RTLIB::SDIVREM_I8, "__aeabi_idivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
351 { RTLIB::SDIVREM_I16, "__aeabi_idivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
352 { RTLIB::SDIVREM_I32, "__aeabi_idivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
353 { RTLIB::UDIVREM_I8, "__aeabi_uidivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
354 { RTLIB::UDIVREM_I16, "__aeabi_uidivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
355 { RTLIB::UDIVREM_I32, "__aeabi_uidivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Renato Golin4cd51872011-05-22 21:41:23 +0000356
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000357 // Memory operations
358 // RTABI chapter 4.3.4
359 { RTLIB::MEMCPY, "__aeabi_memcpy", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
360 { RTLIB::MEMMOVE, "__aeabi_memmove", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
361 { RTLIB::MEMSET, "__aeabi_memset", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
362 };
363
364 for (const auto &LC : LibraryCalls) {
365 setLibcallName(LC.Op, LC.Name);
366 setLibcallCallingConv(LC.Op, LC.CC);
367 if (LC.Cond != ISD::SETCC_INVALID)
368 setCmpLibcallCC(LC.Op, LC.Cond);
369 }
Saleem Abdulrasool017bd572014-08-17 22:51:02 +0000370
371 setOperationAction(ISD::SDIVREM, MVT::i32, Custom);
372 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
Anton Korobeynikova6b3ce22009-08-14 20:10:52 +0000373 }
374
Saleem Abdulrasool056fc3d2014-05-16 05:41:33 +0000375 if (Subtarget->isTargetWindows()) {
376 static const struct {
377 const RTLIB::Libcall Op;
378 const char * const Name;
379 const CallingConv::ID CC;
380 } LibraryCalls[] = {
381 { RTLIB::FPTOSINT_F32_I64, "__stoi64", CallingConv::ARM_AAPCS_VFP },
382 { RTLIB::FPTOSINT_F64_I64, "__dtoi64", CallingConv::ARM_AAPCS_VFP },
383 { RTLIB::FPTOUINT_F32_I64, "__stou64", CallingConv::ARM_AAPCS_VFP },
384 { RTLIB::FPTOUINT_F64_I64, "__dtou64", CallingConv::ARM_AAPCS_VFP },
385 { RTLIB::SINTTOFP_I64_F32, "__i64tos", CallingConv::ARM_AAPCS_VFP },
386 { RTLIB::SINTTOFP_I64_F64, "__i64tod", CallingConv::ARM_AAPCS_VFP },
387 { RTLIB::UINTTOFP_I64_F32, "__u64tos", CallingConv::ARM_AAPCS_VFP },
388 { RTLIB::UINTTOFP_I64_F64, "__u64tod", CallingConv::ARM_AAPCS_VFP },
389 };
390
391 for (const auto &LC : LibraryCalls) {
392 setLibcallName(LC.Op, LC.Name);
393 setLibcallCallingConv(LC.Op, LC.CC);
394 }
395 }
396
Bob Wilsonbc158992011-10-07 16:59:21 +0000397 // Use divmod compiler-rt calls for iOS 5.0 and later.
Cameron Esfahani943908b2013-08-29 20:23:14 +0000398 if (Subtarget->getTargetTriple().isiOS() &&
Bob Wilsonbc158992011-10-07 16:59:21 +0000399 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
400 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
401 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
402 }
403
Oliver Stannard11790b22014-08-11 09:12:32 +0000404 // The half <-> float conversion functions are always soft-float, but are
405 // needed for some targets which use a hard-float calling convention by
406 // default.
407 if (Subtarget->isAAPCS_ABI()) {
408 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_AAPCS);
409 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_AAPCS);
410 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_AAPCS);
411 } else {
412 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_APCS);
413 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_APCS);
414 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_APCS);
415 }
416
David Goodwin22c2fba2009-07-08 23:10:31 +0000417 if (Subtarget->isThumb1Only())
Craig Topperc7242e02012-04-20 07:30:17 +0000418 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbachfde21102009-04-07 20:34:09 +0000419 else
Craig Topperc7242e02012-04-20 07:30:17 +0000420 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000421 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
422 !Subtarget->isThumb1Only()) {
Craig Topperc7242e02012-04-20 07:30:17 +0000423 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Oliver Stannard51b1d462014-08-21 12:50:31 +0000424 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Evan Cheng10043e22007-01-19 07:51:42 +0000425 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000426
Eli Friedman6f84fed2011-11-08 01:43:53 +0000427 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
428 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
429 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
430 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
431 setTruncStoreAction((MVT::SimpleValueType)VT,
432 (MVT::SimpleValueType)InnerVT, Expand);
433 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
434 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
435 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Benjamin Kramer4dae5982014-04-26 12:06:28 +0000436
437 setOperationAction(ISD::MULHS, (MVT::SimpleValueType)VT, Expand);
438 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
439 setOperationAction(ISD::MULHU, (MVT::SimpleValueType)VT, Expand);
440 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000441
442 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Eli Friedman6f84fed2011-11-08 01:43:53 +0000443 }
444
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000445 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
Tim Northoverf79c3a52013-08-20 08:57:11 +0000446 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000447
Bob Wilson2e076c42009-06-22 23:27:02 +0000448 if (Subtarget->hasNEON()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000449 addDRTypeForNEON(MVT::v2f32);
450 addDRTypeForNEON(MVT::v8i8);
451 addDRTypeForNEON(MVT::v4i16);
452 addDRTypeForNEON(MVT::v2i32);
453 addDRTypeForNEON(MVT::v1i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000454
Owen Anderson9f944592009-08-11 20:47:22 +0000455 addQRTypeForNEON(MVT::v4f32);
456 addQRTypeForNEON(MVT::v2f64);
457 addQRTypeForNEON(MVT::v16i8);
458 addQRTypeForNEON(MVT::v8i16);
459 addQRTypeForNEON(MVT::v4i32);
460 addQRTypeForNEON(MVT::v2i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000461
Bob Wilson194a2512009-09-15 23:55:57 +0000462 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
463 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000464 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
465 // supported for v4f32.
Bob Wilson194a2512009-09-15 23:55:57 +0000466 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
467 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
468 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000469 // FIXME: Code duplication: FDIV and FREM are expanded always, see
470 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson194a2512009-09-15 23:55:57 +0000471 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
472 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000473 // FIXME: Create unittest.
474 // In another words, find a way when "copysign" appears in DAG with vector
475 // operands.
Bob Wilson194a2512009-09-15 23:55:57 +0000476 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000477 // FIXME: Code duplication: SETCC has custom operation action, see
478 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sandsf2641e12011-09-06 19:07:46 +0000479 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000480 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson194a2512009-09-15 23:55:57 +0000481 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
482 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
483 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
484 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
485 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
486 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
487 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
488 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
489 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
490 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
491 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
492 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000493 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson194a2512009-09-15 23:55:57 +0000494 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
495 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
496 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
497 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
498 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000499 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hames591cdaf2012-03-29 21:56:11 +0000500
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000501 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
502 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
503 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
504 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
505 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
506 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
507 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
508 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
509 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
510 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000511 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
512 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
513 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
514 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Topper3e41a5b2012-09-08 04:58:43 +0000515 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson194a2512009-09-15 23:55:57 +0000516
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000517 // Mark v2f32 intrinsics.
518 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
519 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
520 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
521 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
522 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
523 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
524 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
525 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
526 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
527 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
528 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
529 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
530 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
531 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
532 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
533
Bob Wilson6cc46572009-09-16 00:32:15 +0000534 // Neon does not support some operations on v1i64 and v2i64 types.
535 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilson38ab35a2010-09-01 23:50:19 +0000536 // Custom handling for some quad-vector types to detect VMULL.
537 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
538 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
539 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begemanfa62d502011-02-11 20:53:29 +0000540 // Custom handling for some vector types to avoid expensive expansions
541 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
542 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
543 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
544 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sandsf2641e12011-09-06 19:07:46 +0000545 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
546 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000547 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy547d4c02012-02-20 09:24:05 +0000548 // a destination type that is wider than the source, and nor does
549 // it have a FP_TO_[SU]INT instruction with a narrower destination than
550 // source.
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000551 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
552 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy547d4c02012-02-20 09:24:05 +0000553 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
554 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson6cc46572009-09-16 00:32:15 +0000555
Eli Friedmane6385e62012-11-15 22:44:27 +0000556 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman30834942012-11-17 01:52:46 +0000557 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedmane6385e62012-11-15 22:44:27 +0000558
Evan Chengb4eae132012-12-04 22:41:50 +0000559 // NEON does not have single instruction CTPOP for vectors with element
560 // types wider than 8-bits. However, custom lowering can leverage the
561 // v8i8/v16i8 vcnt instruction.
562 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
563 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
564 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
565 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
566
Jim Grosbach5f215872013-02-27 21:31:12 +0000567 // NEON only has FMA instructions as of VFP4.
568 if (!Subtarget->hasVFP4()) {
569 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
570 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
571 }
572
Bob Wilson06fce872011-02-07 17:43:21 +0000573 setTargetDAGCombine(ISD::INTRINSIC_VOID);
574 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson2e076c42009-06-22 23:27:02 +0000575 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
576 setTargetDAGCombine(ISD::SHL);
577 setTargetDAGCombine(ISD::SRL);
578 setTargetDAGCombine(ISD::SRA);
579 setTargetDAGCombine(ISD::SIGN_EXTEND);
580 setTargetDAGCombine(ISD::ZERO_EXTEND);
581 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000582 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilsoncb6db982010-09-17 22:59:05 +0000583 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonc7334a12010-10-27 20:38:28 +0000584 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson1a20c2a2010-12-21 06:43:19 +0000585 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
586 setTargetDAGCombine(ISD::STORE);
Chad Rosierfa8d8932011-06-24 19:23:04 +0000587 setTargetDAGCombine(ISD::FP_TO_SINT);
588 setTargetDAGCombine(ISD::FP_TO_UINT);
589 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem097106b2011-10-15 20:03:12 +0000590
James Molloy547d4c02012-02-20 09:24:05 +0000591 // It is legal to extload from v4i8 to v4i16 or v4i32.
592 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
593 MVT::v4i16, MVT::v2i16,
594 MVT::v2i32};
595 for (unsigned i = 0; i < 6; ++i) {
596 setLoadExtAction(ISD::EXTLOAD, Tys[i], Legal);
597 setLoadExtAction(ISD::ZEXTLOAD, Tys[i], Legal);
598 setLoadExtAction(ISD::SEXTLOAD, Tys[i], Legal);
599 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000600 }
601
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000602 // ARM and Thumb2 support UMLAL/SMLAL.
603 if (!Subtarget->isThumb1Only())
604 setTargetDAGCombine(ISD::ADDC);
605
Oliver Stannard51b1d462014-08-21 12:50:31 +0000606 if (Subtarget->isFPOnlySP()) {
607 // When targetting a floating-point unit with only single-precision
608 // operations, f64 is legal for the few double-precision instructions which
609 // are present However, no double-precision operations other than moves,
610 // loads and stores are provided by the hardware.
611 setOperationAction(ISD::FADD, MVT::f64, Expand);
612 setOperationAction(ISD::FSUB, MVT::f64, Expand);
613 setOperationAction(ISD::FMUL, MVT::f64, Expand);
614 setOperationAction(ISD::FMA, MVT::f64, Expand);
615 setOperationAction(ISD::FDIV, MVT::f64, Expand);
616 setOperationAction(ISD::FREM, MVT::f64, Expand);
617 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
618 setOperationAction(ISD::FGETSIGN, MVT::f64, Expand);
619 setOperationAction(ISD::FNEG, MVT::f64, Expand);
620 setOperationAction(ISD::FABS, MVT::f64, Expand);
621 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
622 setOperationAction(ISD::FSIN, MVT::f64, Expand);
623 setOperationAction(ISD::FCOS, MVT::f64, Expand);
624 setOperationAction(ISD::FPOWI, MVT::f64, Expand);
625 setOperationAction(ISD::FPOW, MVT::f64, Expand);
626 setOperationAction(ISD::FLOG, MVT::f64, Expand);
627 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
628 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
629 setOperationAction(ISD::FEXP, MVT::f64, Expand);
630 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
631 setOperationAction(ISD::FCEIL, MVT::f64, Expand);
632 setOperationAction(ISD::FTRUNC, MVT::f64, Expand);
633 setOperationAction(ISD::FRINT, MVT::f64, Expand);
634 setOperationAction(ISD::FNEARBYINT, MVT::f64, Expand);
635 setOperationAction(ISD::FFLOOR, MVT::f64, Expand);
636 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
637 setOperationAction(ISD::FP_EXTEND, MVT::f64, Custom);
638 }
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000639
Evan Cheng6addd652007-05-18 00:19:34 +0000640 computeRegisterProperties();
Evan Cheng10043e22007-01-19 07:51:42 +0000641
Tim Northover4e80b582014-07-18 13:01:19 +0000642 // ARM does not have floating-point extending loads.
Owen Anderson9f944592009-08-11 20:47:22 +0000643 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Tim Northover4e80b582014-07-18 13:01:19 +0000644 setLoadExtAction(ISD::EXTLOAD, MVT::f16, Expand);
645
646 // ... or truncating stores
647 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
648 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
649 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000650
Duncan Sands95d46ef2008-01-23 20:39:46 +0000651 // ARM does not have i1 sign extending load.
Owen Anderson9f944592009-08-11 20:47:22 +0000652 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sands95d46ef2008-01-23 20:39:46 +0000653
Evan Cheng10043e22007-01-19 07:51:42 +0000654 // ARM supports all 4 flavors of integer indexed load / store.
Evan Cheng84c6cda2009-07-02 07:28:31 +0000655 if (!Subtarget->isThumb1Only()) {
656 for (unsigned im = (unsigned)ISD::PRE_INC;
657 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson9f944592009-08-11 20:47:22 +0000658 setIndexedLoadAction(im, MVT::i1, Legal);
659 setIndexedLoadAction(im, MVT::i8, Legal);
660 setIndexedLoadAction(im, MVT::i16, Legal);
661 setIndexedLoadAction(im, MVT::i32, Legal);
662 setIndexedStoreAction(im, MVT::i1, Legal);
663 setIndexedStoreAction(im, MVT::i8, Legal);
664 setIndexedStoreAction(im, MVT::i16, Legal);
665 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000666 }
Evan Cheng10043e22007-01-19 07:51:42 +0000667 }
668
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000669 setOperationAction(ISD::SADDO, MVT::i32, Custom);
670 setOperationAction(ISD::UADDO, MVT::i32, Custom);
671 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
672 setOperationAction(ISD::USUBO, MVT::i32, Custom);
673
Evan Cheng10043e22007-01-19 07:51:42 +0000674 // i64 operation support.
Eric Christopherc721b0db2011-04-19 18:49:19 +0000675 setOperationAction(ISD::MUL, MVT::i64, Expand);
676 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb24e51e2009-07-07 01:17:28 +0000677 if (Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000678 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
679 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000680 }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000681 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
682 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopherc721b0db2011-04-19 18:49:19 +0000683 setOperationAction(ISD::MULHS, MVT::i32, Expand);
684
Jim Grosbach5d994042009-10-31 19:38:01 +0000685 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbach624fcb22009-10-31 21:00:56 +0000686 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +0000687 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000688 setOperationAction(ISD::SRL, MVT::i64, Custom);
689 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000690
Evan Chenge8916542011-08-30 01:34:54 +0000691 if (!Subtarget->isThumb1Only()) {
692 // FIXME: We should do this for Thumb1 as well.
693 setOperationAction(ISD::ADDC, MVT::i32, Custom);
694 setOperationAction(ISD::ADDE, MVT::i32, Custom);
695 setOperationAction(ISD::SUBC, MVT::i32, Custom);
696 setOperationAction(ISD::SUBE, MVT::i32, Custom);
697 }
698
Evan Cheng10043e22007-01-19 07:51:42 +0000699 // ARM does not have ROTL.
Owen Anderson9f944592009-08-11 20:47:22 +0000700 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach8546ec92010-01-18 19:58:49 +0000701 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000702 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwinaa294c52009-06-26 20:47:43 +0000703 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson9f944592009-08-11 20:47:22 +0000704 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000705
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000706 // These just redirect to CTTZ and CTLZ on ARM.
707 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
708 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
709
Tim Northoverbc933082013-05-23 19:11:20 +0000710 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
711
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000712 // Only ARMv6 has BSWAP.
713 if (!Subtarget->hasV6Ops())
Owen Anderson9f944592009-08-11 20:47:22 +0000714 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000715
Bob Wilsone8a549c2012-09-29 21:43:49 +0000716 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
717 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
718 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbach92d999002010-05-05 20:44:35 +0000719 setOperationAction(ISD::SDIV, MVT::i32, Expand);
720 setOperationAction(ISD::UDIV, MVT::i32, Expand);
721 }
Renato Golin87610692013-07-16 09:32:17 +0000722
723 // FIXME: Also set divmod for SREM on EABI
Saleem Abdulrasool017bd572014-08-17 22:51:02 +0000724 setOperationAction(ISD::SREM, MVT::i32, Expand);
725 setOperationAction(ISD::UREM, MVT::i32, Expand);
726 if (!Subtarget->isTargetAEABI()) {
Renato Golin87610692013-07-16 09:32:17 +0000727 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
728 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
729 }
Bob Wilson7117a912009-03-20 22:42:55 +0000730
Owen Anderson9f944592009-08-11 20:47:22 +0000731 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
732 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
733 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
734 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson1cf0b032009-10-30 05:45:42 +0000735 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000736
Evan Cheng74d92c12011-04-08 21:37:21 +0000737 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000738
Evan Cheng10043e22007-01-19 07:51:42 +0000739 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000740 setOperationAction(ISD::VASTART, MVT::Other, Custom);
741 setOperationAction(ISD::VAARG, MVT::Other, Expand);
742 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
743 setOperationAction(ISD::VAEND, MVT::Other, Expand);
744 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
745 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000746
Tim Northoverd6a729b2014-01-06 14:28:05 +0000747 if (!Subtarget->isTargetMachO()) {
748 // Non-MachO platforms may return values in these registers via the
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000749 // personality function.
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000750 setExceptionPointerRegister(ARM::R0);
751 setExceptionSelectorRegister(ARM::R1);
752 }
Anton Korobeynikovf3a62312011-01-24 22:38:45 +0000753
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000754 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
755 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
756 else
757 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
758
Evan Cheng6e809de2010-08-11 06:22:01 +0000759 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000760 // the default expansion. If we are targeting a single threaded system,
761 // then set them all for expand so we can lower them later into their
762 // non-atomic form.
763 if (TM.Options.ThreadModel == ThreadModel::Single)
764 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
765 else if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) {
Tim Northoverc882eb02014-04-03 11:44:58 +0000766 // ATOMIC_FENCE needs custom lowering; the others should have been expanded
767 // to ldrex/strex loops already.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000768 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tim Northoverc882eb02014-04-03 11:44:58 +0000769
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000770 // On v8, we have particularly efficient implementations of atomic fences
771 // if they can be combined with nearby atomic loads and stores.
772 if (!Subtarget->hasV8Ops()) {
Robin Morissetd18cda62014-08-15 22:17:28 +0000773 // Automatically insert fences (dmb ish) around ATOMIC_SWAP etc.
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000774 setInsertFencesForAtomic(true);
775 }
Jim Grosbach6860bb72010-06-18 22:35:32 +0000776 } else {
Tim Northoverc7ea8042013-10-25 09:30:24 +0000777 // If there's anything we can use as a barrier, go through custom lowering
778 // for ATOMIC_FENCE.
779 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other,
780 Subtarget->hasAnyDataBarrier() ? Custom : Expand);
781
Jim Grosbach6860bb72010-06-18 22:35:32 +0000782 // Set them all for expansion, which will force libcalls.
Jim Grosbach6860bb72010-06-18 22:35:32 +0000783 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbacha57c2882010-06-18 23:03:10 +0000784 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000785 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000786 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000787 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000788 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000789 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000790 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000791 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000792 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000793 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000794 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedmanba912e02011-09-15 22:18:49 +0000795 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
796 // Unordered/Monotonic case.
797 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
798 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000799 }
Evan Cheng10043e22007-01-19 07:51:42 +0000800
Evan Cheng21acf9f2010-11-04 05:19:35 +0000801 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Cheng6f360422010-11-03 05:14:24 +0000802
Eli Friedman8cfa7712010-06-26 04:36:50 +0000803 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
804 if (!Subtarget->hasV6Ops()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000805 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
806 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000807 }
Owen Anderson9f944592009-08-11 20:47:22 +0000808 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000809
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000810 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
811 !Subtarget->isThumb1Only()) {
Bob Wilson6a4491b2010-01-19 22:56:26 +0000812 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000813 // iff target supports vfp2.
Wesley Peck527da1b2010-11-23 03:31:01 +0000814 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemanb69b1822010-08-03 21:31:55 +0000815 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
816 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000817
818 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000819 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbach31984832010-07-07 00:07:57 +0000820 if (Subtarget->isTargetDarwin()) {
821 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
822 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall7d84ece2011-05-29 19:50:32 +0000823 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbach31984832010-07-07 00:07:57 +0000824 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000825
Owen Anderson9f944592009-08-11 20:47:22 +0000826 setOperationAction(ISD::SETCC, MVT::i32, Expand);
827 setOperationAction(ISD::SETCC, MVT::f32, Expand);
828 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendling6a981312010-08-11 08:43:16 +0000829 setOperationAction(ISD::SELECT, MVT::i32, Custom);
830 setOperationAction(ISD::SELECT, MVT::f32, Custom);
831 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000832 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
833 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
834 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000835
Owen Anderson9f944592009-08-11 20:47:22 +0000836 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
837 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
838 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
839 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
840 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000841
Dan Gohman482732a2007-10-11 23:21:31 +0000842 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000843 setOperationAction(ISD::FSIN, MVT::f64, Expand);
844 setOperationAction(ISD::FSIN, MVT::f32, Expand);
845 setOperationAction(ISD::FCOS, MVT::f32, Expand);
846 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000847 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
848 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000849 setOperationAction(ISD::FREM, MVT::f64, Expand);
850 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000851 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
852 !Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000853 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
854 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng86e476b2008-04-01 01:50:16 +0000855 }
Owen Anderson9f944592009-08-11 20:47:22 +0000856 setOperationAction(ISD::FPOW, MVT::f64, Expand);
857 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson7117a912009-03-20 22:42:55 +0000858
Evan Chengd0007f32012-04-10 21:40:28 +0000859 if (!Subtarget->hasVFP4()) {
860 setOperationAction(ISD::FMA, MVT::f64, Expand);
861 setOperationAction(ISD::FMA, MVT::f32, Expand);
862 }
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000863
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000864 // Various VFP goodness
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000865 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilsone4191e72010-03-19 22:51:32 +0000866 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
867 if (Subtarget->hasVFP2()) {
868 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
869 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
870 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
871 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
872 }
Tim Northover53f3bcf2014-07-17 11:27:04 +0000873
874 // v8 adds f64 <-> f16 conversion. Before that it should be expanded.
875 if (!Subtarget->hasV8Ops()) {
876 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
877 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand);
878 }
879
880 // fp16 is a special v7 extension that adds f16 <-> f32 conversions.
Anton Korobeynikov64578d52010-03-18 22:35:37 +0000881 if (!Subtarget->hasFP16()) {
Tim Northoverfd7e4242014-07-17 10:51:23 +0000882 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand);
883 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand);
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000884 }
Evan Cheng86e476b2008-04-01 01:50:16 +0000885 }
Jim Grosbach1a597112014-04-03 23:43:18 +0000886
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000887 // Combine sin / cos into one node or libcall if possible.
888 if (Subtarget->hasSinCos()) {
889 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
890 setLibcallName(RTLIB::SINCOS_F64, "sincos");
891 if (Subtarget->getTargetTriple().getOS() == Triple::IOS) {
892 // For iOS, we don't want to the normal expansion of a libcall to
893 // sincos. We want to issue a libcall to __sincos_stret.
894 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
895 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
896 }
897 }
Evan Cheng10043e22007-01-19 07:51:42 +0000898
Chad Rosierb1bbf6f2014-08-15 21:38:16 +0000899 // ARMv8 implements a lot of rounding-like FP operations.
900 if (Subtarget->hasV8Ops()) {
901 static MVT RoundingTypes[] = {MVT::f32, MVT::f64};
902 for (const auto Ty : RoundingTypes) {
903 setOperationAction(ISD::FFLOOR, Ty, Legal);
904 setOperationAction(ISD::FCEIL, Ty, Legal);
905 setOperationAction(ISD::FROUND, Ty, Legal);
906 setOperationAction(ISD::FTRUNC, Ty, Legal);
907 setOperationAction(ISD::FNEARBYINT, Ty, Legal);
908 setOperationAction(ISD::FRINT, Ty, Legal);
909 }
910 }
Chris Lattnerf3f4ad92007-11-27 22:36:16 +0000911 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000912 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattner4147f082009-03-12 06:52:53 +0000913 setTargetDAGCombine(ISD::ADD);
914 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +0000915 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesene45e22b2012-09-07 17:34:15 +0000916 setTargetDAGCombine(ISD::AND);
917 setTargetDAGCombine(ISD::OR);
918 setTargetDAGCombine(ISD::XOR);
Jim Grosbach11013ed2010-07-16 23:05:05 +0000919
Evan Chengf258a152012-02-23 02:58:19 +0000920 if (Subtarget->hasV6Ops())
921 setTargetDAGCombine(ISD::SRL);
922
Evan Cheng10043e22007-01-19 07:51:42 +0000923 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng4401f882010-05-20 23:26:43 +0000924
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000925 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
926 !Subtarget->hasVFP2())
Evan Cheng34c26042010-05-21 00:43:17 +0000927 setSchedulingPreference(Sched::RegPressure);
928 else
929 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen58698d22007-05-17 21:31:21 +0000930
Evan Cheng3ae2b792011-01-06 06:52:41 +0000931 //// temporary - rewrite interface to use type
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000932 MaxStoresPerMemset = 8;
933 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
934 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
935 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
936 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
937 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
Evan Chengb71233f2010-06-26 01:52:05 +0000938
Rafael Espindolaa76eccf2010-07-11 04:01:49 +0000939 // On ARM arguments smaller than 4 bytes are extended, so all arguments
940 // are at least 4 bytes aligned.
941 setMinStackArgumentAlignment(4);
942
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000943 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000944 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000945
Eli Friedman2518f832011-05-06 20:34:06 +0000946 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Cheng10043e22007-01-19 07:51:42 +0000947}
948
Andrew Trick43f25632011-01-19 02:35:27 +0000949// FIXME: It might make sense to define the representative register class as the
950// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
951// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
952// SPR's representative would be DPR_VFP2. This should work well if register
953// pressure tracking were modified such that a register use would increment the
954// pressure of the register class's representative and all of it's super
955// classes' representatives transitively. We have not implemented this because
956// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000957// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick43f25632011-01-19 02:35:27 +0000958// and extractions.
Evan Chenga77f3d32010-07-21 06:09:07 +0000959std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000960ARMTargetLowering::findRepresentativeClass(MVT VT) const{
Craig Topper062a2ba2014-04-25 05:30:21 +0000961 const TargetRegisterClass *RRC = nullptr;
Evan Chenga77f3d32010-07-21 06:09:07 +0000962 uint8_t Cost = 1;
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000963 switch (VT.SimpleTy) {
Evan Cheng10f99a32010-07-19 22:15:08 +0000964 default:
Evan Chenga77f3d32010-07-21 06:09:07 +0000965 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng28590382010-07-21 23:53:58 +0000966 // Use DPR as representative register class for all floating point
967 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
968 // the cost is 1 for both f32 and f64.
969 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Chenga77f3d32010-07-21 06:09:07 +0000970 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topperc7242e02012-04-20 07:30:17 +0000971 RRC = &ARM::DPRRegClass;
Andrew Trick43f25632011-01-19 02:35:27 +0000972 // When NEON is used for SP, only half of the register file is available
973 // because operations that define both SP and DP results will be constrained
974 // to the VFP2 class (D0-D15). We currently model this constraint prior to
975 // coalescing by double-counting the SP regs. See the FIXME above.
976 if (Subtarget->useNEONForSinglePrecisionFP())
977 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000978 break;
979 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
980 case MVT::v4f32: case MVT::v2f64:
Craig Topperc7242e02012-04-20 07:30:17 +0000981 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000982 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000983 break;
984 case MVT::v4i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000985 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000986 Cost = 4;
Evan Chenga77f3d32010-07-21 06:09:07 +0000987 break;
988 case MVT::v8i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000989 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000990 Cost = 8;
Evan Chenga77f3d32010-07-21 06:09:07 +0000991 break;
Evan Cheng10f99a32010-07-19 22:15:08 +0000992 }
Evan Chenga77f3d32010-07-21 06:09:07 +0000993 return std::make_pair(RRC, Cost);
Evan Cheng10f99a32010-07-19 22:15:08 +0000994}
995
Evan Cheng10043e22007-01-19 07:51:42 +0000996const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
997 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000998 default: return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000999 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chengdfce83c2011-01-17 08:03:18 +00001000 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Cheng10043e22007-01-19 07:51:42 +00001001 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
1002 case ARMISD::CALL: return "ARMISD::CALL";
Evan Chengc3c949b42007-06-19 21:05:09 +00001003 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Cheng10043e22007-01-19 07:51:42 +00001004 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
1005 case ARMISD::tCALL: return "ARMISD::tCALL";
1006 case ARMISD::BRCOND: return "ARMISD::BRCOND";
1007 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Chengc6d70ae2009-07-29 02:18:14 +00001008 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Cheng10043e22007-01-19 07:51:42 +00001009 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Tim Northoverd8407452013-10-01 14:33:28 +00001010 case ARMISD::INTRET_FLAG: return "ARMISD::INTRET_FLAG";
Evan Cheng10043e22007-01-19 07:51:42 +00001011 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
1012 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendling4b796472012-06-11 08:07:26 +00001013 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwindbf11ba2009-06-29 15:33:01 +00001014 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Cheng10043e22007-01-19 07:51:42 +00001015 case ARMISD::CMPFP: return "ARMISD::CMPFP";
1016 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng0cc4ad92010-07-13 19:27:42 +00001017 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Cheng10043e22007-01-19 07:51:42 +00001018 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chenge87681c2012-02-23 01:19:06 +00001019
Evan Cheng10043e22007-01-19 07:51:42 +00001020 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson7117a912009-03-20 22:42:55 +00001021
Jim Grosbach8546ec92010-01-18 19:58:49 +00001022 case ARMISD::RBIT: return "ARMISD::RBIT";
1023
Bob Wilsone4191e72010-03-19 22:51:32 +00001024 case ARMISD::FTOSI: return "ARMISD::FTOSI";
1025 case ARMISD::FTOUI: return "ARMISD::FTOUI";
1026 case ARMISD::SITOF: return "ARMISD::SITOF";
1027 case ARMISD::UITOF: return "ARMISD::UITOF";
1028
Evan Cheng10043e22007-01-19 07:51:42 +00001029 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
1030 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
1031 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson7117a912009-03-20 22:42:55 +00001032
Evan Chenge8916542011-08-30 01:34:54 +00001033 case ARMISD::ADDC: return "ARMISD::ADDC";
1034 case ARMISD::ADDE: return "ARMISD::ADDE";
1035 case ARMISD::SUBC: return "ARMISD::SUBC";
1036 case ARMISD::SUBE: return "ARMISD::SUBE";
1037
Bob Wilson22806742010-09-22 22:09:21 +00001038 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
1039 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001040
Evan Chengec6d7c92009-10-28 06:55:03 +00001041 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
1042 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
1043
Dale Johannesend679ff72010-06-03 21:09:53 +00001044 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach535d3b42010-09-08 03:54:02 +00001045
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001046 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson2e076c42009-06-22 23:27:02 +00001047
Evan Chengb972e562009-08-07 00:34:42 +00001048 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
1049
Bob Wilson7ed59712010-10-30 00:54:37 +00001050 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach53e88542009-12-10 00:11:09 +00001051
Evan Cheng8740ee32010-11-03 06:34:55 +00001052 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
1053
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00001054 case ARMISD::WIN__CHKSTK: return "ARMISD:::WIN__CHKSTK";
1055
Bob Wilson2e076c42009-06-22 23:27:02 +00001056 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilsonf268d032010-12-18 00:04:26 +00001057 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001058 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilsonf268d032010-12-18 00:04:26 +00001059 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
1060 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001061 case ARMISD::VCGEU: return "ARMISD::VCGEU";
1062 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilsonf268d032010-12-18 00:04:26 +00001063 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
1064 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001065 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1066 case ARMISD::VTST: return "ARMISD::VTST";
1067
1068 case ARMISD::VSHL: return "ARMISD::VSHL";
1069 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1070 case ARMISD::VSHRu: return "ARMISD::VSHRu";
Bob Wilson2e076c42009-06-22 23:27:02 +00001071 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1072 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1073 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1074 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1075 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1076 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1077 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1078 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1079 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1080 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1081 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1082 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
1083 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1084 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsona3f19012010-07-13 21:16:48 +00001085 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilsonbad47f62010-07-14 06:31:50 +00001086 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00001087 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsoneb54d512009-08-14 05:13:08 +00001088 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilsoncce31f62009-08-14 05:08:32 +00001089 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilson32cd8552009-08-19 17:03:43 +00001090 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsonea3a4022009-08-12 22:31:50 +00001091 case ARMISD::VREV64: return "ARMISD::VREV64";
1092 case ARMISD::VREV32: return "ARMISD::VREV32";
1093 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00001094 case ARMISD::VZIP: return "ARMISD::VZIP";
1095 case ARMISD::VUZP: return "ARMISD::VUZP";
1096 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00001097 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1098 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilson38ab35a2010-09-01 23:50:19 +00001099 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1100 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00001101 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1102 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilsond8a9a042010-06-04 00:04:02 +00001103 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilsonc6c13a32010-02-18 06:05:53 +00001104 case ARMISD::FMAX: return "ARMISD::FMAX";
1105 case ARMISD::FMIN: return "ARMISD::FMIN";
Joey Goulye3dd6842013-08-23 12:01:13 +00001106 case ARMISD::VMAXNM: return "ARMISD::VMAX";
1107 case ARMISD::VMINNM: return "ARMISD::VMIN";
Jim Grosbach6e3b5fa2010-07-17 01:50:57 +00001108 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson62a6f7e2010-11-28 06:51:11 +00001109 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1110 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00001111 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilson2d790df2010-11-28 06:51:26 +00001112 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1113 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1114 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson06fce872011-02-07 17:43:21 +00001115 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1116 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1117 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1118 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1119 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1120 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1121 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1122 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1123 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1124 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1125 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1126 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1127 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1128 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1129 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1130 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1131 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Cheng10043e22007-01-19 07:51:42 +00001132 }
1133}
1134
Matt Arsenault758659232013-05-18 00:21:46 +00001135EVT ARMTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sandsf2641e12011-09-06 19:07:46 +00001136 if (!VT.isVector()) return getPointerTy();
1137 return VT.changeVectorElementTypeToInteger();
1138}
1139
Evan Cheng4cad68e2010-05-15 02:18:07 +00001140/// getRegClassFor - Return the register class that should be used for the
1141/// specified value type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001142const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng4cad68e2010-05-15 02:18:07 +00001143 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1144 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1145 // load / store 4 to 8 consecutive D registers.
Evan Cheng3d214cd2010-05-15 02:20:21 +00001146 if (Subtarget->hasNEON()) {
1147 if (VT == MVT::v4i64)
Craig Topperc7242e02012-04-20 07:30:17 +00001148 return &ARM::QQPRRegClass;
1149 if (VT == MVT::v8i64)
1150 return &ARM::QQQQPRRegClass;
Evan Cheng3d214cd2010-05-15 02:20:21 +00001151 }
Evan Cheng4cad68e2010-05-15 02:18:07 +00001152 return TargetLowering::getRegClassFor(VT);
1153}
1154
Eric Christopher84bdfd82010-07-21 22:26:11 +00001155// Create a fast isel object.
1156FastISel *
Bob Wilson3e6fa462012-08-03 04:06:28 +00001157ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1158 const TargetLibraryInfo *libInfo) const {
1159 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +00001160}
1161
Anton Korobeynikov19edda02010-07-24 21:52:08 +00001162/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1163/// be used for loads / stores from the global.
1164unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1165 return (Subtarget->isThumb1Only() ? 127 : 4095);
1166}
1167
Evan Cheng4401f882010-05-20 23:26:43 +00001168Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengbf914992010-05-28 23:25:23 +00001169 unsigned NumVals = N->getNumValues();
1170 if (!NumVals)
1171 return Sched::RegPressure;
1172
1173 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng4401f882010-05-20 23:26:43 +00001174 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001175 if (VT == MVT::Glue || VT == MVT::Other)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001176 continue;
Evan Cheng4401f882010-05-20 23:26:43 +00001177 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001178 return Sched::ILP;
Evan Cheng4401f882010-05-20 23:26:43 +00001179 }
Evan Chengbf914992010-05-28 23:25:23 +00001180
1181 if (!N->isMachineOpcode())
1182 return Sched::RegPressure;
1183
1184 // Load are scheduled for latency even if there instruction itinerary
1185 // is not available.
Eric Christopherd9134482014-08-04 21:25:23 +00001186 const TargetInstrInfo *TII =
1187 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001188 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001189
Evan Cheng6cc775f2011-06-28 19:10:37 +00001190 if (MCID.getNumDefs() == 0)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001191 return Sched::RegPressure;
1192 if (!Itins->isEmpty() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +00001193 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001194 return Sched::ILP;
Evan Chengbf914992010-05-28 23:25:23 +00001195
Evan Cheng4401f882010-05-20 23:26:43 +00001196 return Sched::RegPressure;
1197}
1198
Evan Cheng10043e22007-01-19 07:51:42 +00001199//===----------------------------------------------------------------------===//
1200// Lowering Code
1201//===----------------------------------------------------------------------===//
1202
Evan Cheng10043e22007-01-19 07:51:42 +00001203/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1204static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1205 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001206 default: llvm_unreachable("Unknown condition code!");
Evan Cheng10043e22007-01-19 07:51:42 +00001207 case ISD::SETNE: return ARMCC::NE;
1208 case ISD::SETEQ: return ARMCC::EQ;
1209 case ISD::SETGT: return ARMCC::GT;
1210 case ISD::SETGE: return ARMCC::GE;
1211 case ISD::SETLT: return ARMCC::LT;
1212 case ISD::SETLE: return ARMCC::LE;
1213 case ISD::SETUGT: return ARMCC::HI;
1214 case ISD::SETUGE: return ARMCC::HS;
1215 case ISD::SETULT: return ARMCC::LO;
1216 case ISD::SETULE: return ARMCC::LS;
1217 }
1218}
1219
Bob Wilsona2e83332009-09-09 23:14:54 +00001220/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1221static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Cheng10043e22007-01-19 07:51:42 +00001222 ARMCC::CondCodes &CondCode2) {
Evan Cheng10043e22007-01-19 07:51:42 +00001223 CondCode2 = ARMCC::AL;
1224 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001225 default: llvm_unreachable("Unknown FP condition!");
Evan Cheng10043e22007-01-19 07:51:42 +00001226 case ISD::SETEQ:
1227 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1228 case ISD::SETGT:
1229 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1230 case ISD::SETGE:
1231 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1232 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsona2e83332009-09-09 23:14:54 +00001233 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Cheng10043e22007-01-19 07:51:42 +00001234 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1235 case ISD::SETO: CondCode = ARMCC::VC; break;
1236 case ISD::SETUO: CondCode = ARMCC::VS; break;
1237 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1238 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1239 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1240 case ISD::SETLT:
1241 case ISD::SETULT: CondCode = ARMCC::LT; break;
1242 case ISD::SETLE:
1243 case ISD::SETULE: CondCode = ARMCC::LE; break;
1244 case ISD::SETNE:
1245 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1246 }
Evan Cheng10043e22007-01-19 07:51:42 +00001247}
1248
Bob Wilsona4c22902009-04-17 19:07:39 +00001249//===----------------------------------------------------------------------===//
1250// Calling Convention Implementation
Bob Wilsona4c22902009-04-17 19:07:39 +00001251//===----------------------------------------------------------------------===//
1252
1253#include "ARMGenCallingConv.inc"
1254
Oliver Stannardc24f2172014-05-09 14:01:47 +00001255/// getEffectiveCallingConv - Get the effective calling convention, taking into
1256/// account presence of floating point hardware and calling convention
1257/// limitations, such as support for variadic functions.
1258CallingConv::ID
1259ARMTargetLowering::getEffectiveCallingConv(CallingConv::ID CC,
1260 bool isVarArg) const {
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001261 switch (CC) {
1262 default:
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001263 llvm_unreachable("Unsupported calling convention");
Oliver Stannardc24f2172014-05-09 14:01:47 +00001264 case CallingConv::ARM_AAPCS:
1265 case CallingConv::ARM_APCS:
1266 case CallingConv::GHC:
1267 return CC;
1268 case CallingConv::ARM_AAPCS_VFP:
1269 return isVarArg ? CallingConv::ARM_AAPCS : CallingConv::ARM_AAPCS_VFP;
1270 case CallingConv::C:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001271 if (!Subtarget->isAAPCS_ABI())
Oliver Stannardc24f2172014-05-09 14:01:47 +00001272 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001273 else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001274 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1275 !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001276 return CallingConv::ARM_AAPCS_VFP;
1277 else
1278 return CallingConv::ARM_AAPCS;
1279 case CallingConv::Fast:
1280 if (!Subtarget->isAAPCS_ABI()) {
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001281 if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001282 return CallingConv::Fast;
1283 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001284 } else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001285 return CallingConv::ARM_AAPCS_VFP;
1286 else
1287 return CallingConv::ARM_AAPCS;
Evan Cheng08dd8c82010-10-22 18:23:05 +00001288 }
Oliver Stannardc24f2172014-05-09 14:01:47 +00001289}
1290
1291/// CCAssignFnForNode - Selects the correct CCAssignFn for the given
1292/// CallingConvention.
1293CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
1294 bool Return,
1295 bool isVarArg) const {
1296 switch (getEffectiveCallingConv(CC, isVarArg)) {
1297 default:
1298 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001299 case CallingConv::ARM_APCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001300 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Oliver Stannardc24f2172014-05-09 14:01:47 +00001301 case CallingConv::ARM_AAPCS:
1302 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1303 case CallingConv::ARM_AAPCS_VFP:
1304 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1305 case CallingConv::Fast:
1306 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001307 case CallingConv::GHC:
1308 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001309 }
1310}
1311
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001312/// LowerCallResult - Lower the result values of a call into the
1313/// appropriate copies out of appropriate physical registers.
1314SDValue
1315ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001316 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001317 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001318 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +00001319 SmallVectorImpl<SDValue> &InVals,
1320 bool isThisReturn, SDValue ThisVal) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001321
Bob Wilsona4c22902009-04-17 19:07:39 +00001322 // Assign locations to each value returned by this call.
1323 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001324 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
1325 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001326 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001327 CCAssignFnForNode(CallConv, /* Return*/ true,
1328 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00001329
1330 // Copy all of the result registers out of their specified physreg.
1331 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1332 CCValAssign VA = RVLocs[i];
1333
Stephen Linb8bd2322013-04-20 05:14:40 +00001334 // Pass 'this' value directly from the argument to return value, to avoid
1335 // reg unit interference
1336 if (i == 0 && isThisReturn) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001337 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1338 "unexpected return calling convention register assignment");
Stephen Linb8bd2322013-04-20 05:14:40 +00001339 InVals.push_back(ThisVal);
1340 continue;
1341 }
1342
Bob Wilson0041bd32009-04-25 00:33:20 +00001343 SDValue Val;
Bob Wilsona4c22902009-04-17 19:07:39 +00001344 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00001345 // Handle f64 or half of a v2f64.
Owen Anderson9f944592009-08-11 20:47:22 +00001346 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsona4c22902009-04-17 19:07:39 +00001347 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001348 Chain = Lo.getValue(1);
1349 InFlag = Lo.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001350 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001351 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001352 InFlag);
1353 Chain = Hi.getValue(1);
1354 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001355 if (!Subtarget->isLittle())
1356 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001357 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson2e076c42009-06-22 23:27:02 +00001358
Owen Anderson9f944592009-08-11 20:47:22 +00001359 if (VA.getLocVT() == MVT::v2f64) {
1360 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1361 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1362 DAG.getConstant(0, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001363
1364 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001365 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001366 Chain = Lo.getValue(1);
1367 InFlag = Lo.getValue(2);
1368 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001369 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001370 Chain = Hi.getValue(1);
1371 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001372 if (!Subtarget->isLittle())
1373 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001374 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson9f944592009-08-11 20:47:22 +00001375 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1376 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001377 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001378 } else {
Bob Wilson0041bd32009-04-25 00:33:20 +00001379 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1380 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001381 Chain = Val.getValue(1);
1382 InFlag = Val.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001383 }
Bob Wilson0041bd32009-04-25 00:33:20 +00001384
1385 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001386 default: llvm_unreachable("Unknown loc info!");
Bob Wilson0041bd32009-04-25 00:33:20 +00001387 case CCValAssign::Full: break;
1388 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001389 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson0041bd32009-04-25 00:33:20 +00001390 break;
1391 }
1392
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001393 InVals.push_back(Val);
Bob Wilsona4c22902009-04-17 19:07:39 +00001394 }
1395
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001396 return Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00001397}
1398
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001399/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilsona4c22902009-04-17 19:07:39 +00001400SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001401ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1402 SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001403 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001404 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001405 ISD::ArgFlagsTy Flags) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001406 unsigned LocMemOffset = VA.getLocMemOffset();
1407 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1408 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilsona4c22902009-04-17 19:07:39 +00001409 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner886250c2010-09-21 18:51:21 +00001410 MachinePointerInfo::getStack(LocMemOffset),
David Greene0d0149f2010-02-15 16:55:24 +00001411 false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00001412}
1413
Andrew Trickef9de2a2013-05-25 02:42:55 +00001414void ARMTargetLowering::PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +00001415 SDValue Chain, SDValue &Arg,
1416 RegsToPassVector &RegsToPass,
1417 CCValAssign &VA, CCValAssign &NextVA,
1418 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +00001419 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001420 ISD::ArgFlagsTy Flags) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00001421
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001422 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001423 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00001424 unsigned id = Subtarget->isLittle() ? 0 : 1;
1425 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd.getValue(id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001426
1427 if (NextVA.isRegLoc())
Christian Pirkerb5728192014-05-08 14:06:24 +00001428 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1-id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001429 else {
1430 assert(NextVA.isMemLoc());
Craig Topper062a2ba2014-04-25 05:30:21 +00001431 if (!StackPtr.getNode())
Bob Wilson2e076c42009-06-22 23:27:02 +00001432 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1433
Christian Pirkerb5728192014-05-08 14:06:24 +00001434 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1-id),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001435 dl, DAG, NextVA,
1436 Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001437 }
1438}
1439
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001440/// LowerCall - Lowering a call into a callseq_start <-
Evan Cheng4b6c8f72007-02-03 08:53:01 +00001441/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1442/// nodes.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001443SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00001444ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001445 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00001446 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001447 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001448 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1449 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1450 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001451 SDValue Chain = CLI.Chain;
1452 SDValue Callee = CLI.Callee;
1453 bool &isTailCall = CLI.IsTailCall;
1454 CallingConv::ID CallConv = CLI.CallConv;
1455 bool doesNotRet = CLI.DoesNotReturn;
1456 bool isVarArg = CLI.IsVarArg;
1457
Dale Johannesend679ff72010-06-03 21:09:53 +00001458 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin4eedb292013-04-23 19:30:12 +00001459 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1460 bool isThisReturn = false;
1461 bool isSibCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001462
Bob Wilson8decdc42011-10-07 17:17:49 +00001463 // Disable tail calls if they're not supported.
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001464 if (!Subtarget->supportsTailCall() || MF.getTarget().Options.DisableTailCalls)
Bob Wilson3c9ed762010-08-13 22:43:33 +00001465 isTailCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001466
Dale Johannesend679ff72010-06-03 21:09:53 +00001467 if (isTailCall) {
1468 // Check if it's really possible to do a tail call.
1469 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin4eedb292013-04-23 19:30:12 +00001470 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001471 Outs, OutVals, Ins, DAG);
Reid Kleckner5772b772014-04-24 20:14:34 +00001472 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
1473 report_fatal_error("failed to perform tail call elimination on a call "
1474 "site marked musttail");
Dale Johannesend679ff72010-06-03 21:09:53 +00001475 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1476 // detected sibcalls.
1477 if (isTailCall) {
1478 ++NumTailCalls;
Stephen Lin4eedb292013-04-23 19:30:12 +00001479 isSibCall = true;
Dale Johannesend679ff72010-06-03 21:09:53 +00001480 }
1481 }
Evan Cheng10043e22007-01-19 07:51:42 +00001482
Bob Wilsona4c22902009-04-17 19:07:39 +00001483 // Analyze operands of the call, assigning locations to each operand.
1484 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001485 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1486 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001487 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001488 CCAssignFnForNode(CallConv, /* Return*/ false,
1489 isVarArg));
Evan Cheng10043e22007-01-19 07:51:42 +00001490
Bob Wilsona4c22902009-04-17 19:07:39 +00001491 // Get a count of how many bytes are to be pushed on the stack.
1492 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng10043e22007-01-19 07:51:42 +00001493
Dale Johannesend679ff72010-06-03 21:09:53 +00001494 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin4eedb292013-04-23 19:30:12 +00001495 if (isSibCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001496 NumBytes = 0;
1497
Evan Cheng10043e22007-01-19 07:51:42 +00001498 // Adjust the stack pointer for the new arguments...
1499 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin4eedb292013-04-23 19:30:12 +00001500 if (!isSibCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00001501 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
1502 dl);
Evan Cheng10043e22007-01-19 07:51:42 +00001503
Jim Grosbach6ad4bcb2010-02-24 01:43:03 +00001504 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +00001505
Bob Wilson2e076c42009-06-22 23:27:02 +00001506 RegsToPassVector RegsToPass;
Bob Wilsona4c22902009-04-17 19:07:39 +00001507 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng10043e22007-01-19 07:51:42 +00001508
Bob Wilsona4c22902009-04-17 19:07:39 +00001509 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001510 // of tail call optimization, arguments are handled later.
Bob Wilsona4c22902009-04-17 19:07:39 +00001511 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1512 i != e;
1513 ++i, ++realArgIdx) {
1514 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001515 SDValue Arg = OutVals[realArgIdx];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001516 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001517 bool isByVal = Flags.isByVal();
Evan Cheng10043e22007-01-19 07:51:42 +00001518
Bob Wilsona4c22902009-04-17 19:07:39 +00001519 // Promote the value if needed.
1520 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001521 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00001522 case CCValAssign::Full: break;
1523 case CCValAssign::SExt:
1524 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1525 break;
1526 case CCValAssign::ZExt:
1527 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1528 break;
1529 case CCValAssign::AExt:
1530 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1531 break;
1532 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001533 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00001534 break;
Evan Cheng10043e22007-01-19 07:51:42 +00001535 }
1536
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001537 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilsona4c22902009-04-17 19:07:39 +00001538 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00001539 if (VA.getLocVT() == MVT::v2f64) {
1540 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1541 DAG.getConstant(0, MVT::i32));
1542 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1543 DAG.getConstant(1, MVT::i32));
Bob Wilsona4c22902009-04-17 19:07:39 +00001544
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001545 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001546 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1547
1548 VA = ArgLocs[++i]; // skip ahead to next loc
1549 if (VA.isRegLoc()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001550 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001551 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1552 } else {
1553 assert(VA.isMemLoc());
Bob Wilson2e076c42009-06-22 23:27:02 +00001554
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001555 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1556 dl, DAG, VA, Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001557 }
1558 } else {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001559 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson2e076c42009-06-22 23:27:02 +00001560 StackPtr, MemOpChains, Flags);
Bob Wilsona4c22902009-04-17 19:07:39 +00001561 }
1562 } else if (VA.isRegLoc()) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001563 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1564 assert(VA.getLocVT() == MVT::i32 &&
1565 "unexpected calling convention register assignment");
1566 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Linb8bd2322013-04-20 05:14:40 +00001567 "unexpected use of 'returned'");
Stephen Lin4eedb292013-04-23 19:30:12 +00001568 isThisReturn = true;
Stephen Linb8bd2322013-04-20 05:14:40 +00001569 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001570 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001571 } else if (isByVal) {
1572 assert(VA.isMemLoc());
1573 unsigned offset = 0;
1574
1575 // True if this byval aggregate will be split between registers
1576 // and memory.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001577 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
1578 unsigned CurByValIdx = CCInfo.getInRegsParamsProceed();
1579
1580 if (CurByValIdx < ByValArgsCount) {
1581
1582 unsigned RegBegin, RegEnd;
1583 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1584
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001585 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1586 unsigned int i, j;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001587 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001588 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1589 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1590 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1591 MachinePointerInfo(),
Manman Ren5a787552013-10-07 19:47:53 +00001592 false, false, false,
1593 DAG.InferPtrAlignment(AddArg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001594 MemOpChains.push_back(Load.getValue(1));
1595 RegsToPass.push_back(std::make_pair(j, Load));
1596 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001597
1598 // If parameter size outsides register area, "offset" value
1599 // helps us to calculate stack slot for remained part properly.
1600 offset = RegEnd - RegBegin;
1601
1602 CCInfo.nextInRegsParam();
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001603 }
1604
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001605 if (Flags.getByValSize() > 4*offset) {
Manman Ren9f911162012-06-01 02:44:42 +00001606 unsigned LocMemOffset = VA.getLocMemOffset();
1607 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1608 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1609 StkPtrOff);
1610 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1611 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1612 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1613 MVT::i32);
Manman Rene8735522012-06-01 19:33:18 +00001614 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001615
Manman Ren9f911162012-06-01 02:44:42 +00001616 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Rene8735522012-06-01 19:33:18 +00001617 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren9f911162012-06-01 02:44:42 +00001618 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001619 Ops));
Manman Ren9f911162012-06-01 02:44:42 +00001620 }
Stephen Lin4eedb292013-04-23 19:30:12 +00001621 } else if (!isSibCall) {
Bob Wilsona4c22902009-04-17 19:07:39 +00001622 assert(VA.isMemLoc());
Bob Wilsona4c22902009-04-17 19:07:39 +00001623
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001624 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1625 dl, DAG, VA, Flags));
Bob Wilsona4c22902009-04-17 19:07:39 +00001626 }
Evan Cheng10043e22007-01-19 07:51:42 +00001627 }
1628
1629 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001630 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Evan Cheng10043e22007-01-19 07:51:42 +00001631
1632 // Build a sequence of copy-to-reg nodes chained together with token chain
1633 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001634 SDValue InFlag;
Dale Johannesen44f9dfc2010-06-15 22:08:33 +00001635 // Tail call byval lowering might overwrite argument registers so in case of
1636 // tail call optimization the copies to registers are lowered later.
1637 if (!isTailCall)
1638 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1639 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1640 RegsToPass[i].second, InFlag);
1641 InFlag = Chain.getValue(1);
1642 }
Evan Cheng10043e22007-01-19 07:51:42 +00001643
Dale Johannesend679ff72010-06-03 21:09:53 +00001644 // For tail calls lower the arguments to the 'real' stack slot.
1645 if (isTailCall) {
1646 // Force all the incoming stack arguments to be loaded from the stack
1647 // before any new outgoing arguments are stored to the stack, because the
1648 // outgoing stack slots may alias the incoming argument stack slots, and
1649 // the alias isn't otherwise explicit. This is slightly more conservative
1650 // than necessary, because it means that each store effectively depends
1651 // on every argument instead of just those arguments it would clobber.
1652
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001653 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesend679ff72010-06-03 21:09:53 +00001654 InFlag = SDValue();
1655 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1656 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1657 RegsToPass[i].second, InFlag);
1658 InFlag = Chain.getValue(1);
1659 }
Stephen Lind36fd2c2013-04-20 00:47:48 +00001660 InFlag = SDValue();
Dale Johannesend679ff72010-06-03 21:09:53 +00001661 }
1662
Bill Wendling24c79f22008-09-16 21:48:12 +00001663 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1664 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1665 // node so that legalize doesn't hack it.
Evan Cheng10043e22007-01-19 07:51:42 +00001666 bool isDirect = false;
1667 bool isARMFunc = false;
Evan Chengc3c949b42007-06-19 21:05:09 +00001668 bool isLocalARMFunc = false;
Evan Cheng408aa562009-11-06 22:24:13 +00001669 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001670
1671 if (EnableARMLongCalls) {
Saleem Abdulrasool90386ad2014-06-07 20:29:27 +00001672 assert((Subtarget->isTargetWindows() ||
1673 getTargetMachine().getRelocationModel() == Reloc::Static) &&
1674 "long-calls with non-static relocation model!");
Jim Grosbach32bb3622010-04-14 22:28:31 +00001675 // Handle a global address or an external symbol. If it's not one of
1676 // those, the target's already in a register, so we don't need to do
1677 // anything extra.
1678 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson47bccf72010-04-15 03:11:28 +00001679 const GlobalValue *GV = G->getGlobal();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001680 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001681 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001682 ARMConstantPoolValue *CPV =
1683 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1684
Jim Grosbach32bb3622010-04-14 22:28:31 +00001685 // Get the address of the callee into a register
1686 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1687 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1688 Callee = DAG.getLoad(getPointerTy(), dl,
1689 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001690 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001691 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001692 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1693 const char *Sym = S->getSymbol();
1694
1695 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001696 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001697 ARMConstantPoolValue *CPV =
1698 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1699 ARMPCLabelIndex, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001700 // Get the address of the callee into a register
1701 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1702 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1703 Callee = DAG.getLoad(getPointerTy(), dl,
1704 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001705 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001706 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001707 }
1708 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001709 const GlobalValue *GV = G->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00001710 isDirect = true;
Chris Lattner55452c22009-07-15 04:12:33 +00001711 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Tim Northoverd6a729b2014-01-06 14:28:05 +00001712 bool isStub = (isExt && Subtarget->isTargetMachO()) &&
Evan Cheng10043e22007-01-19 07:51:42 +00001713 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001714 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Chengc3c949b42007-06-19 21:05:09 +00001715 // ARM call to a local ARM function is predicable.
Evan Chengf128bdc2010-06-16 07:35:02 +00001716 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Cheng83f35172007-01-30 20:37:08 +00001717 // tBX takes a register source operand.
Tim Northover72360d22013-12-02 10:35:41 +00001718 if (isStub && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Tim Northoverd6a729b2014-01-06 14:28:05 +00001719 assert(Subtarget->isTargetMachO() && "WrapperPIC use on non-MachO?");
Tim Northover72360d22013-12-02 10:35:41 +00001720 Callee = DAG.getNode(ARMISD::WrapperPIC, dl, getPointerTy(),
Tim Northoverd4d294d2014-08-06 11:13:06 +00001721 DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
1722 0, ARMII::MO_NONLAZY));
1723 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
1724 MachinePointerInfo::getGOT(), false, false, true, 0);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00001725 } else if (Subtarget->isTargetCOFF()) {
1726 assert(Subtarget->isTargetWindows() &&
1727 "Windows is the only supported COFF target");
1728 unsigned TargetFlags = GV->hasDLLImportStorageClass()
1729 ? ARMII::MO_DLLIMPORT
1730 : ARMII::MO_NO_FLAG;
1731 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), /*Offset=*/0,
1732 TargetFlags);
1733 if (GV->hasDLLImportStorageClass())
1734 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
1735 DAG.getNode(ARMISD::Wrapper, dl, getPointerTy(),
1736 Callee), MachinePointerInfo::getGOT(),
1737 false, false, false, 0);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001738 } else {
1739 // On ELF targets for PIC code, direct calls should go through the PLT
1740 unsigned OpFlags = 0;
1741 if (Subtarget->isTargetELF() &&
Chad Rosier537ff502013-02-28 19:16:42 +00001742 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001743 OpFlags = ARMII::MO_PLT;
1744 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1745 }
Bill Wendling24c79f22008-09-16 21:48:12 +00001746 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001747 isDirect = true;
Tim Northoverd6a729b2014-01-06 14:28:05 +00001748 bool isStub = Subtarget->isTargetMachO() &&
Evan Cheng10043e22007-01-19 07:51:42 +00001749 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001750 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Cheng83f35172007-01-30 20:37:08 +00001751 // tBX takes a register source operand.
1752 const char *Sym = S->getSymbol();
David Goodwin22c2fba2009-07-08 23:10:31 +00001753 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001754 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001755 ARMConstantPoolValue *CPV =
1756 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1757 ARMPCLabelIndex, 4);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00001758 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001759 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen021052a2009-02-04 20:06:27 +00001760 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Chengcdbb70c2009-10-31 03:39:36 +00001761 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001762 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001763 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00001764 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson7117a912009-03-20 22:42:55 +00001765 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen021052a2009-02-04 20:06:27 +00001766 getPointerTy(), Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001767 } else {
1768 unsigned OpFlags = 0;
1769 // On ELF targets for PIC code, direct calls should go through the PLT
1770 if (Subtarget->isTargetELF() &&
1771 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1772 OpFlags = ARMII::MO_PLT;
1773 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1774 }
Evan Cheng10043e22007-01-19 07:51:42 +00001775 }
1776
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001777 // FIXME: handle tail calls differently.
1778 unsigned CallOpc;
Eric Christopherc1058df2014-07-04 01:55:26 +00001779 bool HasMinSizeAttr = MF.getFunction()->getAttributes().hasAttribute(
1780 AttributeSet::FunctionIndex, Attribute::MinSize);
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001781 if (Subtarget->isThumb()) {
1782 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001783 CallOpc = ARMISD::CALL_NOLINK;
1784 else
1785 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1786 } else {
Evan Cheng21b03482012-11-10 02:09:05 +00001787 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng65f9d192012-02-28 18:51:51 +00001788 CallOpc = ARMISD::CALL_NOLINK;
Evan Cheng21b03482012-11-10 02:09:05 +00001789 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet8e1fe842012-11-02 21:32:17 +00001790 // Emit regular call when code size is the priority
1791 !HasMinSizeAttr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001792 // "mov lr, pc; b _foo" to avoid confusing the RSP
1793 CallOpc = ARMISD::CALL_NOLINK;
1794 else
1795 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001796 }
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001797
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001798 std::vector<SDValue> Ops;
Evan Cheng10043e22007-01-19 07:51:42 +00001799 Ops.push_back(Chain);
1800 Ops.push_back(Callee);
1801
1802 // Add argument registers to the end of the list so that they are known live
1803 // into the call.
1804 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1805 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1806 RegsToPass[i].second.getValueType()));
1807
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001808 // Add a register mask operand representing the call-preserved registers.
Matthias Braunc22630e2013-10-04 16:52:54 +00001809 if (!isTailCall) {
1810 const uint32_t *Mask;
Eric Christopherd9134482014-08-04 21:25:23 +00001811 const TargetRegisterInfo *TRI =
1812 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Matthias Braunc22630e2013-10-04 16:52:54 +00001813 const ARMBaseRegisterInfo *ARI = static_cast<const ARMBaseRegisterInfo*>(TRI);
1814 if (isThisReturn) {
1815 // For 'this' returns, use the R0-preserving mask if applicable
1816 Mask = ARI->getThisReturnPreservedMask(CallConv);
1817 if (!Mask) {
1818 // Set isThisReturn to false if the calling convention is not one that
1819 // allows 'returned' to be modeled in this way, so LowerCallResult does
1820 // not try to pass 'this' straight through
1821 isThisReturn = false;
1822 Mask = ARI->getCallPreservedMask(CallConv);
1823 }
1824 } else
Stephen Linff7fcee2013-06-26 21:42:14 +00001825 Mask = ARI->getCallPreservedMask(CallConv);
Stephen Linb8bd2322013-04-20 05:14:40 +00001826
Matthias Braunc22630e2013-10-04 16:52:54 +00001827 assert(Mask && "Missing call preserved mask for calling convention");
1828 Ops.push_back(DAG.getRegisterMask(Mask));
1829 }
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001830
Gabor Greiff304a7a2008-08-28 21:40:38 +00001831 if (InFlag.getNode())
Evan Cheng10043e22007-01-19 07:51:42 +00001832 Ops.push_back(InFlag);
Dale Johannesend679ff72010-06-03 21:09:53 +00001833
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001834 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesen81ef35b2010-06-05 00:51:39 +00001835 if (isTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00001836 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, Ops);
Dale Johannesend679ff72010-06-03 21:09:53 +00001837
Duncan Sands739a0542008-07-02 17:40:58 +00001838 // Returns a chain and a flag for retval copy to use.
Craig Topper48d114b2014-04-26 18:35:24 +00001839 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00001840 InFlag = Chain.getValue(1);
1841
Chris Lattner27539552008-10-11 22:08:30 +00001842 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001843 DAG.getIntPtrConstant(0, true), InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001844 if (!Ins.empty())
Evan Cheng10043e22007-01-19 07:51:42 +00001845 InFlag = Chain.getValue(1);
1846
Bob Wilsona4c22902009-04-17 19:07:39 +00001847 // Handle result values, copying them out of physregs into vregs that we
1848 // return.
Stephen Linb8bd2322013-04-20 05:14:40 +00001849 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin4eedb292013-04-23 19:30:12 +00001850 InVals, isThisReturn,
1851 isThisReturn ? OutVals[0] : SDValue());
Evan Cheng10043e22007-01-19 07:51:42 +00001852}
1853
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001854/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001855/// on the stack. Remember the next parameter register to allocate,
1856/// and then confiscate the rest of the parameter registers to insure
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001857/// this.
1858void
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001859ARMTargetLowering::HandleByVal(
1860 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001861 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1862 assert((State->getCallOrPrologue() == Prologue ||
1863 State->getCallOrPrologue() == Call) &&
1864 "unhandled ParmContext");
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001865
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001866 if ((ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001867 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1868 unsigned AlignInRegs = Align / 4;
1869 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1870 for (unsigned i = 0; i < Waste; ++i)
1871 reg = State->AllocateReg(GPRArgRegs, 4);
1872 }
1873 if (reg != 0) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001874 unsigned excess = 4 * (ARM::R4 - reg);
1875
1876 // Special case when NSAA != SP and parameter size greater than size of
1877 // all remained GPR regs. In that case we can't split parameter, we must
1878 // send it to stack. We also must set NCRN to R4, so waste all
1879 // remained registers.
Oliver Stannardd55e1152014-03-05 15:25:27 +00001880 const unsigned NSAAOffset = State->getNextStackOffset();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001881 if (Subtarget->isAAPCS_ABI() && NSAAOffset != 0 && size > excess) {
1882 while (State->AllocateReg(GPRArgRegs, 4))
1883 ;
1884 return;
1885 }
1886
1887 // First register for byval parameter is the first register that wasn't
1888 // allocated before this method call, so it would be "reg".
1889 // If parameter is small enough to be saved in range [reg, r4), then
1890 // the end (first after last) register would be reg + param-size-in-regs,
1891 // else parameter would be splitted between registers and stack,
1892 // end register would be r4 in this case.
1893 unsigned ByValRegBegin = reg;
Stepan Dyatkovskiy2703bca2013-05-08 14:51:27 +00001894 unsigned ByValRegEnd = (size < excess) ? reg + size/4 : (unsigned)ARM::R4;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001895 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
1896 // Note, first register is allocated in the beginning of function already,
1897 // allocate remained amount of registers we need.
1898 for (unsigned i = reg+1; i != ByValRegEnd; ++i)
1899 State->AllocateReg(GPRArgRegs, 4);
Oliver Stannardd55e1152014-03-05 15:25:27 +00001900 // A byval parameter that is split between registers and memory needs its
1901 // size truncated here.
1902 // In the case where the entire structure fits in registers, we set the
1903 // size in memory to zero.
1904 if (size < excess)
1905 size = 0;
1906 else
1907 size -= excess;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001908 }
1909 }
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001910}
1911
Dale Johannesend679ff72010-06-03 21:09:53 +00001912/// MatchingStackOffset - Return true if the given stack call argument is
1913/// already available in the same position (relatively) of the caller's
1914/// incoming argument stack.
1915static
1916bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1917 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topper07720d82012-03-25 23:49:58 +00001918 const TargetInstrInfo *TII) {
Dale Johannesend679ff72010-06-03 21:09:53 +00001919 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1920 int FI = INT_MAX;
1921 if (Arg.getOpcode() == ISD::CopyFromReg) {
1922 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001923 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesend679ff72010-06-03 21:09:53 +00001924 return false;
1925 MachineInstr *Def = MRI->getVRegDef(VR);
1926 if (!Def)
1927 return false;
1928 if (!Flags.isByVal()) {
1929 if (!TII->isLoadFromStackSlot(Def, FI))
1930 return false;
1931 } else {
Dale Johannesene2289282010-07-08 01:18:23 +00001932 return false;
Dale Johannesend679ff72010-06-03 21:09:53 +00001933 }
1934 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1935 if (Flags.isByVal())
1936 // ByVal argument is passed in as a pointer but it's now being
1937 // dereferenced. e.g.
1938 // define @foo(%struct.X* %A) {
1939 // tail call @bar(%struct.X* byval %A)
1940 // }
1941 return false;
1942 SDValue Ptr = Ld->getBasePtr();
1943 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1944 if (!FINode)
1945 return false;
1946 FI = FINode->getIndex();
1947 } else
1948 return false;
1949
1950 assert(FI != INT_MAX);
1951 if (!MFI->isFixedObjectIndex(FI))
1952 return false;
1953 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1954}
1955
1956/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1957/// for tail call optimization. Targets which want to do tail call
1958/// optimization should implement this function.
1959bool
1960ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1961 CallingConv::ID CalleeCC,
1962 bool isVarArg,
1963 bool isCalleeStructRet,
1964 bool isCallerStructRet,
1965 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001966 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +00001967 const SmallVectorImpl<ISD::InputArg> &Ins,
1968 SelectionDAG& DAG) const {
Dale Johannesend679ff72010-06-03 21:09:53 +00001969 const Function *CallerF = DAG.getMachineFunction().getFunction();
1970 CallingConv::ID CallerCC = CallerF->getCallingConv();
1971 bool CCMatch = CallerCC == CalleeCC;
1972
1973 // Look for obvious safe cases to perform tail call optimization that do not
1974 // require ABI changes. This is what gcc calls sibcall.
1975
Jim Grosbache3864cc2010-06-16 23:45:49 +00001976 // Do not sibcall optimize vararg calls unless the call site is not passing
1977 // any arguments.
Dale Johannesend679ff72010-06-03 21:09:53 +00001978 if (isVarArg && !Outs.empty())
1979 return false;
1980
Tim Northoverd8407452013-10-01 14:33:28 +00001981 // Exception-handling functions need a special set of instructions to indicate
1982 // a return to the hardware. Tail-calling another function would probably
1983 // break this.
1984 if (CallerF->hasFnAttribute("interrupt"))
1985 return false;
1986
Dale Johannesend679ff72010-06-03 21:09:53 +00001987 // Also avoid sibcall optimization if either caller or callee uses struct
1988 // return semantics.
1989 if (isCalleeStructRet || isCallerStructRet)
1990 return false;
1991
Dale Johannesend24c66b2010-06-23 18:52:34 +00001992 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach3840c902011-07-08 20:18:11 +00001993 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1994 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1995 // support in the assembler and linker to be used. This would need to be
1996 // fixed to fully support tail calls in Thumb1.
1997 //
Dale Johannesene2289282010-07-08 01:18:23 +00001998 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1999 // LR. This means if we need to reload LR, it takes an extra instructions,
2000 // which outweighs the value of the tail call; but here we don't know yet
2001 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach535d3b42010-09-08 03:54:02 +00002002 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesene2289282010-07-08 01:18:23 +00002003 // emitEpilogue if LR is used.
Dale Johannesene2289282010-07-08 01:18:23 +00002004
2005 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
2006 // but we need to make sure there are enough registers; the only valid
2007 // registers are the 4 used for parameters. We don't currently do this
2008 // case.
Evan Chengd4b08732010-11-30 23:55:39 +00002009 if (Subtarget->isThumb1Only())
2010 return false;
Dale Johannesen3ac52b32010-06-18 18:13:11 +00002011
Oliver Stannard12993dd2014-08-18 12:42:15 +00002012 // Externally-defined functions with weak linkage should not be
2013 // tail-called on ARM when the OS does not support dynamic
2014 // pre-emption of symbols, as the AAELF spec requires normal calls
2015 // to undefined weak functions to be replaced with a NOP or jump to the
2016 // next instruction. The behaviour of branch instructions in this
2017 // situation (as used for tail calls) is implementation-defined, so we
2018 // cannot rely on the linker replacing the tail call with a return.
2019 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2020 const GlobalValue *GV = G->getGlobal();
2021 if (GV->hasExternalWeakLinkage())
2022 return false;
2023 }
2024
Dale Johannesend679ff72010-06-03 21:09:53 +00002025 // If the calling conventions do not match, then we'd better make sure the
2026 // results are returned in the same way as what the caller expects.
2027 if (!CCMatch) {
2028 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopherb5217502014-08-06 18:45:26 +00002029 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(), RVLocs1,
2030 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002031 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
2032
2033 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopherb5217502014-08-06 18:45:26 +00002034 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(), RVLocs2,
2035 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002036 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
2037
2038 if (RVLocs1.size() != RVLocs2.size())
2039 return false;
2040 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2041 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2042 return false;
2043 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2044 return false;
2045 if (RVLocs1[i].isRegLoc()) {
2046 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2047 return false;
2048 } else {
2049 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2050 return false;
2051 }
2052 }
2053 }
2054
Manman Ren7e48b252012-10-12 23:39:43 +00002055 // If Caller's vararg or byval argument has been split between registers and
2056 // stack, do not perform tail call, since part of the argument is in caller's
2057 // local frame.
2058 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
2059 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002060 if (AFI_Caller->getArgRegsSaveSize())
Manman Ren7e48b252012-10-12 23:39:43 +00002061 return false;
2062
Dale Johannesend679ff72010-06-03 21:09:53 +00002063 // If the callee takes no arguments then go on to check the results of the
2064 // call.
2065 if (!Outs.empty()) {
2066 // Check if stack adjustment is needed. For now, do not do this if any
2067 // argument is passed on the stack.
2068 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002069 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(), ArgLocs,
2070 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002071 CCInfo.AnalyzeCallOperands(Outs,
2072 CCAssignFnForNode(CalleeCC, false, isVarArg));
2073 if (CCInfo.getNextStackOffset()) {
2074 MachineFunction &MF = DAG.getMachineFunction();
2075
2076 // Check if the arguments are already laid out in the right way as
2077 // the caller's fixed stack objects.
2078 MachineFrameInfo *MFI = MF.getFrameInfo();
2079 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Eric Christopherd9134482014-08-04 21:25:23 +00002080 const TargetInstrInfo *TII =
2081 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002082 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
2083 i != e;
2084 ++i, ++realArgIdx) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002085 CCValAssign &VA = ArgLocs[i];
2086 EVT RegVT = VA.getLocVT();
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002087 SDValue Arg = OutVals[realArgIdx];
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002088 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesend679ff72010-06-03 21:09:53 +00002089 if (VA.getLocInfo() == CCValAssign::Indirect)
2090 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002091 if (VA.needsCustom()) {
2092 // f64 and vector types are split into multiple registers or
2093 // register/stack-slot combinations. The types will not match
2094 // the registers; give up on memory f64 refs until we figure
2095 // out what to do about this.
2096 if (!VA.isRegLoc())
2097 return false;
2098 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach535d3b42010-09-08 03:54:02 +00002099 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002100 if (RegVT == MVT::v2f64) {
2101 if (!ArgLocs[++i].isRegLoc())
2102 return false;
2103 if (!ArgLocs[++i].isRegLoc())
2104 return false;
2105 }
2106 } else if (!VA.isRegLoc()) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002107 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2108 MFI, MRI, TII))
2109 return false;
2110 }
2111 }
2112 }
2113 }
2114
2115 return true;
2116}
2117
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002118bool
2119ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2120 MachineFunction &MF, bool isVarArg,
2121 const SmallVectorImpl<ISD::OutputArg> &Outs,
2122 LLVMContext &Context) const {
2123 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002124 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002125 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2126 isVarArg));
2127}
2128
Tim Northoverd8407452013-10-01 14:33:28 +00002129static SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
2130 SDLoc DL, SelectionDAG &DAG) {
2131 const MachineFunction &MF = DAG.getMachineFunction();
2132 const Function *F = MF.getFunction();
2133
2134 StringRef IntKind = F->getFnAttribute("interrupt").getValueAsString();
2135
2136 // See ARM ARM v7 B1.8.3. On exception entry LR is set to a possibly offset
2137 // version of the "preferred return address". These offsets affect the return
2138 // instruction if this is a return from PL1 without hypervisor extensions.
2139 // IRQ/FIQ: +4 "subs pc, lr, #4"
2140 // SWI: 0 "subs pc, lr, #0"
2141 // ABORT: +4 "subs pc, lr, #4"
2142 // UNDEF: +4/+2 "subs pc, lr, #0"
2143 // UNDEF varies depending on where the exception came from ARM or Thumb
2144 // mode. Alongside GCC, we throw our hands up in disgust and pretend it's 0.
2145
2146 int64_t LROffset;
2147 if (IntKind == "" || IntKind == "IRQ" || IntKind == "FIQ" ||
2148 IntKind == "ABORT")
2149 LROffset = 4;
2150 else if (IntKind == "SWI" || IntKind == "UNDEF")
2151 LROffset = 0;
2152 else
2153 report_fatal_error("Unsupported interrupt attribute. If present, value "
2154 "must be one of: IRQ, FIQ, SWI, ABORT or UNDEF");
2155
2156 RetOps.insert(RetOps.begin() + 1, DAG.getConstant(LROffset, MVT::i32, false));
2157
Craig Topper48d114b2014-04-26 18:35:24 +00002158 return DAG.getNode(ARMISD::INTRET_FLAG, DL, MVT::Other, RetOps);
Tim Northoverd8407452013-10-01 14:33:28 +00002159}
2160
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002161SDValue
2162ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002163 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002164 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002165 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002166 SDLoc dl, SelectionDAG &DAG) const {
Bob Wilson7117a912009-03-20 22:42:55 +00002167
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002168 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilsona4c22902009-04-17 19:07:39 +00002169 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilsona4c22902009-04-17 19:07:39 +00002170
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002171 // CCState - Info about the registers and stack slots.
Eric Christopherb5217502014-08-06 18:45:26 +00002172 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
2173 *DAG.getContext(), Call);
Bob Wilsona4c22902009-04-17 19:07:39 +00002174
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002175 // Analyze outgoing return values.
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002176 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2177 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00002178
Bob Wilsona4c22902009-04-17 19:07:39 +00002179 SDValue Flag;
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002180 SmallVector<SDValue, 4> RetOps;
2181 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Christian Pirkerb5728192014-05-08 14:06:24 +00002182 bool isLittleEndian = Subtarget->isLittle();
Bob Wilsona4c22902009-04-17 19:07:39 +00002183
Jonathan Roelofsef84bda2014-08-05 21:32:21 +00002184 MachineFunction &MF = DAG.getMachineFunction();
2185 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2186 AFI->setReturnRegsCount(RVLocs.size());
2187
Bob Wilsona4c22902009-04-17 19:07:39 +00002188 // Copy the result values into the output registers.
2189 for (unsigned i = 0, realRVLocIdx = 0;
2190 i != RVLocs.size();
2191 ++i, ++realRVLocIdx) {
2192 CCValAssign &VA = RVLocs[i];
2193 assert(VA.isRegLoc() && "Can only return in registers!");
2194
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002195 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilsona4c22902009-04-17 19:07:39 +00002196
2197 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002198 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002199 case CCValAssign::Full: break;
2200 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002201 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002202 break;
2203 }
2204
Bob Wilsona4c22902009-04-17 19:07:39 +00002205 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00002206 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002207 // Extract the first half and return it in two registers.
Owen Anderson9f944592009-08-11 20:47:22 +00002208 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2209 DAG.getConstant(0, MVT::i32));
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002210 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002211 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson2e076c42009-06-22 23:27:02 +00002212
Christian Pirkerb5728192014-05-08 14:06:24 +00002213 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2214 HalfGPRs.getValue(isLittleEndian ? 0 : 1),
2215 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002216 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002217 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002218 VA = RVLocs[++i]; // skip ahead to next loc
2219 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Christian Pirkerb5728192014-05-08 14:06:24 +00002220 HalfGPRs.getValue(isLittleEndian ? 1 : 0),
2221 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002222 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002223 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002224 VA = RVLocs[++i]; // skip ahead to next loc
2225
2226 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00002227 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2228 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00002229 }
2230 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2231 // available.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002232 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002233 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00002234 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2235 fmrrd.getValue(isLittleEndian ? 0 : 1),
2236 Flag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00002237 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002238 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002239 VA = RVLocs[++i]; // skip ahead to next loc
Christian Pirkerb5728192014-05-08 14:06:24 +00002240 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2241 fmrrd.getValue(isLittleEndian ? 1 : 0),
Bob Wilsona4c22902009-04-17 19:07:39 +00002242 Flag);
2243 } else
2244 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2245
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002246 // Guarantee that all emitted copies are
2247 // stuck together, avoiding something bad.
Bob Wilsona4c22902009-04-17 19:07:39 +00002248 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002249 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002250 }
2251
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002252 // Update chain and glue.
2253 RetOps[0] = Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00002254 if (Flag.getNode())
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002255 RetOps.push_back(Flag);
Bob Wilsona4c22902009-04-17 19:07:39 +00002256
Tim Northoverd8407452013-10-01 14:33:28 +00002257 // CPUs which aren't M-class use a special sequence to return from
2258 // exceptions (roughly, any instruction setting pc and cpsr simultaneously,
2259 // though we use "subs pc, lr, #N").
2260 //
2261 // M-class CPUs actually use a normal return sequence with a special
2262 // (hardware-provided) value in LR, so the normal code path works.
2263 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt") &&
2264 !Subtarget->isMClass()) {
2265 if (Subtarget->isThumb1Only())
2266 report_fatal_error("interrupt attribute is not supported in Thumb1");
2267 return LowerInterruptReturn(RetOps, dl, DAG);
2268 }
2269
Craig Topper48d114b2014-04-26 18:35:24 +00002270 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, RetOps);
Evan Cheng10043e22007-01-19 07:51:42 +00002271}
2272
Evan Chengf8bad082012-04-10 01:51:00 +00002273bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Chengd4b08732010-11-30 23:55:39 +00002274 if (N->getNumValues() != 1)
2275 return false;
2276 if (!N->hasNUsesOfValue(1, 0))
2277 return false;
2278
Evan Chengf8bad082012-04-10 01:51:00 +00002279 SDValue TCChain = Chain;
2280 SDNode *Copy = *N->use_begin();
2281 if (Copy->getOpcode() == ISD::CopyToReg) {
2282 // If the copy has a glue operand, we conservatively assume it isn't safe to
2283 // perform a tail call.
2284 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2285 return false;
2286 TCChain = Copy->getOperand(0);
2287 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2288 SDNode *VMov = Copy;
Evan Chengd4b08732010-11-30 23:55:39 +00002289 // f64 returned in a pair of GPRs.
Evan Chengf8bad082012-04-10 01:51:00 +00002290 SmallPtrSet<SDNode*, 2> Copies;
2291 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Chengd4b08732010-11-30 23:55:39 +00002292 UI != UE; ++UI) {
2293 if (UI->getOpcode() != ISD::CopyToReg)
2294 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002295 Copies.insert(*UI);
Evan Chengd4b08732010-11-30 23:55:39 +00002296 }
Evan Chengf8bad082012-04-10 01:51:00 +00002297 if (Copies.size() > 2)
2298 return false;
2299
2300 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2301 UI != UE; ++UI) {
2302 SDValue UseChain = UI->getOperand(0);
2303 if (Copies.count(UseChain.getNode()))
2304 // Second CopyToReg
2305 Copy = *UI;
2306 else
2307 // First CopyToReg
2308 TCChain = UseChain;
2309 }
2310 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Chengd4b08732010-11-30 23:55:39 +00002311 // f32 returned in a single GPR.
Evan Chengf8bad082012-04-10 01:51:00 +00002312 if (!Copy->hasOneUse())
Evan Chengd4b08732010-11-30 23:55:39 +00002313 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002314 Copy = *Copy->use_begin();
2315 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Chengd4b08732010-11-30 23:55:39 +00002316 return false;
Lang Hames67c09b32013-05-13 10:21:19 +00002317 TCChain = Copy->getOperand(0);
Evan Chengd4b08732010-11-30 23:55:39 +00002318 } else {
2319 return false;
2320 }
2321
Evan Cheng419ea282010-12-01 22:59:46 +00002322 bool HasRet = false;
Evan Chengf8bad082012-04-10 01:51:00 +00002323 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2324 UI != UE; ++UI) {
Tim Northoverd8407452013-10-01 14:33:28 +00002325 if (UI->getOpcode() != ARMISD::RET_FLAG &&
2326 UI->getOpcode() != ARMISD::INTRET_FLAG)
Evan Chengf8bad082012-04-10 01:51:00 +00002327 return false;
2328 HasRet = true;
Evan Chengd4b08732010-11-30 23:55:39 +00002329 }
2330
Evan Chengf8bad082012-04-10 01:51:00 +00002331 if (!HasRet)
2332 return false;
2333
2334 Chain = TCChain;
2335 return true;
Evan Chengd4b08732010-11-30 23:55:39 +00002336}
2337
Evan Cheng0663f232011-03-21 01:19:09 +00002338bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Saleem Abdulrasoolb720a6b2014-03-11 15:09:49 +00002339 if (!Subtarget->supportsTailCall())
Evan Cheng0663f232011-03-21 01:19:09 +00002340 return false;
2341
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00002342 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng0663f232011-03-21 01:19:09 +00002343 return false;
2344
2345 return !Subtarget->isThumb1Only();
2346}
2347
Bob Wilsonb389f2a2009-11-03 00:02:05 +00002348// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2349// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2350// one of the above mentioned nodes. It has to be wrapped because otherwise
2351// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2352// be used to form addressing mode. These wrapped nodes will be selected
2353// into MOVi.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002354static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002355 EVT PtrVT = Op.getValueType();
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002356 // FIXME there is no actual debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00002357 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00002358 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002359 SDValue Res;
Evan Cheng10043e22007-01-19 07:51:42 +00002360 if (CP->isMachineConstantPoolEntry())
2361 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2362 CP->getAlignment());
2363 else
2364 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2365 CP->getAlignment());
Owen Anderson9f944592009-08-11 20:47:22 +00002366 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Cheng10043e22007-01-19 07:51:42 +00002367}
2368
Jim Grosbach8d3ba732010-07-19 17:20:38 +00002369unsigned ARMTargetLowering::getJumpTableEncoding() const {
2370 return MachineJumpTableInfo::EK_Inline;
2371}
2372
Dan Gohman21cea8a2010-04-17 15:26:15 +00002373SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2374 SelectionDAG &DAG) const {
Evan Cheng408aa562009-11-06 22:24:13 +00002375 MachineFunction &MF = DAG.getMachineFunction();
2376 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2377 unsigned ARMPCLabelIndex = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002378 SDLoc DL(Op);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002379 EVT PtrVT = getPointerTy();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002380 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002381 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2382 SDValue CPAddr;
2383 if (RelocM == Reloc::Static) {
2384 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2385 } else {
2386 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chengdfce83c2011-01-17 08:03:18 +00002387 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00002388 ARMConstantPoolValue *CPV =
2389 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2390 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002391 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2392 }
2393 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2394 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002395 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002396 false, false, false, 0);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002397 if (RelocM == Reloc::Static)
2398 return Result;
Evan Cheng408aa562009-11-06 22:24:13 +00002399 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002400 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilson1cf0b032009-10-30 05:45:42 +00002401}
2402
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002403// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002404SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002405ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002406 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002407 SDLoc dl(GA);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002408 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002409 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng408aa562009-11-06 22:24:13 +00002410 MachineFunction &MF = DAG.getMachineFunction();
2411 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002412 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002413 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002414 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2415 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002416 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002417 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002418 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattner7727d052010-09-21 06:44:06 +00002419 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002420 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002421 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002422
Evan Cheng408aa562009-11-06 22:24:13 +00002423 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002424 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002425
2426 // call __tls_get_addr.
2427 ArgListTy Args;
2428 ArgListEntry Entry;
2429 Entry.Node = Argument;
Chris Lattner229907c2011-07-18 04:54:35 +00002430 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002431 Args.push_back(Entry);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002432
Dale Johannesen555a3752009-01-30 23:10:59 +00002433 // FIXME: is there useful debug info available here?
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002434 TargetLowering::CallLoweringInfo CLI(DAG);
2435 CLI.setDebugLoc(dl).setChain(Chain)
2436 .setCallee(CallingConv::C, Type::getInt32Ty(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002437 DAG.getExternalSymbol("__tls_get_addr", PtrVT), std::move(Args),
2438 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002439
Justin Holewinskiaa583972012-05-25 16:35:28 +00002440 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002441 return CallResult.first;
2442}
2443
2444// Lower ISD::GlobalTLSAddress using the "initial exec" or
2445// "local exec" model.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002446SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002447ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +00002448 SelectionDAG &DAG,
2449 TLSModel::Model model) const {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002450 const GlobalValue *GV = GA->getGlobal();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002451 SDLoc dl(GA);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002452 SDValue Offset;
2453 SDValue Chain = DAG.getEntryNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002454 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002455 // Get the Thread Pointer
Dale Johannesen021052a2009-02-04 20:06:27 +00002456 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002457
Hans Wennborgaea41202012-05-04 09:40:39 +00002458 if (model == TLSModel::InitialExec) {
Evan Cheng408aa562009-11-06 22:24:13 +00002459 MachineFunction &MF = DAG.getMachineFunction();
2460 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002461 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng408aa562009-11-06 22:24:13 +00002462 // Initial exec model.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002463 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2464 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002465 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2466 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2467 true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002468 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002469 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002470 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002471 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002472 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002473 Chain = Offset.getValue(1);
2474
Evan Cheng408aa562009-11-06 22:24:13 +00002475 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002476 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002477
Evan Chengcdbb70c2009-10-31 03:39:36 +00002478 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002479 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002480 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002481 } else {
2482 // local exec model
Hans Wennborgaea41202012-05-04 09:40:39 +00002483 assert(model == TLSModel::LocalExec);
Bill Wendling7753d662011-10-01 08:00:54 +00002484 ARMConstantPoolValue *CPV =
2485 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002486 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002487 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002488 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002489 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002490 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002491 }
2492
2493 // The address of the thread local variable is the add of the thread
2494 // pointer with the offset of the variable.
Dale Johannesen021052a2009-02-04 20:06:27 +00002495 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002496}
2497
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002498SDValue
Dan Gohman21cea8a2010-04-17 15:26:15 +00002499ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002500 // TODO: implement the "local dynamic" model
2501 assert(Subtarget->isTargetELF() &&
2502 "TLS not implemented for non-ELF targets");
2503 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgaea41202012-05-04 09:40:39 +00002504
2505 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2506
2507 switch (model) {
2508 case TLSModel::GeneralDynamic:
2509 case TLSModel::LocalDynamic:
2510 return LowerToTLSGeneralDynamicModel(GA, DAG);
2511 case TLSModel::InitialExec:
2512 case TLSModel::LocalExec:
2513 return LowerToTLSExecModels(GA, DAG, model);
2514 }
Matt Beaumont-Gaye82ab6b2012-05-04 18:34:27 +00002515 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002516}
2517
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002518SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002519 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002520 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002521 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002522 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosier537ff502013-02-28 19:16:42 +00002523 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindola6de96a12009-01-15 20:18:42 +00002524 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002525 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002526 ARMConstantPoolConstant::Create(GV,
2527 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002528 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002529 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson7117a912009-03-20 22:42:55 +00002530 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002531 CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002532 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002533 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002534 SDValue Chain = Result.getValue(1);
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002535 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00002536 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002537 if (!UseGOTOFF)
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002538 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002539 MachinePointerInfo::getGOT(),
2540 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002541 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002542 }
2543
2544 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloydd9137a2011-10-26 08:53:19 +00002545 // pair. This is always cheaper.
Eric Christopherc1058df2014-07-04 01:55:26 +00002546 if (Subtarget->useMovt(DAG.getMachineFunction())) {
Evan Cheng68aec142011-01-19 02:16:49 +00002547 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002548 // FIXME: Once remat is capable of dealing with instructions with register
2549 // operands, expand this into two nodes.
2550 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2551 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002552 } else {
Evan Chengdfce83c2011-01-17 08:03:18 +00002553 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2554 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2555 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2556 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002557 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002558 }
2559}
2560
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002561SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002562 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002563 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002564 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002565 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00002566 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Chengdfce83c2011-01-17 08:03:18 +00002567
Eric Christopherc1058df2014-07-04 01:55:26 +00002568 if (Subtarget->useMovt(DAG.getMachineFunction()))
Evan Cheng68aec142011-01-19 02:16:49 +00002569 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002570
Tim Northover72360d22013-12-02 10:35:41 +00002571 // FIXME: Once remat is capable of dealing with instructions with register
2572 // operands, expand this into multiple nodes
2573 unsigned Wrapper =
2574 RelocM == Reloc::PIC_ ? ARMISD::WrapperPIC : ARMISD::Wrapper;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00002575
Tim Northover72360d22013-12-02 10:35:41 +00002576 SDValue G = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, ARMII::MO_NONLAZY);
2577 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT, G);
Evan Cheng43b9ca62009-08-28 23:18:09 +00002578
Evan Cheng1b389522009-09-03 07:04:02 +00002579 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Tim Northover72360d22013-12-02 10:35:41 +00002580 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2581 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002582 return Result;
2583}
2584
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002585SDValue ARMTargetLowering::LowerGlobalAddressWindows(SDValue Op,
2586 SelectionDAG &DAG) const {
2587 assert(Subtarget->isTargetWindows() && "non-Windows COFF is not supported");
Eric Christopherc1058df2014-07-04 01:55:26 +00002588 assert(Subtarget->useMovt(DAG.getMachineFunction()) &&
2589 "Windows on ARM expects to use movw/movt");
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002590
2591 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002592 const ARMII::TOF TargetFlags =
2593 (GV->hasDLLImportStorageClass() ? ARMII::MO_DLLIMPORT : ARMII::MO_NO_FLAG);
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002594 EVT PtrVT = getPointerTy();
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002595 SDValue Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002596 SDLoc DL(Op);
2597
2598 ++NumMovwMovt;
2599
2600 // FIXME: Once remat is capable of dealing with instructions with register
2601 // operands, expand this into two nodes.
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002602 Result = DAG.getNode(ARMISD::Wrapper, DL, PtrVT,
2603 DAG.getTargetGlobalAddress(GV, DL, PtrVT, /*Offset=*/0,
2604 TargetFlags));
2605 if (GV->hasDLLImportStorageClass())
2606 Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Result,
2607 MachinePointerInfo::getGOT(), false, false, false, 0);
2608 return Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002609}
2610
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002611SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002612 SelectionDAG &DAG) const {
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002613 assert(Subtarget->isTargetELF() &&
2614 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Cheng408aa562009-11-06 22:24:13 +00002615 MachineFunction &MF = DAG.getMachineFunction();
2616 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002617 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002618 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002619 SDLoc dl(Op);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002620 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingc214cb02011-10-01 08:58:29 +00002621 ARMConstantPoolValue *CPV =
2622 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2623 ARMPCLabelIndex, PCAdj);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002624 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002625 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002626 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002627 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002628 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00002629 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002630 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002631}
2632
Jim Grosbachaeca45d2009-05-12 23:59:14 +00002633SDValue
Jim Grosbachc98892f2010-05-26 20:22:18 +00002634ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002635 SDLoc dl(Op);
Jim Grosbachfaa3abb2010-05-27 23:49:24 +00002636 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00002637 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2638 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbachc98892f2010-05-26 20:22:18 +00002639 Op.getOperand(1), Val);
2640}
2641
2642SDValue
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002643ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002644 SDLoc dl(Op);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002645 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2646 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2647}
2648
2649SDValue
Jim Grosbacha570d052010-02-08 23:22:00 +00002650ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbache3864cc2010-06-16 23:45:49 +00002651 const ARMSubtarget *Subtarget) const {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002652 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002653 SDLoc dl(Op);
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002654 switch (IntNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002655 default: return SDValue(); // Don't custom lower most intrinsics.
Jim Grosbach07393ba2014-06-16 21:55:30 +00002656 case Intrinsic::arm_rbit: {
Yi Kongc655f0c2014-08-20 10:40:20 +00002657 assert(Op.getOperand(1).getValueType() == MVT::i32 &&
Jim Grosbach07393ba2014-06-16 21:55:30 +00002658 "RBIT intrinsic must have i32 type!");
Yi Kongc655f0c2014-08-20 10:40:20 +00002659 return DAG.getNode(ARMISD::RBIT, dl, MVT::i32, Op.getOperand(1));
Jim Grosbach07393ba2014-06-16 21:55:30 +00002660 }
Bob Wilson17f88782009-08-04 00:25:01 +00002661 case Intrinsic::arm_thread_pointer: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002662 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson17f88782009-08-04 00:25:01 +00002663 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2664 }
Jim Grosbach693e36a2009-08-11 00:09:57 +00002665 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach693e36a2009-08-11 00:09:57 +00002666 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng408aa562009-11-06 22:24:13 +00002667 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002668 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002669 EVT PtrVT = getPointerTy();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002670 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2671 SDValue CPAddr;
2672 unsigned PCAdj = (RelocM != Reloc::PIC_)
2673 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002674 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002675 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2676 ARMCP::CPLSDA, PCAdj);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002677 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002678 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002679 SDValue Result =
Evan Chengcdbb70c2009-10-31 03:39:36 +00002680 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002681 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002682 false, false, false, 0);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002683
2684 if (RelocM == Reloc::PIC_) {
Evan Cheng408aa562009-11-06 22:24:13 +00002685 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002686 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2687 }
2688 return Result;
2689 }
Evan Cheng18381b42011-03-29 23:06:19 +00002690 case Intrinsic::arm_neon_vmulls:
2691 case Intrinsic::arm_neon_vmullu: {
2692 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2693 ? ARMISD::VMULLs : ARMISD::VMULLu;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002694 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
Evan Cheng18381b42011-03-29 23:06:19 +00002695 Op.getOperand(1), Op.getOperand(2));
2696 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002697 }
2698}
2699
Eli Friedman30a49e92011-08-03 21:06:02 +00002700static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2701 const ARMSubtarget *Subtarget) {
2702 // FIXME: handle "fence singlethread" more efficiently.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002703 SDLoc dl(Op);
Eli Friedman26a48482011-07-27 22:21:52 +00002704 if (!Subtarget->hasDataBarrier()) {
2705 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2706 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2707 // here.
2708 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Tim Northoverc7ea8042013-10-25 09:30:24 +00002709 "Unexpected ISD::ATOMIC_FENCE encountered. Should be libcall!");
Eli Friedman30a49e92011-08-03 21:06:02 +00002710 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00002711 DAG.getConstant(0, MVT::i32));
2712 }
2713
Tim Northover36b24172013-07-03 09:20:36 +00002714 ConstantSDNode *OrdN = cast<ConstantSDNode>(Op.getOperand(1));
2715 AtomicOrdering Ord = static_cast<AtomicOrdering>(OrdN->getZExtValue());
2716 unsigned Domain = ARM_MB::ISH;
Tim Northoverf5769882013-08-28 14:39:19 +00002717 if (Subtarget->isMClass()) {
2718 // Only a full system barrier exists in the M-class architectures.
2719 Domain = ARM_MB::SY;
2720 } else if (Subtarget->isSwift() && Ord == Release) {
Tim Northover36b24172013-07-03 09:20:36 +00002721 // Swift happens to implement ISHST barriers in a way that's compatible with
2722 // Release semantics but weaker than ISH so we'd be fools not to use
2723 // it. Beware: other processors probably don't!
2724 Domain = ARM_MB::ISHST;
2725 }
2726
Joey Gouly926d3f52013-09-05 15:35:24 +00002727 return DAG.getNode(ISD::INTRINSIC_VOID, dl, MVT::Other, Op.getOperand(0),
2728 DAG.getConstant(Intrinsic::arm_dmb, MVT::i32),
Tim Northover36b24172013-07-03 09:20:36 +00002729 DAG.getConstant(Domain, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002730}
2731
Evan Cheng8740ee32010-11-03 06:34:55 +00002732static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2733 const ARMSubtarget *Subtarget) {
2734 // ARM pre v5TE and Thumb1 does not have preload instructions.
2735 if (!(Subtarget->isThumb2() ||
2736 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2737 // Just preserve the chain.
2738 return Op.getOperand(0);
2739
Andrew Trickef9de2a2013-05-25 02:42:55 +00002740 SDLoc dl(Op);
Evan Cheng21acf9f2010-11-04 05:19:35 +00002741 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2742 if (!isRead &&
2743 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2744 // ARMv7 with MP extension has PLDW.
2745 return Op.getOperand(0);
Evan Cheng8740ee32010-11-03 06:34:55 +00002746
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002747 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2748 if (Subtarget->isThumb()) {
Evan Cheng8740ee32010-11-03 06:34:55 +00002749 // Invert the bits.
Evan Cheng21acf9f2010-11-04 05:19:35 +00002750 isRead = ~isRead & 1;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002751 isData = ~isData & 1;
2752 }
Evan Cheng8740ee32010-11-03 06:34:55 +00002753
2754 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng21acf9f2010-11-04 05:19:35 +00002755 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2756 DAG.getConstant(isData, MVT::i32));
Evan Cheng8740ee32010-11-03 06:34:55 +00002757}
2758
Dan Gohman31ae5862010-04-17 14:41:14 +00002759static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2760 MachineFunction &MF = DAG.getMachineFunction();
2761 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2762
Evan Cheng10043e22007-01-19 07:51:42 +00002763 // vastart just stores the address of the VarArgsFrameIndex slot into the
2764 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002765 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002766 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002767 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002768 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner886250c2010-09-21 18:51:21 +00002769 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2770 MachinePointerInfo(SV), false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002771}
2772
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002773SDValue
Bob Wilson2e076c42009-06-22 23:27:02 +00002774ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2775 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002776 SDLoc dl) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00002777 MachineFunction &MF = DAG.getMachineFunction();
2778 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2779
Craig Topper760b1342012-02-22 05:59:10 +00002780 const TargetRegisterClass *RC;
David Goodwin22c2fba2009-07-08 23:10:31 +00002781 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002782 RC = &ARM::tGPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002783 else
Craig Topperc7242e02012-04-20 07:30:17 +00002784 RC = &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002785
2786 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002787 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002788 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002789
2790 SDValue ArgValue2;
2791 if (NextVA.isMemLoc()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002792 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng0664a672010-07-03 00:40:23 +00002793 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson2e076c42009-06-22 23:27:02 +00002794
2795 // Create load node to retrieve arguments from the stack.
2796 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chengcdbb70c2009-10-31 03:39:36 +00002797 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00002798 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002799 false, false, false, 0);
Bob Wilson2e076c42009-06-22 23:27:02 +00002800 } else {
Devang Patelf3292b22011-02-21 23:21:26 +00002801 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002802 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002803 }
Christian Pirkerb5728192014-05-08 14:06:24 +00002804 if (!Subtarget->isLittle())
2805 std::swap (ArgValue, ArgValue2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002806 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson2e076c42009-06-22 23:27:02 +00002807}
2808
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002809void
2810ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002811 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002812 unsigned ArgSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002813 unsigned &ArgRegsSize,
2814 unsigned &ArgRegsSaveSize)
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002815 const {
2816 unsigned NumGPRs;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002817 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2818 unsigned RBegin, REnd;
2819 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2820 NumGPRs = REnd - RBegin;
2821 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002822 unsigned int firstUnalloced;
2823 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2824 sizeof(GPRArgRegs) /
2825 sizeof(GPRArgRegs[0]));
2826 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2827 }
2828
Eric Christopherd9134482014-08-04 21:25:23 +00002829 unsigned Align = MF.getTarget()
2830 .getSubtargetImpl()
2831 ->getFrameLowering()
2832 ->getStackAlignment();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002833 ArgRegsSize = NumGPRs * 4;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002834
2835 // If parameter is split between stack and GPRs...
Mark Seabornbe266aa2014-02-16 18:59:48 +00002836 if (NumGPRs && Align > 4 &&
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002837 (ArgRegsSize < ArgSize ||
2838 InRegsParamRecordIdx >= CCInfo.getInRegsParamsCount())) {
Mark Seabornbe266aa2014-02-16 18:59:48 +00002839 // Add padding for part of param recovered from GPRs. For example,
2840 // if Align == 8, its last byte must be at address K*8 - 1.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002841 // We need to do it, since remained (stack) part of parameter has
2842 // stack alignment, and we need to "attach" "GPRs head" without gaps
2843 // to it:
2844 // Stack:
2845 // |---- 8 bytes block ----| |---- 8 bytes block ----| |---- 8 bytes...
2846 // [ [padding] [GPRs head] ] [ Tail passed via stack ....
2847 //
2848 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2849 unsigned Padding =
Mark Seabornbe266aa2014-02-16 18:59:48 +00002850 OffsetToAlignment(ArgRegsSize + AFI->getArgRegsSaveSize(), Align);
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002851 ArgRegsSaveSize = ArgRegsSize + Padding;
2852 } else
2853 // We don't need to extend regs save size for byval parameters if they
2854 // are passed via GPRs only.
2855 ArgRegsSaveSize = ArgRegsSize;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002856}
2857
2858// The remaining GPRs hold either the beginning of variable-argument
David Peixotto4299cf82013-02-13 00:36:35 +00002859// data, or the beginning of an aggregate passed by value (usually
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002860// byval). Either way, we allocate stack slots adjacent to the data
2861// provided by our caller, and store the unallocated registers there.
2862// If this is a variadic function, the va_list pointer will begin with
2863// these values; otherwise, this reassembles a (byval) structure that
2864// was split between registers and memory.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002865// Return: The frame index registers were stored into.
2866int
2867ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002868 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002869 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002870 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002871 unsigned OffsetFromOrigArg,
2872 unsigned ArgOffset,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002873 unsigned ArgSize,
Oliver Stannardd55e1152014-03-05 15:25:27 +00002874 bool ForceMutable,
2875 unsigned ByValStoreOffset,
2876 unsigned TotalArgRegsSaveSize) const {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002877
2878 // Currently, two use-cases possible:
Alp Tokerf907b892013-12-05 05:44:44 +00002879 // Case #1. Non-var-args function, and we meet first byval parameter.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002880 // Setup first unallocated register as first byval register;
2881 // eat all remained registers
2882 // (these two actions are performed by HandleByVal method).
2883 // Then, here, we initialize stack frame with
2884 // "store-reg" instructions.
2885 // Case #2. Var-args function, that doesn't contain byval parameters.
2886 // The same: eat all remained unallocated registers,
2887 // initialize stack frame.
2888
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002889 MachineFunction &MF = DAG.getMachineFunction();
2890 MachineFrameInfo *MFI = MF.getFrameInfo();
2891 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002892 unsigned firstRegToSaveIndex, lastRegToSaveIndex;
2893 unsigned RBegin, REnd;
2894 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2895 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2896 firstRegToSaveIndex = RBegin - ARM::R0;
2897 lastRegToSaveIndex = REnd - ARM::R0;
2898 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002899 firstRegToSaveIndex = CCInfo.getFirstUnallocated
Craig Topper58713212013-07-15 04:27:47 +00002900 (GPRArgRegs, array_lengthof(GPRArgRegs));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002901 lastRegToSaveIndex = 4;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002902 }
2903
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002904 unsigned ArgRegsSize, ArgRegsSaveSize;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002905 computeRegArea(CCInfo, MF, InRegsParamRecordIdx, ArgSize,
2906 ArgRegsSize, ArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002907
2908 // Store any by-val regs to their spots on the stack so that they may be
2909 // loaded by deferencing the result of formal parameter pointer or va_next.
2910 // Note: once stack area for byval/varargs registers
2911 // was initialized, it can't be initialized again.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002912 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002913 unsigned Padding = ArgRegsSaveSize - ArgRegsSize;
2914
2915 if (Padding) {
2916 assert(AFI->getStoredByValParamsPadding() == 0 &&
2917 "The only parameter may be padded.");
2918 AFI->setStoredByValParamsPadding(Padding);
2919 }
2920
Oliver Stannardd55e1152014-03-05 15:25:27 +00002921 int FrameIndex = MFI->CreateFixedObject(ArgRegsSaveSize,
2922 Padding +
2923 ByValStoreOffset -
2924 (int64_t)TotalArgRegsSaveSize,
2925 false);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002926 SDValue FIN = DAG.getFrameIndex(FrameIndex, getPointerTy());
Oliver Stannardd55e1152014-03-05 15:25:27 +00002927 if (Padding) {
2928 MFI->CreateFixedObject(Padding,
2929 ArgOffset + ByValStoreOffset -
2930 (int64_t)ArgRegsSaveSize,
2931 false);
2932 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002933
2934 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002935 for (unsigned i = 0; firstRegToSaveIndex < lastRegToSaveIndex;
2936 ++firstRegToSaveIndex, ++i) {
Craig Topper760b1342012-02-22 05:59:10 +00002937 const TargetRegisterClass *RC;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002938 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002939 RC = &ARM::tGPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002940 else
Craig Topperc7242e02012-04-20 07:30:17 +00002941 RC = &ARM::GPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002942
2943 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2944 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2945 SDValue Store =
2946 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002947 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002948 false, false, 0);
2949 MemOps.push_back(Store);
2950 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2951 DAG.getConstant(4, getPointerTy()));
2952 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002953
2954 AFI->setArgRegsSaveSize(ArgRegsSaveSize + AFI->getArgRegsSaveSize());
2955
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002956 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002957 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002958 return FrameIndex;
Oliver Stannardd55e1152014-03-05 15:25:27 +00002959 } else {
2960 if (ArgSize == 0) {
2961 // We cannot allocate a zero-byte object for the first variadic argument,
2962 // so just make up a size.
2963 ArgSize = 4;
2964 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002965 // This will point to the next argument passed via stack.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002966 return MFI->CreateFixedObject(
Oliver Stannardd55e1152014-03-05 15:25:27 +00002967 ArgSize, ArgOffset, !ForceMutable);
2968 }
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002969}
2970
2971// Setup stack frame, the va_list pointer will start from.
2972void
2973ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002974 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002975 unsigned ArgOffset,
Oliver Stannardd55e1152014-03-05 15:25:27 +00002976 unsigned TotalArgRegsSaveSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002977 bool ForceMutable) const {
2978 MachineFunction &MF = DAG.getMachineFunction();
2979 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2980
2981 // Try to store any remaining integer argument regs
2982 // to their spots on the stack so that they may be loaded by deferencing
2983 // the result of va_next.
2984 // If there is no regs to be stored, just point address after last
2985 // argument passed via stack.
2986 int FrameIndex =
Craig Topper062a2ba2014-04-25 05:30:21 +00002987 StoreByValRegs(CCInfo, DAG, dl, Chain, nullptr,
2988 CCInfo.getInRegsParamsCount(), 0, ArgOffset, 0, ForceMutable,
2989 0, TotalArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002990
2991 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002992}
2993
Bob Wilson2e076c42009-06-22 23:27:02 +00002994SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002995ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002996 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002997 const SmallVectorImpl<ISD::InputArg>
2998 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002999 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003000 SmallVectorImpl<SDValue> &InVals)
3001 const {
Bob Wilsona4c22902009-04-17 19:07:39 +00003002 MachineFunction &MF = DAG.getMachineFunction();
3003 MachineFrameInfo *MFI = MF.getFrameInfo();
3004
Bob Wilsona4c22902009-04-17 19:07:39 +00003005 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
3006
3007 // Assign locations to all of the incoming arguments.
3008 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003009 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3010 *DAG.getContext(), Prologue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003011 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003012 CCAssignFnForNode(CallConv, /* Return*/ false,
3013 isVarArg));
Jim Grosbach54efea02013-03-02 20:16:15 +00003014
Bob Wilsona4c22902009-04-17 19:07:39 +00003015 SmallVector<SDValue, 16> ArgValues;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003016 int lastInsIndex = -1;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003017 SDValue ArgValue;
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003018 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
3019 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003020
3021 // Initially ArgRegsSaveSize is zero.
3022 // Then we increase this value each time we meet byval parameter.
3023 // We also increase this value in case of varargs function.
3024 AFI->setArgRegsSaveSize(0);
3025
Oliver Stannardd55e1152014-03-05 15:25:27 +00003026 unsigned ByValStoreOffset = 0;
3027 unsigned TotalArgRegsSaveSize = 0;
3028 unsigned ArgRegsSaveSizeMaxAlign = 4;
3029
3030 // Calculate the amount of stack space that we need to allocate to store
3031 // byval and variadic arguments that are passed in registers.
3032 // We need to know this before we allocate the first byval or variadic
3033 // argument, as they will be allocated a stack slot below the CFA (Canonical
3034 // Frame Address, the stack pointer at entry to the function).
3035 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3036 CCValAssign &VA = ArgLocs[i];
3037 if (VA.isMemLoc()) {
3038 int index = VA.getValNo();
3039 if (index != lastInsIndex) {
3040 ISD::ArgFlagsTy Flags = Ins[index].Flags;
3041 if (Flags.isByVal()) {
3042 unsigned ExtraArgRegsSize;
3043 unsigned ExtraArgRegsSaveSize;
3044 computeRegArea(CCInfo, MF, CCInfo.getInRegsParamsProceed(),
3045 Flags.getByValSize(),
3046 ExtraArgRegsSize, ExtraArgRegsSaveSize);
3047
3048 TotalArgRegsSaveSize += ExtraArgRegsSaveSize;
3049 if (Flags.getByValAlign() > ArgRegsSaveSizeMaxAlign)
3050 ArgRegsSaveSizeMaxAlign = Flags.getByValAlign();
3051 CCInfo.nextInRegsParam();
3052 }
3053 lastInsIndex = index;
3054 }
3055 }
3056 }
3057 CCInfo.rewindByValRegsInfo();
3058 lastInsIndex = -1;
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003059 if (isVarArg && MFI->hasVAStart()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +00003060 unsigned ExtraArgRegsSize;
3061 unsigned ExtraArgRegsSaveSize;
3062 computeRegArea(CCInfo, MF, CCInfo.getInRegsParamsCount(), 0,
3063 ExtraArgRegsSize, ExtraArgRegsSaveSize);
3064 TotalArgRegsSaveSize += ExtraArgRegsSaveSize;
3065 }
3066 // If the arg regs save area contains N-byte aligned values, the
3067 // bottom of it must be at least N-byte aligned.
3068 TotalArgRegsSaveSize = RoundUpToAlignment(TotalArgRegsSaveSize, ArgRegsSaveSizeMaxAlign);
3069 TotalArgRegsSaveSize = std::min(TotalArgRegsSaveSize, 16U);
3070
Bob Wilsona4c22902009-04-17 19:07:39 +00003071 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3072 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003073 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
3074 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsonea09d4a2009-04-17 20:35:10 +00003075 // Arguments stored in registers.
Bob Wilsona4c22902009-04-17 19:07:39 +00003076 if (VA.isRegLoc()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003077 EVT RegVT = VA.getLocVT();
Bob Wilsona4c22902009-04-17 19:07:39 +00003078
Bob Wilsona4c22902009-04-17 19:07:39 +00003079 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003080 // f64 and vector types are split up into multiple registers or
3081 // combinations of registers and stack slots.
Owen Anderson9f944592009-08-11 20:47:22 +00003082 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003083 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003084 Chain, DAG, dl);
Bob Wilson2e076c42009-06-22 23:27:02 +00003085 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson699bdf72010-04-13 22:03:22 +00003086 SDValue ArgValue2;
3087 if (VA.isMemLoc()) {
Evan Cheng0664a672010-07-03 00:40:23 +00003088 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson699bdf72010-04-13 22:03:22 +00003089 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3090 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003091 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003092 false, false, false, 0);
Bob Wilson699bdf72010-04-13 22:03:22 +00003093 } else {
3094 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
3095 Chain, DAG, dl);
3096 }
Owen Anderson9f944592009-08-11 20:47:22 +00003097 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
3098 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00003099 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson9f944592009-08-11 20:47:22 +00003100 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00003101 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
3102 } else
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003103 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilsona4c22902009-04-17 19:07:39 +00003104
Bob Wilson2e076c42009-06-22 23:27:02 +00003105 } else {
Craig Topper760b1342012-02-22 05:59:10 +00003106 const TargetRegisterClass *RC;
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003107
Owen Anderson9f944592009-08-11 20:47:22 +00003108 if (RegVT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003109 RC = &ARM::SPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003110 else if (RegVT == MVT::f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003111 RC = &ARM::DPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003112 else if (RegVT == MVT::v2f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003113 RC = &ARM::QPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003114 else if (RegVT == MVT::i32)
Craig Topperc7242e02012-04-20 07:30:17 +00003115 RC = AFI->isThumb1OnlyFunction() ?
3116 (const TargetRegisterClass*)&ARM::tGPRRegClass :
3117 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00003118 else
Anton Korobeynikovef98dbe2009-08-05 20:15:19 +00003119 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson2e076c42009-06-22 23:27:02 +00003120
3121 // Transform the arguments in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00003122 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003123 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilsona4c22902009-04-17 19:07:39 +00003124 }
3125
3126 // If this is an 8 or 16-bit value, it is really passed promoted
3127 // to 32 bits. Insert an assert[sz]ext to capture this, then
3128 // truncate to the right size.
3129 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003130 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00003131 case CCValAssign::Full: break;
3132 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00003133 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003134 break;
3135 case CCValAssign::SExt:
3136 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
3137 DAG.getValueType(VA.getValVT()));
3138 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3139 break;
3140 case CCValAssign::ZExt:
3141 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
3142 DAG.getValueType(VA.getValVT()));
3143 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3144 break;
3145 }
3146
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003147 InVals.push_back(ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003148
3149 } else { // VA.isRegLoc()
3150
3151 // sanity check
3152 assert(VA.isMemLoc());
Owen Anderson9f944592009-08-11 20:47:22 +00003153 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilsona4c22902009-04-17 19:07:39 +00003154
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003155 int index = ArgLocs[i].getValNo();
Owen Anderson77aa2662011-04-05 21:48:57 +00003156
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003157 // Some Ins[] entries become multiple ArgLoc[] entries.
3158 // Process them only once.
3159 if (index != lastInsIndex)
3160 {
3161 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003162 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christophere02e07c2011-04-29 23:12:01 +00003163 // This can be changed with more analysis.
3164 // In case of tail call optimization mark all arguments mutable.
3165 // Since they could be overwritten by lowering of arguments in case of
3166 // a tail call.
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003167 if (Flags.isByVal()) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003168 unsigned CurByValIndex = CCInfo.getInRegsParamsProceed();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003169
3170 ByValStoreOffset = RoundUpToAlignment(ByValStoreOffset, Flags.getByValAlign());
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003171 int FrameIndex = StoreByValRegs(
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003172 CCInfo, DAG, dl, Chain, CurOrigArg,
3173 CurByValIndex,
3174 Ins[VA.getValNo()].PartOffset,
3175 VA.getLocMemOffset(),
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003176 Flags.getByValSize(),
Oliver Stannardd55e1152014-03-05 15:25:27 +00003177 true /*force mutable frames*/,
3178 ByValStoreOffset,
3179 TotalArgRegsSaveSize);
3180 ByValStoreOffset += Flags.getByValSize();
3181 ByValStoreOffset = std::min(ByValStoreOffset, 16U);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003182 InVals.push_back(DAG.getFrameIndex(FrameIndex, getPointerTy()));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003183 CCInfo.nextInRegsParam();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003184 } else {
Oliver Stannardd55e1152014-03-05 15:25:27 +00003185 unsigned FIOffset = VA.getLocMemOffset();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003186 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003187 FIOffset, true);
Bob Wilsona4c22902009-04-17 19:07:39 +00003188
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003189 // Create load nodes to retrieve arguments from the stack.
3190 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3191 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
3192 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003193 false, false, false, 0));
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003194 }
3195 lastInsIndex = index;
3196 }
Bob Wilsona4c22902009-04-17 19:07:39 +00003197 }
3198 }
3199
3200 // varargs
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003201 if (isVarArg && MFI->hasVAStart())
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003202 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Oliver Stannardd55e1152014-03-05 15:25:27 +00003203 CCInfo.getNextStackOffset(),
3204 TotalArgRegsSaveSize);
Evan Cheng10043e22007-01-19 07:51:42 +00003205
Oliver Stannardb14c6252014-04-02 16:10:33 +00003206 AFI->setArgumentStackSize(CCInfo.getNextStackOffset());
3207
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003208 return Chain;
Evan Cheng10043e22007-01-19 07:51:42 +00003209}
3210
3211/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003212static bool isFloatingPointZero(SDValue Op) {
Evan Cheng10043e22007-01-19 07:51:42 +00003213 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003214 return CFP->getValueAPF().isPosZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00003215 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Cheng10043e22007-01-19 07:51:42 +00003216 // Maybe this has already been legalized into the constant pool?
3217 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003218 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003219 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003220 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003221 return CFP->getValueAPF().isPosZero();
Evan Cheng10043e22007-01-19 07:51:42 +00003222 }
3223 }
3224 return false;
3225}
3226
Evan Cheng10043e22007-01-19 07:51:42 +00003227/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
3228/// the given operands.
Evan Cheng15b80e42009-11-12 07:13:11 +00003229SDValue
3230ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003231 SDValue &ARMcc, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003232 SDLoc dl) const {
Gabor Greiff304a7a2008-08-28 21:40:38 +00003233 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00003234 unsigned C = RHSC->getZExtValue();
Evan Cheng15b80e42009-11-12 07:13:11 +00003235 if (!isLegalICmpImmediate(C)) {
Evan Cheng10043e22007-01-19 07:51:42 +00003236 // Constant does not fit, try adjusting it by one?
3237 switch (CC) {
3238 default: break;
3239 case ISD::SETLT:
Evan Cheng10043e22007-01-19 07:51:42 +00003240 case ISD::SETGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003241 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003242 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003243 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003244 }
3245 break;
3246 case ISD::SETULT:
3247 case ISD::SETUGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003248 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003249 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003250 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003251 }
3252 break;
3253 case ISD::SETLE:
Evan Cheng10043e22007-01-19 07:51:42 +00003254 case ISD::SETGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003255 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003256 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003257 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003258 }
3259 break;
3260 case ISD::SETULE:
3261 case ISD::SETUGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003262 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003263 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003264 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003265 }
3266 break;
3267 }
3268 }
3269 }
3270
3271 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003272 ARMISD::NodeType CompareType;
3273 switch (CondCode) {
3274 default:
3275 CompareType = ARMISD::CMP;
3276 break;
3277 case ARMCC::EQ:
3278 case ARMCC::NE:
David Goodwindbf11ba2009-06-29 15:33:01 +00003279 // Uses only Z Flag
3280 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003281 break;
3282 }
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003283 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003284 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003285}
3286
3287/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng25f93642010-07-08 02:08:50 +00003288SDValue
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003289ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003290 SDLoc dl) const {
Oliver Stannard51b1d462014-08-21 12:50:31 +00003291 assert(!Subtarget->isFPOnlySP() || RHS.getValueType() != MVT::f64);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003292 SDValue Cmp;
Evan Cheng10043e22007-01-19 07:51:42 +00003293 if (!isFloatingPointZero(RHS))
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003294 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003295 else
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003296 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3297 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003298}
3299
Bob Wilson45acbd02011-03-08 01:17:20 +00003300/// duplicateCmp - Glue values can have only one use, so this function
3301/// duplicates a comparison node.
3302SDValue
3303ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3304 unsigned Opc = Cmp.getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003305 SDLoc DL(Cmp);
Bob Wilson45acbd02011-03-08 01:17:20 +00003306 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3307 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3308
3309 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3310 Cmp = Cmp.getOperand(0);
3311 Opc = Cmp.getOpcode();
3312 if (Opc == ARMISD::CMPFP)
3313 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3314 else {
3315 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3316 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3317 }
3318 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3319}
3320
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003321std::pair<SDValue, SDValue>
3322ARMTargetLowering::getARMXALUOOp(SDValue Op, SelectionDAG &DAG,
3323 SDValue &ARMcc) const {
3324 assert(Op.getValueType() == MVT::i32 && "Unsupported value type");
3325
3326 SDValue Value, OverflowCmp;
3327 SDValue LHS = Op.getOperand(0);
3328 SDValue RHS = Op.getOperand(1);
3329
3330
3331 // FIXME: We are currently always generating CMPs because we don't support
3332 // generating CMN through the backend. This is not as good as the natural
3333 // CMP case because it causes a register dependency and cannot be folded
3334 // later.
3335
3336 switch (Op.getOpcode()) {
3337 default:
3338 llvm_unreachable("Unknown overflow instruction!");
3339 case ISD::SADDO:
3340 ARMcc = DAG.getConstant(ARMCC::VC, MVT::i32);
3341 Value = DAG.getNode(ISD::ADD, SDLoc(Op), Op.getValueType(), LHS, RHS);
3342 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, Value, LHS);
3343 break;
3344 case ISD::UADDO:
3345 ARMcc = DAG.getConstant(ARMCC::HS, MVT::i32);
3346 Value = DAG.getNode(ISD::ADD, SDLoc(Op), Op.getValueType(), LHS, RHS);
3347 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, Value, LHS);
3348 break;
3349 case ISD::SSUBO:
3350 ARMcc = DAG.getConstant(ARMCC::VC, MVT::i32);
3351 Value = DAG.getNode(ISD::SUB, SDLoc(Op), Op.getValueType(), LHS, RHS);
3352 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, LHS, RHS);
3353 break;
3354 case ISD::USUBO:
3355 ARMcc = DAG.getConstant(ARMCC::HS, MVT::i32);
3356 Value = DAG.getNode(ISD::SUB, SDLoc(Op), Op.getValueType(), LHS, RHS);
3357 OverflowCmp = DAG.getNode(ARMISD::CMP, SDLoc(Op), MVT::Glue, LHS, RHS);
3358 break;
3359 } // switch (...)
3360
3361 return std::make_pair(Value, OverflowCmp);
3362}
3363
3364
3365SDValue
3366ARMTargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
3367 // Let legalize expand this if it isn't a legal type yet.
3368 if (!DAG.getTargetLoweringInfo().isTypeLegal(Op.getValueType()))
3369 return SDValue();
3370
3371 SDValue Value, OverflowCmp;
3372 SDValue ARMcc;
3373 std::tie(Value, OverflowCmp) = getARMXALUOOp(Op, DAG, ARMcc);
3374 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3375 // We use 0 and 1 as false and true values.
3376 SDValue TVal = DAG.getConstant(1, MVT::i32);
3377 SDValue FVal = DAG.getConstant(0, MVT::i32);
3378 EVT VT = Op.getValueType();
3379
3380 SDValue Overflow = DAG.getNode(ARMISD::CMOV, SDLoc(Op), VT, TVal, FVal,
3381 ARMcc, CCR, OverflowCmp);
3382
3383 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
3384 return DAG.getNode(ISD::MERGE_VALUES, SDLoc(Op), VTs, Value, Overflow);
3385}
3386
3387
Bill Wendling6a981312010-08-11 08:43:16 +00003388SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3389 SDValue Cond = Op.getOperand(0);
3390 SDValue SelectTrue = Op.getOperand(1);
3391 SDValue SelectFalse = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003392 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003393 unsigned Opc = Cond.getOpcode();
3394
3395 if (Cond.getResNo() == 1 &&
3396 (Opc == ISD::SADDO || Opc == ISD::UADDO || Opc == ISD::SSUBO ||
3397 Opc == ISD::USUBO)) {
3398 if (!DAG.getTargetLoweringInfo().isTypeLegal(Cond->getValueType(0)))
3399 return SDValue();
3400
3401 SDValue Value, OverflowCmp;
3402 SDValue ARMcc;
3403 std::tie(Value, OverflowCmp) = getARMXALUOOp(Cond, DAG, ARMcc);
3404 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3405 EVT VT = Op.getValueType();
3406
Oliver Stannard51b1d462014-08-21 12:50:31 +00003407 return getCMOV(SDLoc(Op), VT, SelectTrue, SelectFalse, ARMcc, CCR,
3408 OverflowCmp, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003409 }
Bill Wendling6a981312010-08-11 08:43:16 +00003410
3411 // Convert:
3412 //
3413 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3414 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3415 //
3416 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3417 const ConstantSDNode *CMOVTrue =
3418 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3419 const ConstantSDNode *CMOVFalse =
3420 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3421
3422 if (CMOVTrue && CMOVFalse) {
3423 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3424 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3425
3426 SDValue True;
3427 SDValue False;
3428 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3429 True = SelectTrue;
3430 False = SelectFalse;
3431 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3432 True = SelectFalse;
3433 False = SelectTrue;
3434 }
3435
3436 if (True.getNode() && False.getNode()) {
Evan Cheng522fbfe2011-05-18 18:59:17 +00003437 EVT VT = Op.getValueType();
Bill Wendling6a981312010-08-11 08:43:16 +00003438 SDValue ARMcc = Cond.getOperand(2);
3439 SDValue CCR = Cond.getOperand(3);
Bob Wilson45acbd02011-03-08 01:17:20 +00003440 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Cheng522fbfe2011-05-18 18:59:17 +00003441 assert(True.getValueType() == VT);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003442 return getCMOV(dl, VT, True, False, ARMcc, CCR, Cmp, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00003443 }
3444 }
3445 }
3446
Dan Gohmand4a77c42012-02-24 00:09:36 +00003447 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3448 // undefined bits before doing a full-word comparison with zero.
3449 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
3450 DAG.getConstant(1, Cond.getValueType()));
3451
Bill Wendling6a981312010-08-11 08:43:16 +00003452 return DAG.getSelectCC(dl, Cond,
3453 DAG.getConstant(0, Cond.getValueType()),
3454 SelectTrue, SelectFalse, ISD::SETNE);
3455}
3456
Joey Gouly881eab52013-08-22 15:29:11 +00003457static ISD::CondCode getInverseCCForVSEL(ISD::CondCode CC) {
3458 if (CC == ISD::SETNE)
3459 return ISD::SETEQ;
Weiming Zhao63871d22013-12-18 22:25:17 +00003460 return ISD::getSetCCInverse(CC, true);
Joey Gouly881eab52013-08-22 15:29:11 +00003461}
3462
3463static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
3464 bool &swpCmpOps, bool &swpVselOps) {
3465 // Start by selecting the GE condition code for opcodes that return true for
3466 // 'equality'
3467 if (CC == ISD::SETUGE || CC == ISD::SETOGE || CC == ISD::SETOLE ||
3468 CC == ISD::SETULE)
3469 CondCode = ARMCC::GE;
3470
3471 // and GT for opcodes that return false for 'equality'.
3472 else if (CC == ISD::SETUGT || CC == ISD::SETOGT || CC == ISD::SETOLT ||
3473 CC == ISD::SETULT)
3474 CondCode = ARMCC::GT;
3475
3476 // Since we are constrained to GE/GT, if the opcode contains 'less', we need
3477 // to swap the compare operands.
3478 if (CC == ISD::SETOLE || CC == ISD::SETULE || CC == ISD::SETOLT ||
3479 CC == ISD::SETULT)
3480 swpCmpOps = true;
3481
3482 // Both GT and GE are ordered comparisons, and return false for 'unordered'.
3483 // If we have an unordered opcode, we need to swap the operands to the VSEL
3484 // instruction (effectively negating the condition).
3485 //
3486 // This also has the effect of swapping which one of 'less' or 'greater'
3487 // returns true, so we also swap the compare operands. It also switches
3488 // whether we return true for 'equality', so we compensate by picking the
3489 // opposite condition code to our original choice.
3490 if (CC == ISD::SETULE || CC == ISD::SETULT || CC == ISD::SETUGE ||
3491 CC == ISD::SETUGT) {
3492 swpCmpOps = !swpCmpOps;
3493 swpVselOps = !swpVselOps;
3494 CondCode = CondCode == ARMCC::GT ? ARMCC::GE : ARMCC::GT;
3495 }
3496
3497 // 'ordered' is 'anything but unordered', so use the VS condition code and
3498 // swap the VSEL operands.
3499 if (CC == ISD::SETO) {
3500 CondCode = ARMCC::VS;
3501 swpVselOps = true;
3502 }
3503
3504 // 'unordered or not equal' is 'anything but equal', so use the EQ condition
3505 // code and swap the VSEL operands.
3506 if (CC == ISD::SETUNE) {
3507 CondCode = ARMCC::EQ;
3508 swpVselOps = true;
3509 }
3510}
3511
Oliver Stannard51b1d462014-08-21 12:50:31 +00003512SDValue ARMTargetLowering::getCMOV(SDLoc dl, EVT VT, SDValue FalseVal,
3513 SDValue TrueVal, SDValue ARMcc, SDValue CCR,
3514 SDValue Cmp, SelectionDAG &DAG) const {
3515 if (Subtarget->isFPOnlySP() && VT == MVT::f64) {
3516 FalseVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3517 DAG.getVTList(MVT::i32, MVT::i32), FalseVal);
3518 TrueVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3519 DAG.getVTList(MVT::i32, MVT::i32), TrueVal);
3520
3521 SDValue TrueLow = TrueVal.getValue(0);
3522 SDValue TrueHigh = TrueVal.getValue(1);
3523 SDValue FalseLow = FalseVal.getValue(0);
3524 SDValue FalseHigh = FalseVal.getValue(1);
3525
3526 SDValue Low = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseLow, TrueLow,
3527 ARMcc, CCR, Cmp);
3528 SDValue High = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseHigh, TrueHigh,
3529 ARMcc, CCR, duplicateCmp(Cmp, DAG));
3530
3531 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Low, High);
3532 } else {
3533 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,
3534 Cmp);
3535 }
3536}
3537
Dan Gohman21cea8a2010-04-17 15:26:15 +00003538SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003539 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003540 SDValue LHS = Op.getOperand(0);
3541 SDValue RHS = Op.getOperand(1);
Evan Cheng10043e22007-01-19 07:51:42 +00003542 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003543 SDValue TrueVal = Op.getOperand(2);
3544 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003545 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003546
Oliver Stannard51b1d462014-08-21 12:50:31 +00003547 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3548 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3549 dl);
3550
3551 // If softenSetCCOperands only returned one value, we should compare it to
3552 // zero.
3553 if (!RHS.getNode()) {
3554 RHS = DAG.getConstant(0, LHS.getValueType());
3555 CC = ISD::SETNE;
3556 }
3557 }
3558
Owen Anderson9f944592009-08-11 20:47:22 +00003559 if (LHS.getValueType() == MVT::i32) {
Joey Gouly881eab52013-08-22 15:29:11 +00003560 // Try to generate VSEL on ARMv8.
3561 // The VSEL instruction can't use all the usual ARM condition
3562 // codes: it only has two bits to select the condition code, so it's
3563 // constrained to use only GE, GT, VS and EQ.
3564 //
3565 // To implement all the various ISD::SETXXX opcodes, we sometimes need to
3566 // swap the operands of the previous compare instruction (effectively
3567 // inverting the compare condition, swapping 'less' and 'greater') and
3568 // sometimes need to swap the operands to the VSEL (which inverts the
3569 // condition in the sense of firing whenever the previous condition didn't)
Joey Goulyccd04892013-09-13 13:46:57 +00003570 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003571 TrueVal.getValueType() == MVT::f64)) {
3572 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3573 if (CondCode == ARMCC::LT || CondCode == ARMCC::LE ||
3574 CondCode == ARMCC::VC || CondCode == ARMCC::NE) {
3575 CC = getInverseCCForVSEL(CC);
3576 std::swap(TrueVal, FalseVal);
3577 }
3578 }
3579
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003580 SDValue ARMcc;
Owen Anderson9f944592009-08-11 20:47:22 +00003581 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003582 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003583 return getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003584 }
3585
3586 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003587 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Cheng10043e22007-01-19 07:51:42 +00003588
Joey Gouly881eab52013-08-22 15:29:11 +00003589 // Try to generate VSEL on ARMv8.
Joey Goulyccd04892013-09-13 13:46:57 +00003590 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003591 TrueVal.getValueType() == MVT::f64)) {
Joey Goulye3dd6842013-08-23 12:01:13 +00003592 // We can select VMAXNM/VMINNM from a compare followed by a select with the
3593 // same operands, as follows:
3594 // c = fcmp [ogt, olt, ugt, ult] a, b
3595 // select c, a, b
3596 // We only do this in unsafe-fp-math, because signed zeros and NaNs are
3597 // handled differently than the original code sequence.
3598 if (getTargetMachine().Options.UnsafeFPMath && LHS == TrueVal &&
3599 RHS == FalseVal) {
3600 if (CC == ISD::SETOGT || CC == ISD::SETUGT)
3601 return DAG.getNode(ARMISD::VMAXNM, dl, VT, TrueVal, FalseVal);
3602 if (CC == ISD::SETOLT || CC == ISD::SETULT)
3603 return DAG.getNode(ARMISD::VMINNM, dl, VT, TrueVal, FalseVal);
3604 }
3605
Joey Gouly881eab52013-08-22 15:29:11 +00003606 bool swpCmpOps = false;
3607 bool swpVselOps = false;
3608 checkVSELConstraints(CC, CondCode, swpCmpOps, swpVselOps);
3609
3610 if (CondCode == ARMCC::GT || CondCode == ARMCC::GE ||
3611 CondCode == ARMCC::VS || CondCode == ARMCC::EQ) {
3612 if (swpCmpOps)
3613 std::swap(LHS, RHS);
3614 if (swpVselOps)
3615 std::swap(TrueVal, FalseVal);
3616 }
3617 }
3618
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003619 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3620 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003621 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003622 SDValue Result = getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003623 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003624 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003625 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003626 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003627 Result = getCMOV(dl, VT, Result, TrueVal, ARMcc2, CCR, Cmp2, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003628 }
3629 return Result;
3630}
3631
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003632/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3633/// to morph to an integer compare sequence.
3634static bool canChangeToInt(SDValue Op, bool &SeenZero,
3635 const ARMSubtarget *Subtarget) {
3636 SDNode *N = Op.getNode();
3637 if (!N->hasOneUse())
3638 // Otherwise it requires moving the value from fp to integer registers.
3639 return false;
3640 if (!N->getNumValues())
3641 return false;
3642 EVT VT = Op.getValueType();
3643 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3644 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3645 // vmrs are very slow, e.g. cortex-a8.
3646 return false;
3647
3648 if (isFloatingPointZero(Op)) {
3649 SeenZero = true;
3650 return true;
3651 }
3652 return ISD::isNormalLoad(N);
3653}
3654
3655static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3656 if (isFloatingPointZero(Op))
3657 return DAG.getConstant(0, MVT::i32);
3658
3659 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
Andrew Trickef9de2a2013-05-25 02:42:55 +00003660 return DAG.getLoad(MVT::i32, SDLoc(Op),
Chris Lattner7727d052010-09-21 06:44:06 +00003661 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003662 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003663 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003664
3665 llvm_unreachable("Unknown VFP cmp argument!");
3666}
3667
3668static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3669 SDValue &RetVal1, SDValue &RetVal2) {
3670 if (isFloatingPointZero(Op)) {
3671 RetVal1 = DAG.getConstant(0, MVT::i32);
3672 RetVal2 = DAG.getConstant(0, MVT::i32);
3673 return;
3674 }
3675
3676 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3677 SDValue Ptr = Ld->getBasePtr();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003678 RetVal1 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003679 Ld->getChain(), Ptr,
Chris Lattner7727d052010-09-21 06:44:06 +00003680 Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003681 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003682 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003683
3684 EVT PtrType = Ptr.getValueType();
3685 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003686 SDValue NewPtr = DAG.getNode(ISD::ADD, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003687 PtrType, Ptr, DAG.getConstant(4, PtrType));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003688 RetVal2 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003689 Ld->getChain(), NewPtr,
Chris Lattner7727d052010-09-21 06:44:06 +00003690 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003691 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003692 Ld->isInvariant(), NewAlign);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003693 return;
3694 }
3695
3696 llvm_unreachable("Unknown VFP cmp argument!");
3697}
3698
3699/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3700/// f32 and even f64 comparisons to integer ones.
3701SDValue
3702ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3703 SDValue Chain = Op.getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003704 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003705 SDValue LHS = Op.getOperand(2);
3706 SDValue RHS = Op.getOperand(3);
3707 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003708 SDLoc dl(Op);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003709
Evan Chengd12af5d2012-03-01 23:27:13 +00003710 bool LHSSeenZero = false;
3711 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3712 bool RHSSeenZero = false;
3713 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3714 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson70bd3632011-03-08 01:17:16 +00003715 // If unsafe fp math optimization is enabled and there are no other uses of
3716 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003717 // to an integer comparison.
3718 if (CC == ISD::SETOEQ)
3719 CC = ISD::SETEQ;
3720 else if (CC == ISD::SETUNE)
3721 CC = ISD::SETNE;
3722
Evan Chengd12af5d2012-03-01 23:27:13 +00003723 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003724 SDValue ARMcc;
3725 if (LHS.getValueType() == MVT::f32) {
Evan Chengd12af5d2012-03-01 23:27:13 +00003726 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3727 bitcastf32Toi32(LHS, DAG), Mask);
3728 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3729 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003730 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3731 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3732 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3733 Chain, Dest, ARMcc, CCR, Cmp);
3734 }
3735
3736 SDValue LHS1, LHS2;
3737 SDValue RHS1, RHS2;
3738 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3739 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengd12af5d2012-03-01 23:27:13 +00003740 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3741 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003742 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3743 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003744 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003745 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
Craig Topper48d114b2014-04-26 18:35:24 +00003746 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003747 }
3748
3749 return SDValue();
3750}
3751
3752SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3753 SDValue Chain = Op.getOperand(0);
3754 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3755 SDValue LHS = Op.getOperand(2);
3756 SDValue RHS = Op.getOperand(3);
3757 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003758 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003759
Oliver Stannard51b1d462014-08-21 12:50:31 +00003760 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3761 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3762 dl);
3763
3764 // If softenSetCCOperands only returned one value, we should compare it to
3765 // zero.
3766 if (!RHS.getNode()) {
3767 RHS = DAG.getConstant(0, LHS.getValueType());
3768 CC = ISD::SETNE;
3769 }
3770 }
3771
Owen Anderson9f944592009-08-11 20:47:22 +00003772 if (LHS.getValueType() == MVT::i32) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003773 SDValue ARMcc;
3774 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003775 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00003776 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003777 Chain, Dest, ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003778 }
3779
Owen Anderson9f944592009-08-11 20:47:22 +00003780 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003781
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003782 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003783 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3784 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3785 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3786 if (Result.getNode())
3787 return Result;
3788 }
3789
Evan Cheng10043e22007-01-19 07:51:42 +00003790 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003791 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson7117a912009-03-20 22:42:55 +00003792
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003793 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3794 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003795 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003796 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003797 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Craig Topper48d114b2014-04-26 18:35:24 +00003798 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003799 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003800 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3801 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Craig Topper48d114b2014-04-26 18:35:24 +00003802 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003803 }
3804 return Res;
3805}
3806
Dan Gohman21cea8a2010-04-17 15:26:15 +00003807SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003808 SDValue Chain = Op.getOperand(0);
3809 SDValue Table = Op.getOperand(1);
3810 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003811 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003812
Owen Anderson53aa7a92009-08-10 22:56:29 +00003813 EVT PTy = getPointerTy();
Evan Cheng10043e22007-01-19 07:51:42 +00003814 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3815 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3f17aee2009-07-14 18:44:34 +00003816 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003817 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson9f944592009-08-11 20:47:22 +00003818 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chengc8bed032009-07-28 20:53:24 +00003819 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3820 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003821 if (Subtarget->isThumb2()) {
3822 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3823 // which does another jump to the destination. This also makes it easier
3824 // to translate it to TBB / TBH later.
3825 // FIXME: This might not work if the function is extremely large.
Owen Anderson9f944592009-08-11 20:47:22 +00003826 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Chengc6d70ae2009-07-29 02:18:14 +00003827 Addr, Op.getOperand(2), JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003828 }
Evan Chengf3a1fce2009-07-25 00:33:29 +00003829 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003830 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattner7727d052010-09-21 06:44:06 +00003831 MachinePointerInfo::getJumpTable(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003832 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003833 Chain = Addr.getValue(1);
Dale Johannesen021052a2009-02-04 20:06:27 +00003834 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson9f944592009-08-11 20:47:22 +00003835 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003836 } else {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003837 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00003838 MachinePointerInfo::getJumpTable(),
3839 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003840 Chain = Addr.getValue(1);
Owen Anderson9f944592009-08-11 20:47:22 +00003841 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003842 }
Evan Cheng10043e22007-01-19 07:51:42 +00003843}
3844
Eli Friedman2d4055b2011-11-09 23:36:02 +00003845static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy547d4c02012-02-20 09:24:05 +00003846 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003847 SDLoc dl(Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003848
James Molloy547d4c02012-02-20 09:24:05 +00003849 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3850 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3851 return Op;
3852 return DAG.UnrollVectorOp(Op.getNode());
3853 }
3854
3855 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3856 "Invalid type for custom lowering!");
3857 if (VT != MVT::v4i16)
3858 return DAG.UnrollVectorOp(Op.getNode());
3859
3860 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3861 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003862}
3863
Oliver Stannard51b1d462014-08-21 12:50:31 +00003864SDValue ARMTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const {
Eli Friedman2d4055b2011-11-09 23:36:02 +00003865 EVT VT = Op.getValueType();
3866 if (VT.isVector())
3867 return LowerVectorFP_TO_INT(Op, DAG);
3868
Oliver Stannard51b1d462014-08-21 12:50:31 +00003869 if (Subtarget->isFPOnlySP() && Op.getOperand(0).getValueType() == MVT::f64) {
3870 RTLIB::Libcall LC;
3871 if (Op.getOpcode() == ISD::FP_TO_SINT)
3872 LC = RTLIB::getFPTOSINT(Op.getOperand(0).getValueType(),
3873 Op.getValueType());
3874 else
3875 LC = RTLIB::getFPTOUINT(Op.getOperand(0).getValueType(),
3876 Op.getValueType());
3877 return makeLibCall(DAG, LC, Op.getValueType(), &Op.getOperand(0), 1,
3878 /*isSigned*/ false, SDLoc(Op)).first;
3879 }
3880
Andrew Trickef9de2a2013-05-25 02:42:55 +00003881 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003882 unsigned Opc;
3883
3884 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003885 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003886 case ISD::FP_TO_SINT:
3887 Opc = ARMISD::FTOSI;
3888 break;
3889 case ISD::FP_TO_UINT:
3890 Opc = ARMISD::FTOUI;
3891 break;
3892 }
3893 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peck527da1b2010-11-23 03:31:01 +00003894 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003895}
3896
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003897static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3898 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003899 SDLoc dl(Op);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003900
Eli Friedman2d4055b2011-11-09 23:36:02 +00003901 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3902 if (VT.getVectorElementType() == MVT::f32)
3903 return Op;
3904 return DAG.UnrollVectorOp(Op.getNode());
3905 }
3906
Duncan Sandsa41634e2011-08-12 14:54:45 +00003907 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3908 "Invalid type for custom lowering!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003909 if (VT != MVT::v4f32)
3910 return DAG.UnrollVectorOp(Op.getNode());
3911
3912 unsigned CastOpc;
3913 unsigned Opc;
3914 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003915 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003916 case ISD::SINT_TO_FP:
3917 CastOpc = ISD::SIGN_EXTEND;
3918 Opc = ISD::SINT_TO_FP;
3919 break;
3920 case ISD::UINT_TO_FP:
3921 CastOpc = ISD::ZERO_EXTEND;
3922 Opc = ISD::UINT_TO_FP;
3923 break;
3924 }
3925
3926 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3927 return DAG.getNode(Opc, dl, VT, Op);
3928}
3929
Oliver Stannard51b1d462014-08-21 12:50:31 +00003930SDValue ARMTargetLowering::LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const {
Bob Wilsone4191e72010-03-19 22:51:32 +00003931 EVT VT = Op.getValueType();
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003932 if (VT.isVector())
3933 return LowerVectorINT_TO_FP(Op, DAG);
3934
Oliver Stannard51b1d462014-08-21 12:50:31 +00003935 if (Subtarget->isFPOnlySP() && Op.getValueType() == MVT::f64) {
3936 RTLIB::Libcall LC;
3937 if (Op.getOpcode() == ISD::SINT_TO_FP)
3938 LC = RTLIB::getSINTTOFP(Op.getOperand(0).getValueType(),
3939 Op.getValueType());
3940 else
3941 LC = RTLIB::getUINTTOFP(Op.getOperand(0).getValueType(),
3942 Op.getValueType());
3943 return makeLibCall(DAG, LC, Op.getValueType(), &Op.getOperand(0), 1,
3944 /*isSigned*/ false, SDLoc(Op)).first;
3945 }
3946
Andrew Trickef9de2a2013-05-25 02:42:55 +00003947 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003948 unsigned Opc;
3949
3950 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003951 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003952 case ISD::SINT_TO_FP:
3953 Opc = ARMISD::SITOF;
3954 break;
3955 case ISD::UINT_TO_FP:
3956 Opc = ARMISD::UITOF;
3957 break;
3958 }
3959
Wesley Peck527da1b2010-11-23 03:31:01 +00003960 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilsone4191e72010-03-19 22:51:32 +00003961 return DAG.getNode(Opc, dl, VT, Op);
3962}
3963
Evan Cheng25f93642010-07-08 02:08:50 +00003964SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00003965 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003966 SDValue Tmp0 = Op.getOperand(0);
3967 SDValue Tmp1 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003968 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003969 EVT VT = Op.getValueType();
3970 EVT SrcVT = Tmp1.getValueType();
Evan Chengd6b641e2011-02-23 02:24:55 +00003971 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3972 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3973 bool UseNEON = !InGPR && Subtarget->hasNEON();
3974
3975 if (UseNEON) {
3976 // Use VBSL to copy the sign bit.
3977 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3978 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3979 DAG.getTargetConstant(EncodedVal, MVT::i32));
3980 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3981 if (VT == MVT::f64)
3982 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3983 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3984 DAG.getConstant(32, MVT::i32));
3985 else /*if (VT == MVT::f32)*/
3986 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3987 if (SrcVT == MVT::f32) {
3988 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3989 if (VT == MVT::f64)
3990 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3991 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3992 DAG.getConstant(32, MVT::i32));
Evan Cheng12bb05b2011-04-15 01:31:00 +00003993 } else if (VT == MVT::f32)
3994 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3995 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3996 DAG.getConstant(32, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00003997 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3998 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3999
4000 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
4001 MVT::i32);
4002 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
4003 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
4004 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson77aa2662011-04-05 21:48:57 +00004005
Evan Chengd6b641e2011-02-23 02:24:55 +00004006 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
4007 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
4008 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Cheng6e3d4432011-02-28 18:45:27 +00004009 if (VT == MVT::f32) {
Evan Chengd6b641e2011-02-23 02:24:55 +00004010 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
4011 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
4012 DAG.getConstant(0, MVT::i32));
4013 } else {
4014 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
4015 }
4016
4017 return Res;
4018 }
Evan Cheng2da1c952011-02-11 02:28:55 +00004019
4020 // Bitcast operand 1 to i32.
4021 if (SrcVT == MVT::f64)
4022 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004023 Tmp1).getValue(1);
Evan Cheng2da1c952011-02-11 02:28:55 +00004024 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
4025
Evan Chengd6b641e2011-02-23 02:24:55 +00004026 // Or in the signbit with integer operations.
4027 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
4028 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
4029 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
4030 if (VT == MVT::f32) {
4031 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
4032 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
4033 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4034 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Cheng2da1c952011-02-11 02:28:55 +00004035 }
4036
Evan Chengd6b641e2011-02-23 02:24:55 +00004037 // f64: Or the high part with signbit and then combine two parts.
4038 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004039 Tmp0);
Evan Chengd6b641e2011-02-23 02:24:55 +00004040 SDValue Lo = Tmp0.getValue(0);
4041 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
4042 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
4043 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Cheng10043e22007-01-19 07:51:42 +00004044}
4045
Evan Cheng168ced92010-05-22 01:47:14 +00004046SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
4047 MachineFunction &MF = DAG.getMachineFunction();
4048 MachineFrameInfo *MFI = MF.getFrameInfo();
4049 MFI->setReturnAddressIsTaken(true);
4050
Bill Wendling908bf812014-01-06 00:43:20 +00004051 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004052 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004053
Evan Cheng168ced92010-05-22 01:47:14 +00004054 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004055 SDLoc dl(Op);
Evan Cheng168ced92010-05-22 01:47:14 +00004056 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4057 if (Depth) {
4058 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
4059 SDValue Offset = DAG.getConstant(4, MVT::i32);
4060 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
4061 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004062 MachinePointerInfo(), false, false, false, 0);
Evan Cheng168ced92010-05-22 01:47:14 +00004063 }
4064
4065 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patelf3292b22011-02-21 23:21:26 +00004066 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng168ced92010-05-22 01:47:14 +00004067 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
4068}
4069
Dan Gohman21cea8a2010-04-17 15:26:15 +00004070SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004071 const ARMBaseRegisterInfo &ARI =
4072 *static_cast<const ARMBaseRegisterInfo*>(RegInfo);
4073 MachineFunction &MF = DAG.getMachineFunction();
4074 MachineFrameInfo *MFI = MF.getFrameInfo();
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004075 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00004076
Owen Anderson53aa7a92009-08-10 22:56:29 +00004077 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004078 SDLoc dl(Op); // FIXME probably not meaningful
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004079 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004080 unsigned FrameReg = ARI.getFrameRegister(MF);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004081 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
4082 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00004083 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
4084 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004085 false, false, false, 0);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004086 return FrameAddr;
4087}
4088
Renato Golinc7aea402014-05-06 16:51:25 +00004089// FIXME? Maybe this could be a TableGen attribute on some registers and
4090// this table could be generated automatically from RegInfo.
Hal Finkelf0e086a2014-05-11 19:29:07 +00004091unsigned ARMTargetLowering::getRegisterByName(const char* RegName,
4092 EVT VT) const {
Renato Golinc7aea402014-05-06 16:51:25 +00004093 unsigned Reg = StringSwitch<unsigned>(RegName)
4094 .Case("sp", ARM::SP)
4095 .Default(0);
4096 if (Reg)
4097 return Reg;
4098 report_fatal_error("Invalid register name global variable");
4099}
4100
Wesley Peck527da1b2010-11-23 03:31:01 +00004101/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson59b70ea2010-04-17 05:30:19 +00004102/// expand a bit convert where either the source or destination type is i64 to
4103/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
4104/// operand type is illegal (e.g., v2f32 for a target that doesn't support
4105/// vectors), since the legalizer won't know what to do with that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004106static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson59b70ea2010-04-17 05:30:19 +00004107 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004108 SDLoc dl(N);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004109 SDValue Op = N->getOperand(0);
Bob Wilsonc05b8872010-04-14 20:45:23 +00004110
Bob Wilson59b70ea2010-04-17 05:30:19 +00004111 // This function is only supposed to be called for i64 types, either as the
4112 // source or destination of the bit convert.
4113 EVT SrcVT = Op.getValueType();
4114 EVT DstVT = N->getValueType(0);
4115 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peck527da1b2010-11-23 03:31:01 +00004116 "ExpandBITCAST called for non-i64 type");
Bob Wilsonc05b8872010-04-14 20:45:23 +00004117
Bob Wilson59b70ea2010-04-17 05:30:19 +00004118 // Turn i64->f64 into VMOVDRR.
4119 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson9f944592009-08-11 20:47:22 +00004120 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
4121 DAG.getConstant(0, MVT::i32));
4122 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
4123 DAG.getConstant(1, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00004124 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilsonf07d33d2010-06-11 22:45:25 +00004125 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Cheng297b32a2008-11-04 19:57:48 +00004126 }
Bob Wilson7117a912009-03-20 22:42:55 +00004127
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00004128 // Turn f64->i64 into VMOVRRD.
Bob Wilson59b70ea2010-04-17 05:30:19 +00004129 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
Christian Pirker238c7c12014-05-12 11:19:20 +00004130 SDValue Cvt;
Christian Pirker6692e7c2014-05-14 16:59:44 +00004131 if (TLI.isBigEndian() && SrcVT.isVector() &&
4132 SrcVT.getVectorNumElements() > 1)
Christian Pirker238c7c12014-05-12 11:19:20 +00004133 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4134 DAG.getVTList(MVT::i32, MVT::i32),
4135 DAG.getNode(ARMISD::VREV64, dl, SrcVT, Op));
4136 else
4137 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4138 DAG.getVTList(MVT::i32, MVT::i32), Op);
Bob Wilson59b70ea2010-04-17 05:30:19 +00004139 // Merge the pieces into a single i64 value.
4140 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
4141 }
Bob Wilson7117a912009-03-20 22:42:55 +00004142
Bob Wilson59b70ea2010-04-17 05:30:19 +00004143 return SDValue();
Chris Lattnerf81d5882007-11-24 07:07:01 +00004144}
4145
Bob Wilson2e076c42009-06-22 23:27:02 +00004146/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsona3f19012010-07-13 21:16:48 +00004147/// Zero vectors are used to represent vector negation and in those cases
4148/// will be implemented with the NEON VNEG instruction. However, VNEG does
4149/// not support i64 elements, so sometimes the zero vectors will need to be
4150/// explicitly constructed. Regardless, use a canonical VMOV to create the
4151/// zero vector.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004152static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, SDLoc dl) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004153 assert(VT.isVector() && "Expected a vector type");
Bob Wilsona3f19012010-07-13 21:16:48 +00004154 // The canonical modified immediate encoding of a zero vector is....0!
4155 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
4156 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
4157 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peck527da1b2010-11-23 03:31:01 +00004158 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson2e076c42009-06-22 23:27:02 +00004159}
4160
Jim Grosbach624fcb22009-10-31 21:00:56 +00004161/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
4162/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004163SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
4164 SelectionDAG &DAG) const {
Jim Grosbach624fcb22009-10-31 21:00:56 +00004165 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4166 EVT VT = Op.getValueType();
4167 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004168 SDLoc dl(Op);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004169 SDValue ShOpLo = Op.getOperand(0);
4170 SDValue ShOpHi = Op.getOperand(1);
4171 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004172 SDValue ARMcc;
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004173 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbach624fcb22009-10-31 21:00:56 +00004174
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004175 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
4176
Jim Grosbach624fcb22009-10-31 21:00:56 +00004177 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
4178 DAG.getConstant(VTBits, MVT::i32), ShAmt);
4179 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
4180 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
4181 DAG.getConstant(VTBits, MVT::i32));
4182 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
4183 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004184 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004185
4186 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
4187 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004188 ARMcc, DAG, dl);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004189 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004190 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbach624fcb22009-10-31 21:00:56 +00004191 CCR, Cmp);
4192
4193 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004194 return DAG.getMergeValues(Ops, dl);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004195}
4196
Jim Grosbach5d994042009-10-31 19:38:01 +00004197/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
4198/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004199SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
4200 SelectionDAG &DAG) const {
Jim Grosbach5d994042009-10-31 19:38:01 +00004201 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4202 EVT VT = Op.getValueType();
4203 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004204 SDLoc dl(Op);
Jim Grosbach5d994042009-10-31 19:38:01 +00004205 SDValue ShOpLo = Op.getOperand(0);
4206 SDValue ShOpHi = Op.getOperand(1);
4207 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004208 SDValue ARMcc;
Jim Grosbach5d994042009-10-31 19:38:01 +00004209
4210 assert(Op.getOpcode() == ISD::SHL_PARTS);
4211 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
4212 DAG.getConstant(VTBits, MVT::i32), ShAmt);
4213 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
4214 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
4215 DAG.getConstant(VTBits, MVT::i32));
4216 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
4217 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
4218
4219 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
4220 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
4221 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004222 ARMcc, DAG, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004223 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004224 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbach5d994042009-10-31 19:38:01 +00004225 CCR, Cmp);
4226
4227 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004228 return DAG.getMergeValues(Ops, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004229}
4230
Jim Grosbach535d3b42010-09-08 03:54:02 +00004231SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemanb69b1822010-08-03 21:31:55 +00004232 SelectionDAG &DAG) const {
4233 // The rounding mode is in bits 23:22 of the FPSCR.
4234 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
4235 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
4236 // so that the shift + and get folded into a bitfield extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004237 SDLoc dl(Op);
Nate Begemanb69b1822010-08-03 21:31:55 +00004238 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
4239 DAG.getConstant(Intrinsic::arm_get_fpscr,
4240 MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004241 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemanb69b1822010-08-03 21:31:55 +00004242 DAG.getConstant(1U << 22, MVT::i32));
4243 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
4244 DAG.getConstant(22, MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004245 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemanb69b1822010-08-03 21:31:55 +00004246 DAG.getConstant(3, MVT::i32));
4247}
4248
Jim Grosbach8546ec92010-01-18 19:58:49 +00004249static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
4250 const ARMSubtarget *ST) {
4251 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004252 SDLoc dl(N);
Jim Grosbach8546ec92010-01-18 19:58:49 +00004253
4254 if (!ST->hasV6T2Ops())
4255 return SDValue();
4256
4257 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
4258 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
4259}
4260
Evan Chengb4eae132012-12-04 22:41:50 +00004261/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
4262/// for each 16-bit element from operand, repeated. The basic idea is to
4263/// leverage vcnt to get the 8-bit counts, gather and add the results.
4264///
4265/// Trace for v4i16:
4266/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4267/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
4268/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004269/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengb4eae132012-12-04 22:41:50 +00004270/// [b0 b1 b2 b3 b4 b5 b6 b7]
4271/// +[b1 b0 b3 b2 b5 b4 b7 b6]
4272/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
4273/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
4274static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
4275 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004276 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004277
4278 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4279 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
4280 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
4281 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
4282 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
4283 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
4284}
4285
4286/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
4287/// bit-count for each 16-bit element from the operand. We need slightly
4288/// different sequencing for v4i16 and v8i16 to stay within NEON's available
4289/// 64/128-bit registers.
Jim Grosbach54efea02013-03-02 20:16:15 +00004290///
Evan Chengb4eae132012-12-04 22:41:50 +00004291/// Trace for v4i16:
4292/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4293/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
4294/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
4295/// v4i16:Extracted = [k0 k1 k2 k3 ]
4296static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
4297 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004298 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004299
4300 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
4301 if (VT.is64BitVector()) {
4302 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
4303 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
4304 DAG.getIntPtrConstant(0));
4305 } else {
4306 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
4307 BitCounts, DAG.getIntPtrConstant(0));
4308 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
4309 }
4310}
4311
4312/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
4313/// bit-count for each 32-bit element from the operand. The idea here is
4314/// to split the vector into 16-bit elements, leverage the 16-bit count
4315/// routine, and then combine the results.
4316///
4317/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
4318/// input = [v0 v1 ] (vi: 32-bit elements)
4319/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
4320/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004321/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengb4eae132012-12-04 22:41:50 +00004322/// [k0 k1 k2 k3 ]
4323/// N1 =+[k1 k0 k3 k2 ]
4324/// [k0 k2 k1 k3 ]
4325/// N2 =+[k1 k3 k0 k2 ]
4326/// [k0 k2 k1 k3 ]
4327/// Extended =+[k1 k3 k0 k2 ]
4328/// [k0 k2 ]
4329/// Extracted=+[k1 k3 ]
4330///
4331static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
4332 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004333 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004334
4335 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4336
4337 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
4338 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
4339 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
4340 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
4341 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
4342
4343 if (VT.is64BitVector()) {
4344 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
4345 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
4346 DAG.getIntPtrConstant(0));
4347 } else {
4348 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
4349 DAG.getIntPtrConstant(0));
4350 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
4351 }
4352}
4353
4354static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
4355 const ARMSubtarget *ST) {
4356 EVT VT = N->getValueType(0);
4357
4358 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay50f61b62012-12-04 23:54:02 +00004359 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
4360 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengb4eae132012-12-04 22:41:50 +00004361 "Unexpected type for custom ctpop lowering");
4362
4363 if (VT.getVectorElementType() == MVT::i32)
4364 return lowerCTPOP32BitElements(N, DAG);
4365 else
4366 return lowerCTPOP16BitElements(N, DAG);
4367}
4368
Bob Wilson2e076c42009-06-22 23:27:02 +00004369static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
4370 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00004371 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004372 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004373
Bob Wilson7d471332010-11-18 21:16:28 +00004374 if (!VT.isVector())
4375 return SDValue();
4376
Bob Wilson2e076c42009-06-22 23:27:02 +00004377 // Lower vector shifts on NEON to use VSHL.
Bob Wilson7d471332010-11-18 21:16:28 +00004378 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00004379
Bob Wilson7d471332010-11-18 21:16:28 +00004380 // Left shifts translate directly to the vshiftu intrinsic.
4381 if (N->getOpcode() == ISD::SHL)
Bob Wilson2e076c42009-06-22 23:27:02 +00004382 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilson7d471332010-11-18 21:16:28 +00004383 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
4384 N->getOperand(0), N->getOperand(1));
4385
4386 assert((N->getOpcode() == ISD::SRA ||
4387 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
4388
4389 // NEON uses the same intrinsics for both left and right shifts. For
4390 // right shifts, the shift amounts are negative, so negate the vector of
4391 // shift amounts.
4392 EVT ShiftVT = N->getOperand(1).getValueType();
4393 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
4394 getZeroVector(ShiftVT, DAG, dl),
4395 N->getOperand(1));
4396 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
4397 Intrinsic::arm_neon_vshifts :
4398 Intrinsic::arm_neon_vshiftu);
4399 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
4400 DAG.getConstant(vshiftInt, MVT::i32),
4401 N->getOperand(0), NegatedCount);
4402}
4403
4404static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
4405 const ARMSubtarget *ST) {
4406 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004407 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004408
Eli Friedman682d8c12009-08-22 03:13:10 +00004409 // We can get here for a node like i32 = ISD::SHL i32, i64
4410 if (VT != MVT::i64)
4411 return SDValue();
4412
4413 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattnerf81d5882007-11-24 07:07:01 +00004414 "Unknown shift to lower!");
Duncan Sands6ed40142008-12-01 11:39:25 +00004415
Chris Lattnerf81d5882007-11-24 07:07:01 +00004416 // We only lower SRA, SRL of 1 here, all others use generic lowering.
4417 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmaneffb8942008-09-12 16:56:44 +00004418 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands6ed40142008-12-01 11:39:25 +00004419 return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004420
Chris Lattnerf81d5882007-11-24 07:07:01 +00004421 // If we are in thumb mode, we don't have RRX.
David Goodwin22c2fba2009-07-08 23:10:31 +00004422 if (ST->isThumb1Only()) return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004423
Chris Lattnerf81d5882007-11-24 07:07:01 +00004424 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson9f944592009-08-11 20:47:22 +00004425 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004426 DAG.getConstant(0, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004427 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004428 DAG.getConstant(1, MVT::i32));
Bob Wilson7117a912009-03-20 22:42:55 +00004429
Chris Lattnerf81d5882007-11-24 07:07:01 +00004430 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
4431 // captures the result into a carry flag.
4432 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Craig Topper48d114b2014-04-26 18:35:24 +00004433 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), Hi);
Bob Wilson7117a912009-03-20 22:42:55 +00004434
Chris Lattnerf81d5882007-11-24 07:07:01 +00004435 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson9f944592009-08-11 20:47:22 +00004436 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson7117a912009-03-20 22:42:55 +00004437
Chris Lattnerf81d5882007-11-24 07:07:01 +00004438 // Merge the pieces into a single i64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00004439 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattnerf81d5882007-11-24 07:07:01 +00004440}
4441
Bob Wilson2e076c42009-06-22 23:27:02 +00004442static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4443 SDValue TmpOp0, TmpOp1;
4444 bool Invert = false;
4445 bool Swap = false;
4446 unsigned Opc = 0;
4447
4448 SDValue Op0 = Op.getOperand(0);
4449 SDValue Op1 = Op.getOperand(1);
4450 SDValue CC = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004451 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004452 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004453 SDLoc dl(Op);
Bob Wilson2e076c42009-06-22 23:27:02 +00004454
Oliver Stannard51b1d462014-08-21 12:50:31 +00004455 if (Op1.getValueType().isFloatingPoint()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004456 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004457 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004458 case ISD::SETUNE:
4459 case ISD::SETNE: Invert = true; // Fallthrough
4460 case ISD::SETOEQ:
4461 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4462 case ISD::SETOLT:
4463 case ISD::SETLT: Swap = true; // Fallthrough
4464 case ISD::SETOGT:
4465 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4466 case ISD::SETOLE:
4467 case ISD::SETLE: Swap = true; // Fallthrough
4468 case ISD::SETOGE:
4469 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4470 case ISD::SETUGE: Swap = true; // Fallthrough
4471 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
4472 case ISD::SETUGT: Swap = true; // Fallthrough
4473 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
4474 case ISD::SETUEQ: Invert = true; // Fallthrough
4475 case ISD::SETONE:
4476 // Expand this to (OLT | OGT).
4477 TmpOp0 = Op0;
4478 TmpOp1 = Op1;
4479 Opc = ISD::OR;
4480 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4481 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
4482 break;
4483 case ISD::SETUO: Invert = true; // Fallthrough
4484 case ISD::SETO:
4485 // Expand this to (OLT | OGE).
4486 TmpOp0 = Op0;
4487 TmpOp1 = Op1;
4488 Opc = ISD::OR;
4489 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4490 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
4491 break;
4492 }
4493 } else {
4494 // Integer comparisons.
4495 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004496 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004497 case ISD::SETNE: Invert = true;
4498 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4499 case ISD::SETLT: Swap = true;
4500 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4501 case ISD::SETLE: Swap = true;
4502 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4503 case ISD::SETULT: Swap = true;
4504 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
4505 case ISD::SETULE: Swap = true;
4506 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
4507 }
4508
Nick Lewyckya21d3da2009-07-08 03:04:38 +00004509 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson2e076c42009-06-22 23:27:02 +00004510 if (Opc == ARMISD::VCEQ) {
4511
4512 SDValue AndOp;
4513 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4514 AndOp = Op0;
4515 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
4516 AndOp = Op1;
4517
4518 // Ignore bitconvert.
Wesley Peck527da1b2010-11-23 03:31:01 +00004519 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00004520 AndOp = AndOp.getOperand(0);
4521
4522 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
4523 Opc = ARMISD::VTST;
Wesley Peck527da1b2010-11-23 03:31:01 +00004524 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
4525 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson2e076c42009-06-22 23:27:02 +00004526 Invert = !Invert;
4527 }
4528 }
4529 }
4530
4531 if (Swap)
4532 std::swap(Op0, Op1);
4533
Owen Andersonc7baee32010-11-08 23:21:22 +00004534 // If one of the operands is a constant vector zero, attempt to fold the
4535 // comparison to a specialized compare-against-zero form.
4536 SDValue SingleOp;
4537 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4538 SingleOp = Op0;
4539 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4540 if (Opc == ARMISD::VCGE)
4541 Opc = ARMISD::VCLEZ;
4542 else if (Opc == ARMISD::VCGT)
4543 Opc = ARMISD::VCLTZ;
4544 SingleOp = Op1;
4545 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004546
Owen Andersonc7baee32010-11-08 23:21:22 +00004547 SDValue Result;
4548 if (SingleOp.getNode()) {
4549 switch (Opc) {
4550 case ARMISD::VCEQ:
4551 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
4552 case ARMISD::VCGE:
4553 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
4554 case ARMISD::VCLEZ:
4555 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
4556 case ARMISD::VCGT:
4557 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
4558 case ARMISD::VCLTZ:
4559 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
4560 default:
4561 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4562 }
4563 } else {
4564 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4565 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004566
4567 if (Invert)
4568 Result = DAG.getNOT(dl, Result, VT);
4569
4570 return Result;
4571}
4572
Bob Wilson5b2b5042010-06-14 22:19:57 +00004573/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4574/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsona3f19012010-07-13 21:16:48 +00004575/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilson5b2b5042010-06-14 22:19:57 +00004576static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4577 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Andersona4076922010-11-05 21:57:54 +00004578 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004579 unsigned OpCmode, Imm;
Bob Wilson6eae5202010-06-11 21:34:50 +00004580
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004581 // SplatBitSize is set to the smallest size that splats the vector, so a
4582 // zero vector will always have SplatBitSize == 8. However, NEON modified
4583 // immediate instructions others than VMOV do not support the 8-bit encoding
4584 // of a zero vector, and the default encoding of zero is supposed to be the
4585 // 32-bit version.
4586 if (SplatBits == 0)
4587 SplatBitSize = 32;
4588
Bob Wilson2e076c42009-06-22 23:27:02 +00004589 switch (SplatBitSize) {
4590 case 8:
Owen Andersona4076922010-11-05 21:57:54 +00004591 if (type != VMOVModImm)
Bob Wilsonbad47f62010-07-14 06:31:50 +00004592 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004593 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson2e076c42009-06-22 23:27:02 +00004594 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004595 OpCmode = 0xe;
Bob Wilson6eae5202010-06-11 21:34:50 +00004596 Imm = SplatBits;
Bob Wilsona3f19012010-07-13 21:16:48 +00004597 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004598 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00004599
4600 case 16:
4601 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004602 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004603 if ((SplatBits & ~0xff) == 0) {
4604 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004605 OpCmode = 0x8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004606 Imm = SplatBits;
4607 break;
4608 }
4609 if ((SplatBits & ~0xff00) == 0) {
4610 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004611 OpCmode = 0xa;
Bob Wilson6eae5202010-06-11 21:34:50 +00004612 Imm = SplatBits >> 8;
4613 break;
4614 }
4615 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004616
4617 case 32:
4618 // NEON's 32-bit VMOV supports splat values where:
4619 // * only one byte is nonzero, or
4620 // * the least significant byte is 0xff and the second byte is nonzero, or
4621 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004622 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson6eae5202010-06-11 21:34:50 +00004623 if ((SplatBits & ~0xff) == 0) {
4624 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004625 OpCmode = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004626 Imm = SplatBits;
4627 break;
4628 }
4629 if ((SplatBits & ~0xff00) == 0) {
4630 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004631 OpCmode = 0x2;
Bob Wilson6eae5202010-06-11 21:34:50 +00004632 Imm = SplatBits >> 8;
4633 break;
4634 }
4635 if ((SplatBits & ~0xff0000) == 0) {
4636 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004637 OpCmode = 0x4;
Bob Wilson6eae5202010-06-11 21:34:50 +00004638 Imm = SplatBits >> 16;
4639 break;
4640 }
4641 if ((SplatBits & ~0xff000000) == 0) {
4642 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004643 OpCmode = 0x6;
Bob Wilson6eae5202010-06-11 21:34:50 +00004644 Imm = SplatBits >> 24;
4645 break;
4646 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004647
Owen Andersona4076922010-11-05 21:57:54 +00004648 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4649 if (type == OtherModImm) return SDValue();
4650
Bob Wilson2e076c42009-06-22 23:27:02 +00004651 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004652 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4653 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004654 OpCmode = 0xc;
Bob Wilson6eae5202010-06-11 21:34:50 +00004655 Imm = SplatBits >> 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004656 break;
4657 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004658
4659 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004660 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4661 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004662 OpCmode = 0xd;
Bob Wilson6eae5202010-06-11 21:34:50 +00004663 Imm = SplatBits >> 16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004664 break;
4665 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004666
4667 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4668 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4669 // VMOV.I32. A (very) minor optimization would be to replicate the value
4670 // and fall through here to test for a valid 64-bit splat. But, then the
4671 // caller would also need to check and handle the change in size.
Bob Wilson6eae5202010-06-11 21:34:50 +00004672 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004673
4674 case 64: {
Owen Andersona4076922010-11-05 21:57:54 +00004675 if (type != VMOVModImm)
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004676 return SDValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004677 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson2e076c42009-06-22 23:27:02 +00004678 uint64_t BitMask = 0xff;
4679 uint64_t Val = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004680 unsigned ImmMask = 1;
4681 Imm = 0;
Bob Wilson2e076c42009-06-22 23:27:02 +00004682 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson6eae5202010-06-11 21:34:50 +00004683 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004684 Val |= BitMask;
Bob Wilson6eae5202010-06-11 21:34:50 +00004685 Imm |= ImmMask;
4686 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004687 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004688 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004689 BitMask <<= 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004690 ImmMask <<= 1;
Bob Wilson2e076c42009-06-22 23:27:02 +00004691 }
Christian Pirker6f81e752014-06-23 18:05:53 +00004692
4693 if (DAG.getTargetLoweringInfo().isBigEndian())
4694 // swap higher and lower 32 bit word
4695 Imm = ((Imm & 0xf) << 4) | ((Imm & 0xf0) >> 4);
4696
Bob Wilson6eae5202010-06-11 21:34:50 +00004697 // Op=1, Cmode=1110.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004698 OpCmode = 0x1e;
Bob Wilsona3f19012010-07-13 21:16:48 +00004699 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson2e076c42009-06-22 23:27:02 +00004700 break;
4701 }
4702
Bob Wilson6eae5202010-06-11 21:34:50 +00004703 default:
Bob Wilson0ae08932010-06-19 05:32:09 +00004704 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson6eae5202010-06-11 21:34:50 +00004705 }
4706
Bob Wilsona3f19012010-07-13 21:16:48 +00004707 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
4708 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00004709}
4710
Lang Hames591cdaf2012-03-29 21:56:11 +00004711SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4712 const ARMSubtarget *ST) const {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004713 if (!ST->hasVFP3())
Lang Hames591cdaf2012-03-29 21:56:11 +00004714 return SDValue();
4715
Tim Northoverf79c3a52013-08-20 08:57:11 +00004716 bool IsDouble = Op.getValueType() == MVT::f64;
Lang Hames591cdaf2012-03-29 21:56:11 +00004717 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004718
Oliver Stannard51b1d462014-08-21 12:50:31 +00004719 // Use the default (constant pool) lowering for double constants when we have
4720 // an SP-only FPU
4721 if (IsDouble && Subtarget->isFPOnlySP())
4722 return SDValue();
4723
Lang Hames591cdaf2012-03-29 21:56:11 +00004724 // Try splatting with a VMOV.f32...
4725 APFloat FPVal = CFP->getValueAPF();
Tim Northoverf79c3a52013-08-20 08:57:11 +00004726 int ImmVal = IsDouble ? ARM_AM::getFP64Imm(FPVal) : ARM_AM::getFP32Imm(FPVal);
4727
Lang Hames591cdaf2012-03-29 21:56:11 +00004728 if (ImmVal != -1) {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004729 if (IsDouble || !ST->useNEONForSinglePrecisionFP()) {
4730 // We have code in place to select a valid ConstantFP already, no need to
4731 // do any mangling.
4732 return Op;
4733 }
4734
4735 // It's a float and we are trying to use NEON operations where
4736 // possible. Lower it to a splat followed by an extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004737 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004738 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
4739 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4740 NewVal);
4741 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
4742 DAG.getConstant(0, MVT::i32));
4743 }
4744
Tim Northoverf79c3a52013-08-20 08:57:11 +00004745 // The rest of our options are NEON only, make sure that's allowed before
4746 // proceeding..
4747 if (!ST->hasNEON() || (!IsDouble && !ST->useNEONForSinglePrecisionFP()))
4748 return SDValue();
4749
Lang Hames591cdaf2012-03-29 21:56:11 +00004750 EVT VMovVT;
Tim Northoverf79c3a52013-08-20 08:57:11 +00004751 uint64_t iVal = FPVal.bitcastToAPInt().getZExtValue();
4752
4753 // It wouldn't really be worth bothering for doubles except for one very
4754 // important value, which does happen to match: 0.0. So make sure we don't do
4755 // anything stupid.
4756 if (IsDouble && (iVal & 0xffffffff) != (iVal >> 32))
4757 return SDValue();
4758
4759 // Try a VMOV.i32 (FIXME: i8, i16, or i64 could work too).
4760 SDValue NewVal = isNEONModifiedImm(iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4761 false, VMOVModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004762 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004763 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004764 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4765 NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004766 if (IsDouble)
4767 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4768
4769 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004770 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4771 VecConstant);
4772 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4773 DAG.getConstant(0, MVT::i32));
4774 }
4775
4776 // Finally, try a VMVN.i32
Tim Northoverf79c3a52013-08-20 08:57:11 +00004777 NewVal = isNEONModifiedImm(~iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4778 false, VMVNModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004779 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004780 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004781 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004782
4783 if (IsDouble)
4784 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4785
4786 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004787 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4788 VecConstant);
4789 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4790 DAG.getConstant(0, MVT::i32));
4791 }
4792
4793 return SDValue();
4794}
4795
Quentin Colombet8e1fe842012-11-02 21:32:17 +00004796// check if an VEXT instruction can handle the shuffle mask when the
4797// vector sources of the shuffle are the same.
4798static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4799 unsigned NumElts = VT.getVectorNumElements();
4800
4801 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4802 if (M[0] < 0)
4803 return false;
4804
4805 Imm = M[0];
4806
4807 // If this is a VEXT shuffle, the immediate value is the index of the first
4808 // element. The other shuffle indices must be the successive elements after
4809 // the first one.
4810 unsigned ExpectedElt = Imm;
4811 for (unsigned i = 1; i < NumElts; ++i) {
4812 // Increment the expected index. If it wraps around, just follow it
4813 // back to index zero and keep going.
4814 ++ExpectedElt;
4815 if (ExpectedElt == NumElts)
4816 ExpectedElt = 0;
4817
4818 if (M[i] < 0) continue; // ignore UNDEF indices
4819 if (ExpectedElt != static_cast<unsigned>(M[i]))
4820 return false;
4821 }
4822
4823 return true;
4824}
4825
Lang Hames591cdaf2012-03-29 21:56:11 +00004826
Benjamin Kramer339ced42012-01-15 13:16:05 +00004827static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004828 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004829 unsigned NumElts = VT.getVectorNumElements();
4830 ReverseVEXT = false;
Bob Wilson411dfad2010-08-17 05:54:34 +00004831
4832 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4833 if (M[0] < 0)
4834 return false;
4835
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004836 Imm = M[0];
Bob Wilson32cd8552009-08-19 17:03:43 +00004837
4838 // If this is a VEXT shuffle, the immediate value is the index of the first
4839 // element. The other shuffle indices must be the successive elements after
4840 // the first one.
4841 unsigned ExpectedElt = Imm;
4842 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004843 // Increment the expected index. If it wraps around, it may still be
4844 // a VEXT but the source vectors must be swapped.
4845 ExpectedElt += 1;
4846 if (ExpectedElt == NumElts * 2) {
4847 ExpectedElt = 0;
4848 ReverseVEXT = true;
4849 }
4850
Bob Wilson411dfad2010-08-17 05:54:34 +00004851 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004852 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilson32cd8552009-08-19 17:03:43 +00004853 return false;
4854 }
4855
4856 // Adjust the index value if the source operands will be swapped.
4857 if (ReverseVEXT)
4858 Imm -= NumElts;
4859
Bob Wilson32cd8552009-08-19 17:03:43 +00004860 return true;
4861}
4862
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004863/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4864/// instruction with the specified blocksize. (The order of the elements
4865/// within each block of the vector is reversed.)
Benjamin Kramer339ced42012-01-15 13:16:05 +00004866static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004867 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4868 "Only possible block sizes for VREV are: 16, 32, 64");
4869
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004870 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson854530a2009-10-21 21:36:27 +00004871 if (EltSz == 64)
4872 return false;
4873
4874 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004875 unsigned BlockElts = M[0] + 1;
Bob Wilson411dfad2010-08-17 05:54:34 +00004876 // If the first shuffle index is UNDEF, be optimistic.
4877 if (M[0] < 0)
4878 BlockElts = BlockSize / EltSz;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004879
4880 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4881 return false;
4882
4883 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004884 if (M[i] < 0) continue; // ignore UNDEF indices
4885 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004886 return false;
4887 }
4888
4889 return true;
4890}
4891
Benjamin Kramer339ced42012-01-15 13:16:05 +00004892static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling865f8b52011-03-15 21:15:20 +00004893 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4894 // range, then 0 is placed into the resulting vector. So pretty much any mask
4895 // of 8 elements can work here.
4896 return VT == MVT::v8i8 && M.size() == 8;
4897}
4898
Benjamin Kramer339ced42012-01-15 13:16:05 +00004899static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004900 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4901 if (EltSz == 64)
4902 return false;
4903
Bob Wilsona7062312009-08-21 20:54:19 +00004904 unsigned NumElts = VT.getVectorNumElements();
4905 WhichResult = (M[0] == 0 ? 0 : 1);
4906 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004907 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4908 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsona7062312009-08-21 20:54:19 +00004909 return false;
4910 }
4911 return true;
4912}
4913
Bob Wilson0bbd3072009-12-03 06:40:55 +00004914/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4915/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4916/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004917static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004918 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4919 if (EltSz == 64)
4920 return false;
4921
4922 unsigned NumElts = VT.getVectorNumElements();
4923 WhichResult = (M[0] == 0 ? 0 : 1);
4924 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004925 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4926 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004927 return false;
4928 }
4929 return true;
4930}
4931
Benjamin Kramer339ced42012-01-15 13:16:05 +00004932static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004933 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4934 if (EltSz == 64)
4935 return false;
4936
Bob Wilsona7062312009-08-21 20:54:19 +00004937 unsigned NumElts = VT.getVectorNumElements();
4938 WhichResult = (M[0] == 0 ? 0 : 1);
4939 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004940 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsona7062312009-08-21 20:54:19 +00004941 if ((unsigned) M[i] != 2 * i + WhichResult)
4942 return false;
4943 }
4944
4945 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004946 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004947 return false;
4948
4949 return true;
4950}
4951
Bob Wilson0bbd3072009-12-03 06:40:55 +00004952/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4953/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4954/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramer339ced42012-01-15 13:16:05 +00004955static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004956 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4957 if (EltSz == 64)
4958 return false;
4959
4960 unsigned Half = VT.getVectorNumElements() / 2;
4961 WhichResult = (M[0] == 0 ? 0 : 1);
4962 for (unsigned j = 0; j != 2; ++j) {
4963 unsigned Idx = WhichResult;
4964 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004965 int MIdx = M[i + j * Half];
4966 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson0bbd3072009-12-03 06:40:55 +00004967 return false;
4968 Idx += 2;
4969 }
4970 }
4971
4972 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4973 if (VT.is64BitVector() && EltSz == 32)
4974 return false;
4975
4976 return true;
4977}
4978
Benjamin Kramer339ced42012-01-15 13:16:05 +00004979static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004980 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4981 if (EltSz == 64)
4982 return false;
4983
Bob Wilsona7062312009-08-21 20:54:19 +00004984 unsigned NumElts = VT.getVectorNumElements();
4985 WhichResult = (M[0] == 0 ? 0 : 1);
4986 unsigned Idx = WhichResult * NumElts / 2;
4987 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004988 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4989 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsona7062312009-08-21 20:54:19 +00004990 return false;
4991 Idx += 1;
4992 }
4993
4994 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004995 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004996 return false;
4997
4998 return true;
4999}
5000
Bob Wilson0bbd3072009-12-03 06:40:55 +00005001/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
5002/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5003/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005004static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005005 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5006 if (EltSz == 64)
5007 return false;
5008
5009 unsigned NumElts = VT.getVectorNumElements();
5010 WhichResult = (M[0] == 0 ? 0 : 1);
5011 unsigned Idx = WhichResult * NumElts / 2;
5012 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00005013 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
5014 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson0bbd3072009-12-03 06:40:55 +00005015 return false;
5016 Idx += 1;
5017 }
5018
5019 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
5020 if (VT.is64BitVector() && EltSz == 32)
5021 return false;
5022
5023 return true;
5024}
5025
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005026/// \return true if this is a reverse operation on an vector.
5027static bool isReverseMask(ArrayRef<int> M, EVT VT) {
5028 unsigned NumElts = VT.getVectorNumElements();
5029 // Make sure the mask has the right size.
5030 if (NumElts != M.size())
5031 return false;
5032
5033 // Look for <15, ..., 3, -1, 1, 0>.
5034 for (unsigned i = 0; i != NumElts; ++i)
5035 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
5036 return false;
5037
5038 return true;
5039}
5040
Dale Johannesen2bff5052010-07-29 20:10:08 +00005041// If N is an integer constant that can be moved into a register in one
5042// instruction, return an SDValue of such a constant (will become a MOV
5043// instruction). Otherwise return null.
5044static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005045 const ARMSubtarget *ST, SDLoc dl) {
Dale Johannesen2bff5052010-07-29 20:10:08 +00005046 uint64_t Val;
5047 if (!isa<ConstantSDNode>(N))
5048 return SDValue();
5049 Val = cast<ConstantSDNode>(N)->getZExtValue();
5050
5051 if (ST->isThumb1Only()) {
5052 if (Val <= 255 || ~Val <= 255)
5053 return DAG.getConstant(Val, MVT::i32);
5054 } else {
5055 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
5056 return DAG.getConstant(Val, MVT::i32);
5057 }
5058 return SDValue();
5059}
5060
Bob Wilson2e076c42009-06-22 23:27:02 +00005061// If this is a case we can't handle, return null and let the default
5062// expansion code take care of it.
Bob Wilson6f2b8962011-01-07 21:37:30 +00005063SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
5064 const ARMSubtarget *ST) const {
Bob Wilsonfcd63612009-08-13 01:57:47 +00005065 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005066 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005067 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00005068
5069 APInt SplatBits, SplatUndef;
5070 unsigned SplatBitSize;
5071 bool HasAnyUndefs;
5072 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005073 if (SplatBitSize <= 64) {
Bob Wilson5b2b5042010-06-14 22:19:57 +00005074 // Check if an immediate VMOV works.
Bob Wilsona3f19012010-07-13 21:16:48 +00005075 EVT VmovVT;
Bob Wilson5b2b5042010-06-14 22:19:57 +00005076 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsona3f19012010-07-13 21:16:48 +00005077 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00005078 DAG, VmovVT, VT.is128BitVector(),
5079 VMOVModImm);
Bob Wilsona3f19012010-07-13 21:16:48 +00005080 if (Val.getNode()) {
5081 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005082 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsona3f19012010-07-13 21:16:48 +00005083 }
Bob Wilsonbad47f62010-07-14 06:31:50 +00005084
5085 // Try an immediate VMVN.
Eli Friedmanaa6ec392011-10-13 22:40:23 +00005086 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00005087 Val = isNEONModifiedImm(NegatedImm,
5088 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00005089 DAG, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00005090 VMVNModImm);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005091 if (Val.getNode()) {
5092 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005093 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005094 }
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005095
5096 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedmanc9bf1b12011-12-15 22:56:53 +00005097 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedman4e36a932011-12-09 23:54:42 +00005098 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005099 if (ImmVal != -1) {
5100 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
5101 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
5102 }
5103 }
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005104 }
Bob Wilson0dbdec82009-07-30 00:31:25 +00005105 }
5106
Bob Wilson91fdf682010-05-22 00:23:12 +00005107 // Scan through the operands to see if only one value is used.
James Molloy49bdbce2012-09-06 09:55:02 +00005108 //
5109 // As an optimisation, even if more than one value is used it may be more
5110 // profitable to splat with one value then change some lanes.
5111 //
5112 // Heuristically we decide to do this if the vector has a "dominant" value,
5113 // defined as splatted to more than half of the lanes.
Bob Wilson91fdf682010-05-22 00:23:12 +00005114 unsigned NumElts = VT.getVectorNumElements();
5115 bool isOnlyLowElement = true;
5116 bool usesOnlyOneValue = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005117 bool hasDominantValue = false;
Bob Wilson91fdf682010-05-22 00:23:12 +00005118 bool isConstant = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005119
5120 // Map of the number of times a particular SDValue appears in the
5121 // element list.
James Molloy9d30dc22012-09-06 10:32:08 +00005122 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilson91fdf682010-05-22 00:23:12 +00005123 SDValue Value;
5124 for (unsigned i = 0; i < NumElts; ++i) {
5125 SDValue V = Op.getOperand(i);
5126 if (V.getOpcode() == ISD::UNDEF)
5127 continue;
5128 if (i > 0)
5129 isOnlyLowElement = false;
5130 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
5131 isConstant = false;
5132
James Molloy49bdbce2012-09-06 09:55:02 +00005133 ValueCounts.insert(std::make_pair(V, 0));
James Molloy9d30dc22012-09-06 10:32:08 +00005134 unsigned &Count = ValueCounts[V];
Jim Grosbach54efea02013-03-02 20:16:15 +00005135
James Molloy49bdbce2012-09-06 09:55:02 +00005136 // Is this value dominant? (takes up more than half of the lanes)
5137 if (++Count > (NumElts / 2)) {
5138 hasDominantValue = true;
Bob Wilson91fdf682010-05-22 00:23:12 +00005139 Value = V;
James Molloy49bdbce2012-09-06 09:55:02 +00005140 }
Bob Wilson91fdf682010-05-22 00:23:12 +00005141 }
James Molloy49bdbce2012-09-06 09:55:02 +00005142 if (ValueCounts.size() != 1)
5143 usesOnlyOneValue = false;
5144 if (!Value.getNode() && ValueCounts.size() > 0)
5145 Value = ValueCounts.begin()->first;
Bob Wilson91fdf682010-05-22 00:23:12 +00005146
James Molloy49bdbce2012-09-06 09:55:02 +00005147 if (ValueCounts.size() == 0)
Bob Wilson91fdf682010-05-22 00:23:12 +00005148 return DAG.getUNDEF(VT);
5149
Quentin Colombet0f2fe742013-07-23 22:34:47 +00005150 // Loads are better lowered with insert_vector_elt/ARMISD::BUILD_VECTOR.
5151 // Keep going if we are hitting this case.
5152 if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
Bob Wilson91fdf682010-05-22 00:23:12 +00005153 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
5154
Dale Johannesen2bff5052010-07-29 20:10:08 +00005155 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5156
Dale Johannesen710a2d92010-10-19 20:00:17 +00005157 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
5158 // i32 and try again.
James Molloy49bdbce2012-09-06 09:55:02 +00005159 if (hasDominantValue && EltSize <= 32) {
5160 if (!isConstant) {
5161 SDValue N;
5162
5163 // If we are VDUPing a value that comes directly from a vector, that will
5164 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbacha3c5c762013-03-02 20:16:24 +00005165 // just use VDUPLANE. We can only do this if the lane being extracted
5166 // is at a constant index, as the VDUP from lane instructions only have
5167 // constant-index forms.
5168 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
5169 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangab1409702012-10-15 09:41:32 +00005170 // We need to create a new undef vector to use for the VDUPLANE if the
5171 // size of the vector from which we get the value is different than the
5172 // size of the vector that we need to create. We will insert the element
5173 // such that the register coalescer will remove unnecessary copies.
5174 if (VT != Value->getOperand(0).getValueType()) {
5175 ConstantSDNode *constIndex;
5176 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
5177 assert(constIndex && "The index is not a constant!");
5178 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
5179 VT.getVectorNumElements();
5180 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
5181 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
5182 Value, DAG.getConstant(index, MVT::i32)),
5183 DAG.getConstant(index, MVT::i32));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005184 } else
Silviu Barangab1409702012-10-15 09:41:32 +00005185 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloy49bdbce2012-09-06 09:55:02 +00005186 Value->getOperand(0), Value->getOperand(1));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005187 } else
James Molloy49bdbce2012-09-06 09:55:02 +00005188 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
5189
5190 if (!usesOnlyOneValue) {
5191 // The dominant value was splatted as 'N', but we now have to insert
5192 // all differing elements.
5193 for (unsigned I = 0; I < NumElts; ++I) {
5194 if (Op.getOperand(I) == Value)
5195 continue;
5196 SmallVector<SDValue, 3> Ops;
5197 Ops.push_back(N);
5198 Ops.push_back(Op.getOperand(I));
5199 Ops.push_back(DAG.getConstant(I, MVT::i32));
Craig Topper48d114b2014-04-26 18:35:24 +00005200 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Ops);
James Molloy49bdbce2012-09-06 09:55:02 +00005201 }
5202 }
5203 return N;
5204 }
Dale Johannesen710a2d92010-10-19 20:00:17 +00005205 if (VT.getVectorElementType().isFloatingPoint()) {
5206 SmallVector<SDValue, 8> Ops;
5207 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005208 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen710a2d92010-10-19 20:00:17 +00005209 Op.getOperand(i)));
Nate Begemanca524112010-11-10 21:35:41 +00005210 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00005211 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, Ops);
Dale Johannesenff376752010-10-20 22:03:37 +00005212 Val = LowerBUILD_VECTOR(Val, DAG, ST);
5213 if (Val.getNode())
Wesley Peck527da1b2010-11-23 03:31:01 +00005214 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005215 }
James Molloy49bdbce2012-09-06 09:55:02 +00005216 if (usesOnlyOneValue) {
5217 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
5218 if (isConstant && Val.getNode())
Jim Grosbach54efea02013-03-02 20:16:15 +00005219 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloy49bdbce2012-09-06 09:55:02 +00005220 }
Dale Johannesen2bff5052010-07-29 20:10:08 +00005221 }
5222
5223 // If all elements are constants and the case above didn't get hit, fall back
5224 // to the default expansion, which will generate a load from the constant
5225 // pool.
Bob Wilson91fdf682010-05-22 00:23:12 +00005226 if (isConstant)
5227 return SDValue();
5228
Bob Wilson6f2b8962011-01-07 21:37:30 +00005229 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
5230 if (NumElts >= 4) {
5231 SDValue shuffle = ReconstructShuffle(Op, DAG);
5232 if (shuffle != SDValue())
5233 return shuffle;
5234 }
5235
Bob Wilson91fdf682010-05-22 00:23:12 +00005236 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilsond8a9a042010-06-04 00:04:02 +00005237 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
5238 // will be legalized.
Bob Wilson91fdf682010-05-22 00:23:12 +00005239 if (EltSize >= 32) {
5240 // Do the expansion with floating-point types, since that is what the VFP
5241 // registers are defined to use, and since i64 is not legal.
5242 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5243 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005244 SmallVector<SDValue, 8> Ops;
5245 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005246 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Craig Topper48d114b2014-04-26 18:35:24 +00005247 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005248 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005249 }
5250
Jim Grosbach24e102a2013-07-08 18:18:52 +00005251 // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
5252 // know the default expansion would otherwise fall back on something even
5253 // worse. For a vector with one or two non-undef values, that's
5254 // scalar_to_vector for the elements followed by a shuffle (provided the
5255 // shuffle is valid for the target) and materialization element by element
5256 // on the stack followed by a load for everything else.
5257 if (!isConstant && !usesOnlyOneValue) {
5258 SDValue Vec = DAG.getUNDEF(VT);
5259 for (unsigned i = 0 ; i < NumElts; ++i) {
5260 SDValue V = Op.getOperand(i);
5261 if (V.getOpcode() == ISD::UNDEF)
5262 continue;
5263 SDValue LaneIdx = DAG.getConstant(i, MVT::i32);
5264 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Vec, V, LaneIdx);
5265 }
5266 return Vec;
5267 }
5268
Bob Wilson2e076c42009-06-22 23:27:02 +00005269 return SDValue();
5270}
5271
Bob Wilson6f2b8962011-01-07 21:37:30 +00005272// Gather data to see if the operation can be modelled as a
Andrew Trick5eb0a302011-01-19 02:26:13 +00005273// shuffle in combination with VEXTs.
Eric Christopher2af95512011-01-14 23:50:53 +00005274SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
5275 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005276 SDLoc dl(Op);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005277 EVT VT = Op.getValueType();
5278 unsigned NumElts = VT.getVectorNumElements();
5279
5280 SmallVector<SDValue, 2> SourceVecs;
5281 SmallVector<unsigned, 2> MinElts;
5282 SmallVector<unsigned, 2> MaxElts;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005283
Bob Wilson6f2b8962011-01-07 21:37:30 +00005284 for (unsigned i = 0; i < NumElts; ++i) {
5285 SDValue V = Op.getOperand(i);
5286 if (V.getOpcode() == ISD::UNDEF)
5287 continue;
5288 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
5289 // A shuffle can only come from building a vector from various
5290 // elements of other vectors.
5291 return SDValue();
Eli Friedman74d1da52011-10-14 23:58:49 +00005292 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
5293 VT.getVectorElementType()) {
5294 // This code doesn't know how to handle shuffles where the vector
5295 // element types do not match (this happens because type legalization
5296 // promotes the return type of EXTRACT_VECTOR_ELT).
5297 // FIXME: It might be appropriate to extend this code to handle
5298 // mismatched types.
5299 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005300 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005301
Bob Wilson6f2b8962011-01-07 21:37:30 +00005302 // Record this extraction against the appropriate vector if possible...
5303 SDValue SourceVec = V.getOperand(0);
Jim Grosbach6df755c2012-07-25 17:02:47 +00005304 // If the element number isn't a constant, we can't effectively
5305 // analyze what's going on.
5306 if (!isa<ConstantSDNode>(V.getOperand(1)))
5307 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005308 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
5309 bool FoundSource = false;
5310 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
5311 if (SourceVecs[j] == SourceVec) {
5312 if (MinElts[j] > EltNo)
5313 MinElts[j] = EltNo;
5314 if (MaxElts[j] < EltNo)
5315 MaxElts[j] = EltNo;
5316 FoundSource = true;
5317 break;
5318 }
5319 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005320
Bob Wilson6f2b8962011-01-07 21:37:30 +00005321 // Or record a new source if not...
5322 if (!FoundSource) {
5323 SourceVecs.push_back(SourceVec);
5324 MinElts.push_back(EltNo);
5325 MaxElts.push_back(EltNo);
5326 }
5327 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005328
Bob Wilson6f2b8962011-01-07 21:37:30 +00005329 // Currently only do something sane when at most two source vectors
5330 // involved.
5331 if (SourceVecs.size() > 2)
5332 return SDValue();
5333
5334 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
5335 int VEXTOffsets[2] = {0, 0};
Andrew Trick5eb0a302011-01-19 02:26:13 +00005336
Bob Wilson6f2b8962011-01-07 21:37:30 +00005337 // This loop extracts the usage patterns of the source vectors
5338 // and prepares appropriate SDValues for a shuffle if possible.
5339 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
5340 if (SourceVecs[i].getValueType() == VT) {
5341 // No VEXT necessary
5342 ShuffleSrcs[i] = SourceVecs[i];
5343 VEXTOffsets[i] = 0;
5344 continue;
5345 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
5346 // It probably isn't worth padding out a smaller vector just to
5347 // break it down again in a shuffle.
5348 return SDValue();
5349 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005350
Bob Wilson6f2b8962011-01-07 21:37:30 +00005351 // Since only 64-bit and 128-bit vectors are legal on ARM and
5352 // we've eliminated the other cases...
Bob Wilson3fa9c062011-01-07 23:40:46 +00005353 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
5354 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick5eb0a302011-01-19 02:26:13 +00005355
Bob Wilson6f2b8962011-01-07 21:37:30 +00005356 if (MaxElts[i] - MinElts[i] >= NumElts) {
5357 // Span too large for a VEXT to cope
5358 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005359 }
5360
Bob Wilson6f2b8962011-01-07 21:37:30 +00005361 if (MinElts[i] >= NumElts) {
5362 // The extraction can just take the second half
5363 VEXTOffsets[i] = NumElts;
Eric Christopher2af95512011-01-14 23:50:53 +00005364 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5365 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005366 DAG.getIntPtrConstant(NumElts));
5367 } else if (MaxElts[i] < NumElts) {
5368 // The extraction can just take the first half
5369 VEXTOffsets[i] = 0;
Eric Christopher2af95512011-01-14 23:50:53 +00005370 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5371 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005372 DAG.getIntPtrConstant(0));
5373 } else {
5374 // An actual VEXT is needed
5375 VEXTOffsets[i] = MinElts[i];
Eric Christopher2af95512011-01-14 23:50:53 +00005376 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5377 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005378 DAG.getIntPtrConstant(0));
Eric Christopher2af95512011-01-14 23:50:53 +00005379 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5380 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005381 DAG.getIntPtrConstant(NumElts));
5382 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
5383 DAG.getConstant(VEXTOffsets[i], MVT::i32));
5384 }
5385 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005386
Bob Wilson6f2b8962011-01-07 21:37:30 +00005387 SmallVector<int, 8> Mask;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005388
Bob Wilson6f2b8962011-01-07 21:37:30 +00005389 for (unsigned i = 0; i < NumElts; ++i) {
5390 SDValue Entry = Op.getOperand(i);
5391 if (Entry.getOpcode() == ISD::UNDEF) {
5392 Mask.push_back(-1);
5393 continue;
5394 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005395
Bob Wilson6f2b8962011-01-07 21:37:30 +00005396 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher2af95512011-01-14 23:50:53 +00005397 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
5398 .getOperand(1))->getSExtValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005399 if (ExtractVec == SourceVecs[0]) {
5400 Mask.push_back(ExtractElt - VEXTOffsets[0]);
5401 } else {
5402 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
5403 }
5404 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005405
Bob Wilson6f2b8962011-01-07 21:37:30 +00005406 // Final check before we try to produce nonsense...
5407 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher2af95512011-01-14 23:50:53 +00005408 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
5409 &Mask[0]);
Andrew Trick5eb0a302011-01-19 02:26:13 +00005410
Bob Wilson6f2b8962011-01-07 21:37:30 +00005411 return SDValue();
5412}
5413
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005414/// isShuffleMaskLegal - Targets can use this to indicate that they only
5415/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5416/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5417/// are assumed to be legal.
5418bool
5419ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
5420 EVT VT) const {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005421 if (VT.getVectorNumElements() == 4 &&
5422 (VT.is128BitVector() || VT.is64BitVector())) {
5423 unsigned PFIndexes[4];
5424 for (unsigned i = 0; i != 4; ++i) {
5425 if (M[i] < 0)
5426 PFIndexes[i] = 8;
5427 else
5428 PFIndexes[i] = M[i];
5429 }
5430
5431 // Compute the index in the perfect shuffle table.
5432 unsigned PFTableIndex =
5433 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
5434 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5435 unsigned Cost = (PFEntry >> 30);
5436
5437 if (Cost <= 4)
5438 return true;
5439 }
5440
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005441 bool ReverseVEXT;
Bob Wilsona7062312009-08-21 20:54:19 +00005442 unsigned Imm, WhichResult;
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005443
Bob Wilson846bd792010-06-07 23:53:38 +00005444 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5445 return (EltSize >= 32 ||
5446 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005447 isVREVMask(M, VT, 64) ||
5448 isVREVMask(M, VT, 32) ||
5449 isVREVMask(M, VT, 16) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005450 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling865f8b52011-03-15 21:15:20 +00005451 isVTBLMask(M, VT) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005452 isVTRNMask(M, VT, WhichResult) ||
5453 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson0bbd3072009-12-03 06:40:55 +00005454 isVZIPMask(M, VT, WhichResult) ||
5455 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
5456 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005457 isVZIP_v_undef_Mask(M, VT, WhichResult) ||
5458 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005459}
5460
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005461/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5462/// the specified operations to build the shuffle.
5463static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
5464 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005465 SDLoc dl) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005466 unsigned OpNum = (PFEntry >> 26) & 0x0F;
5467 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
5468 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
5469
5470 enum {
5471 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
5472 OP_VREV,
5473 OP_VDUP0,
5474 OP_VDUP1,
5475 OP_VDUP2,
5476 OP_VDUP3,
5477 OP_VEXT1,
5478 OP_VEXT2,
5479 OP_VEXT3,
5480 OP_VUZPL, // VUZP, left result
5481 OP_VUZPR, // VUZP, right result
5482 OP_VZIPL, // VZIP, left result
5483 OP_VZIPR, // VZIP, right result
5484 OP_VTRNL, // VTRN, left result
5485 OP_VTRNR // VTRN, right result
5486 };
5487
5488 if (OpNum == OP_COPY) {
5489 if (LHSID == (1*9+2)*9+3) return LHS;
5490 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5491 return RHS;
5492 }
5493
5494 SDValue OpLHS, OpRHS;
5495 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5496 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
5497 EVT VT = OpLHS.getValueType();
5498
5499 switch (OpNum) {
5500 default: llvm_unreachable("Unknown shuffle opcode!");
5501 case OP_VREV:
Tanya Lattner48b182c2011-05-18 06:42:21 +00005502 // VREV divides the vector in half and swaps within the half.
Tanya Lattner1d117202011-05-18 21:44:54 +00005503 if (VT.getVectorElementType() == MVT::i32 ||
5504 VT.getVectorElementType() == MVT::f32)
Tanya Lattner48b182c2011-05-18 06:42:21 +00005505 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
5506 // vrev <4 x i16> -> VREV32
5507 if (VT.getVectorElementType() == MVT::i16)
5508 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
5509 // vrev <4 x i8> -> VREV16
5510 assert(VT.getVectorElementType() == MVT::i8);
5511 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005512 case OP_VDUP0:
5513 case OP_VDUP1:
5514 case OP_VDUP2:
5515 case OP_VDUP3:
5516 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005517 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005518 case OP_VEXT1:
5519 case OP_VEXT2:
5520 case OP_VEXT3:
5521 return DAG.getNode(ARMISD::VEXT, dl, VT,
5522 OpLHS, OpRHS,
5523 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
5524 case OP_VUZPL:
5525 case OP_VUZPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005526 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005527 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
5528 case OP_VZIPL:
5529 case OP_VZIPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005530 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005531 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
5532 case OP_VTRNL:
5533 case OP_VTRNR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005534 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5535 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005536 }
5537}
5538
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005539static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005540 ArrayRef<int> ShuffleMask,
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005541 SelectionDAG &DAG) {
5542 // Check to see if we can use the VTBL instruction.
5543 SDValue V1 = Op.getOperand(0);
5544 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005545 SDLoc DL(Op);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005546
5547 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramer339ced42012-01-15 13:16:05 +00005548 for (ArrayRef<int>::iterator
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005549 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
5550 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
5551
5552 if (V2.getNode()->getOpcode() == ISD::UNDEF)
5553 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
Craig Topper48d114b2014-04-26 18:35:24 +00005554 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlingebecb332011-03-15 20:47:26 +00005555
Owen Anderson77aa2662011-04-05 21:48:57 +00005556 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Craig Topper48d114b2014-04-26 18:35:24 +00005557 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005558}
5559
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005560static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
5561 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005562 SDLoc DL(Op);
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005563 SDValue OpLHS = Op.getOperand(0);
5564 EVT VT = OpLHS.getValueType();
5565
5566 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
5567 "Expect an v8i16/v16i8 type");
5568 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
5569 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
5570 // extract the first 8 bytes into the top double word and the last 8 bytes
5571 // into the bottom double word. The v8i16 case is similar.
5572 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
5573 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
5574 DAG.getConstant(ExtractNum, MVT::i32));
5575}
5576
Bob Wilson2e076c42009-06-22 23:27:02 +00005577static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005578 SDValue V1 = Op.getOperand(0);
5579 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005580 SDLoc dl(Op);
Bob Wilsonea3a4022009-08-12 22:31:50 +00005581 EVT VT = Op.getValueType();
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005582 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsonea3a4022009-08-12 22:31:50 +00005583
Bob Wilsonc6800b52009-08-13 02:13:04 +00005584 // Convert shuffles that are directly supported on NEON to target-specific
5585 // DAG nodes, instead of keeping them as shuffles and matching them again
5586 // during code selection. This is more efficient and avoids the possibility
5587 // of inconsistencies between legalization and selection.
Bob Wilson3e4c0122009-08-13 06:01:30 +00005588 // FIXME: floating-point vectors should be canonicalized to integer vectors
5589 // of the same time so that they get CSEd properly.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005590 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005591
Bob Wilson846bd792010-06-07 23:53:38 +00005592 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5593 if (EltSize <= 32) {
5594 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
5595 int Lane = SVN->getSplatIndex();
5596 // If this is undef splat, generate it via "just" vdup, if possible.
5597 if (Lane == -1) Lane = 0;
Anton Korobeynikov4d237542009-11-02 00:12:06 +00005598
Dan Gohman198b7ff2011-11-03 21:49:52 +00005599 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson846bd792010-06-07 23:53:38 +00005600 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5601 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5602 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00005603 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
5604 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
5605 // reaches it).
5606 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
5607 !isa<ConstantSDNode>(V1.getOperand(0))) {
5608 bool IsScalarToVector = true;
5609 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
5610 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
5611 IsScalarToVector = false;
5612 break;
5613 }
5614 if (IsScalarToVector)
5615 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5616 }
Bob Wilson846bd792010-06-07 23:53:38 +00005617 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
5618 DAG.getConstant(Lane, MVT::i32));
Bob Wilsoneb54d512009-08-14 05:13:08 +00005619 }
Bob Wilson846bd792010-06-07 23:53:38 +00005620
5621 bool ReverseVEXT;
5622 unsigned Imm;
5623 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
5624 if (ReverseVEXT)
5625 std::swap(V1, V2);
5626 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
5627 DAG.getConstant(Imm, MVT::i32));
5628 }
5629
5630 if (isVREVMask(ShuffleMask, VT, 64))
5631 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
5632 if (isVREVMask(ShuffleMask, VT, 32))
5633 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
5634 if (isVREVMask(ShuffleMask, VT, 16))
5635 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
5636
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005637 if (V2->getOpcode() == ISD::UNDEF &&
5638 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
5639 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
5640 DAG.getConstant(Imm, MVT::i32));
5641 }
5642
Bob Wilson846bd792010-06-07 23:53:38 +00005643 // Check for Neon shuffles that modify both input vectors in place.
5644 // If both results are used, i.e., if there are two shuffles with the same
5645 // source operands and with masks corresponding to both results of one of
5646 // these operations, DAG memoization will ensure that a single node is
5647 // used for both shuffles.
5648 unsigned WhichResult;
5649 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5650 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5651 V1, V2).getValue(WhichResult);
5652 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5653 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5654 V1, V2).getValue(WhichResult);
5655 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5656 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5657 V1, V2).getValue(WhichResult);
5658
5659 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5660 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5661 V1, V1).getValue(WhichResult);
5662 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5663 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5664 V1, V1).getValue(WhichResult);
5665 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5666 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5667 V1, V1).getValue(WhichResult);
Bob Wilsoncce31f62009-08-14 05:08:32 +00005668 }
Bob Wilson32cd8552009-08-19 17:03:43 +00005669
Bob Wilsona7062312009-08-21 20:54:19 +00005670 // If the shuffle is not directly supported and it has 4 elements, use
5671 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilson91fdf682010-05-22 00:23:12 +00005672 unsigned NumElts = VT.getVectorNumElements();
5673 if (NumElts == 4) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005674 unsigned PFIndexes[4];
5675 for (unsigned i = 0; i != 4; ++i) {
5676 if (ShuffleMask[i] < 0)
5677 PFIndexes[i] = 8;
5678 else
5679 PFIndexes[i] = ShuffleMask[i];
5680 }
5681
5682 // Compute the index in the perfect shuffle table.
5683 unsigned PFTableIndex =
5684 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005685 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5686 unsigned Cost = (PFEntry >> 30);
5687
5688 if (Cost <= 4)
5689 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
5690 }
Bob Wilsonea3a4022009-08-12 22:31:50 +00005691
Bob Wilsond8a9a042010-06-04 00:04:02 +00005692 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilson91fdf682010-05-22 00:23:12 +00005693 if (EltSize >= 32) {
5694 // Do the expansion with floating-point types, since that is what the VFP
5695 // registers are defined to use, and since i64 is not legal.
5696 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5697 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00005698 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
5699 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005700 SmallVector<SDValue, 8> Ops;
Bob Wilson91fdf682010-05-22 00:23:12 +00005701 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson59549942010-05-20 18:39:53 +00005702 if (ShuffleMask[i] < 0)
Bob Wilsond8a9a042010-06-04 00:04:02 +00005703 Ops.push_back(DAG.getUNDEF(EltVT));
5704 else
5705 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
5706 ShuffleMask[i] < (int)NumElts ? V1 : V2,
5707 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
5708 MVT::i32)));
Bob Wilson59549942010-05-20 18:39:53 +00005709 }
Craig Topper48d114b2014-04-26 18:35:24 +00005710 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005711 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson59549942010-05-20 18:39:53 +00005712 }
5713
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005714 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
5715 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
5716
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005717 if (VT == MVT::v8i8) {
5718 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
5719 if (NewOp.getNode())
5720 return NewOp;
5721 }
5722
Bob Wilson6f34e272009-08-14 05:16:33 +00005723 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00005724}
5725
Eli Friedmana5e244c2011-10-24 23:08:52 +00005726static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
5727 // INSERT_VECTOR_ELT is legal only for immediate indexes.
5728 SDValue Lane = Op.getOperand(2);
5729 if (!isa<ConstantSDNode>(Lane))
5730 return SDValue();
5731
5732 return Op;
5733}
5734
Bob Wilson2e076c42009-06-22 23:27:02 +00005735static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilsonceb49292010-11-03 16:24:50 +00005736 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson2e076c42009-06-22 23:27:02 +00005737 SDValue Lane = Op.getOperand(1);
Bob Wilsonceb49292010-11-03 16:24:50 +00005738 if (!isa<ConstantSDNode>(Lane))
5739 return SDValue();
5740
5741 SDValue Vec = Op.getOperand(0);
5742 if (Op.getValueType() == MVT::i32 &&
5743 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005744 SDLoc dl(Op);
Bob Wilsonceb49292010-11-03 16:24:50 +00005745 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
5746 }
5747
5748 return Op;
Bob Wilson2e076c42009-06-22 23:27:02 +00005749}
5750
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005751static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5752 // The only time a CONCAT_VECTORS operation can have legal types is when
5753 // two 64-bit vectors are concatenated to a 128-bit vector.
5754 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
5755 "unexpected CONCAT_VECTORS");
Andrew Trickef9de2a2013-05-25 02:42:55 +00005756 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00005757 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005758 SDValue Op0 = Op.getOperand(0);
5759 SDValue Op1 = Op.getOperand(1);
5760 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005761 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005762 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005763 DAG.getIntPtrConstant(0));
5764 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005765 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005766 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005767 DAG.getIntPtrConstant(1));
Wesley Peck527da1b2010-11-23 03:31:01 +00005768 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005769}
5770
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005771/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
5772/// element has been zero/sign-extended, depending on the isSigned parameter,
5773/// from an integer type half its size.
5774static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
5775 bool isSigned) {
5776 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
5777 EVT VT = N->getValueType(0);
5778 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
5779 SDNode *BVN = N->getOperand(0).getNode();
5780 if (BVN->getValueType(0) != MVT::v4i32 ||
5781 BVN->getOpcode() != ISD::BUILD_VECTOR)
5782 return false;
5783 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5784 unsigned HiElt = 1 - LoElt;
5785 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
5786 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
5787 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
5788 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
5789 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
5790 return false;
5791 if (isSigned) {
5792 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
5793 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
5794 return true;
5795 } else {
5796 if (Hi0->isNullValue() && Hi1->isNullValue())
5797 return true;
5798 }
5799 return false;
5800 }
5801
5802 if (N->getOpcode() != ISD::BUILD_VECTOR)
5803 return false;
5804
5805 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5806 SDNode *Elt = N->getOperand(i).getNode();
5807 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
5808 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5809 unsigned HalfSize = EltSize / 2;
5810 if (isSigned) {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005811 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005812 return false;
5813 } else {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005814 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005815 return false;
5816 }
5817 continue;
5818 }
5819 return false;
5820 }
5821
5822 return true;
5823}
5824
5825/// isSignExtended - Check if a node is a vector value that is sign-extended
5826/// or a constant BUILD_VECTOR with sign-extended elements.
5827static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
5828 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
5829 return true;
5830 if (isExtendedBUILD_VECTOR(N, DAG, true))
5831 return true;
5832 return false;
5833}
5834
5835/// isZeroExtended - Check if a node is a vector value that is zero-extended
5836/// or a constant BUILD_VECTOR with zero-extended elements.
5837static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
5838 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
5839 return true;
5840 if (isExtendedBUILD_VECTOR(N, DAG, false))
5841 return true;
5842 return false;
5843}
5844
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005845static EVT getExtensionTo64Bits(const EVT &OrigVT) {
5846 if (OrigVT.getSizeInBits() >= 64)
5847 return OrigVT;
5848
5849 assert(OrigVT.isSimple() && "Expecting a simple value type");
5850
5851 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
5852 switch (OrigSimpleTy) {
5853 default: llvm_unreachable("Unexpected Vector Type");
5854 case MVT::v2i8:
5855 case MVT::v2i16:
5856 return MVT::v2i32;
5857 case MVT::v4i8:
5858 return MVT::v4i16;
5859 }
5860}
5861
Sebastian Popa204f722012-11-30 19:08:04 +00005862/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
5863/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
5864/// We insert the required extension here to get the vector to fill a D register.
5865static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
5866 const EVT &OrigTy,
5867 const EVT &ExtTy,
5868 unsigned ExtOpcode) {
5869 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
5870 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
5871 // 64-bits we need to insert a new extension so that it will be 64-bits.
5872 assert(ExtTy.is128BitVector() && "Unexpected extension size");
5873 if (OrigTy.getSizeInBits() >= 64)
5874 return N;
5875
5876 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005877 EVT NewVT = getExtensionTo64Bits(OrigTy);
5878
Andrew Trickef9de2a2013-05-25 02:42:55 +00005879 return DAG.getNode(ExtOpcode, SDLoc(N), NewVT, N);
Sebastian Popa204f722012-11-30 19:08:04 +00005880}
5881
5882/// SkipLoadExtensionForVMULL - return a load of the original vector size that
5883/// does not do any sign/zero extension. If the original vector is less
5884/// than 64 bits, an appropriate extension will be added after the load to
5885/// reach a total size of 64 bits. We have to add the extension separately
5886/// because ARM does not have a sign/zero extending load for vectors.
5887static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005888 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
5889
5890 // The load already has the right type.
5891 if (ExtendedTy == LD->getMemoryVT())
Andrew Trickef9de2a2013-05-25 02:42:55 +00005892 return DAG.getLoad(LD->getMemoryVT(), SDLoc(LD), LD->getChain(),
Sebastian Popa204f722012-11-30 19:08:04 +00005893 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
5894 LD->isNonTemporal(), LD->isInvariant(),
5895 LD->getAlignment());
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005896
5897 // We need to create a zextload/sextload. We cannot just create a load
5898 // followed by a zext/zext node because LowerMUL is also run during normal
5899 // operation legalization where we can't create illegal types.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005900 return DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD), ExtendedTy,
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005901 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00005902 LD->getMemoryVT(), LD->isVolatile(), LD->isInvariant(),
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005903 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popa204f722012-11-30 19:08:04 +00005904}
5905
5906/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
5907/// extending load, or BUILD_VECTOR with extended elements, return the
5908/// unextended value. The unextended vector should be 64 bits so that it can
5909/// be used as an operand to a VMULL instruction. If the original vector size
5910/// before extension is less than 64 bits we add a an extension to resize
5911/// the vector to 64 bits.
5912static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilson38ab35a2010-09-01 23:50:19 +00005913 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popa204f722012-11-30 19:08:04 +00005914 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
5915 N->getOperand(0)->getValueType(0),
5916 N->getValueType(0),
5917 N->getOpcode());
5918
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005919 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popa204f722012-11-30 19:08:04 +00005920 return SkipLoadExtensionForVMULL(LD, DAG);
5921
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005922 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
5923 // have been legalized as a BITCAST from v4i32.
5924 if (N->getOpcode() == ISD::BITCAST) {
5925 SDNode *BVN = N->getOperand(0).getNode();
5926 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
5927 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
5928 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005929 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N), MVT::v2i32,
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005930 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
5931 }
5932 // Construct a new BUILD_VECTOR with elements truncated to half the size.
5933 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
5934 EVT VT = N->getValueType(0);
5935 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
5936 unsigned NumElts = VT.getVectorNumElements();
5937 MVT TruncVT = MVT::getIntegerVT(EltSize);
5938 SmallVector<SDValue, 8> Ops;
5939 for (unsigned i = 0; i != NumElts; ++i) {
5940 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
5941 const APInt &CInt = C->getAPIntValue();
Bob Wilson9245c932012-04-30 16:53:34 +00005942 // Element types smaller than 32 bits are not legal, so use i32 elements.
5943 // The values are implicitly truncated so sext vs. zext doesn't matter.
5944 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005945 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00005946 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N),
Craig Topper48d114b2014-04-26 18:35:24 +00005947 MVT::getVectorVT(TruncVT, NumElts), Ops);
Bob Wilson38ab35a2010-09-01 23:50:19 +00005948}
5949
Evan Chenge2086e72011-03-29 01:56:09 +00005950static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
5951 unsigned Opcode = N->getOpcode();
5952 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5953 SDNode *N0 = N->getOperand(0).getNode();
5954 SDNode *N1 = N->getOperand(1).getNode();
5955 return N0->hasOneUse() && N1->hasOneUse() &&
5956 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
5957 }
5958 return false;
5959}
5960
5961static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
5962 unsigned Opcode = N->getOpcode();
5963 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5964 SDNode *N0 = N->getOperand(0).getNode();
5965 SDNode *N1 = N->getOperand(1).getNode();
5966 return N0->hasOneUse() && N1->hasOneUse() &&
5967 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
5968 }
5969 return false;
5970}
5971
Bob Wilson38ab35a2010-09-01 23:50:19 +00005972static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
5973 // Multiplications are only custom-lowered for 128-bit vectors so that
5974 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
5975 EVT VT = Op.getValueType();
Sebastian Popa204f722012-11-30 19:08:04 +00005976 assert(VT.is128BitVector() && VT.isInteger() &&
5977 "unexpected type for custom-lowering ISD::MUL");
Bob Wilson38ab35a2010-09-01 23:50:19 +00005978 SDNode *N0 = Op.getOperand(0).getNode();
5979 SDNode *N1 = Op.getOperand(1).getNode();
5980 unsigned NewOpc = 0;
Evan Chenge2086e72011-03-29 01:56:09 +00005981 bool isMLA = false;
5982 bool isN0SExt = isSignExtended(N0, DAG);
5983 bool isN1SExt = isSignExtended(N1, DAG);
5984 if (isN0SExt && isN1SExt)
Bob Wilson38ab35a2010-09-01 23:50:19 +00005985 NewOpc = ARMISD::VMULLs;
Evan Chenge2086e72011-03-29 01:56:09 +00005986 else {
5987 bool isN0ZExt = isZeroExtended(N0, DAG);
5988 bool isN1ZExt = isZeroExtended(N1, DAG);
5989 if (isN0ZExt && isN1ZExt)
5990 NewOpc = ARMISD::VMULLu;
5991 else if (isN1SExt || isN1ZExt) {
5992 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
5993 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
5994 if (isN1SExt && isAddSubSExt(N0, DAG)) {
5995 NewOpc = ARMISD::VMULLs;
5996 isMLA = true;
5997 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
5998 NewOpc = ARMISD::VMULLu;
5999 isMLA = true;
6000 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
6001 std::swap(N0, N1);
6002 NewOpc = ARMISD::VMULLu;
6003 isMLA = true;
6004 }
6005 }
6006
6007 if (!NewOpc) {
6008 if (VT == MVT::v2i64)
6009 // Fall through to expand this. It is not legal.
6010 return SDValue();
6011 else
6012 // Other vector multiplications are legal.
6013 return Op;
6014 }
6015 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006016
6017 // Legalize to a VMULL instruction.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006018 SDLoc DL(Op);
Evan Chenge2086e72011-03-29 01:56:09 +00006019 SDValue Op0;
Sebastian Popa204f722012-11-30 19:08:04 +00006020 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006021 if (!isMLA) {
Sebastian Popa204f722012-11-30 19:08:04 +00006022 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006023 assert(Op0.getValueType().is64BitVector() &&
6024 Op1.getValueType().is64BitVector() &&
6025 "unexpected types for extended operands to VMULL");
6026 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
6027 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006028
Evan Chenge2086e72011-03-29 01:56:09 +00006029 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
6030 // isel lowering to take advantage of no-stall back to back vmul + vmla.
6031 // vmull q0, d4, d6
6032 // vmlal q0, d5, d6
6033 // is faster than
6034 // vaddl q0, d4, d5
6035 // vmovl q1, d6
6036 // vmul q0, q0, q1
Sebastian Popa204f722012-11-30 19:08:04 +00006037 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
6038 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006039 EVT Op1VT = Op1.getValueType();
6040 return DAG.getNode(N0->getOpcode(), DL, VT,
6041 DAG.getNode(NewOpc, DL, VT,
6042 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
6043 DAG.getNode(NewOpc, DL, VT,
6044 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilson38ab35a2010-09-01 23:50:19 +00006045}
6046
Owen Anderson77aa2662011-04-05 21:48:57 +00006047static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006048LowerSDIV_v4i8(SDValue X, SDValue Y, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00006049 // Convert to float
6050 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
6051 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
6052 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
6053 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
6054 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
6055 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
6056 // Get reciprocal estimate.
6057 // float4 recip = vrecpeq_f32(yf);
Owen Anderson77aa2662011-04-05 21:48:57 +00006058 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006059 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
6060 // Because char has a smaller range than uchar, we can actually get away
6061 // without any newton steps. This requires that we use a weird bias
6062 // of 0xb000, however (again, this has been exhaustively tested).
6063 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
6064 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
6065 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
6066 Y = DAG.getConstant(0xb000, MVT::i32);
6067 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
6068 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
6069 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
6070 // Convert back to short.
6071 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
6072 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
6073 return X;
6074}
6075
Owen Anderson77aa2662011-04-05 21:48:57 +00006076static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006077LowerSDIV_v4i16(SDValue N0, SDValue N1, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00006078 SDValue N2;
6079 // Convert to float.
6080 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
6081 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
6082 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
6083 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
6084 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
6085 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006086
Nate Begemanfa62d502011-02-11 20:53:29 +00006087 // Use reciprocal estimate and one refinement step.
6088 // float4 recip = vrecpeq_f32(yf);
6089 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006090 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006091 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006092 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006093 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
6094 N1, N2);
6095 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6096 // Because short has a smaller range than ushort, we can actually get away
6097 // with only a single newton step. This requires that we use a weird bias
6098 // of 89, however (again, this has been exhaustively tested).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006099 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begemanfa62d502011-02-11 20:53:29 +00006100 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6101 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006102 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006103 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6104 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6105 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6106 // Convert back to integer and return.
6107 // return vmovn_s32(vcvt_s32_f32(result));
6108 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6109 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6110 return N0;
6111}
6112
6113static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
6114 EVT VT = Op.getValueType();
6115 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6116 "unexpected type for custom-lowering ISD::SDIV");
6117
Andrew Trickef9de2a2013-05-25 02:42:55 +00006118 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006119 SDValue N0 = Op.getOperand(0);
6120 SDValue N1 = Op.getOperand(1);
6121 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006122
Nate Begemanfa62d502011-02-11 20:53:29 +00006123 if (VT == MVT::v8i8) {
6124 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
6125 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006126
Nate Begemanfa62d502011-02-11 20:53:29 +00006127 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6128 DAG.getIntPtrConstant(4));
6129 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00006130 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00006131 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6132 DAG.getIntPtrConstant(0));
6133 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
6134 DAG.getIntPtrConstant(0));
6135
6136 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
6137 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
6138
6139 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6140 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006141
Nate Begemanfa62d502011-02-11 20:53:29 +00006142 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
6143 return N0;
6144 }
6145 return LowerSDIV_v4i16(N0, N1, dl, DAG);
6146}
6147
6148static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
6149 EVT VT = Op.getValueType();
6150 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6151 "unexpected type for custom-lowering ISD::UDIV");
6152
Andrew Trickef9de2a2013-05-25 02:42:55 +00006153 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006154 SDValue N0 = Op.getOperand(0);
6155 SDValue N1 = Op.getOperand(1);
6156 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006157
Nate Begemanfa62d502011-02-11 20:53:29 +00006158 if (VT == MVT::v8i8) {
6159 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
6160 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006161
Nate Begemanfa62d502011-02-11 20:53:29 +00006162 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6163 DAG.getIntPtrConstant(4));
6164 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00006165 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00006166 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
6167 DAG.getIntPtrConstant(0));
6168 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
6169 DAG.getIntPtrConstant(0));
Owen Anderson77aa2662011-04-05 21:48:57 +00006170
Nate Begemanfa62d502011-02-11 20:53:29 +00006171 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
6172 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson77aa2662011-04-05 21:48:57 +00006173
Nate Begemanfa62d502011-02-11 20:53:29 +00006174 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6175 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006176
6177 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begemanfa62d502011-02-11 20:53:29 +00006178 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
6179 N0);
6180 return N0;
6181 }
Owen Anderson77aa2662011-04-05 21:48:57 +00006182
Nate Begemanfa62d502011-02-11 20:53:29 +00006183 // v4i16 sdiv ... Convert to float.
6184 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
6185 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
6186 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
6187 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
6188 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006189 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begemanfa62d502011-02-11 20:53:29 +00006190
6191 // Use reciprocal estimate and two refinement steps.
6192 // float4 recip = vrecpeq_f32(yf);
6193 // recip *= vrecpsq_f32(yf, recip);
6194 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006195 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006196 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006197 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006198 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006199 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006200 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson77aa2662011-04-05 21:48:57 +00006201 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00006202 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006203 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006204 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6205 // Simply multiplying by the reciprocal estimate can leave us a few ulps
6206 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
6207 // and that it will never cause us to return an answer too large).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006208 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006209 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6210 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
6211 N1 = DAG.getConstant(2, MVT::i32);
6212 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6213 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6214 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6215 // Convert back to integer and return.
6216 // return vmovn_u32(vcvt_s32_f32(result));
6217 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6218 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6219 return N0;
6220}
6221
Evan Chenge8916542011-08-30 01:34:54 +00006222static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
6223 EVT VT = Op.getNode()->getValueType(0);
6224 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
6225
6226 unsigned Opc;
6227 bool ExtraOp = false;
6228 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00006229 default: llvm_unreachable("Invalid code");
Evan Chenge8916542011-08-30 01:34:54 +00006230 case ISD::ADDC: Opc = ARMISD::ADDC; break;
6231 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
6232 case ISD::SUBC: Opc = ARMISD::SUBC; break;
6233 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
6234 }
6235
6236 if (!ExtraOp)
Andrew Trickef9de2a2013-05-25 02:42:55 +00006237 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006238 Op.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006239 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006240 Op.getOperand(1), Op.getOperand(2));
6241}
6242
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006243SDValue ARMTargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
6244 assert(Subtarget->isTargetDarwin());
6245
6246 // For iOS, we want to call an alternative entry point: __sincos_stret,
6247 // return values are passed via sret.
6248 SDLoc dl(Op);
6249 SDValue Arg = Op.getOperand(0);
6250 EVT ArgVT = Arg.getValueType();
6251 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
6252
6253 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
6254 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6255
6256 // Pair of floats / doubles used to pass the result.
6257 StructType *RetTy = StructType::get(ArgTy, ArgTy, NULL);
6258
6259 // Create stack object for sret.
6260 const uint64_t ByteSize = TLI.getDataLayout()->getTypeAllocSize(RetTy);
6261 const unsigned StackAlign = TLI.getDataLayout()->getPrefTypeAlignment(RetTy);
6262 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
6263 SDValue SRet = DAG.getFrameIndex(FrameIdx, TLI.getPointerTy());
6264
6265 ArgListTy Args;
6266 ArgListEntry Entry;
6267
6268 Entry.Node = SRet;
6269 Entry.Ty = RetTy->getPointerTo();
6270 Entry.isSExt = false;
6271 Entry.isZExt = false;
6272 Entry.isSRet = true;
6273 Args.push_back(Entry);
6274
6275 Entry.Node = Arg;
6276 Entry.Ty = ArgTy;
6277 Entry.isSExt = false;
6278 Entry.isZExt = false;
6279 Args.push_back(Entry);
6280
6281 const char *LibcallName = (ArgVT == MVT::f64)
6282 ? "__sincos_stret" : "__sincosf_stret";
6283 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
6284
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006285 TargetLowering::CallLoweringInfo CLI(DAG);
6286 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
6287 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()), Callee,
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00006288 std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006289 .setDiscardResult();
6290
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006291 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
6292
6293 SDValue LoadSin = DAG.getLoad(ArgVT, dl, CallResult.second, SRet,
6294 MachinePointerInfo(), false, false, false, 0);
6295
6296 // Address of cos field.
6297 SDValue Add = DAG.getNode(ISD::ADD, dl, getPointerTy(), SRet,
6298 DAG.getIntPtrConstant(ArgVT.getStoreSize()));
6299 SDValue LoadCos = DAG.getLoad(ArgVT, dl, LoadSin.getValue(1), Add,
6300 MachinePointerInfo(), false, false, false, 0);
6301
6302 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
6303 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys,
6304 LoadSin.getValue(0), LoadCos.getValue(0));
6305}
6306
Eli Friedman10f9ce22011-09-15 22:26:18 +00006307static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanba912e02011-09-15 22:18:49 +00006308 // Monotonic load/store is legal for all targets
6309 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
6310 return Op;
6311
Alp Tokercb402912014-01-24 17:20:08 +00006312 // Acquire/Release load/store is not legal for targets without a
Eli Friedmanba912e02011-09-15 22:18:49 +00006313 // dmb or equivalent available.
6314 return SDValue();
6315}
6316
Tim Northoverbc933082013-05-23 19:11:20 +00006317static void ReplaceREADCYCLECOUNTER(SDNode *N,
6318 SmallVectorImpl<SDValue> &Results,
6319 SelectionDAG &DAG,
6320 const ARMSubtarget *Subtarget) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006321 SDLoc DL(N);
Tim Northoverbc933082013-05-23 19:11:20 +00006322 SDValue Cycles32, OutChain;
6323
6324 if (Subtarget->hasPerfMon()) {
6325 // Under Power Management extensions, the cycle-count is:
6326 // mrc p15, #0, <Rt>, c9, c13, #0
6327 SDValue Ops[] = { N->getOperand(0), // Chain
6328 DAG.getConstant(Intrinsic::arm_mrc, MVT::i32),
6329 DAG.getConstant(15, MVT::i32),
6330 DAG.getConstant(0, MVT::i32),
6331 DAG.getConstant(9, MVT::i32),
6332 DAG.getConstant(13, MVT::i32),
6333 DAG.getConstant(0, MVT::i32)
6334 };
6335
6336 Cycles32 = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006337 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Tim Northoverbc933082013-05-23 19:11:20 +00006338 OutChain = Cycles32.getValue(1);
6339 } else {
6340 // Intrinsic is defined to return 0 on unsupported platforms. Technically
6341 // there are older ARM CPUs that have implementation-specific ways of
6342 // obtaining this information (FIXME!).
6343 Cycles32 = DAG.getConstant(0, MVT::i32);
6344 OutChain = DAG.getEntryNode();
6345 }
6346
6347
6348 SDValue Cycles64 = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64,
6349 Cycles32, DAG.getConstant(0, MVT::i32));
6350 Results.push_back(Cycles64);
6351 Results.push_back(OutChain);
6352}
6353
Dan Gohman21cea8a2010-04-17 15:26:15 +00006354SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006355 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006356 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Cheng10043e22007-01-19 07:51:42 +00006357 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson1cf0b032009-10-30 05:45:42 +00006358 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006359 case ISD::GlobalAddress:
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00006360 switch (Subtarget->getTargetTriple().getObjectFormat()) {
6361 default: llvm_unreachable("unknown object format");
6362 case Triple::COFF:
6363 return LowerGlobalAddressWindows(Op, DAG);
6364 case Triple::ELF:
6365 return LowerGlobalAddressELF(Op, DAG);
6366 case Triple::MachO:
6367 return LowerGlobalAddressDarwin(Op, DAG);
6368 }
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006369 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00006370 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006371 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
6372 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006373 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman31ae5862010-04-17 14:41:14 +00006374 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman26a48482011-07-27 22:21:52 +00006375 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Cheng8740ee32010-11-03 06:34:55 +00006376 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilsone4191e72010-03-19 22:51:32 +00006377 case ISD::SINT_TO_FP:
6378 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
6379 case ISD::FP_TO_SINT:
6380 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006381 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng168ced92010-05-22 01:47:14 +00006382 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00006383 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006384 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbachc98892f2010-05-26 20:22:18 +00006385 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00006386 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha570d052010-02-08 23:22:00 +00006387 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
6388 Subtarget);
Evan Cheng383ecd82011-03-14 18:02:30 +00006389 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006390 case ISD::SHL:
Chris Lattnerf81d5882007-11-24 07:07:01 +00006391 case ISD::SRL:
Bob Wilson2e076c42009-06-22 23:27:02 +00006392 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng15b80e42009-11-12 07:13:11 +00006393 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00006394 case ISD::SRL_PARTS:
Evan Cheng15b80e42009-11-12 07:13:11 +00006395 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach8546ec92010-01-18 19:58:49 +00006396 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengb4eae132012-12-04 22:41:50 +00006397 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sandsf2641e12011-09-06 19:07:46 +00006398 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hamesc35ee8b2012-03-15 18:49:02 +00006399 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesen2bff5052010-07-29 20:10:08 +00006400 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00006401 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedmana5e244c2011-10-24 23:08:52 +00006402 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006403 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006404 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilson9a511c02010-08-20 04:54:02 +00006405 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006406 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanfa62d502011-02-11 20:53:29 +00006407 case ISD::SDIV: return LowerSDIV(Op, DAG);
6408 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenge8916542011-08-30 01:34:54 +00006409 case ISD::ADDC:
6410 case ISD::ADDE:
6411 case ISD::SUBC:
6412 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00006413 case ISD::SADDO:
6414 case ISD::UADDO:
6415 case ISD::SSUBO:
6416 case ISD::USUBO:
6417 return LowerXALUO(Op, DAG);
Eli Friedmanba912e02011-09-15 22:18:49 +00006418 case ISD::ATOMIC_LOAD:
Eli Friedman10f9ce22011-09-15 22:26:18 +00006419 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006420 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Renato Golin87610692013-07-16 09:32:17 +00006421 case ISD::SDIVREM:
6422 case ISD::UDIVREM: return LowerDivRem(Op, DAG);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00006423 case ISD::DYNAMIC_STACKALLOC:
6424 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
6425 return LowerDYNAMIC_STACKALLOC(Op, DAG);
6426 llvm_unreachable("Don't know how to custom lower this!");
Oliver Stannard51b1d462014-08-21 12:50:31 +00006427 case ISD::FP_ROUND: return LowerFP_ROUND(Op, DAG);
6428 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006429 }
Evan Cheng10043e22007-01-19 07:51:42 +00006430}
6431
Duncan Sands6ed40142008-12-01 11:39:25 +00006432/// ReplaceNodeResults - Replace the results of node with an illegal result
6433/// type with new values built out of custom code.
Duncan Sands6ed40142008-12-01 11:39:25 +00006434void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
6435 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006436 SelectionDAG &DAG) const {
Bob Wilsonc05b8872010-04-14 20:45:23 +00006437 SDValue Res;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006438 switch (N->getOpcode()) {
Duncan Sands6ed40142008-12-01 11:39:25 +00006439 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00006440 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peck527da1b2010-11-23 03:31:01 +00006441 case ISD::BITCAST:
6442 Res = ExpandBITCAST(N, DAG);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006443 break;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006444 case ISD::SRL:
Bob Wilsonc05b8872010-04-14 20:45:23 +00006445 case ISD::SRA:
Bob Wilson7d471332010-11-18 21:16:28 +00006446 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006447 break;
Tim Northoverbc933082013-05-23 19:11:20 +00006448 case ISD::READCYCLECOUNTER:
6449 ReplaceREADCYCLECOUNTER(N, Results, DAG, Subtarget);
6450 return;
Duncan Sands6ed40142008-12-01 11:39:25 +00006451 }
Bob Wilsonc05b8872010-04-14 20:45:23 +00006452 if (Res.getNode())
6453 Results.push_back(Res);
Chris Lattnerf81d5882007-11-24 07:07:01 +00006454}
Chris Lattnerf81d5882007-11-24 07:07:01 +00006455
Evan Cheng10043e22007-01-19 07:51:42 +00006456//===----------------------------------------------------------------------===//
6457// ARM Scheduler Hooks
6458//===----------------------------------------------------------------------===//
6459
Bill Wendling030b58e2011-10-06 22:18:16 +00006460/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6461/// registers the function context.
6462void ARMTargetLowering::
6463SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6464 MachineBasicBlock *DispatchBB, int FI) const {
Eric Christopherd9134482014-08-04 21:25:23 +00006465 const TargetInstrInfo *TII =
6466 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling374ee192011-10-03 21:25:38 +00006467 DebugLoc dl = MI->getDebugLoc();
6468 MachineFunction *MF = MBB->getParent();
6469 MachineRegisterInfo *MRI = &MF->getRegInfo();
6470 MachineConstantPool *MCP = MF->getConstantPool();
6471 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6472 const Function *F = MF->getFunction();
Bill Wendling374ee192011-10-03 21:25:38 +00006473
Bill Wendling374ee192011-10-03 21:25:38 +00006474 bool isThumb = Subtarget->isThumb();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006475 bool isThumb2 = Subtarget->isThumb2();
Bill Wendling030b58e2011-10-06 22:18:16 +00006476
Bill Wendling374ee192011-10-03 21:25:38 +00006477 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006478 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendling374ee192011-10-03 21:25:38 +00006479 ARMConstantPoolValue *CPV =
6480 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6481 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6482
Craig Topperc7242e02012-04-20 07:30:17 +00006483 const TargetRegisterClass *TRC = isThumb ?
6484 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6485 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bill Wendling374ee192011-10-03 21:25:38 +00006486
Bill Wendling030b58e2011-10-06 22:18:16 +00006487 // Grab constant pool and fixed stack memory operands.
6488 MachineMemOperand *CPMMO =
6489 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6490 MachineMemOperand::MOLoad, 4, 4);
6491
6492 MachineMemOperand *FIMMOSt =
6493 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6494 MachineMemOperand::MOStore, 4, 4);
6495
6496 // Load the address of the dispatch MBB into the jump buffer.
6497 if (isThumb2) {
6498 // Incoming value: jbuf
6499 // ldr.n r5, LCPI1_1
6500 // orr r5, r5, #1
6501 // add r5, pc
6502 // str r5, [$jbuf, #+4] ; &jbuf[1]
6503 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6504 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6505 .addConstantPoolIndex(CPI)
6506 .addMemOperand(CPMMO));
6507 // Set the low bit because of thumb mode.
6508 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6509 AddDefaultCC(
6510 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6511 .addReg(NewVReg1, RegState::Kill)
6512 .addImm(0x01)));
6513 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6514 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6515 .addReg(NewVReg2, RegState::Kill)
6516 .addImm(PCLabelId);
6517 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6518 .addReg(NewVReg3, RegState::Kill)
6519 .addFrameIndex(FI)
6520 .addImm(36) // &jbuf[1] :: pc
6521 .addMemOperand(FIMMOSt));
6522 } else if (isThumb) {
6523 // Incoming value: jbuf
6524 // ldr.n r1, LCPI1_4
6525 // add r1, pc
6526 // mov r2, #1
6527 // orrs r1, r2
6528 // add r2, $jbuf, #+4 ; &jbuf[1]
6529 // str r1, [r2]
6530 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6531 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6532 .addConstantPoolIndex(CPI)
6533 .addMemOperand(CPMMO));
6534 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6535 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6536 .addReg(NewVReg1, RegState::Kill)
6537 .addImm(PCLabelId);
6538 // Set the low bit because of thumb mode.
6539 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6540 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6541 .addReg(ARM::CPSR, RegState::Define)
6542 .addImm(1));
6543 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6544 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6545 .addReg(ARM::CPSR, RegState::Define)
6546 .addReg(NewVReg2, RegState::Kill)
6547 .addReg(NewVReg3, RegState::Kill));
6548 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6549 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
6550 .addFrameIndex(FI)
6551 .addImm(36)); // &jbuf[1] :: pc
6552 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6553 .addReg(NewVReg4, RegState::Kill)
6554 .addReg(NewVReg5, RegState::Kill)
6555 .addImm(0)
6556 .addMemOperand(FIMMOSt));
6557 } else {
6558 // Incoming value: jbuf
6559 // ldr r1, LCPI1_1
6560 // add r1, pc, r1
6561 // str r1, [$jbuf, #+4] ; &jbuf[1]
6562 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6563 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6564 .addConstantPoolIndex(CPI)
6565 .addImm(0)
6566 .addMemOperand(CPMMO));
6567 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6568 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6569 .addReg(NewVReg1, RegState::Kill)
6570 .addImm(PCLabelId));
6571 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6572 .addReg(NewVReg2, RegState::Kill)
6573 .addFrameIndex(FI)
6574 .addImm(36) // &jbuf[1] :: pc
6575 .addMemOperand(FIMMOSt));
6576 }
6577}
6578
6579MachineBasicBlock *ARMTargetLowering::
6580EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
Eric Christopherd9134482014-08-04 21:25:23 +00006581 const TargetInstrInfo *TII =
6582 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling030b58e2011-10-06 22:18:16 +00006583 DebugLoc dl = MI->getDebugLoc();
6584 MachineFunction *MF = MBB->getParent();
6585 MachineRegisterInfo *MRI = &MF->getRegInfo();
6586 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6587 MachineFrameInfo *MFI = MF->getFrameInfo();
6588 int FI = MFI->getFunctionContextIndex();
6589
Craig Topperc7242e02012-04-20 07:30:17 +00006590 const TargetRegisterClass *TRC = Subtarget->isThumb() ?
6591 (const TargetRegisterClass*)&ARM::tGPRRegClass :
Jakob Stoklund Olesen691ae332012-05-20 06:38:47 +00006592 (const TargetRegisterClass*)&ARM::GPRnopcRegClass;
Bill Wendling030b58e2011-10-06 22:18:16 +00006593
Bill Wendling362c1b02011-10-06 21:29:56 +00006594 // Get a mapping of the call site numbers to all of the landing pads they're
6595 // associated with.
Bill Wendling202803e2011-10-05 00:02:33 +00006596 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6597 unsigned MaxCSNum = 0;
6598 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbach0c509fa2012-04-06 23:43:50 +00006599 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6600 ++BB) {
Bill Wendling202803e2011-10-05 00:02:33 +00006601 if (!BB->isLandingPad()) continue;
6602
6603 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6604 // pad.
6605 for (MachineBasicBlock::iterator
6606 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6607 if (!II->isEHLabel()) continue;
6608
6609 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006610 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00006611
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006612 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6613 for (SmallVectorImpl<unsigned>::iterator
6614 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6615 CSI != CSE; ++CSI) {
6616 CallSiteNumToLPad[*CSI].push_back(BB);
6617 MaxCSNum = std::max(MaxCSNum, *CSI);
6618 }
Bill Wendling202803e2011-10-05 00:02:33 +00006619 break;
6620 }
6621 }
6622
6623 // Get an ordered list of the machine basic blocks for the jump table.
6624 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling883ec972011-10-07 23:18:02 +00006625 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling202803e2011-10-05 00:02:33 +00006626 LPadList.reserve(CallSiteNumToLPad.size());
6627 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6628 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6629 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006630 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling202803e2011-10-05 00:02:33 +00006631 LPadList.push_back(*II);
Bill Wendling883ec972011-10-07 23:18:02 +00006632 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6633 }
Bill Wendling202803e2011-10-05 00:02:33 +00006634 }
6635
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006636 assert(!LPadList.empty() &&
6637 "No landing pad destinations for the dispatch jump table!");
6638
Bill Wendling362c1b02011-10-06 21:29:56 +00006639 // Create the jump table and associated information.
Bill Wendling202803e2011-10-05 00:02:33 +00006640 MachineJumpTableInfo *JTI =
6641 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6642 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6643 unsigned UId = AFI->createJumpTableUId();
Chad Rosier96603432013-03-01 18:30:38 +00006644 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling202803e2011-10-05 00:02:33 +00006645
Bill Wendling362c1b02011-10-06 21:29:56 +00006646 // Create the MBBs for the dispatch code.
Bill Wendling030b58e2011-10-06 22:18:16 +00006647
6648 // Shove the dispatch's address into the return slot in the function context.
6649 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6650 DispatchBB->setIsLandingPad();
Bill Wendling030b58e2011-10-06 22:18:16 +00006651
Bill Wendling324be982011-10-05 00:39:32 +00006652 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006653 unsigned trap_opcode;
Chad Rosier11a98282013-02-28 18:54:27 +00006654 if (Subtarget->isThumb())
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006655 trap_opcode = ARM::tTRAP;
Chad Rosier11a98282013-02-28 18:54:27 +00006656 else
6657 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6658
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006659 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendling324be982011-10-05 00:39:32 +00006660 DispatchBB->addSuccessor(TrapBB);
6661
6662 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6663 DispatchBB->addSuccessor(DispContBB);
Bill Wendling202803e2011-10-05 00:02:33 +00006664
Bill Wendling510fbcd2011-10-17 21:32:56 +00006665 // Insert and MBBs.
Bill Wendling61346552011-10-06 00:53:33 +00006666 MF->insert(MF->end(), DispatchBB);
6667 MF->insert(MF->end(), DispContBB);
6668 MF->insert(MF->end(), TrapBB);
Bill Wendling61346552011-10-06 00:53:33 +00006669
Bill Wendling030b58e2011-10-06 22:18:16 +00006670 // Insert code into the entry block that creates and registers the function
6671 // context.
6672 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6673
Bill Wendling030b58e2011-10-06 22:18:16 +00006674 MachineMemOperand *FIMMOLd =
Bill Wendling362c1b02011-10-06 21:29:56 +00006675 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendlingb3d46782011-10-06 23:37:36 +00006676 MachineMemOperand::MOLoad |
6677 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling61346552011-10-06 00:53:33 +00006678
Chad Rosier1ec8e402012-11-06 23:05:24 +00006679 MachineInstrBuilder MIB;
6680 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6681
6682 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6683 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6684
6685 // Add a register mask with no preserved registers. This results in all
6686 // registers being marked as clobbered.
6687 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsonf6d17282011-11-16 07:11:57 +00006688
Bill Wendling85833f72011-10-18 22:49:07 +00006689 unsigned NumLPads = LPadList.size();
Bill Wendling5626c662011-10-06 22:53:00 +00006690 if (Subtarget->isThumb2()) {
6691 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6692 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6693 .addFrameIndex(FI)
6694 .addImm(4)
6695 .addMemOperand(FIMMOLd));
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006696
Bill Wendling85833f72011-10-18 22:49:07 +00006697 if (NumLPads < 256) {
6698 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6699 .addReg(NewVReg1)
6700 .addImm(LPadList.size()));
6701 } else {
6702 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6703 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006704 .addImm(NumLPads & 0xFFFF));
6705
6706 unsigned VReg2 = VReg1;
6707 if ((NumLPads & 0xFFFF0000) != 0) {
6708 VReg2 = MRI->createVirtualRegister(TRC);
6709 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6710 .addReg(VReg1)
6711 .addImm(NumLPads >> 16));
6712 }
6713
Bill Wendling85833f72011-10-18 22:49:07 +00006714 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6715 .addReg(NewVReg1)
6716 .addReg(VReg2));
6717 }
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006718
Bill Wendling5626c662011-10-06 22:53:00 +00006719 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
6720 .addMBB(TrapBB)
6721 .addImm(ARMCC::HI)
6722 .addReg(ARM::CPSR);
Bill Wendling324be982011-10-05 00:39:32 +00006723
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006724 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6725 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00006726 .addJumpTableIndex(MJTI)
6727 .addImm(UId));
Bill Wendling202803e2011-10-05 00:02:33 +00006728
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006729 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006730 AddDefaultCC(
6731 AddDefaultPred(
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006732 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
6733 .addReg(NewVReg3, RegState::Kill)
Bill Wendling5626c662011-10-06 22:53:00 +00006734 .addReg(NewVReg1)
6735 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
6736
6737 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006738 .addReg(NewVReg4, RegState::Kill)
Bill Wendling202803e2011-10-05 00:02:33 +00006739 .addReg(NewVReg1)
Bill Wendling5626c662011-10-06 22:53:00 +00006740 .addJumpTableIndex(MJTI)
6741 .addImm(UId);
6742 } else if (Subtarget->isThumb()) {
Bill Wendlingb3d46782011-10-06 23:37:36 +00006743 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6744 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
6745 .addFrameIndex(FI)
6746 .addImm(1)
6747 .addMemOperand(FIMMOLd));
Bill Wendlingf9f5e452011-10-07 22:08:37 +00006748
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006749 if (NumLPads < 256) {
6750 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
6751 .addReg(NewVReg1)
6752 .addImm(NumLPads));
6753 } else {
6754 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling2977a152011-10-19 09:24:02 +00006755 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6756 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6757
6758 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006759 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00006760 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006761 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00006762 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006763
6764 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6765 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
6766 .addReg(VReg1, RegState::Define)
6767 .addConstantPoolIndex(Idx));
6768 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
6769 .addReg(NewVReg1)
6770 .addReg(VReg1));
6771 }
6772
Bill Wendlingb3d46782011-10-06 23:37:36 +00006773 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
6774 .addMBB(TrapBB)
6775 .addImm(ARMCC::HI)
6776 .addReg(ARM::CPSR);
6777
6778 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6779 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
6780 .addReg(ARM::CPSR, RegState::Define)
6781 .addReg(NewVReg1)
6782 .addImm(2));
6783
6784 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling8d50ea02011-10-06 23:41:14 +00006785 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendlingb3d46782011-10-06 23:37:36 +00006786 .addJumpTableIndex(MJTI)
6787 .addImm(UId));
6788
6789 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6790 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
6791 .addReg(ARM::CPSR, RegState::Define)
6792 .addReg(NewVReg2, RegState::Kill)
6793 .addReg(NewVReg3));
6794
6795 MachineMemOperand *JTMMOLd =
6796 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6797 MachineMemOperand::MOLoad, 4, 4);
6798
6799 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6800 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
6801 .addReg(NewVReg4, RegState::Kill)
6802 .addImm(0)
6803 .addMemOperand(JTMMOLd));
6804
Chad Rosier96603432013-03-01 18:30:38 +00006805 unsigned NewVReg6 = NewVReg5;
6806 if (RelocM == Reloc::PIC_) {
6807 NewVReg6 = MRI->createVirtualRegister(TRC);
6808 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
6809 .addReg(ARM::CPSR, RegState::Define)
6810 .addReg(NewVReg5, RegState::Kill)
6811 .addReg(NewVReg3));
6812 }
Bill Wendlingb3d46782011-10-06 23:37:36 +00006813
6814 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
6815 .addReg(NewVReg6, RegState::Kill)
6816 .addJumpTableIndex(MJTI)
6817 .addImm(UId);
Bill Wendling5626c662011-10-06 22:53:00 +00006818 } else {
6819 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6820 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
6821 .addFrameIndex(FI)
6822 .addImm(4)
6823 .addMemOperand(FIMMOLd));
Bill Wendling973c8172011-10-18 22:11:18 +00006824
Bill Wendling4969dcd2011-10-18 22:52:20 +00006825 if (NumLPads < 256) {
6826 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
6827 .addReg(NewVReg1)
6828 .addImm(NumLPads));
Bill Wendling2977a152011-10-19 09:24:02 +00006829 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling4969dcd2011-10-18 22:52:20 +00006830 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6831 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006832 .addImm(NumLPads & 0xFFFF));
6833
6834 unsigned VReg2 = VReg1;
6835 if ((NumLPads & 0xFFFF0000) != 0) {
6836 VReg2 = MRI->createVirtualRegister(TRC);
6837 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
6838 .addReg(VReg1)
6839 .addImm(NumLPads >> 16));
6840 }
6841
Bill Wendling4969dcd2011-10-18 22:52:20 +00006842 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6843 .addReg(NewVReg1)
6844 .addReg(VReg2));
Bill Wendling2977a152011-10-19 09:24:02 +00006845 } else {
6846 MachineConstantPool *ConstantPool = MF->getConstantPool();
6847 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6848 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6849
6850 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006851 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00006852 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006853 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00006854 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6855
6856 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6857 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
6858 .addReg(VReg1, RegState::Define)
Bill Wendlingcf7bdf42011-10-20 20:37:11 +00006859 .addConstantPoolIndex(Idx)
6860 .addImm(0));
Bill Wendling2977a152011-10-19 09:24:02 +00006861 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6862 .addReg(NewVReg1)
6863 .addReg(VReg1, RegState::Kill));
Bill Wendling4969dcd2011-10-18 22:52:20 +00006864 }
6865
Bill Wendling5626c662011-10-06 22:53:00 +00006866 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
6867 .addMBB(TrapBB)
6868 .addImm(ARMCC::HI)
6869 .addReg(ARM::CPSR);
Bill Wendling202803e2011-10-05 00:02:33 +00006870
Bill Wendling973c8172011-10-18 22:11:18 +00006871 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006872 AddDefaultCC(
Bill Wendling973c8172011-10-18 22:11:18 +00006873 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00006874 .addReg(NewVReg1)
6875 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling973c8172011-10-18 22:11:18 +00006876 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6877 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00006878 .addJumpTableIndex(MJTI)
6879 .addImm(UId));
6880
6881 MachineMemOperand *JTMMOLd =
6882 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6883 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling973c8172011-10-18 22:11:18 +00006884 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006885 AddDefaultPred(
Bill Wendling973c8172011-10-18 22:11:18 +00006886 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
6887 .addReg(NewVReg3, RegState::Kill)
6888 .addReg(NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00006889 .addImm(0)
6890 .addMemOperand(JTMMOLd));
6891
Chad Rosier96603432013-03-01 18:30:38 +00006892 if (RelocM == Reloc::PIC_) {
6893 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
6894 .addReg(NewVReg5, RegState::Kill)
6895 .addReg(NewVReg4)
6896 .addJumpTableIndex(MJTI)
6897 .addImm(UId);
6898 } else {
6899 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
6900 .addReg(NewVReg5, RegState::Kill)
6901 .addJumpTableIndex(MJTI)
6902 .addImm(UId);
6903 }
Bill Wendling5626c662011-10-06 22:53:00 +00006904 }
Bill Wendling202803e2011-10-05 00:02:33 +00006905
Bill Wendling324be982011-10-05 00:39:32 +00006906 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00006907 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendling324be982011-10-05 00:39:32 +00006908 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006909 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
6910 MachineBasicBlock *CurMBB = *I;
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00006911 if (SeenMBBs.insert(CurMBB))
Bill Wendling883ec972011-10-07 23:18:02 +00006912 DispContBB->addSuccessor(CurMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00006913 }
6914
Bill Wendling26d27802011-10-17 05:25:09 +00006915 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper840beec2014-04-04 05:16:06 +00006916 const MCPhysReg *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendling617075f2011-10-18 18:30:49 +00006917 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling883ec972011-10-07 23:18:02 +00006918 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
6919 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
6920 MachineBasicBlock *BB = *I;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006921
6922 // Remove the landing pad successor from the invoke block and replace it
6923 // with the new dispatch block.
Bill Wendling1414bc52011-10-26 07:16:18 +00006924 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
6925 BB->succ_end());
6926 while (!Successors.empty()) {
6927 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling883ec972011-10-07 23:18:02 +00006928 if (SMBB->isLandingPad()) {
6929 BB->removeSuccessor(SMBB);
Bill Wendling617075f2011-10-18 18:30:49 +00006930 MBBLPads.push_back(SMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00006931 }
6932 }
6933
6934 BB->addSuccessor(DispatchBB);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006935
6936 // Find the invoke call and mark all of the callee-saved registers as
6937 // 'implicit defined' so that they're spilled. This prevents code from
6938 // moving instructions to before the EH block, where they will never be
6939 // executed.
6940 for (MachineBasicBlock::reverse_iterator
6941 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00006942 if (!II->isCall()) continue;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006943
6944 DenseMap<unsigned, bool> DefRegs;
6945 for (MachineInstr::mop_iterator
6946 OI = II->operands_begin(), OE = II->operands_end();
6947 OI != OE; ++OI) {
6948 if (!OI->isReg()) continue;
6949 DefRegs[OI->getReg()] = true;
6950 }
6951
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00006952 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006953
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00006954 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendling94e66432011-10-22 00:29:28 +00006955 unsigned Reg = SavedRegs[i];
6956 if (Subtarget->isThumb2() &&
Craig Topperc7242e02012-04-20 07:30:17 +00006957 !ARM::tGPRRegClass.contains(Reg) &&
6958 !ARM::hGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006959 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00006960 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006961 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00006962 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006963 continue;
6964 if (!DefRegs[Reg])
6965 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00006966 }
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006967
6968 break;
6969 }
Bill Wendling883ec972011-10-07 23:18:02 +00006970 }
Bill Wendling324be982011-10-05 00:39:32 +00006971
Bill Wendling617075f2011-10-18 18:30:49 +00006972 // Mark all former landing pads as non-landing pads. The dispatch is the only
6973 // landing pad now.
6974 for (SmallVectorImpl<MachineBasicBlock*>::iterator
6975 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
6976 (*I)->setIsLandingPad(false);
6977
Bill Wendling324be982011-10-05 00:39:32 +00006978 // The instruction is gone now.
6979 MI->eraseFromParent();
6980
Bill Wendling374ee192011-10-03 21:25:38 +00006981 return MBB;
6982}
6983
Evan Cheng0cc4ad92010-07-13 19:27:42 +00006984static
6985MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
6986 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
6987 E = MBB->succ_end(); I != E; ++I)
6988 if (*I != Succ)
6989 return *I;
6990 llvm_unreachable("Expecting a BB with two successors!");
6991}
6992
Manman Renb504f492013-10-29 22:27:32 +00006993/// Return the load opcode for a given load size. If load size >= 8,
6994/// neon opcode will be returned.
6995static unsigned getLdOpcode(unsigned LdSize, bool IsThumb1, bool IsThumb2) {
6996 if (LdSize >= 8)
6997 return LdSize == 16 ? ARM::VLD1q32wb_fixed
6998 : LdSize == 8 ? ARM::VLD1d32wb_fixed : 0;
6999 if (IsThumb1)
7000 return LdSize == 4 ? ARM::tLDRi
7001 : LdSize == 2 ? ARM::tLDRHi
7002 : LdSize == 1 ? ARM::tLDRBi : 0;
7003 if (IsThumb2)
7004 return LdSize == 4 ? ARM::t2LDR_POST
7005 : LdSize == 2 ? ARM::t2LDRH_POST
7006 : LdSize == 1 ? ARM::t2LDRB_POST : 0;
7007 return LdSize == 4 ? ARM::LDR_POST_IMM
7008 : LdSize == 2 ? ARM::LDRH_POST
7009 : LdSize == 1 ? ARM::LDRB_POST_IMM : 0;
7010}
7011
7012/// Return the store opcode for a given store size. If store size >= 8,
7013/// neon opcode will be returned.
7014static unsigned getStOpcode(unsigned StSize, bool IsThumb1, bool IsThumb2) {
7015 if (StSize >= 8)
7016 return StSize == 16 ? ARM::VST1q32wb_fixed
7017 : StSize == 8 ? ARM::VST1d32wb_fixed : 0;
7018 if (IsThumb1)
7019 return StSize == 4 ? ARM::tSTRi
7020 : StSize == 2 ? ARM::tSTRHi
7021 : StSize == 1 ? ARM::tSTRBi : 0;
7022 if (IsThumb2)
7023 return StSize == 4 ? ARM::t2STR_POST
7024 : StSize == 2 ? ARM::t2STRH_POST
7025 : StSize == 1 ? ARM::t2STRB_POST : 0;
7026 return StSize == 4 ? ARM::STR_POST_IMM
7027 : StSize == 2 ? ARM::STRH_POST
7028 : StSize == 1 ? ARM::STRB_POST_IMM : 0;
7029}
7030
7031/// Emit a post-increment load operation with given size. The instructions
7032/// will be added to BB at Pos.
7033static void emitPostLd(MachineBasicBlock *BB, MachineInstr *Pos,
7034 const TargetInstrInfo *TII, DebugLoc dl,
7035 unsigned LdSize, unsigned Data, unsigned AddrIn,
7036 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7037 unsigned LdOpc = getLdOpcode(LdSize, IsThumb1, IsThumb2);
7038 assert(LdOpc != 0 && "Should have a load opcode");
7039 if (LdSize >= 8) {
7040 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7041 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7042 .addImm(0));
7043 } else if (IsThumb1) {
7044 // load + update AddrIn
7045 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7046 .addReg(AddrIn).addImm(0));
7047 MachineInstrBuilder MIB =
7048 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7049 MIB = AddDefaultT1CC(MIB);
7050 MIB.addReg(AddrIn).addImm(LdSize);
7051 AddDefaultPred(MIB);
7052 } else if (IsThumb2) {
7053 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7054 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7055 .addImm(LdSize));
7056 } else { // arm
7057 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7058 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7059 .addReg(0).addImm(LdSize));
7060 }
7061}
7062
7063/// Emit a post-increment store operation with given size. The instructions
7064/// will be added to BB at Pos.
7065static void emitPostSt(MachineBasicBlock *BB, MachineInstr *Pos,
7066 const TargetInstrInfo *TII, DebugLoc dl,
7067 unsigned StSize, unsigned Data, unsigned AddrIn,
7068 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7069 unsigned StOpc = getStOpcode(StSize, IsThumb1, IsThumb2);
7070 assert(StOpc != 0 && "Should have a store opcode");
7071 if (StSize >= 8) {
7072 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7073 .addReg(AddrIn).addImm(0).addReg(Data));
7074 } else if (IsThumb1) {
7075 // store + update AddrIn
7076 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc)).addReg(Data)
7077 .addReg(AddrIn).addImm(0));
7078 MachineInstrBuilder MIB =
7079 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7080 MIB = AddDefaultT1CC(MIB);
7081 MIB.addReg(AddrIn).addImm(StSize);
7082 AddDefaultPred(MIB);
7083 } else if (IsThumb2) {
7084 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7085 .addReg(Data).addReg(AddrIn).addImm(StSize));
7086 } else { // arm
7087 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7088 .addReg(Data).addReg(AddrIn).addReg(0)
7089 .addImm(StSize));
7090 }
7091}
7092
David Peixottoc32e24a2013-10-17 19:49:22 +00007093MachineBasicBlock *
7094ARMTargetLowering::EmitStructByval(MachineInstr *MI,
7095 MachineBasicBlock *BB) const {
Manman Rene8735522012-06-01 19:33:18 +00007096 // This pseudo instruction has 3 operands: dst, src, size
7097 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
7098 // Otherwise, we will generate unrolled scalar copies.
Eric Christopherd9134482014-08-04 21:25:23 +00007099 const TargetInstrInfo *TII =
7100 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Manman Rene8735522012-06-01 19:33:18 +00007101 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7102 MachineFunction::iterator It = BB;
7103 ++It;
7104
7105 unsigned dest = MI->getOperand(0).getReg();
7106 unsigned src = MI->getOperand(1).getReg();
7107 unsigned SizeVal = MI->getOperand(2).getImm();
7108 unsigned Align = MI->getOperand(3).getImm();
7109 DebugLoc dl = MI->getDebugLoc();
7110
Manman Rene8735522012-06-01 19:33:18 +00007111 MachineFunction *MF = BB->getParent();
7112 MachineRegisterInfo &MRI = MF->getRegInfo();
David Peixottoc32e24a2013-10-17 19:49:22 +00007113 unsigned UnitSize = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00007114 const TargetRegisterClass *TRC = nullptr;
7115 const TargetRegisterClass *VecTRC = nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007116
7117 bool IsThumb1 = Subtarget->isThumb1Only();
7118 bool IsThumb2 = Subtarget->isThumb2();
Manman Rene8735522012-06-01 19:33:18 +00007119
7120 if (Align & 1) {
Manman Rene8735522012-06-01 19:33:18 +00007121 UnitSize = 1;
7122 } else if (Align & 2) {
Manman Rene8735522012-06-01 19:33:18 +00007123 UnitSize = 2;
7124 } else {
Manman Ren6e1fd462012-06-18 22:23:48 +00007125 // Check whether we can use NEON instructions.
Bill Wendling698e84f2012-12-30 10:32:01 +00007126 if (!MF->getFunction()->getAttributes().
7127 hasAttribute(AttributeSet::FunctionIndex,
7128 Attribute::NoImplicitFloat) &&
Manman Ren6e1fd462012-06-18 22:23:48 +00007129 Subtarget->hasNEON()) {
David Peixottoc32e24a2013-10-17 19:49:22 +00007130 if ((Align % 16 == 0) && SizeVal >= 16)
Manman Ren6e1fd462012-06-18 22:23:48 +00007131 UnitSize = 16;
David Peixottoc32e24a2013-10-17 19:49:22 +00007132 else if ((Align % 8 == 0) && SizeVal >= 8)
Manman Ren6e1fd462012-06-18 22:23:48 +00007133 UnitSize = 8;
Manman Ren6e1fd462012-06-18 22:23:48 +00007134 }
7135 // Can't use NEON instructions.
David Peixottoc32e24a2013-10-17 19:49:22 +00007136 if (UnitSize == 0)
Manman Ren6e1fd462012-06-18 22:23:48 +00007137 UnitSize = 4;
Manman Rene8735522012-06-01 19:33:18 +00007138 }
Manman Ren6e1fd462012-06-18 22:23:48 +00007139
David Peixottob0653e532013-10-24 16:39:36 +00007140 // Select the correct opcode and register class for unit size load/store
7141 bool IsNeon = UnitSize >= 8;
7142 TRC = (IsThumb1 || IsThumb2) ? (const TargetRegisterClass *)&ARM::tGPRRegClass
7143 : (const TargetRegisterClass *)&ARM::GPRRegClass;
Manman Renb504f492013-10-29 22:27:32 +00007144 if (IsNeon)
David Peixottob0653e532013-10-24 16:39:36 +00007145 VecTRC = UnitSize == 16
7146 ? (const TargetRegisterClass *)&ARM::DPairRegClass
7147 : UnitSize == 8
7148 ? (const TargetRegisterClass *)&ARM::DPRRegClass
Craig Topper062a2ba2014-04-25 05:30:21 +00007149 : nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007150
Manman Rene8735522012-06-01 19:33:18 +00007151 unsigned BytesLeft = SizeVal % UnitSize;
7152 unsigned LoopSize = SizeVal - BytesLeft;
7153
7154 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
7155 // Use LDR and STR to copy.
7156 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
7157 // [destOut] = STR_POST(scratch, destIn, UnitSize)
7158 unsigned srcIn = src;
7159 unsigned destIn = dest;
7160 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
David Peixottob0653e532013-10-24 16:39:36 +00007161 unsigned srcOut = MRI.createVirtualRegister(TRC);
7162 unsigned destOut = MRI.createVirtualRegister(TRC);
7163 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007164 emitPostLd(BB, MI, TII, dl, UnitSize, scratch, srcIn, srcOut,
7165 IsThumb1, IsThumb2);
7166 emitPostSt(BB, MI, TII, dl, UnitSize, scratch, destIn, destOut,
7167 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007168 srcIn = srcOut;
7169 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007170 }
7171
7172 // Handle the leftover bytes with LDRB and STRB.
7173 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
7174 // [destOut] = STRB_POST(scratch, destIn, 1)
Manman Rene8735522012-06-01 19:33:18 +00007175 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007176 unsigned srcOut = MRI.createVirtualRegister(TRC);
7177 unsigned destOut = MRI.createVirtualRegister(TRC);
7178 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007179 emitPostLd(BB, MI, TII, dl, 1, scratch, srcIn, srcOut,
7180 IsThumb1, IsThumb2);
7181 emitPostSt(BB, MI, TII, dl, 1, scratch, destIn, destOut,
7182 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007183 srcIn = srcOut;
7184 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007185 }
7186 MI->eraseFromParent(); // The instruction is gone now.
7187 return BB;
7188 }
7189
7190 // Expand the pseudo op to a loop.
7191 // thisMBB:
7192 // ...
7193 // movw varEnd, # --> with thumb2
7194 // movt varEnd, #
7195 // ldrcp varEnd, idx --> without thumb2
7196 // fallthrough --> loopMBB
7197 // loopMBB:
7198 // PHI varPhi, varEnd, varLoop
7199 // PHI srcPhi, src, srcLoop
7200 // PHI destPhi, dst, destLoop
7201 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7202 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
7203 // subs varLoop, varPhi, #UnitSize
7204 // bne loopMBB
7205 // fallthrough --> exitMBB
7206 // exitMBB:
7207 // epilogue to handle left-over bytes
7208 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7209 // [destOut] = STRB_POST(scratch, destLoop, 1)
7210 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7211 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7212 MF->insert(It, loopMBB);
7213 MF->insert(It, exitMBB);
7214
7215 // Transfer the remainder of BB and its successor edges to exitMBB.
7216 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007217 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Manman Rene8735522012-06-01 19:33:18 +00007218 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
7219
7220 // Load an immediate to varEnd.
David Peixottob0653e532013-10-24 16:39:36 +00007221 unsigned varEnd = MRI.createVirtualRegister(TRC);
7222 if (IsThumb2) {
7223 unsigned Vtmp = varEnd;
7224 if ((LoopSize & 0xFFFF0000) != 0)
7225 Vtmp = MRI.createVirtualRegister(TRC);
7226 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), Vtmp)
7227 .addImm(LoopSize & 0xFFFF));
7228
7229 if ((LoopSize & 0xFFFF0000) != 0)
7230 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
7231 .addReg(Vtmp).addImm(LoopSize >> 16));
7232 } else {
7233 MachineConstantPool *ConstantPool = MF->getConstantPool();
7234 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7235 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
7236
7237 // MachineConstantPool wants an explicit alignment.
7238 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
7239 if (Align == 0)
7240 Align = getDataLayout()->getTypeAllocSize(C->getType());
7241 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7242
7243 if (IsThumb1)
7244 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::tLDRpci)).addReg(
7245 varEnd, RegState::Define).addConstantPoolIndex(Idx));
7246 else
7247 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::LDRcp)).addReg(
7248 varEnd, RegState::Define).addConstantPoolIndex(Idx).addImm(0));
7249 }
Manman Rene8735522012-06-01 19:33:18 +00007250 BB->addSuccessor(loopMBB);
7251
7252 // Generate the loop body:
7253 // varPhi = PHI(varLoop, varEnd)
7254 // srcPhi = PHI(srcLoop, src)
7255 // destPhi = PHI(destLoop, dst)
7256 MachineBasicBlock *entryBB = BB;
7257 BB = loopMBB;
David Peixottob0653e532013-10-24 16:39:36 +00007258 unsigned varLoop = MRI.createVirtualRegister(TRC);
7259 unsigned varPhi = MRI.createVirtualRegister(TRC);
7260 unsigned srcLoop = MRI.createVirtualRegister(TRC);
7261 unsigned srcPhi = MRI.createVirtualRegister(TRC);
7262 unsigned destLoop = MRI.createVirtualRegister(TRC);
7263 unsigned destPhi = MRI.createVirtualRegister(TRC);
Manman Rene8735522012-06-01 19:33:18 +00007264
7265 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
7266 .addReg(varLoop).addMBB(loopMBB)
7267 .addReg(varEnd).addMBB(entryBB);
7268 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
7269 .addReg(srcLoop).addMBB(loopMBB)
7270 .addReg(src).addMBB(entryBB);
7271 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
7272 .addReg(destLoop).addMBB(loopMBB)
7273 .addReg(dest).addMBB(entryBB);
7274
7275 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7276 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
David Peixottob0653e532013-10-24 16:39:36 +00007277 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007278 emitPostLd(BB, BB->end(), TII, dl, UnitSize, scratch, srcPhi, srcLoop,
7279 IsThumb1, IsThumb2);
7280 emitPostSt(BB, BB->end(), TII, dl, UnitSize, scratch, destPhi, destLoop,
7281 IsThumb1, IsThumb2);
Manman Rene8735522012-06-01 19:33:18 +00007282
7283 // Decrement loop variable by UnitSize.
David Peixottob0653e532013-10-24 16:39:36 +00007284 if (IsThumb1) {
7285 MachineInstrBuilder MIB =
7286 BuildMI(*BB, BB->end(), dl, TII->get(ARM::tSUBi8), varLoop);
7287 MIB = AddDefaultT1CC(MIB);
7288 MIB.addReg(varPhi).addImm(UnitSize);
7289 AddDefaultPred(MIB);
7290 } else {
7291 MachineInstrBuilder MIB =
7292 BuildMI(*BB, BB->end(), dl,
7293 TII->get(IsThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7294 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7295 MIB->getOperand(5).setReg(ARM::CPSR);
7296 MIB->getOperand(5).setIsDef(true);
7297 }
7298 BuildMI(*BB, BB->end(), dl,
7299 TII->get(IsThumb1 ? ARM::tBcc : IsThumb2 ? ARM::t2Bcc : ARM::Bcc))
7300 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Manman Rene8735522012-06-01 19:33:18 +00007301
7302 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7303 BB->addSuccessor(loopMBB);
7304 BB->addSuccessor(exitMBB);
7305
7306 // Add epilogue to handle BytesLeft.
7307 BB = exitMBB;
7308 MachineInstr *StartOfExit = exitMBB->begin();
Manman Rene8735522012-06-01 19:33:18 +00007309
7310 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7311 // [destOut] = STRB_POST(scratch, destLoop, 1)
7312 unsigned srcIn = srcLoop;
7313 unsigned destIn = destLoop;
7314 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007315 unsigned srcOut = MRI.createVirtualRegister(TRC);
7316 unsigned destOut = MRI.createVirtualRegister(TRC);
7317 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007318 emitPostLd(BB, StartOfExit, TII, dl, 1, scratch, srcIn, srcOut,
7319 IsThumb1, IsThumb2);
7320 emitPostSt(BB, StartOfExit, TII, dl, 1, scratch, destIn, destOut,
7321 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007322 srcIn = srcOut;
7323 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007324 }
7325
7326 MI->eraseFromParent(); // The instruction is gone now.
7327 return BB;
7328}
7329
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007330MachineBasicBlock *
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007331ARMTargetLowering::EmitLowered__chkstk(MachineInstr *MI,
7332 MachineBasicBlock *MBB) const {
7333 const TargetMachine &TM = getTargetMachine();
Eric Christopherd9134482014-08-04 21:25:23 +00007334 const TargetInstrInfo &TII = *TM.getSubtargetImpl()->getInstrInfo();
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007335 DebugLoc DL = MI->getDebugLoc();
7336
7337 assert(Subtarget->isTargetWindows() &&
7338 "__chkstk is only supported on Windows");
7339 assert(Subtarget->isThumb2() && "Windows on ARM requires Thumb-2 mode");
7340
7341 // __chkstk takes the number of words to allocate on the stack in R4, and
7342 // returns the stack adjustment in number of bytes in R4. This will not
7343 // clober any other registers (other than the obvious lr).
7344 //
7345 // Although, technically, IP should be considered a register which may be
7346 // clobbered, the call itself will not touch it. Windows on ARM is a pure
7347 // thumb-2 environment, so there is no interworking required. As a result, we
7348 // do not expect a veneer to be emitted by the linker, clobbering IP.
7349 //
Alp Toker1d099d92014-06-19 19:41:26 +00007350 // Each module receives its own copy of __chkstk, so no import thunk is
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007351 // required, again, ensuring that IP is not clobbered.
7352 //
7353 // Finally, although some linkers may theoretically provide a trampoline for
7354 // out of range calls (which is quite common due to a 32M range limitation of
7355 // branches for Thumb), we can generate the long-call version via
7356 // -mcmodel=large, alleviating the need for the trampoline which may clobber
7357 // IP.
7358
7359 switch (TM.getCodeModel()) {
7360 case CodeModel::Small:
7361 case CodeModel::Medium:
7362 case CodeModel::Default:
7363 case CodeModel::Kernel:
7364 BuildMI(*MBB, MI, DL, TII.get(ARM::tBL))
7365 .addImm((unsigned)ARMCC::AL).addReg(0)
7366 .addExternalSymbol("__chkstk")
7367 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7368 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7369 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7370 break;
7371 case CodeModel::Large:
7372 case CodeModel::JITDefault: {
7373 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
7374 unsigned Reg = MRI.createVirtualRegister(&ARM::rGPRRegClass);
7375
7376 BuildMI(*MBB, MI, DL, TII.get(ARM::t2MOVi32imm), Reg)
7377 .addExternalSymbol("__chkstk");
7378 BuildMI(*MBB, MI, DL, TII.get(ARM::tBLXr))
7379 .addImm((unsigned)ARMCC::AL).addReg(0)
7380 .addReg(Reg, RegState::Kill)
7381 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7382 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7383 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7384 break;
7385 }
7386 }
7387
7388 AddDefaultCC(AddDefaultPred(BuildMI(*MBB, MI, DL, TII.get(ARM::t2SUBrr),
7389 ARM::SP)
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +00007390 .addReg(ARM::SP).addReg(ARM::R4)));
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007391
7392 MI->eraseFromParent();
7393 return MBB;
7394}
7395
7396MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007397ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007398 MachineBasicBlock *BB) const {
Eric Christopherd9134482014-08-04 21:25:23 +00007399 const TargetInstrInfo *TII =
7400 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesen7647da62009-02-13 02:25:56 +00007401 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00007402 bool isThumb2 = Subtarget->isThumb2();
Evan Cheng10043e22007-01-19 07:51:42 +00007403 switch (MI->getOpcode()) {
Andrew Trick0ed57782011-04-23 03:55:32 +00007404 default: {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007405 MI->dump();
Evan Chengb972e562009-08-07 00:34:42 +00007406 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick0ed57782011-04-23 03:55:32 +00007407 }
Jim Grosbach9c0b86a2011-09-16 21:55:56 +00007408 // The Thumb2 pre-indexed stores have the same MI operands, they just
7409 // define them differently in the .td files from the isel patterns, so
7410 // they need pseudos.
7411 case ARM::t2STR_preidx:
7412 MI->setDesc(TII->get(ARM::t2STR_PRE));
7413 return BB;
7414 case ARM::t2STRB_preidx:
7415 MI->setDesc(TII->get(ARM::t2STRB_PRE));
7416 return BB;
7417 case ARM::t2STRH_preidx:
7418 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7419 return BB;
7420
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007421 case ARM::STRi_preidx:
7422 case ARM::STRBi_preidx: {
Jim Grosbach5e80abb2011-08-09 21:22:41 +00007423 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007424 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7425 // Decode the offset.
7426 unsigned Offset = MI->getOperand(4).getImm();
7427 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7428 Offset = ARM_AM::getAM2Offset(Offset);
7429 if (isSub)
7430 Offset = -Offset;
7431
Jim Grosbachf402f692011-08-12 21:02:34 +00007432 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer61a1ff52011-08-27 17:36:14 +00007433 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007434 .addOperand(MI->getOperand(0)) // Rn_wb
7435 .addOperand(MI->getOperand(1)) // Rt
7436 .addOperand(MI->getOperand(2)) // Rn
7437 .addImm(Offset) // offset (skip GPR==zero_reg)
7438 .addOperand(MI->getOperand(5)) // pred
Jim Grosbachf402f692011-08-12 21:02:34 +00007439 .addOperand(MI->getOperand(6))
7440 .addMemOperand(MMO);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007441 MI->eraseFromParent();
7442 return BB;
7443 }
7444 case ARM::STRr_preidx:
Jim Grosbachd886f8c2011-08-11 21:17:22 +00007445 case ARM::STRBr_preidx:
7446 case ARM::STRH_preidx: {
7447 unsigned NewOpc;
7448 switch (MI->getOpcode()) {
7449 default: llvm_unreachable("unexpected opcode!");
7450 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7451 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7452 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7453 }
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007454 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7455 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7456 MIB.addOperand(MI->getOperand(i));
7457 MI->eraseFromParent();
7458 return BB;
7459 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007460
Evan Chengbb2af352009-08-12 05:17:19 +00007461 case ARM::tMOVCCr_pseudo: {
Evan Cheng10043e22007-01-19 07:51:42 +00007462 // To "insert" a SELECT_CC instruction, we actually have to insert the
7463 // diamond control-flow pattern. The incoming instruction knows the
7464 // destination vreg to set, the condition code register to branch on, the
7465 // true/false values to select between, and a branch opcode to use.
7466 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007467 MachineFunction::iterator It = BB;
Evan Cheng10043e22007-01-19 07:51:42 +00007468 ++It;
7469
7470 // thisMBB:
7471 // ...
7472 // TrueVal = ...
7473 // cmpTY ccX, r1, r2
7474 // bCC copy1MBB
7475 // fallthrough --> copy0MBB
7476 MachineBasicBlock *thisMBB = BB;
Dan Gohman3b460302008-07-07 23:14:23 +00007477 MachineFunction *F = BB->getParent();
7478 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7479 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf4f04102010-07-06 15:49:48 +00007480 F->insert(It, copy0MBB);
7481 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007482
7483 // Transfer the remainder of BB and its successor edges to sinkMBB.
7484 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007485 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007486 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7487
Dan Gohmanf4f04102010-07-06 15:49:48 +00007488 BB->addSuccessor(copy0MBB);
7489 BB->addSuccessor(sinkMBB);
Dan Gohman12205642010-07-06 15:18:19 +00007490
Dan Gohman34396292010-07-06 20:24:04 +00007491 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7492 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7493
Evan Cheng10043e22007-01-19 07:51:42 +00007494 // copy0MBB:
7495 // %FalseValue = ...
7496 // # fallthrough to sinkMBB
7497 BB = copy0MBB;
7498
7499 // Update machine-CFG edges
7500 BB->addSuccessor(sinkMBB);
7501
7502 // sinkMBB:
7503 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7504 // ...
7505 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007506 BuildMI(*BB, BB->begin(), dl,
7507 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Cheng10043e22007-01-19 07:51:42 +00007508 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7509 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7510
Dan Gohman34396292010-07-06 20:24:04 +00007511 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng10043e22007-01-19 07:51:42 +00007512 return BB;
7513 }
Evan Chengb972e562009-08-07 00:34:42 +00007514
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007515 case ARM::BCCi64:
7516 case ARM::BCCZi64: {
Bob Wilson36be00c2010-12-23 22:45:49 +00007517 // If there is an unconditional branch to the other successor, remove it.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007518 BB->erase(std::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick5eb0a302011-01-19 02:26:13 +00007519
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007520 // Compare both parts that make up the double comparison separately for
7521 // equality.
7522 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7523
7524 unsigned LHS1 = MI->getOperand(1).getReg();
7525 unsigned LHS2 = MI->getOperand(2).getReg();
7526 if (RHSisZero) {
7527 AddDefaultPred(BuildMI(BB, dl,
7528 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7529 .addReg(LHS1).addImm(0));
7530 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7531 .addReg(LHS2).addImm(0)
7532 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7533 } else {
7534 unsigned RHS1 = MI->getOperand(3).getReg();
7535 unsigned RHS2 = MI->getOperand(4).getReg();
7536 AddDefaultPred(BuildMI(BB, dl,
7537 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7538 .addReg(LHS1).addReg(RHS1));
7539 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7540 .addReg(LHS2).addReg(RHS2)
7541 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7542 }
7543
7544 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7545 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7546 if (MI->getOperand(0).getImm() == ARMCC::NE)
7547 std::swap(destMBB, exitMBB);
7548
7549 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7550 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007551 if (isThumb2)
7552 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7553 else
7554 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007555
7556 MI->eraseFromParent(); // The pseudo instruction is gone now.
7557 return BB;
7558 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007559
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007560 case ARM::Int_eh_sjlj_setjmp:
7561 case ARM::Int_eh_sjlj_setjmp_nofp:
7562 case ARM::tInt_eh_sjlj_setjmp:
7563 case ARM::t2Int_eh_sjlj_setjmp:
7564 case ARM::t2Int_eh_sjlj_setjmp_nofp:
7565 EmitSjLjDispatchBlock(MI, BB);
7566 return BB;
7567
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007568 case ARM::ABS:
7569 case ARM::t2ABS: {
7570 // To insert an ABS instruction, we have to insert the
7571 // diamond control-flow pattern. The incoming instruction knows the
7572 // source vreg to test against 0, the destination vreg to set,
7573 // the condition code register to branch on, the
Andrew Trick3f07c422011-10-18 18:40:53 +00007574 // true/false values to select between, and a branch opcode to use.
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007575 // It transforms
7576 // V1 = ABS V0
7577 // into
7578 // V2 = MOVS V0
7579 // BCC (branch to SinkBB if V0 >= 0)
7580 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick3f07c422011-10-18 18:40:53 +00007581 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007582 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7583 MachineFunction::iterator BBI = BB;
7584 ++BBI;
7585 MachineFunction *Fn = BB->getParent();
7586 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7587 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7588 Fn->insert(BBI, RSBBB);
7589 Fn->insert(BBI, SinkBB);
7590
7591 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7592 unsigned int ABSDstReg = MI->getOperand(0).getReg();
7593 bool isThumb2 = Subtarget->isThumb2();
7594 MachineRegisterInfo &MRI = Fn->getRegInfo();
7595 // In Thumb mode S must not be specified if source register is the SP or
7596 // PC and if destination register is the SP, so restrict register class
Craig Topperc7242e02012-04-20 07:30:17 +00007597 unsigned NewRsbDstReg = MRI.createVirtualRegister(isThumb2 ?
7598 (const TargetRegisterClass*)&ARM::rGPRRegClass :
7599 (const TargetRegisterClass*)&ARM::GPRRegClass);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007600
7601 // Transfer the remainder of BB and its successor edges to sinkMBB.
7602 SinkBB->splice(SinkBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007603 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007604 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7605
7606 BB->addSuccessor(RSBBB);
7607 BB->addSuccessor(SinkBB);
7608
7609 // fall through to SinkMBB
7610 RSBBB->addSuccessor(SinkBB);
7611
Manman Rene0763c72012-06-15 21:32:12 +00007612 // insert a cmp at the end of BB
Andrew Trickbc325162012-07-18 18:34:24 +00007613 AddDefaultPred(BuildMI(BB, dl,
Manman Rene0763c72012-06-15 21:32:12 +00007614 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7615 .addReg(ABSSrcReg).addImm(0));
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007616
7617 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick3f07c422011-10-18 18:40:53 +00007618 BuildMI(BB, dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007619 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7620 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7621
7622 // insert rsbri in RSBBB
7623 // Note: BCC and rsbri will be converted into predicated rsbmi
7624 // by if-conversion pass
Andrew Trick3f07c422011-10-18 18:40:53 +00007625 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007626 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Rene0763c72012-06-15 21:32:12 +00007627 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007628 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7629
Andrew Trick3f07c422011-10-18 18:40:53 +00007630 // insert PHI in SinkBB,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007631 // reuse ABSDstReg to not change uses of ABS instruction
7632 BuildMI(*SinkBB, SinkBB->begin(), dl,
7633 TII->get(ARM::PHI), ABSDstReg)
7634 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Rene0763c72012-06-15 21:32:12 +00007635 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007636
7637 // remove ABS instruction
Andrew Trick3f07c422011-10-18 18:40:53 +00007638 MI->eraseFromParent();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007639
7640 // return last added BB
7641 return SinkBB;
7642 }
Manman Rene8735522012-06-01 19:33:18 +00007643 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren9f911162012-06-01 02:44:42 +00007644 ++NumLoopByVals;
Manman Rene8735522012-06-01 19:33:18 +00007645 return EmitStructByval(MI, BB);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007646 case ARM::WIN__CHKSTK:
7647 return EmitLowered__chkstk(MI, BB);
Evan Cheng10043e22007-01-19 07:51:42 +00007648 }
7649}
7650
Evan Chenge6fba772011-08-30 19:09:48 +00007651void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7652 SDNode *Node) const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007653 if (!MI->hasPostISelHook()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007654 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
7655 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
7656 return;
7657 }
7658
Evan Cheng7f8e5632011-12-07 07:15:52 +00007659 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick8586e622011-09-20 03:17:40 +00007660 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7661 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7662 // operand is still set to noreg. If needed, set the optional operand's
7663 // register to CPSR, and remove the redundant implicit def.
Andrew Trick924123a2011-09-21 02:20:46 +00007664 //
Andrew Trick88b24502011-10-18 19:18:52 +00007665 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick8586e622011-09-20 03:17:40 +00007666
Andrew Trick924123a2011-09-21 02:20:46 +00007667 // Rename pseudo opcodes.
7668 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7669 if (NewOpc) {
Eric Christopherd9134482014-08-04 21:25:23 +00007670 const ARMBaseInstrInfo *TII = static_cast<const ARMBaseInstrInfo *>(
7671 getTargetMachine().getSubtargetImpl()->getInstrInfo());
Andrew Trick88b24502011-10-18 19:18:52 +00007672 MCID = &TII->get(NewOpc);
7673
7674 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7675 "converted opcode should be the same except for cc_out");
7676
7677 MI->setDesc(*MCID);
7678
7679 // Add the optional cc_out operand
7680 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick924123a2011-09-21 02:20:46 +00007681 }
Andrew Trick88b24502011-10-18 19:18:52 +00007682 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick8586e622011-09-20 03:17:40 +00007683
7684 // Any ARM instruction that sets the 's' bit should specify an optional
7685 // "cc_out" operand in the last operand position.
Evan Cheng7f8e5632011-12-07 07:15:52 +00007686 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007687 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007688 return;
7689 }
Andrew Trick924123a2011-09-21 02:20:46 +00007690 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7691 // since we already have an optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007692 bool definesCPSR = false;
7693 bool deadCPSR = false;
Andrew Trick88b24502011-10-18 19:18:52 +00007694 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick8586e622011-09-20 03:17:40 +00007695 i != e; ++i) {
7696 const MachineOperand &MO = MI->getOperand(i);
7697 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7698 definesCPSR = true;
7699 if (MO.isDead())
7700 deadCPSR = true;
7701 MI->RemoveOperand(i);
7702 break;
Evan Chenge6fba772011-08-30 19:09:48 +00007703 }
7704 }
Andrew Trick8586e622011-09-20 03:17:40 +00007705 if (!definesCPSR) {
Andrew Trick924123a2011-09-21 02:20:46 +00007706 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007707 return;
7708 }
7709 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick924123a2011-09-21 02:20:46 +00007710 if (deadCPSR) {
7711 assert(!MI->getOperand(ccOutIdx).getReg() &&
7712 "expect uninitialized optional cc_out operand");
Andrew Trick8586e622011-09-20 03:17:40 +00007713 return;
Andrew Trick924123a2011-09-21 02:20:46 +00007714 }
Andrew Trick8586e622011-09-20 03:17:40 +00007715
Andrew Trick924123a2011-09-21 02:20:46 +00007716 // If this instruction was defined with an optional CPSR def and its dag node
7717 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007718 MachineOperand &MO = MI->getOperand(ccOutIdx);
7719 MO.setReg(ARM::CPSR);
7720 MO.setIsDef(true);
Evan Chenge6fba772011-08-30 19:09:48 +00007721}
7722
Evan Cheng10043e22007-01-19 07:51:42 +00007723//===----------------------------------------------------------------------===//
7724// ARM Optimization Hooks
7725//===----------------------------------------------------------------------===//
7726
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007727// Helper function that checks if N is a null or all ones constant.
7728static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
7729 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
7730 if (!C)
7731 return false;
7732 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
7733}
7734
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007735// Return true if N is conditionally 0 or all ones.
7736// Detects these expressions where cc is an i1 value:
7737//
7738// (select cc 0, y) [AllOnes=0]
7739// (select cc y, 0) [AllOnes=0]
7740// (zext cc) [AllOnes=0]
7741// (sext cc) [AllOnes=0/1]
7742// (select cc -1, y) [AllOnes=1]
7743// (select cc y, -1) [AllOnes=1]
7744//
7745// Invert is set when N is the null/all ones constant when CC is false.
7746// OtherOp is set to the alternative value of N.
7747static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
7748 SDValue &CC, bool &Invert,
7749 SDValue &OtherOp,
7750 SelectionDAG &DAG) {
7751 switch (N->getOpcode()) {
7752 default: return false;
7753 case ISD::SELECT: {
7754 CC = N->getOperand(0);
7755 SDValue N1 = N->getOperand(1);
7756 SDValue N2 = N->getOperand(2);
7757 if (isZeroOrAllOnes(N1, AllOnes)) {
7758 Invert = false;
7759 OtherOp = N2;
7760 return true;
7761 }
7762 if (isZeroOrAllOnes(N2, AllOnes)) {
7763 Invert = true;
7764 OtherOp = N1;
7765 return true;
7766 }
7767 return false;
7768 }
7769 case ISD::ZERO_EXTEND:
7770 // (zext cc) can never be the all ones value.
7771 if (AllOnes)
7772 return false;
7773 // Fall through.
7774 case ISD::SIGN_EXTEND: {
7775 EVT VT = N->getValueType(0);
7776 CC = N->getOperand(0);
7777 if (CC.getValueType() != MVT::i1)
7778 return false;
7779 Invert = !AllOnes;
7780 if (AllOnes)
7781 // When looking for an AllOnes constant, N is an sext, and the 'other'
7782 // value is 0.
7783 OtherOp = DAG.getConstant(0, VT);
7784 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7785 // When looking for a 0 constant, N can be zext or sext.
7786 OtherOp = DAG.getConstant(1, VT);
7787 else
7788 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
7789 return true;
7790 }
7791 }
7792}
7793
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007794// Combine a constant select operand into its use:
7795//
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007796// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
7797// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
7798// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
7799// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7800// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007801//
7802// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007803// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007804//
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007805// Also recognize sext/zext from i1:
7806//
7807// (add (zext cc), x) -> (select cc (add x, 1), x)
7808// (add (sext cc), x) -> (select cc (add x, -1), x)
7809//
7810// These transformations eventually create predicated instructions.
7811//
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007812// @param N The node to transform.
7813// @param Slct The N operand that is a select.
7814// @param OtherOp The other N operand (x above).
7815// @param DCI Context.
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007816// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007817// @returns The new node, or SDValue() on failure.
Chris Lattner4147f082009-03-12 06:52:53 +00007818static
7819SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007820 TargetLowering::DAGCombinerInfo &DCI,
7821 bool AllOnes = false) {
Chris Lattner4147f082009-03-12 06:52:53 +00007822 SelectionDAG &DAG = DCI.DAG;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007823 EVT VT = N->getValueType(0);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007824 SDValue NonConstantVal;
7825 SDValue CCOp;
7826 bool SwapSelectOps;
7827 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
7828 NonConstantVal, DAG))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007829 return SDValue();
7830
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007831 // Slct is now know to be the desired identity constant when CC is true.
7832 SDValue TrueVal = OtherOp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007833 SDValue FalseVal = DAG.getNode(N->getOpcode(), SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007834 OtherOp, NonConstantVal);
7835 // Unless SwapSelectOps says CC should be false.
7836 if (SwapSelectOps)
7837 std::swap(TrueVal, FalseVal);
7838
Andrew Trickef9de2a2013-05-25 02:42:55 +00007839 return DAG.getNode(ISD::SELECT, SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007840 CCOp, TrueVal, FalseVal);
Chris Lattner4147f082009-03-12 06:52:53 +00007841}
7842
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007843// Attempt combineSelectAndUse on each operand of a commutative operator N.
7844static
7845SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
7846 TargetLowering::DAGCombinerInfo &DCI) {
7847 SDValue N0 = N->getOperand(0);
7848 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007849 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007850 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
7851 if (Result.getNode())
7852 return Result;
7853 }
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007854 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007855 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
7856 if (Result.getNode())
7857 return Result;
7858 }
7859 return SDValue();
7860}
7861
Eric Christopher1b8b94192011-06-29 21:10:36 +00007862// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattnere9e67052011-06-14 23:48:48 +00007863// (only after legalization).
7864static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
7865 TargetLowering::DAGCombinerInfo &DCI,
7866 const ARMSubtarget *Subtarget) {
7867
7868 // Only perform optimization if after legalize, and if NEON is available. We
7869 // also expected both operands to be BUILD_VECTORs.
7870 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
7871 || N0.getOpcode() != ISD::BUILD_VECTOR
7872 || N1.getOpcode() != ISD::BUILD_VECTOR)
7873 return SDValue();
7874
7875 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
7876 EVT VT = N->getValueType(0);
7877 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
7878 return SDValue();
7879
7880 // Check that the vector operands are of the right form.
7881 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
7882 // operands, where N is the size of the formed vector.
7883 // Each EXTRACT_VECTOR should have the same input vector and odd or even
7884 // index such that we have a pair wise add pattern.
Tanya Lattnere9e67052011-06-14 23:48:48 +00007885
7886 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson4b12a112011-06-15 06:04:34 +00007887 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattnere9e67052011-06-14 23:48:48 +00007888 return SDValue();
Bob Wilson4b12a112011-06-15 06:04:34 +00007889 SDValue Vec = N0->getOperand(0)->getOperand(0);
7890 SDNode *V = Vec.getNode();
7891 unsigned nextIndex = 0;
Tanya Lattnere9e67052011-06-14 23:48:48 +00007892
Eric Christopher1b8b94192011-06-29 21:10:36 +00007893 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattnere9e67052011-06-14 23:48:48 +00007894 // check to see if each of their operands are an EXTRACT_VECTOR with
7895 // the same vector and appropriate index.
7896 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
7897 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
7898 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopher1b8b94192011-06-29 21:10:36 +00007899
Tanya Lattnere9e67052011-06-14 23:48:48 +00007900 SDValue ExtVec0 = N0->getOperand(i);
7901 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopher1b8b94192011-06-29 21:10:36 +00007902
Tanya Lattnere9e67052011-06-14 23:48:48 +00007903 // First operand is the vector, verify its the same.
7904 if (V != ExtVec0->getOperand(0).getNode() ||
7905 V != ExtVec1->getOperand(0).getNode())
7906 return SDValue();
Eric Christopher1b8b94192011-06-29 21:10:36 +00007907
Tanya Lattnere9e67052011-06-14 23:48:48 +00007908 // Second is the constant, verify its correct.
7909 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
7910 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopher1b8b94192011-06-29 21:10:36 +00007911
Tanya Lattnere9e67052011-06-14 23:48:48 +00007912 // For the constant, we want to see all the even or all the odd.
7913 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
7914 || C1->getZExtValue() != nextIndex+1)
7915 return SDValue();
7916
7917 // Increment index.
7918 nextIndex+=2;
Eric Christopher1b8b94192011-06-29 21:10:36 +00007919 } else
Tanya Lattnere9e67052011-06-14 23:48:48 +00007920 return SDValue();
7921 }
7922
7923 // Create VPADDL node.
7924 SelectionDAG &DAG = DCI.DAG;
7925 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattnere9e67052011-06-14 23:48:48 +00007926
7927 // Build operand list.
7928 SmallVector<SDValue, 8> Ops;
7929 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
7930 TLI.getPointerTy()));
7931
7932 // Input is the vector.
7933 Ops.push_back(Vec);
Eric Christopher1b8b94192011-06-29 21:10:36 +00007934
Tanya Lattnere9e67052011-06-14 23:48:48 +00007935 // Get widened type and narrowed type.
7936 MVT widenType;
7937 unsigned numElem = VT.getVectorNumElements();
Silviu Barangaa3106e62014-04-03 10:44:27 +00007938
7939 EVT inputLaneType = Vec.getValueType().getVectorElementType();
7940 switch (inputLaneType.getSimpleVT().SimpleTy) {
Tanya Lattnere9e67052011-06-14 23:48:48 +00007941 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
7942 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
7943 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
7944 default:
Craig Toppere55c5562012-02-07 02:50:20 +00007945 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattnere9e67052011-06-14 23:48:48 +00007946 }
7947
Craig Topper48d114b2014-04-26 18:35:24 +00007948 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N), widenType, Ops);
Silviu Barangaa3106e62014-04-03 10:44:27 +00007949 unsigned ExtOp = VT.bitsGT(tmp.getValueType()) ? ISD::ANY_EXTEND : ISD::TRUNCATE;
7950 return DAG.getNode(ExtOp, SDLoc(N), VT, tmp);
Tanya Lattnere9e67052011-06-14 23:48:48 +00007951}
7952
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007953static SDValue findMUL_LOHI(SDValue V) {
7954 if (V->getOpcode() == ISD::UMUL_LOHI ||
7955 V->getOpcode() == ISD::SMUL_LOHI)
7956 return V;
7957 return SDValue();
7958}
7959
7960static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
7961 TargetLowering::DAGCombinerInfo &DCI,
7962 const ARMSubtarget *Subtarget) {
7963
7964 if (Subtarget->isThumb1Only()) return SDValue();
7965
7966 // Only perform the checks after legalize when the pattern is available.
7967 if (DCI.isBeforeLegalize()) return SDValue();
7968
7969 // Look for multiply add opportunities.
7970 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
7971 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
7972 // a glue link from the first add to the second add.
7973 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
7974 // a S/UMLAL instruction.
7975 // loAdd UMUL_LOHI
7976 // \ / :lo \ :hi
7977 // \ / \ [no multiline comment]
7978 // ADDC | hiAdd
7979 // \ :glue / /
7980 // \ / /
7981 // ADDE
7982 //
7983 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
7984 SDValue AddcOp0 = AddcNode->getOperand(0);
7985 SDValue AddcOp1 = AddcNode->getOperand(1);
7986
7987 // Check if the two operands are from the same mul_lohi node.
7988 if (AddcOp0.getNode() == AddcOp1.getNode())
7989 return SDValue();
7990
7991 assert(AddcNode->getNumValues() == 2 &&
7992 AddcNode->getValueType(0) == MVT::i32 &&
Michael Gottesmanb2a70562013-06-18 20:49:40 +00007993 "Expect ADDC with two result values. First: i32");
7994
7995 // Check that we have a glued ADDC node.
7996 if (AddcNode->getValueType(1) != MVT::Glue)
7997 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007998
7999 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
8000 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
8001 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
8002 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
8003 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
8004 return SDValue();
8005
8006 // Look for the glued ADDE.
8007 SDNode* AddeNode = AddcNode->getGluedUser();
Craig Topper062a2ba2014-04-25 05:30:21 +00008008 if (!AddeNode)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008009 return SDValue();
8010
8011 // Make sure it is really an ADDE.
8012 if (AddeNode->getOpcode() != ISD::ADDE)
8013 return SDValue();
8014
8015 assert(AddeNode->getNumOperands() == 3 &&
8016 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
8017 "ADDE node has the wrong inputs");
8018
8019 // Check for the triangle shape.
8020 SDValue AddeOp0 = AddeNode->getOperand(0);
8021 SDValue AddeOp1 = AddeNode->getOperand(1);
8022
8023 // Make sure that the ADDE operands are not coming from the same node.
8024 if (AddeOp0.getNode() == AddeOp1.getNode())
8025 return SDValue();
8026
8027 // Find the MUL_LOHI node walking up ADDE's operands.
8028 bool IsLeftOperandMUL = false;
8029 SDValue MULOp = findMUL_LOHI(AddeOp0);
8030 if (MULOp == SDValue())
8031 MULOp = findMUL_LOHI(AddeOp1);
8032 else
8033 IsLeftOperandMUL = true;
8034 if (MULOp == SDValue())
8035 return SDValue();
8036
8037 // Figure out the right opcode.
8038 unsigned Opc = MULOp->getOpcode();
8039 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
8040
8041 // Figure out the high and low input values to the MLAL node.
8042 SDValue* HiMul = &MULOp;
Craig Topper062a2ba2014-04-25 05:30:21 +00008043 SDValue* HiAdd = nullptr;
8044 SDValue* LoMul = nullptr;
8045 SDValue* LowAdd = nullptr;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008046
8047 if (IsLeftOperandMUL)
8048 HiAdd = &AddeOp1;
8049 else
8050 HiAdd = &AddeOp0;
8051
8052
8053 if (AddcOp0->getOpcode() == Opc) {
8054 LoMul = &AddcOp0;
8055 LowAdd = &AddcOp1;
8056 }
8057 if (AddcOp1->getOpcode() == Opc) {
8058 LoMul = &AddcOp1;
8059 LowAdd = &AddcOp0;
8060 }
8061
Craig Topper062a2ba2014-04-25 05:30:21 +00008062 if (!LoMul)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008063 return SDValue();
8064
8065 if (LoMul->getNode() != HiMul->getNode())
8066 return SDValue();
8067
8068 // Create the merged node.
8069 SelectionDAG &DAG = DCI.DAG;
8070
8071 // Build operand list.
8072 SmallVector<SDValue, 8> Ops;
8073 Ops.push_back(LoMul->getOperand(0));
8074 Ops.push_back(LoMul->getOperand(1));
8075 Ops.push_back(*LowAdd);
8076 Ops.push_back(*HiAdd);
8077
Andrew Trickef9de2a2013-05-25 02:42:55 +00008078 SDValue MLALNode = DAG.getNode(FinalOpc, SDLoc(AddcNode),
Craig Topper48d114b2014-04-26 18:35:24 +00008079 DAG.getVTList(MVT::i32, MVT::i32), Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008080
8081 // Replace the ADDs' nodes uses by the MLA node's values.
8082 SDValue HiMLALResult(MLALNode.getNode(), 1);
8083 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
8084
8085 SDValue LoMLALResult(MLALNode.getNode(), 0);
8086 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
8087
8088 // Return original node to notify the driver to stop replacing.
8089 SDValue resNode(AddcNode, 0);
8090 return resNode;
8091}
8092
8093/// PerformADDCCombine - Target-specific dag combine transform from
8094/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
8095static SDValue PerformADDCCombine(SDNode *N,
8096 TargetLowering::DAGCombinerInfo &DCI,
8097 const ARMSubtarget *Subtarget) {
8098
8099 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
8100
8101}
8102
Bob Wilson728eb292010-07-29 20:34:14 +00008103/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
8104/// operands N0 and N1. This is a helper for PerformADDCombine that is
8105/// called with the default operands, and if that fails, with commuted
8106/// operands.
8107static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008108 TargetLowering::DAGCombinerInfo &DCI,
8109 const ARMSubtarget *Subtarget){
8110
8111 // Attempt to create vpaddl for this add.
8112 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
8113 if (Result.getNode())
8114 return Result;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008115
Chris Lattner4147f082009-03-12 06:52:53 +00008116 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008117 if (N0.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008118 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
8119 if (Result.getNode()) return Result;
8120 }
Chris Lattner4147f082009-03-12 06:52:53 +00008121 return SDValue();
8122}
8123
Bob Wilson728eb292010-07-29 20:34:14 +00008124/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
8125///
8126static SDValue PerformADDCombine(SDNode *N,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008127 TargetLowering::DAGCombinerInfo &DCI,
8128 const ARMSubtarget *Subtarget) {
Bob Wilson728eb292010-07-29 20:34:14 +00008129 SDValue N0 = N->getOperand(0);
8130 SDValue N1 = N->getOperand(1);
8131
8132 // First try with the default operand order.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008133 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008134 if (Result.getNode())
8135 return Result;
8136
8137 // If that didn't work, try again with the operands commuted.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008138 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008139}
8140
Chris Lattner4147f082009-03-12 06:52:53 +00008141/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson728eb292010-07-29 20:34:14 +00008142///
Chris Lattner4147f082009-03-12 06:52:53 +00008143static SDValue PerformSUBCombine(SDNode *N,
8144 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson728eb292010-07-29 20:34:14 +00008145 SDValue N0 = N->getOperand(0);
8146 SDValue N1 = N->getOperand(1);
Bob Wilson7117a912009-03-20 22:42:55 +00008147
Chris Lattner4147f082009-03-12 06:52:53 +00008148 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008149 if (N1.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008150 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
8151 if (Result.getNode()) return Result;
8152 }
Bob Wilson7117a912009-03-20 22:42:55 +00008153
Chris Lattner4147f082009-03-12 06:52:53 +00008154 return SDValue();
8155}
8156
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008157/// PerformVMULCombine
8158/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
8159/// special multiplier accumulator forwarding.
8160/// vmul d3, d0, d2
8161/// vmla d3, d1, d2
8162/// is faster than
8163/// vadd d3, d0, d1
8164/// vmul d3, d3, d2
Weiming Zhao2052f482013-09-25 23:12:06 +00008165// However, for (A + B) * (A + B),
8166// vadd d2, d0, d1
8167// vmul d3, d0, d2
8168// vmla d3, d1, d2
8169// is slower than
8170// vadd d2, d0, d1
8171// vmul d3, d2, d2
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008172static SDValue PerformVMULCombine(SDNode *N,
8173 TargetLowering::DAGCombinerInfo &DCI,
8174 const ARMSubtarget *Subtarget) {
8175 if (!Subtarget->hasVMLxForwarding())
8176 return SDValue();
8177
8178 SelectionDAG &DAG = DCI.DAG;
8179 SDValue N0 = N->getOperand(0);
8180 SDValue N1 = N->getOperand(1);
8181 unsigned Opcode = N0.getOpcode();
8182 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8183 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier27301622011-06-16 01:21:54 +00008184 Opcode = N1.getOpcode();
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008185 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8186 Opcode != ISD::FADD && Opcode != ISD::FSUB)
8187 return SDValue();
8188 std::swap(N0, N1);
8189 }
8190
Weiming Zhao2052f482013-09-25 23:12:06 +00008191 if (N0 == N1)
8192 return SDValue();
8193
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008194 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008195 SDLoc DL(N);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008196 SDValue N00 = N0->getOperand(0);
8197 SDValue N01 = N0->getOperand(1);
8198 return DAG.getNode(Opcode, DL, VT,
8199 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
8200 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
8201}
8202
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008203static SDValue PerformMULCombine(SDNode *N,
8204 TargetLowering::DAGCombinerInfo &DCI,
8205 const ARMSubtarget *Subtarget) {
8206 SelectionDAG &DAG = DCI.DAG;
8207
8208 if (Subtarget->isThumb1Only())
8209 return SDValue();
8210
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008211 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8212 return SDValue();
8213
8214 EVT VT = N->getValueType(0);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008215 if (VT.is64BitVector() || VT.is128BitVector())
8216 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008217 if (VT != MVT::i32)
8218 return SDValue();
8219
8220 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8221 if (!C)
8222 return SDValue();
8223
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008224 int64_t MulAmt = C->getSExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008225 unsigned ShiftAmt = countTrailingZeros<uint64_t>(MulAmt);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008226
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008227 ShiftAmt = ShiftAmt & (32 - 1);
8228 SDValue V = N->getOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008229 SDLoc DL(N);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008230
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008231 SDValue Res;
8232 MulAmt >>= ShiftAmt;
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008233
8234 if (MulAmt >= 0) {
8235 if (isPowerOf2_32(MulAmt - 1)) {
8236 // (mul x, 2^N + 1) => (add (shl x, N), x)
8237 Res = DAG.getNode(ISD::ADD, DL, VT,
8238 V,
8239 DAG.getNode(ISD::SHL, DL, VT,
8240 V,
8241 DAG.getConstant(Log2_32(MulAmt - 1),
8242 MVT::i32)));
8243 } else if (isPowerOf2_32(MulAmt + 1)) {
8244 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8245 Res = DAG.getNode(ISD::SUB, DL, VT,
8246 DAG.getNode(ISD::SHL, DL, VT,
8247 V,
8248 DAG.getConstant(Log2_32(MulAmt + 1),
8249 MVT::i32)),
8250 V);
8251 } else
8252 return SDValue();
8253 } else {
8254 uint64_t MulAmtAbs = -MulAmt;
8255 if (isPowerOf2_32(MulAmtAbs + 1)) {
8256 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8257 Res = DAG.getNode(ISD::SUB, DL, VT,
8258 V,
8259 DAG.getNode(ISD::SHL, DL, VT,
8260 V,
8261 DAG.getConstant(Log2_32(MulAmtAbs + 1),
8262 MVT::i32)));
8263 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8264 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8265 Res = DAG.getNode(ISD::ADD, DL, VT,
8266 V,
8267 DAG.getNode(ISD::SHL, DL, VT,
8268 V,
8269 DAG.getConstant(Log2_32(MulAmtAbs-1),
8270 MVT::i32)));
8271 Res = DAG.getNode(ISD::SUB, DL, VT,
8272 DAG.getConstant(0, MVT::i32),Res);
8273
8274 } else
8275 return SDValue();
8276 }
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008277
8278 if (ShiftAmt != 0)
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008279 Res = DAG.getNode(ISD::SHL, DL, VT,
8280 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008281
8282 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008283 DCI.CombineTo(N, Res, false);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008284 return SDValue();
8285}
8286
Owen Anderson30c48922010-11-05 19:27:46 +00008287static SDValue PerformANDCombine(SDNode *N,
Evan Chenge87681c2012-02-23 01:19:06 +00008288 TargetLowering::DAGCombinerInfo &DCI,
8289 const ARMSubtarget *Subtarget) {
Owen Anderson77aa2662011-04-05 21:48:57 +00008290
Owen Anderson30c48922010-11-05 19:27:46 +00008291 // Attempt to use immediate-form VBIC
8292 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008293 SDLoc dl(N);
Owen Anderson30c48922010-11-05 19:27:46 +00008294 EVT VT = N->getValueType(0);
8295 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008296
Tanya Lattner266792a2011-04-07 15:24:20 +00008297 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8298 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008299
Owen Anderson30c48922010-11-05 19:27:46 +00008300 APInt SplatBits, SplatUndef;
8301 unsigned SplatBitSize;
8302 bool HasAnyUndefs;
8303 if (BVN &&
8304 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8305 if (SplatBitSize <= 64) {
8306 EVT VbicVT;
8307 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8308 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00008309 DAG, VbicVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008310 OtherModImm);
Owen Anderson30c48922010-11-05 19:27:46 +00008311 if (Val.getNode()) {
8312 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008313 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson30c48922010-11-05 19:27:46 +00008314 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008315 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson30c48922010-11-05 19:27:46 +00008316 }
8317 }
8318 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008319
Evan Chenge87681c2012-02-23 01:19:06 +00008320 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008321 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
8322 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
8323 if (Result.getNode())
8324 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008325 }
8326
Owen Anderson30c48922010-11-05 19:27:46 +00008327 return SDValue();
8328}
8329
Jim Grosbach11013ed2010-07-16 23:05:05 +00008330/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8331static SDValue PerformORCombine(SDNode *N,
8332 TargetLowering::DAGCombinerInfo &DCI,
8333 const ARMSubtarget *Subtarget) {
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008334 // Attempt to use immediate-form VORR
8335 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008336 SDLoc dl(N);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008337 EVT VT = N->getValueType(0);
8338 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008339
Tanya Lattner266792a2011-04-07 15:24:20 +00008340 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8341 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008342
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008343 APInt SplatBits, SplatUndef;
8344 unsigned SplatBitSize;
8345 bool HasAnyUndefs;
8346 if (BVN && Subtarget->hasNEON() &&
8347 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8348 if (SplatBitSize <= 64) {
8349 EVT VorrVT;
8350 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8351 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00008352 DAG, VorrVT, VT.is128BitVector(),
8353 OtherModImm);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008354 if (Val.getNode()) {
8355 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008356 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008357 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008358 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008359 }
8360 }
8361 }
8362
Evan Chenge87681c2012-02-23 01:19:06 +00008363 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008364 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8365 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8366 if (Result.getNode())
8367 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008368 }
8369
Nadav Rotem3a94c542012-08-13 18:52:44 +00008370 // The code below optimizes (or (and X, Y), Z).
8371 // The AND operand needs to have a single user to make these optimizations
8372 // profitable.
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008373 SDValue N0 = N->getOperand(0);
Nadav Rotem3a94c542012-08-13 18:52:44 +00008374 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008375 return SDValue();
8376 SDValue N1 = N->getOperand(1);
8377
8378 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8379 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8380 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8381 APInt SplatUndef;
8382 unsigned SplatBitSize;
8383 bool HasAnyUndefs;
8384
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008385 APInt SplatBits0, SplatBits1;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008386 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008387 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8388 // Ensure that the second operand of both ands are constants
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008389 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008390 HasAnyUndefs) && !HasAnyUndefs) {
8391 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8392 HasAnyUndefs) && !HasAnyUndefs) {
8393 // Ensure that the bit width of the constants are the same and that
8394 // the splat arguments are logical inverses as per the pattern we
8395 // are trying to simplify.
8396 if (SplatBits0.getBitWidth() == SplatBits1.getBitWidth() &&
8397 SplatBits0 == ~SplatBits1) {
8398 // Canonicalize the vector type to make instruction selection
8399 // simpler.
8400 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8401 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8402 N0->getOperand(1),
8403 N0->getOperand(0),
8404 N1->getOperand(0));
8405 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8406 }
8407 }
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008408 }
8409 }
8410
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008411 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8412 // reasonable.
8413
Jim Grosbach11013ed2010-07-16 23:05:05 +00008414 // BFI is only available on V6T2+
8415 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8416 return SDValue();
8417
Andrew Trickef9de2a2013-05-25 02:42:55 +00008418 SDLoc DL(N);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008419 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008420 // iff (val & mask) == val
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008421 //
8422 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008423 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008424 // && mask == ~mask2
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008425 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008426 // && ~mask == mask2
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008427 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008428
Jim Grosbach11013ed2010-07-16 23:05:05 +00008429 if (VT != MVT::i32)
8430 return SDValue();
8431
Evan Cheng2e51bb42010-12-13 20:32:54 +00008432 SDValue N00 = N0.getOperand(0);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008433
Jim Grosbach11013ed2010-07-16 23:05:05 +00008434 // The value and the mask need to be constants so we can verify this is
8435 // actually a bitfield set. If the mask is 0xffff, we can do better
8436 // via a movt instruction, so don't use BFI in that case.
Evan Cheng2e51bb42010-12-13 20:32:54 +00008437 SDValue MaskOp = N0.getOperand(1);
8438 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8439 if (!MaskC)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008440 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008441 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008442 if (Mask == 0xffff)
8443 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008444 SDValue Res;
8445 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008446 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8447 if (N1C) {
8448 unsigned Val = N1C->getZExtValue();
Evan Cheng34345752010-12-11 04:11:38 +00008449 if ((Val & ~Mask) != Val)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008450 return SDValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008451
Evan Cheng34345752010-12-11 04:11:38 +00008452 if (ARM::isBitFieldInvertedMask(Mask)) {
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008453 Val >>= countTrailingZeros(~Mask);
Jim Grosbach11013ed2010-07-16 23:05:05 +00008454
Evan Cheng2e51bb42010-12-13 20:32:54 +00008455 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Cheng34345752010-12-11 04:11:38 +00008456 DAG.getConstant(Val, MVT::i32),
8457 DAG.getConstant(Mask, MVT::i32));
8458
8459 // Do not add new nodes to DAG combiner worklist.
8460 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008461 return SDValue();
Evan Cheng34345752010-12-11 04:11:38 +00008462 }
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008463 } else if (N1.getOpcode() == ISD::AND) {
8464 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008465 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8466 if (!N11C)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008467 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008468 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008469
Eric Christopherd5530962011-03-26 01:21:03 +00008470 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8471 // as is to match.
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008472 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008473 (Mask == ~Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008474 // The pack halfword instruction works better for masks that fit it,
8475 // so use that when it's available.
8476 if (Subtarget->hasT2ExtractPack() &&
8477 (Mask == 0xffff || Mask == 0xffff0000))
8478 return SDValue();
8479 // 2a
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008480 unsigned amt = countTrailingZeros(Mask2);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008481 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopherd5530962011-03-26 01:21:03 +00008482 DAG.getConstant(amt, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008483 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008484 DAG.getConstant(Mask, MVT::i32));
8485 // Do not add new nodes to DAG combiner worklist.
8486 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008487 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008488 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008489 (~Mask == Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008490 // The pack halfword instruction works better for masks that fit it,
8491 // so use that when it's available.
8492 if (Subtarget->hasT2ExtractPack() &&
8493 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8494 return SDValue();
8495 // 2b
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008496 unsigned lsb = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008497 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008498 DAG.getConstant(lsb, MVT::i32));
8499 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopherd5530962011-03-26 01:21:03 +00008500 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008501 // Do not add new nodes to DAG combiner worklist.
8502 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008503 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008504 }
8505 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008506
Evan Cheng2e51bb42010-12-13 20:32:54 +00008507 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8508 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8509 ARM::isBitFieldInvertedMask(~Mask)) {
8510 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8511 // where lsb(mask) == #shamt and masked bits of B are known zero.
8512 SDValue ShAmt = N00.getOperand(1);
8513 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008514 unsigned LSB = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008515 if (ShAmtC != LSB)
8516 return SDValue();
8517
8518 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
8519 DAG.getConstant(~Mask, MVT::i32));
8520
8521 // Do not add new nodes to DAG combiner worklist.
8522 DCI.CombineTo(N, Res, false);
8523 }
8524
Jim Grosbach11013ed2010-07-16 23:05:05 +00008525 return SDValue();
8526}
8527
Evan Chenge87681c2012-02-23 01:19:06 +00008528static SDValue PerformXORCombine(SDNode *N,
8529 TargetLowering::DAGCombinerInfo &DCI,
8530 const ARMSubtarget *Subtarget) {
8531 EVT VT = N->getValueType(0);
8532 SelectionDAG &DAG = DCI.DAG;
8533
8534 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8535 return SDValue();
8536
8537 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008538 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8539 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8540 if (Result.getNode())
8541 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008542 }
8543
8544 return SDValue();
8545}
8546
Evan Cheng6d02d902011-06-15 01:12:31 +00008547/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8548/// the bits being cleared by the AND are not demanded by the BFI.
Evan Chengc1778132010-12-14 03:22:07 +00008549static SDValue PerformBFICombine(SDNode *N,
8550 TargetLowering::DAGCombinerInfo &DCI) {
8551 SDValue N1 = N->getOperand(1);
8552 if (N1.getOpcode() == ISD::AND) {
8553 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8554 if (!N11C)
8555 return SDValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008556 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008557 unsigned LSB = countTrailingZeros(~InvMask);
8558 unsigned Width = (32 - countLeadingZeros(~InvMask)) - LSB;
Evan Cheng6d02d902011-06-15 01:12:31 +00008559 unsigned Mask = (1 << Width)-1;
Evan Chengc1778132010-12-14 03:22:07 +00008560 unsigned Mask2 = N11C->getZExtValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008561 if ((Mask & (~Mask2)) == 0)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008562 return DCI.DAG.getNode(ARMISD::BFI, SDLoc(N), N->getValueType(0),
Evan Chengc1778132010-12-14 03:22:07 +00008563 N->getOperand(0), N1.getOperand(0),
8564 N->getOperand(2));
8565 }
8566 return SDValue();
8567}
8568
Bob Wilson22806742010-09-22 22:09:21 +00008569/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8570/// ARMISD::VMOVRRD.
8571static SDValue PerformVMOVRRDCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00008572 TargetLowering::DAGCombinerInfo &DCI,
8573 const ARMSubtarget *Subtarget) {
Bob Wilson22806742010-09-22 22:09:21 +00008574 // vmovrrd(vmovdrr x, y) -> x,y
8575 SDValue InDouble = N->getOperand(0);
Oliver Stannard51b1d462014-08-21 12:50:31 +00008576 if (InDouble.getOpcode() == ARMISD::VMOVDRR && !Subtarget->isFPOnlySP())
Bob Wilson22806742010-09-22 22:09:21 +00008577 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008578
8579 // vmovrrd(load f64) -> (load i32), (load i32)
8580 SDNode *InNode = InDouble.getNode();
8581 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8582 InNode->getValueType(0) == MVT::f64 &&
8583 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8584 !cast<LoadSDNode>(InNode)->isVolatile()) {
8585 // TODO: Should this be done for non-FrameIndex operands?
8586 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8587
8588 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008589 SDLoc DL(LD);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008590 SDValue BasePtr = LD->getBasePtr();
8591 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8592 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008593 LD->isNonTemporal(), LD->isInvariant(),
8594 LD->getAlignment());
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008595
8596 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8597 DAG.getConstant(4, MVT::i32));
8598 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8599 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008600 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008601 std::min(4U, LD->getAlignment() / 2));
8602
8603 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
Christian Pirker762b2c62014-06-01 09:30:52 +00008604 if (DCI.DAG.getTargetLoweringInfo().isBigEndian())
8605 std::swap (NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008606 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008607 return Result;
8608 }
8609
Bob Wilson22806742010-09-22 22:09:21 +00008610 return SDValue();
8611}
8612
8613/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8614/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8615static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8616 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8617 SDValue Op0 = N->getOperand(0);
8618 SDValue Op1 = N->getOperand(1);
Wesley Peck527da1b2010-11-23 03:31:01 +00008619 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008620 Op0 = Op0.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00008621 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008622 Op1 = Op1.getOperand(0);
8623 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8624 Op0.getNode() == Op1.getNode() &&
8625 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008626 return DAG.getNode(ISD::BITCAST, SDLoc(N),
Bob Wilson22806742010-09-22 22:09:21 +00008627 N->getValueType(0), Op0.getOperand(0));
8628 return SDValue();
8629}
8630
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008631/// PerformSTORECombine - Target-specific dag combine xforms for
8632/// ISD::STORE.
8633static SDValue PerformSTORECombine(SDNode *N,
8634 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008635 StoreSDNode *St = cast<StoreSDNode>(N);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008636 if (St->isVolatile())
8637 return SDValue();
8638
Andrew Trickbc325162012-07-18 18:34:24 +00008639 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
Chad Rosiere0e38f62012-04-09 20:32:02 +00008640 // pack all of the elements in one place. Next, store to memory in fewer
8641 // chunks.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008642 SDValue StVal = St->getValue();
Chad Rosiere0e38f62012-04-09 20:32:02 +00008643 EVT VT = StVal.getValueType();
8644 if (St->isTruncatingStore() && VT.isVector()) {
8645 SelectionDAG &DAG = DCI.DAG;
8646 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8647 EVT StVT = St->getMemoryVT();
8648 unsigned NumElems = VT.getVectorNumElements();
8649 assert(StVT != VT && "Cannot truncate to the same type");
8650 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
8651 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
8652
8653 // From, To sizes and ElemCount must be pow of two
8654 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
8655
8656 // We are going to use the original vector elt for storing.
8657 // Accumulated smaller vector elements must be a multiple of the store size.
8658 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
8659
8660 unsigned SizeRatio = FromEltSz / ToEltSz;
8661 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
8662
8663 // Create a type on which we perform the shuffle.
8664 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
8665 NumElems*SizeRatio);
8666 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
8667
Andrew Trickef9de2a2013-05-25 02:42:55 +00008668 SDLoc DL(St);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008669 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
8670 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Christian Pirker2cc1cf02014-06-16 09:17:30 +00008671 for (unsigned i = 0; i < NumElems; ++i)
8672 ShuffleVec[i] = TLI.isBigEndian() ? (i+1) * SizeRatio - 1 : i * SizeRatio;
Chad Rosiere0e38f62012-04-09 20:32:02 +00008673
8674 // Can't shuffle using an illegal type.
8675 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
8676
8677 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
8678 DAG.getUNDEF(WideVec.getValueType()),
8679 ShuffleVec.data());
8680 // At this point all of the data is stored at the bottom of the
8681 // register. We now need to save it to mem.
8682
8683 // Find the largest store unit
8684 MVT StoreType = MVT::i8;
8685 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
8686 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
8687 MVT Tp = (MVT::SimpleValueType)tp;
8688 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
8689 StoreType = Tp;
8690 }
8691 // Didn't find a legal store type.
8692 if (!TLI.isTypeLegal(StoreType))
8693 return SDValue();
8694
8695 // Bitcast the original vector into a vector of store-size units
8696 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
8697 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
8698 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
8699 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
8700 SmallVector<SDValue, 8> Chains;
8701 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
8702 TLI.getPointerTy());
8703 SDValue BasePtr = St->getBasePtr();
8704
8705 // Perform one or more big stores into memory.
8706 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
8707 for (unsigned I = 0; I < E; I++) {
8708 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
8709 StoreType, ShuffWide,
8710 DAG.getIntPtrConstant(I));
8711 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
8712 St->getPointerInfo(), St->isVolatile(),
8713 St->isNonTemporal(), St->getAlignment());
8714 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
8715 Increment);
8716 Chains.push_back(Ch);
8717 }
Craig Topper48d114b2014-04-26 18:35:24 +00008718 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008719 }
8720
8721 if (!ISD::isNormalStore(St))
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008722 return SDValue();
8723
Chad Rosier99cbde92012-04-09 19:38:15 +00008724 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
8725 // ARM stores of arguments in the same cache line.
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008726 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
Chad Rosier99cbde92012-04-09 19:38:15 +00008727 StVal.getNode()->hasOneUse()) {
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008728 SelectionDAG &DAG = DCI.DAG;
Christian Pirkerb5728192014-05-08 14:06:24 +00008729 bool isBigEndian = DAG.getTargetLoweringInfo().isBigEndian();
Andrew Trickef9de2a2013-05-25 02:42:55 +00008730 SDLoc DL(St);
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008731 SDValue BasePtr = St->getBasePtr();
8732 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
Christian Pirkerb5728192014-05-08 14:06:24 +00008733 StVal.getNode()->getOperand(isBigEndian ? 1 : 0 ),
8734 BasePtr, St->getPointerInfo(), St->isVolatile(),
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008735 St->isNonTemporal(), St->getAlignment());
8736
8737 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8738 DAG.getConstant(4, MVT::i32));
Christian Pirkerb5728192014-05-08 14:06:24 +00008739 return DAG.getStore(NewST1.getValue(0), DL,
8740 StVal.getNode()->getOperand(isBigEndian ? 0 : 1),
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008741 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
8742 St->isNonTemporal(),
8743 std::min(4U, St->getAlignment() / 2));
8744 }
8745
8746 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008747 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8748 return SDValue();
8749
Chad Rosier99cbde92012-04-09 19:38:15 +00008750 // Bitcast an i64 store extracted from a vector to f64.
8751 // Otherwise, the i64 value will be legalized to a pair of i32 values.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008752 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008753 SDLoc dl(StVal);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008754 SDValue IntVec = StVal.getOperand(0);
8755 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8756 IntVec.getValueType().getVectorNumElements());
8757 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
8758 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
8759 Vec, StVal.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008760 dl = SDLoc(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008761 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
8762 // Make the DAGCombiner fold the bitcasts.
8763 DCI.AddToWorklist(Vec.getNode());
8764 DCI.AddToWorklist(ExtElt.getNode());
8765 DCI.AddToWorklist(V.getNode());
8766 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
8767 St->getPointerInfo(), St->isVolatile(),
8768 St->isNonTemporal(), St->getAlignment(),
Hal Finkelcc39b672014-07-24 12:16:19 +00008769 St->getAAInfo());
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008770}
8771
8772/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8773/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8774/// i64 vector to have f64 elements, since the value can then be loaded
8775/// directly into a VFP register.
8776static bool hasNormalLoadOperand(SDNode *N) {
8777 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8778 for (unsigned i = 0; i < NumElts; ++i) {
8779 SDNode *Elt = N->getOperand(i).getNode();
8780 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8781 return true;
8782 }
8783 return false;
8784}
8785
Bob Wilsoncb6db982010-09-17 22:59:05 +00008786/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8787/// ISD::BUILD_VECTOR.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008788static SDValue PerformBUILD_VECTORCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00008789 TargetLowering::DAGCombinerInfo &DCI,
8790 const ARMSubtarget *Subtarget) {
Bob Wilsoncb6db982010-09-17 22:59:05 +00008791 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8792 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8793 // into a pair of GPRs, which is fine when the value is used as a scalar,
8794 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008795 SelectionDAG &DAG = DCI.DAG;
8796 if (N->getNumOperands() == 2) {
8797 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8798 if (RV.getNode())
8799 return RV;
8800 }
Bob Wilsoncb6db982010-09-17 22:59:05 +00008801
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008802 // Load i64 elements as f64 values so that type legalization does not split
8803 // them up into i32 values.
8804 EVT VT = N->getValueType(0);
8805 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8806 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00008807 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008808 SmallVector<SDValue, 8> Ops;
8809 unsigned NumElts = VT.getVectorNumElements();
8810 for (unsigned i = 0; i < NumElts; ++i) {
8811 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8812 Ops.push_back(V);
8813 // Make the DAGCombiner fold the bitcast.
8814 DCI.AddToWorklist(V.getNode());
8815 }
8816 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00008817 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008818 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
8819}
8820
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00008821/// \brief Target-specific dag combine xforms for ARMISD::BUILD_VECTOR.
8822static SDValue
8823PerformARMBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8824 // ARMISD::BUILD_VECTOR is introduced when legalizing ISD::BUILD_VECTOR.
8825 // At that time, we may have inserted bitcasts from integer to float.
8826 // If these bitcasts have survived DAGCombine, change the lowering of this
8827 // BUILD_VECTOR in something more vector friendly, i.e., that does not
8828 // force to use floating point types.
8829
8830 // Make sure we can change the type of the vector.
8831 // This is possible iff:
8832 // 1. The vector is only used in a bitcast to a integer type. I.e.,
8833 // 1.1. Vector is used only once.
8834 // 1.2. Use is a bit convert to an integer type.
8835 // 2. The size of its operands are 32-bits (64-bits are not legal).
8836 EVT VT = N->getValueType(0);
8837 EVT EltVT = VT.getVectorElementType();
8838
8839 // Check 1.1. and 2.
8840 if (EltVT.getSizeInBits() != 32 || !N->hasOneUse())
8841 return SDValue();
8842
8843 // By construction, the input type must be float.
8844 assert(EltVT == MVT::f32 && "Unexpected type!");
8845
8846 // Check 1.2.
8847 SDNode *Use = *N->use_begin();
8848 if (Use->getOpcode() != ISD::BITCAST ||
8849 Use->getValueType(0).isFloatingPoint())
8850 return SDValue();
8851
8852 // Check profitability.
8853 // Model is, if more than half of the relevant operands are bitcast from
8854 // i32, turn the build_vector into a sequence of insert_vector_elt.
8855 // Relevant operands are everything that is not statically
8856 // (i.e., at compile time) bitcasted.
8857 unsigned NumOfBitCastedElts = 0;
8858 unsigned NumElts = VT.getVectorNumElements();
8859 unsigned NumOfRelevantElts = NumElts;
8860 for (unsigned Idx = 0; Idx < NumElts; ++Idx) {
8861 SDValue Elt = N->getOperand(Idx);
8862 if (Elt->getOpcode() == ISD::BITCAST) {
8863 // Assume only bit cast to i32 will go away.
8864 if (Elt->getOperand(0).getValueType() == MVT::i32)
8865 ++NumOfBitCastedElts;
8866 } else if (Elt.getOpcode() == ISD::UNDEF || isa<ConstantSDNode>(Elt))
8867 // Constants are statically casted, thus do not count them as
8868 // relevant operands.
8869 --NumOfRelevantElts;
8870 }
8871
8872 // Check if more than half of the elements require a non-free bitcast.
8873 if (NumOfBitCastedElts <= NumOfRelevantElts / 2)
8874 return SDValue();
8875
8876 SelectionDAG &DAG = DCI.DAG;
8877 // Create the new vector type.
8878 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
8879 // Check if the type is legal.
8880 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8881 if (!TLI.isTypeLegal(VecVT))
8882 return SDValue();
8883
8884 // Combine:
8885 // ARMISD::BUILD_VECTOR E1, E2, ..., EN.
8886 // => BITCAST INSERT_VECTOR_ELT
8887 // (INSERT_VECTOR_ELT (...), (BITCAST EN-1), N-1),
8888 // (BITCAST EN), N.
8889 SDValue Vec = DAG.getUNDEF(VecVT);
8890 SDLoc dl(N);
8891 for (unsigned Idx = 0 ; Idx < NumElts; ++Idx) {
8892 SDValue V = N->getOperand(Idx);
8893 if (V.getOpcode() == ISD::UNDEF)
8894 continue;
8895 if (V.getOpcode() == ISD::BITCAST &&
8896 V->getOperand(0).getValueType() == MVT::i32)
8897 // Fold obvious case.
8898 V = V.getOperand(0);
8899 else {
Jim Grosbach1a597112014-04-03 23:43:18 +00008900 V = DAG.getNode(ISD::BITCAST, SDLoc(V), MVT::i32, V);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00008901 // Make the DAGCombiner fold the bitcasts.
8902 DCI.AddToWorklist(V.getNode());
8903 }
8904 SDValue LaneIdx = DAG.getConstant(Idx, MVT::i32);
8905 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecVT, Vec, V, LaneIdx);
8906 }
8907 Vec = DAG.getNode(ISD::BITCAST, dl, VT, Vec);
8908 // Make the DAGCombiner fold the bitcasts.
8909 DCI.AddToWorklist(Vec.getNode());
8910 return Vec;
8911}
8912
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008913/// PerformInsertEltCombine - Target-specific dag combine xforms for
8914/// ISD::INSERT_VECTOR_ELT.
8915static SDValue PerformInsertEltCombine(SDNode *N,
8916 TargetLowering::DAGCombinerInfo &DCI) {
8917 // Bitcast an i64 load inserted into a vector to f64.
8918 // Otherwise, the i64 value will be legalized to a pair of i32 values.
8919 EVT VT = N->getValueType(0);
8920 SDNode *Elt = N->getOperand(1).getNode();
8921 if (VT.getVectorElementType() != MVT::i64 ||
8922 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
8923 return SDValue();
8924
8925 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008926 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008927 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8928 VT.getVectorNumElements());
8929 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
8930 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
8931 // Make the DAGCombiner fold the bitcasts.
8932 DCI.AddToWorklist(Vec.getNode());
8933 DCI.AddToWorklist(V.getNode());
8934 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
8935 Vec, V, N->getOperand(2));
8936 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilsoncb6db982010-09-17 22:59:05 +00008937}
8938
Bob Wilsonc7334a12010-10-27 20:38:28 +00008939/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
8940/// ISD::VECTOR_SHUFFLE.
8941static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
8942 // The LLVM shufflevector instruction does not require the shuffle mask
8943 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
8944 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
8945 // operands do not match the mask length, they are extended by concatenating
8946 // them with undef vectors. That is probably the right thing for other
8947 // targets, but for NEON it is better to concatenate two double-register
8948 // size vector operands into a single quad-register size vector. Do that
8949 // transformation here:
8950 // shuffle(concat(v1, undef), concat(v2, undef)) ->
8951 // shuffle(concat(v1, v2), undef)
8952 SDValue Op0 = N->getOperand(0);
8953 SDValue Op1 = N->getOperand(1);
8954 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
8955 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
8956 Op0.getNumOperands() != 2 ||
8957 Op1.getNumOperands() != 2)
8958 return SDValue();
8959 SDValue Concat0Op1 = Op0.getOperand(1);
8960 SDValue Concat1Op1 = Op1.getOperand(1);
8961 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
8962 Concat1Op1.getOpcode() != ISD::UNDEF)
8963 return SDValue();
8964 // Skip the transformation if any of the types are illegal.
8965 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8966 EVT VT = N->getValueType(0);
8967 if (!TLI.isTypeLegal(VT) ||
8968 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
8969 !TLI.isTypeLegal(Concat1Op1.getValueType()))
8970 return SDValue();
8971
Andrew Trickef9de2a2013-05-25 02:42:55 +00008972 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
Bob Wilsonc7334a12010-10-27 20:38:28 +00008973 Op0.getOperand(0), Op1.getOperand(0));
8974 // Translate the shuffle mask.
8975 SmallVector<int, 16> NewMask;
8976 unsigned NumElts = VT.getVectorNumElements();
8977 unsigned HalfElts = NumElts/2;
8978 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8979 for (unsigned n = 0; n < NumElts; ++n) {
8980 int MaskElt = SVN->getMaskElt(n);
8981 int NewElt = -1;
Bob Wilson6c550072010-10-27 23:49:00 +00008982 if (MaskElt < (int)HalfElts)
Bob Wilsonc7334a12010-10-27 20:38:28 +00008983 NewElt = MaskElt;
Bob Wilson6c550072010-10-27 23:49:00 +00008984 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonc7334a12010-10-27 20:38:28 +00008985 NewElt = HalfElts + MaskElt - NumElts;
8986 NewMask.push_back(NewElt);
8987 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00008988 return DAG.getVectorShuffle(VT, SDLoc(N), NewConcat,
Bob Wilsonc7334a12010-10-27 20:38:28 +00008989 DAG.getUNDEF(VT), NewMask.data());
8990}
8991
Bob Wilson06fce872011-02-07 17:43:21 +00008992/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
8993/// NEON load/store intrinsics to merge base address updates.
8994static SDValue CombineBaseUpdate(SDNode *N,
8995 TargetLowering::DAGCombinerInfo &DCI) {
8996 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8997 return SDValue();
8998
8999 SelectionDAG &DAG = DCI.DAG;
9000 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
9001 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
9002 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
9003 SDValue Addr = N->getOperand(AddrOpIdx);
9004
9005 // Search for a use of the address operand that is an increment.
9006 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
9007 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
9008 SDNode *User = *UI;
9009 if (User->getOpcode() != ISD::ADD ||
9010 UI.getUse().getResNo() != Addr.getResNo())
9011 continue;
9012
9013 // Check that the add is independent of the load/store. Otherwise, folding
9014 // it would create a cycle.
9015 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
9016 continue;
9017
9018 // Find the new opcode for the updating load/store.
9019 bool isLoad = true;
9020 bool isLaneOp = false;
9021 unsigned NewOpc = 0;
9022 unsigned NumVecs = 0;
9023 if (isIntrinsic) {
9024 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
9025 switch (IntNo) {
Craig Toppere55c5562012-02-07 02:50:20 +00009026 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009027 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
9028 NumVecs = 1; break;
9029 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
9030 NumVecs = 2; break;
9031 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
9032 NumVecs = 3; break;
9033 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
9034 NumVecs = 4; break;
9035 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
9036 NumVecs = 2; isLaneOp = true; break;
9037 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
9038 NumVecs = 3; isLaneOp = true; break;
9039 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
9040 NumVecs = 4; isLaneOp = true; break;
9041 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
9042 NumVecs = 1; isLoad = false; break;
9043 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
9044 NumVecs = 2; isLoad = false; break;
9045 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
9046 NumVecs = 3; isLoad = false; break;
9047 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
9048 NumVecs = 4; isLoad = false; break;
9049 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
9050 NumVecs = 2; isLoad = false; isLaneOp = true; break;
9051 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
9052 NumVecs = 3; isLoad = false; isLaneOp = true; break;
9053 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
9054 NumVecs = 4; isLoad = false; isLaneOp = true; break;
9055 }
9056 } else {
9057 isLaneOp = true;
9058 switch (N->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00009059 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009060 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
9061 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
9062 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
9063 }
9064 }
9065
9066 // Find the size of memory referenced by the load/store.
9067 EVT VecTy;
9068 if (isLoad)
9069 VecTy = N->getValueType(0);
Owen Anderson77aa2662011-04-05 21:48:57 +00009070 else
Bob Wilson06fce872011-02-07 17:43:21 +00009071 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
9072 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
9073 if (isLaneOp)
9074 NumBytes /= VecTy.getVectorNumElements();
9075
9076 // If the increment is a constant, it must match the memory ref size.
9077 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
9078 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
9079 uint64_t IncVal = CInc->getZExtValue();
9080 if (IncVal != NumBytes)
9081 continue;
9082 } else if (NumBytes >= 3 * 16) {
9083 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
9084 // separate instructions that make it harder to use a non-constant update.
9085 continue;
9086 }
9087
9088 // Create the new updating load/store node.
9089 EVT Tys[6];
9090 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
9091 unsigned n;
9092 for (n = 0; n < NumResultVecs; ++n)
9093 Tys[n] = VecTy;
9094 Tys[n++] = MVT::i32;
9095 Tys[n] = MVT::Other;
Craig Topperabb4ac72014-04-16 06:10:51 +00009096 SDVTList SDTys = DAG.getVTList(ArrayRef<EVT>(Tys, NumResultVecs+2));
Bob Wilson06fce872011-02-07 17:43:21 +00009097 SmallVector<SDValue, 8> Ops;
9098 Ops.push_back(N->getOperand(0)); // incoming chain
9099 Ops.push_back(N->getOperand(AddrOpIdx));
9100 Ops.push_back(Inc);
9101 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
9102 Ops.push_back(N->getOperand(i));
9103 }
9104 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009105 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, SDLoc(N), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00009106 Ops, MemInt->getMemoryVT(),
Bob Wilson06fce872011-02-07 17:43:21 +00009107 MemInt->getMemOperand());
9108
9109 // Update the uses.
9110 std::vector<SDValue> NewResults;
9111 for (unsigned i = 0; i < NumResultVecs; ++i) {
9112 NewResults.push_back(SDValue(UpdN.getNode(), i));
9113 }
9114 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
9115 DCI.CombineTo(N, NewResults);
9116 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
9117
9118 break;
Owen Anderson77aa2662011-04-05 21:48:57 +00009119 }
Bob Wilson06fce872011-02-07 17:43:21 +00009120 return SDValue();
9121}
9122
Bob Wilson2d790df2010-11-28 06:51:26 +00009123/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
9124/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
9125/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
9126/// return true.
9127static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9128 SelectionDAG &DAG = DCI.DAG;
9129 EVT VT = N->getValueType(0);
9130 // vldN-dup instructions only support 64-bit vectors for N > 1.
9131 if (!VT.is64BitVector())
9132 return false;
9133
9134 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
9135 SDNode *VLD = N->getOperand(0).getNode();
9136 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
9137 return false;
9138 unsigned NumVecs = 0;
9139 unsigned NewOpc = 0;
9140 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
9141 if (IntNo == Intrinsic::arm_neon_vld2lane) {
9142 NumVecs = 2;
9143 NewOpc = ARMISD::VLD2DUP;
9144 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
9145 NumVecs = 3;
9146 NewOpc = ARMISD::VLD3DUP;
9147 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
9148 NumVecs = 4;
9149 NewOpc = ARMISD::VLD4DUP;
9150 } else {
9151 return false;
9152 }
9153
9154 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
9155 // numbers match the load.
9156 unsigned VLDLaneNo =
9157 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
9158 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9159 UI != UE; ++UI) {
9160 // Ignore uses of the chain result.
9161 if (UI.getUse().getResNo() == NumVecs)
9162 continue;
9163 SDNode *User = *UI;
9164 if (User->getOpcode() != ARMISD::VDUPLANE ||
9165 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
9166 return false;
9167 }
9168
9169 // Create the vldN-dup node.
9170 EVT Tys[5];
9171 unsigned n;
9172 for (n = 0; n < NumVecs; ++n)
9173 Tys[n] = VT;
9174 Tys[n] = MVT::Other;
Craig Topperabb4ac72014-04-16 06:10:51 +00009175 SDVTList SDTys = DAG.getVTList(ArrayRef<EVT>(Tys, NumVecs+1));
Bob Wilson2d790df2010-11-28 06:51:26 +00009176 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
9177 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009178 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00009179 Ops, VLDMemInt->getMemoryVT(),
Bob Wilson2d790df2010-11-28 06:51:26 +00009180 VLDMemInt->getMemOperand());
9181
9182 // Update the uses.
9183 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9184 UI != UE; ++UI) {
9185 unsigned ResNo = UI.getUse().getResNo();
9186 // Ignore uses of the chain result.
9187 if (ResNo == NumVecs)
9188 continue;
9189 SDNode *User = *UI;
9190 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
9191 }
9192
9193 // Now the vldN-lane intrinsic is dead except for its chain result.
9194 // Update uses of the chain.
9195 std::vector<SDValue> VLDDupResults;
9196 for (unsigned n = 0; n < NumVecs; ++n)
9197 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
9198 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
9199 DCI.CombineTo(VLD, VLDDupResults);
9200
9201 return true;
9202}
9203
Bob Wilson103a0dc2010-07-14 01:22:12 +00009204/// PerformVDUPLANECombine - Target-specific dag combine xforms for
9205/// ARMISD::VDUPLANE.
Bob Wilson2d790df2010-11-28 06:51:26 +00009206static SDValue PerformVDUPLANECombine(SDNode *N,
9207 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson103a0dc2010-07-14 01:22:12 +00009208 SDValue Op = N->getOperand(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009209
Bob Wilson2d790df2010-11-28 06:51:26 +00009210 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
9211 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
9212 if (CombineVLDDUP(N, DCI))
9213 return SDValue(N, 0);
9214
9215 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
9216 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peck527da1b2010-11-23 03:31:01 +00009217 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009218 Op = Op.getOperand(0);
Bob Wilsonbad47f62010-07-14 06:31:50 +00009219 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009220 return SDValue();
9221
9222 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
9223 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
9224 // The canonical VMOV for a zero vector uses a 32-bit element size.
9225 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9226 unsigned EltBits;
9227 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
9228 EltSize = 8;
Bob Wilson2d790df2010-11-28 06:51:26 +00009229 EVT VT = N->getValueType(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009230 if (EltSize > VT.getVectorElementType().getSizeInBits())
9231 return SDValue();
9232
Andrew Trickef9de2a2013-05-25 02:42:55 +00009233 return DCI.DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009234}
9235
Eric Christopher1b8b94192011-06-29 21:10:36 +00009236// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosierfa8d8932011-06-24 19:23:04 +00009237// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
9238static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
9239{
Chad Rosier6b610b32011-06-28 17:26:57 +00009240 integerPart cN;
9241 integerPart c0 = 0;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009242 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
9243 I != E; I++) {
9244 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
9245 if (!C)
9246 return false;
9247
Eric Christopher1b8b94192011-06-29 21:10:36 +00009248 bool isExact;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009249 APFloat APF = C->getValueAPF();
9250 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
9251 != APFloat::opOK || !isExact)
9252 return false;
9253
9254 c0 = (I == 0) ? cN : c0;
9255 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
9256 return false;
9257 }
9258 C = c0;
9259 return true;
9260}
9261
9262/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
9263/// can replace combinations of VMUL and VCVT (floating-point to integer)
9264/// when the VMUL has a constant operand that is a power of 2.
9265///
9266/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9267/// vmul.f32 d16, d17, d16
9268/// vcvt.s32.f32 d16, d16
9269/// becomes:
9270/// vcvt.s32.f32 d16, d16, #3
9271static SDValue PerformVCVTCombine(SDNode *N,
9272 TargetLowering::DAGCombinerInfo &DCI,
9273 const ARMSubtarget *Subtarget) {
9274 SelectionDAG &DAG = DCI.DAG;
9275 SDValue Op = N->getOperand(0);
9276
9277 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
9278 Op.getOpcode() != ISD::FMUL)
9279 return SDValue();
9280
9281 uint64_t C;
9282 SDValue N0 = Op->getOperand(0);
9283 SDValue ConstVec = Op->getOperand(1);
9284 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
9285
Eric Christopher1b8b94192011-06-29 21:10:36 +00009286 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosierfa8d8932011-06-24 19:23:04 +00009287 !isConstVecPow2(ConstVec, isSigned, C))
9288 return SDValue();
9289
Tim Northover7cbc2152013-06-28 15:29:25 +00009290 MVT FloatTy = Op.getSimpleValueType().getVectorElementType();
9291 MVT IntTy = N->getSimpleValueType(0).getVectorElementType();
9292 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9293 // These instructions only exist converting from f32 to i32. We can handle
9294 // smaller integers by generating an extra truncate, but larger ones would
9295 // be lossy.
9296 return SDValue();
9297 }
9298
Chad Rosierfa8d8932011-06-24 19:23:04 +00009299 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
9300 Intrinsic::arm_neon_vcvtfp2fxu;
Tim Northover7cbc2152013-06-28 15:29:25 +00009301 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9302 SDValue FixConv = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
9303 NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9304 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
9305 DAG.getConstant(Log2_64(C), MVT::i32));
9306
9307 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9308 FixConv = DAG.getNode(ISD::TRUNCATE, SDLoc(N), N->getValueType(0), FixConv);
9309
9310 return FixConv;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009311}
9312
9313/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
9314/// can replace combinations of VCVT (integer to floating-point) and VDIV
9315/// when the VDIV has a constant operand that is a power of 2.
9316///
9317/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9318/// vcvt.f32.s32 d16, d16
9319/// vdiv.f32 d16, d17, d16
9320/// becomes:
9321/// vcvt.f32.s32 d16, d16, #3
9322static SDValue PerformVDIVCombine(SDNode *N,
9323 TargetLowering::DAGCombinerInfo &DCI,
9324 const ARMSubtarget *Subtarget) {
9325 SelectionDAG &DAG = DCI.DAG;
9326 SDValue Op = N->getOperand(0);
9327 unsigned OpOpcode = Op.getNode()->getOpcode();
9328
9329 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
9330 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
9331 return SDValue();
9332
9333 uint64_t C;
9334 SDValue ConstVec = N->getOperand(1);
9335 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
9336
9337 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
9338 !isConstVecPow2(ConstVec, isSigned, C))
9339 return SDValue();
9340
Tim Northover7cbc2152013-06-28 15:29:25 +00009341 MVT FloatTy = N->getSimpleValueType(0).getVectorElementType();
9342 MVT IntTy = Op.getOperand(0).getSimpleValueType().getVectorElementType();
9343 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9344 // These instructions only exist converting from i32 to f32. We can handle
9345 // smaller integers by generating an extra extend, but larger ones would
9346 // be lossy.
9347 return SDValue();
9348 }
9349
9350 SDValue ConvInput = Op.getOperand(0);
9351 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9352 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9353 ConvInput = DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
9354 SDLoc(N), NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9355 ConvInput);
9356
Eric Christopher1b8b94192011-06-29 21:10:36 +00009357 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosierfa8d8932011-06-24 19:23:04 +00009358 Intrinsic::arm_neon_vcvtfxu2fp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009359 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
Chad Rosierfa8d8932011-06-24 19:23:04 +00009360 Op.getValueType(),
Eric Christopher1b8b94192011-06-29 21:10:36 +00009361 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Tim Northover7cbc2152013-06-28 15:29:25 +00009362 ConvInput, DAG.getConstant(Log2_64(C), MVT::i32));
Chad Rosierfa8d8932011-06-24 19:23:04 +00009363}
9364
9365/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson2e076c42009-06-22 23:27:02 +00009366/// operand of a vector shift operation, where all the elements of the
9367/// build_vector must have the same constant integer value.
9368static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
9369 // Ignore bit_converts.
Wesley Peck527da1b2010-11-23 03:31:01 +00009370 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00009371 Op = Op.getOperand(0);
9372 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
9373 APInt SplatBits, SplatUndef;
9374 unsigned SplatBitSize;
9375 bool HasAnyUndefs;
9376 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
9377 HasAnyUndefs, ElementBits) ||
9378 SplatBitSize > ElementBits)
9379 return false;
9380 Cnt = SplatBits.getSExtValue();
9381 return true;
9382}
9383
9384/// isVShiftLImm - Check if this is a valid build_vector for the immediate
9385/// operand of a vector shift left operation. That value must be in the range:
9386/// 0 <= Value < ElementBits for a left shift; or
9387/// 0 <= Value <= ElementBits for a long left shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009388static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009389 assert(VT.isVector() && "vector shift count is not a vector type");
9390 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9391 if (! getVShiftImm(Op, ElementBits, Cnt))
9392 return false;
9393 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
9394}
9395
9396/// isVShiftRImm - Check if this is a valid build_vector for the immediate
9397/// operand of a vector shift right operation. For a shift opcode, the value
9398/// is positive, but for an intrinsic the value count must be negative. The
9399/// absolute value must be in the range:
9400/// 1 <= |Value| <= ElementBits for a right shift; or
9401/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009402static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson2e076c42009-06-22 23:27:02 +00009403 int64_t &Cnt) {
9404 assert(VT.isVector() && "vector shift count is not a vector type");
9405 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9406 if (! getVShiftImm(Op, ElementBits, Cnt))
9407 return false;
9408 if (isIntrinsic)
9409 Cnt = -Cnt;
9410 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
9411}
9412
9413/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
9414static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
9415 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
9416 switch (IntNo) {
9417 default:
9418 // Don't do anything for most intrinsics.
9419 break;
9420
9421 // Vector shifts: check for immediate versions and lower them.
9422 // Note: This is done during DAG combining instead of DAG legalizing because
9423 // the build_vectors for 64-bit vector element shift counts are generally
9424 // not legal, and it is hard to see their values after they get legalized to
9425 // loads from a constant pool.
9426 case Intrinsic::arm_neon_vshifts:
9427 case Intrinsic::arm_neon_vshiftu:
Bob Wilson2e076c42009-06-22 23:27:02 +00009428 case Intrinsic::arm_neon_vrshifts:
9429 case Intrinsic::arm_neon_vrshiftu:
9430 case Intrinsic::arm_neon_vrshiftn:
9431 case Intrinsic::arm_neon_vqshifts:
9432 case Intrinsic::arm_neon_vqshiftu:
9433 case Intrinsic::arm_neon_vqshiftsu:
9434 case Intrinsic::arm_neon_vqshiftns:
9435 case Intrinsic::arm_neon_vqshiftnu:
9436 case Intrinsic::arm_neon_vqshiftnsu:
9437 case Intrinsic::arm_neon_vqrshiftns:
9438 case Intrinsic::arm_neon_vqrshiftnu:
9439 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009440 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009441 int64_t Cnt;
9442 unsigned VShiftOpc = 0;
9443
9444 switch (IntNo) {
9445 case Intrinsic::arm_neon_vshifts:
9446 case Intrinsic::arm_neon_vshiftu:
9447 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9448 VShiftOpc = ARMISD::VSHL;
9449 break;
9450 }
9451 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9452 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9453 ARMISD::VSHRs : ARMISD::VSHRu);
9454 break;
9455 }
9456 return SDValue();
9457
Bob Wilson2e076c42009-06-22 23:27:02 +00009458 case Intrinsic::arm_neon_vrshifts:
9459 case Intrinsic::arm_neon_vrshiftu:
9460 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9461 break;
9462 return SDValue();
9463
9464 case Intrinsic::arm_neon_vqshifts:
9465 case Intrinsic::arm_neon_vqshiftu:
9466 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9467 break;
9468 return SDValue();
9469
9470 case Intrinsic::arm_neon_vqshiftsu:
9471 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9472 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009473 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009474
Bob Wilson2e076c42009-06-22 23:27:02 +00009475 case Intrinsic::arm_neon_vrshiftn:
9476 case Intrinsic::arm_neon_vqshiftns:
9477 case Intrinsic::arm_neon_vqshiftnu:
9478 case Intrinsic::arm_neon_vqshiftnsu:
9479 case Intrinsic::arm_neon_vqrshiftns:
9480 case Intrinsic::arm_neon_vqrshiftnu:
9481 case Intrinsic::arm_neon_vqrshiftnsu:
9482 // Narrowing shifts require an immediate right shift.
9483 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9484 break;
Jim Grosbach84511e12010-06-02 21:53:11 +00009485 llvm_unreachable("invalid shift count for narrowing vector shift "
9486 "intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009487
9488 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00009489 llvm_unreachable("unhandled vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00009490 }
9491
9492 switch (IntNo) {
9493 case Intrinsic::arm_neon_vshifts:
9494 case Intrinsic::arm_neon_vshiftu:
9495 // Opcode already set above.
9496 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00009497 case Intrinsic::arm_neon_vrshifts:
9498 VShiftOpc = ARMISD::VRSHRs; break;
9499 case Intrinsic::arm_neon_vrshiftu:
9500 VShiftOpc = ARMISD::VRSHRu; break;
9501 case Intrinsic::arm_neon_vrshiftn:
9502 VShiftOpc = ARMISD::VRSHRN; break;
9503 case Intrinsic::arm_neon_vqshifts:
9504 VShiftOpc = ARMISD::VQSHLs; break;
9505 case Intrinsic::arm_neon_vqshiftu:
9506 VShiftOpc = ARMISD::VQSHLu; break;
9507 case Intrinsic::arm_neon_vqshiftsu:
9508 VShiftOpc = ARMISD::VQSHLsu; break;
9509 case Intrinsic::arm_neon_vqshiftns:
9510 VShiftOpc = ARMISD::VQSHRNs; break;
9511 case Intrinsic::arm_neon_vqshiftnu:
9512 VShiftOpc = ARMISD::VQSHRNu; break;
9513 case Intrinsic::arm_neon_vqshiftnsu:
9514 VShiftOpc = ARMISD::VQSHRNsu; break;
9515 case Intrinsic::arm_neon_vqrshiftns:
9516 VShiftOpc = ARMISD::VQRSHRNs; break;
9517 case Intrinsic::arm_neon_vqrshiftnu:
9518 VShiftOpc = ARMISD::VQRSHRNu; break;
9519 case Intrinsic::arm_neon_vqrshiftnsu:
9520 VShiftOpc = ARMISD::VQRSHRNsu; break;
9521 }
9522
Andrew Trickef9de2a2013-05-25 02:42:55 +00009523 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009524 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009525 }
9526
9527 case Intrinsic::arm_neon_vshiftins: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009528 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009529 int64_t Cnt;
9530 unsigned VShiftOpc = 0;
9531
9532 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9533 VShiftOpc = ARMISD::VSLI;
9534 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9535 VShiftOpc = ARMISD::VSRI;
9536 else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009537 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009538 }
9539
Andrew Trickef9de2a2013-05-25 02:42:55 +00009540 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Bob Wilson2e076c42009-06-22 23:27:02 +00009541 N->getOperand(1), N->getOperand(2),
Owen Anderson9f944592009-08-11 20:47:22 +00009542 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009543 }
9544
9545 case Intrinsic::arm_neon_vqrshifts:
9546 case Intrinsic::arm_neon_vqrshiftu:
9547 // No immediate versions of these to check for.
9548 break;
9549 }
9550
9551 return SDValue();
9552}
9553
9554/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9555/// lowers them. As with the vector shift intrinsics, this is done during DAG
9556/// combining instead of DAG legalizing because the build_vectors for 64-bit
9557/// vector element shift counts are generally not legal, and it is hard to see
9558/// their values after they get legalized to loads from a constant pool.
9559static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9560 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009561 EVT VT = N->getValueType(0);
Evan Chengf258a152012-02-23 02:58:19 +00009562 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9563 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9564 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9565 SDValue N1 = N->getOperand(1);
9566 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9567 SDValue N0 = N->getOperand(0);
9568 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9569 DAG.MaskedValueIsZero(N0.getOperand(0),
9570 APInt::getHighBitsSet(32, 16)))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009571 return DAG.getNode(ISD::ROTR, SDLoc(N), VT, N0, N1);
Evan Chengf258a152012-02-23 02:58:19 +00009572 }
9573 }
Bob Wilson2e076c42009-06-22 23:27:02 +00009574
9575 // Nothing to be done for scalar shifts.
Tanya Lattnercd680952010-11-18 22:06:46 +00009576 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9577 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson2e076c42009-06-22 23:27:02 +00009578 return SDValue();
9579
9580 assert(ST->hasNEON() && "unexpected vector shift");
9581 int64_t Cnt;
9582
9583 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009584 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009585
9586 case ISD::SHL:
9587 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009588 return DAG.getNode(ARMISD::VSHL, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009589 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009590 break;
9591
9592 case ISD::SRA:
9593 case ISD::SRL:
9594 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
9595 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
9596 ARMISD::VSHRs : ARMISD::VSHRu);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009597 return DAG.getNode(VShiftOpc, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009598 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009599 }
9600 }
9601 return SDValue();
9602}
9603
9604/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
9605/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
9606static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
9607 const ARMSubtarget *ST) {
9608 SDValue N0 = N->getOperand(0);
9609
9610 // Check for sign- and zero-extensions of vector extract operations of 8-
9611 // and 16-bit vector elements. NEON supports these directly. They are
9612 // handled during DAG combining because type legalization will promote them
9613 // to 32-bit types and it is messy to recognize the operations after that.
9614 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9615 SDValue Vec = N0.getOperand(0);
9616 SDValue Lane = N0.getOperand(1);
Owen Anderson53aa7a92009-08-10 22:56:29 +00009617 EVT VT = N->getValueType(0);
9618 EVT EltVT = N0.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009619 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9620
Owen Anderson9f944592009-08-11 20:47:22 +00009621 if (VT == MVT::i32 &&
9622 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilsonceb49292010-11-03 16:24:50 +00009623 TLI.isTypeLegal(Vec.getValueType()) &&
9624 isa<ConstantSDNode>(Lane)) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009625
9626 unsigned Opc = 0;
9627 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009628 default: llvm_unreachable("unexpected opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009629 case ISD::SIGN_EXTEND:
9630 Opc = ARMISD::VGETLANEs;
9631 break;
9632 case ISD::ZERO_EXTEND:
9633 case ISD::ANY_EXTEND:
9634 Opc = ARMISD::VGETLANEu;
9635 break;
9636 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009637 return DAG.getNode(Opc, SDLoc(N), VT, Vec, Lane);
Bob Wilson2e076c42009-06-22 23:27:02 +00009638 }
9639 }
9640
9641 return SDValue();
9642}
9643
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009644/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
9645/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
9646static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
9647 const ARMSubtarget *ST) {
9648 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng55f0c6b2010-07-15 22:07:12 +00009649 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009650 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
9651 // a NaN; only do the transformation when it matches that behavior.
9652
9653 // For now only do this when using NEON for FP operations; if using VFP, it
9654 // is not obvious that the benefit outweighs the cost of switching to the
9655 // NEON pipeline.
9656 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
9657 N->getValueType(0) != MVT::f32)
9658 return SDValue();
9659
9660 SDValue CondLHS = N->getOperand(0);
9661 SDValue CondRHS = N->getOperand(1);
9662 SDValue LHS = N->getOperand(2);
9663 SDValue RHS = N->getOperand(3);
9664 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
9665
9666 unsigned Opcode = 0;
9667 bool IsReversed;
Bob Wilsonba8ac742010-02-24 22:15:53 +00009668 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009669 IsReversed = false; // x CC y ? x : y
Bob Wilsonba8ac742010-02-24 22:15:53 +00009670 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009671 IsReversed = true ; // x CC y ? y : x
9672 } else {
9673 return SDValue();
9674 }
9675
Bob Wilsonba8ac742010-02-24 22:15:53 +00009676 bool IsUnordered;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009677 switch (CC) {
9678 default: break;
9679 case ISD::SETOLT:
9680 case ISD::SETOLE:
9681 case ISD::SETLT:
9682 case ISD::SETLE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009683 case ISD::SETULT:
9684 case ISD::SETULE:
Bob Wilsonba8ac742010-02-24 22:15:53 +00009685 // If LHS is NaN, an ordered comparison will be false and the result will
9686 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
9687 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9688 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
9689 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9690 break;
9691 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
9692 // will return -0, so vmin can only be used for unsafe math or if one of
9693 // the operands is known to be nonzero.
9694 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00009695 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +00009696 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9697 break;
9698 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009699 break;
9700
9701 case ISD::SETOGT:
9702 case ISD::SETOGE:
9703 case ISD::SETGT:
9704 case ISD::SETGE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009705 case ISD::SETUGT:
9706 case ISD::SETUGE:
Bob Wilsonba8ac742010-02-24 22:15:53 +00009707 // If LHS is NaN, an ordered comparison will be false and the result will
9708 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
9709 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9710 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
9711 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9712 break;
9713 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
9714 // will return +0, so vmax can only be used for unsafe math or if one of
9715 // the operands is known to be nonzero.
9716 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00009717 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +00009718 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9719 break;
9720 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009721 break;
9722 }
9723
9724 if (!Opcode)
9725 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00009726 return DAG.getNode(Opcode, SDLoc(N), N->getValueType(0), LHS, RHS);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009727}
9728
Evan Chengf863e3f2011-07-13 00:42:17 +00009729/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
9730SDValue
9731ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
9732 SDValue Cmp = N->getOperand(4);
9733 if (Cmp.getOpcode() != ARMISD::CMPZ)
9734 // Only looking at EQ and NE cases.
9735 return SDValue();
9736
9737 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009738 SDLoc dl(N);
Evan Chengf863e3f2011-07-13 00:42:17 +00009739 SDValue LHS = Cmp.getOperand(0);
9740 SDValue RHS = Cmp.getOperand(1);
9741 SDValue FalseVal = N->getOperand(0);
9742 SDValue TrueVal = N->getOperand(1);
9743 SDValue ARMcc = N->getOperand(2);
Jim Grosbache7e2aca2011-09-13 20:30:37 +00009744 ARMCC::CondCodes CC =
9745 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chengf863e3f2011-07-13 00:42:17 +00009746
9747 // Simplify
9748 // mov r1, r0
9749 // cmp r1, x
9750 // mov r0, y
9751 // moveq r0, x
9752 // to
9753 // cmp r0, x
9754 // movne r0, y
9755 //
9756 // mov r1, r0
9757 // cmp r1, x
9758 // mov r0, x
9759 // movne r0, y
9760 // to
9761 // cmp r0, x
9762 // movne r0, y
9763 /// FIXME: Turn this into a target neutral optimization?
9764 SDValue Res;
Evan Cheng81563762011-09-28 23:16:31 +00009765 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chengf863e3f2011-07-13 00:42:17 +00009766 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
9767 N->getOperand(3), Cmp);
9768 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
9769 SDValue ARMcc;
9770 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
9771 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
9772 N->getOperand(3), NewCmp);
9773 }
9774
9775 if (Res.getNode()) {
9776 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00009777 DAG.computeKnownBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chengf863e3f2011-07-13 00:42:17 +00009778 // Capture demanded bits information that would be otherwise lost.
9779 if (KnownZero == 0xfffffffe)
9780 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9781 DAG.getValueType(MVT::i1));
9782 else if (KnownZero == 0xffffff00)
9783 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9784 DAG.getValueType(MVT::i8));
9785 else if (KnownZero == 0xffff0000)
9786 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9787 DAG.getValueType(MVT::i16));
9788 }
9789
9790 return Res;
9791}
9792
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009793SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson7117a912009-03-20 22:42:55 +00009794 DAGCombinerInfo &DCI) const {
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009795 switch (N->getOpcode()) {
9796 default: break;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00009797 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattnere9e67052011-06-14 23:48:48 +00009798 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009799 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00009800 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach11013ed2010-07-16 23:05:05 +00009801 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chenge87681c2012-02-23 01:19:06 +00009802 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
9803 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Chengc1778132010-12-14 03:22:07 +00009804 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +00009805 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI, Subtarget);
Bob Wilson22806742010-09-22 22:09:21 +00009806 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009807 case ISD::STORE: return PerformSTORECombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +00009808 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI, Subtarget);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009809 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonc7334a12010-10-27 20:38:28 +00009810 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilson2d790df2010-11-28 06:51:26 +00009811 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosierfa8d8932011-06-24 19:23:04 +00009812 case ISD::FP_TO_SINT:
9813 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
9814 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009815 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00009816 case ISD::SHL:
9817 case ISD::SRA:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009818 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00009819 case ISD::SIGN_EXTEND:
9820 case ISD::ZERO_EXTEND:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009821 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
9822 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chengf863e3f2011-07-13 00:42:17 +00009823 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson06fce872011-02-07 17:43:21 +00009824 case ARMISD::VLD2DUP:
9825 case ARMISD::VLD3DUP:
9826 case ARMISD::VLD4DUP:
9827 return CombineBaseUpdate(N, DCI);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009828 case ARMISD::BUILD_VECTOR:
9829 return PerformARMBUILD_VECTORCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +00009830 case ISD::INTRINSIC_VOID:
9831 case ISD::INTRINSIC_W_CHAIN:
9832 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9833 case Intrinsic::arm_neon_vld1:
9834 case Intrinsic::arm_neon_vld2:
9835 case Intrinsic::arm_neon_vld3:
9836 case Intrinsic::arm_neon_vld4:
9837 case Intrinsic::arm_neon_vld2lane:
9838 case Intrinsic::arm_neon_vld3lane:
9839 case Intrinsic::arm_neon_vld4lane:
9840 case Intrinsic::arm_neon_vst1:
9841 case Intrinsic::arm_neon_vst2:
9842 case Intrinsic::arm_neon_vst3:
9843 case Intrinsic::arm_neon_vst4:
9844 case Intrinsic::arm_neon_vst2lane:
9845 case Intrinsic::arm_neon_vst3lane:
9846 case Intrinsic::arm_neon_vst4lane:
9847 return CombineBaseUpdate(N, DCI);
9848 default: break;
9849 }
9850 break;
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009851 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009852 return SDValue();
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009853}
9854
Evan Chengd42641c2011-02-02 01:06:55 +00009855bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
9856 EVT VT) const {
9857 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
9858}
9859
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009860bool ARMTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9861 unsigned,
9862 unsigned,
9863 bool *Fast) const {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009864 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosier66bb1782012-11-09 18:25:27 +00009865 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingbae6b2c2009-08-15 21:21:19 +00009866
9867 switch (VT.getSimpleVT().SimpleTy) {
9868 default:
9869 return false;
9870 case MVT::i8:
9871 case MVT::i16:
Evan Cheng79e2ca92012-12-10 23:21:26 +00009872 case MVT::i32: {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009873 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng79e2ca92012-12-10 23:21:26 +00009874 if (AllowsUnaligned) {
9875 if (Fast)
9876 *Fast = Subtarget->hasV7Ops();
9877 return true;
9878 }
9879 return false;
9880 }
Evan Chengeec6bc62012-08-15 17:44:53 +00009881 case MVT::f64:
Evan Cheng79e2ca92012-12-10 23:21:26 +00009882 case MVT::v2f64: {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009883 // For any little-endian targets with neon, we can support unaligned ld/st
9884 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
Alp Tokercb402912014-01-24 17:20:08 +00009885 // A big-endian target may also explicitly support unaligned accesses
Evan Cheng79e2ca92012-12-10 23:21:26 +00009886 if (Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian())) {
9887 if (Fast)
9888 *Fast = true;
9889 return true;
9890 }
9891 return false;
9892 }
Bill Wendlingbae6b2c2009-08-15 21:21:19 +00009893 }
9894}
9895
Lang Hames9929c422011-11-02 22:52:45 +00009896static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
9897 unsigned AlignCheck) {
9898 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
9899 (DstAlign == 0 || DstAlign % AlignCheck == 0));
9900}
9901
9902EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
9903 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009904 bool IsMemset, bool ZeroMemset,
Lang Hames9929c422011-11-02 22:52:45 +00009905 bool MemcpyStrSrc,
9906 MachineFunction &MF) const {
9907 const Function *F = MF.getFunction();
9908
9909 // See if we can use NEON instructions for this...
Evan Cheng962711e2012-12-12 02:34:41 +00009910 if ((!IsMemset || ZeroMemset) &&
Evan Cheng79e2ca92012-12-10 23:21:26 +00009911 Subtarget->hasNEON() &&
Bill Wendling698e84f2012-12-30 10:32:01 +00009912 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
9913 Attribute::NoImplicitFloat)) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009914 bool Fast;
Evan Chengc2bd6202012-12-11 02:31:57 +00009915 if (Size >= 16 &&
9916 (memOpAlign(SrcAlign, DstAlign, 16) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009917 (allowsMisalignedMemoryAccesses(MVT::v2f64, 0, 1, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009918 return MVT::v2f64;
Evan Chengc2bd6202012-12-11 02:31:57 +00009919 } else if (Size >= 8 &&
9920 (memOpAlign(SrcAlign, DstAlign, 8) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009921 (allowsMisalignedMemoryAccesses(MVT::f64, 0, 1, &Fast) &&
9922 Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009923 return MVT::f64;
Lang Hames9929c422011-11-02 22:52:45 +00009924 }
9925 }
9926
Lang Hamesb85fcd02011-11-08 18:56:23 +00009927 // Lowering to i32/i16 if the size permits.
Evan Chengc2bd6202012-12-11 02:31:57 +00009928 if (Size >= 4)
Lang Hamesb85fcd02011-11-08 18:56:23 +00009929 return MVT::i32;
Evan Chengc2bd6202012-12-11 02:31:57 +00009930 else if (Size >= 2)
Lang Hamesb85fcd02011-11-08 18:56:23 +00009931 return MVT::i16;
Lang Hamesb85fcd02011-11-08 18:56:23 +00009932
Lang Hames9929c422011-11-02 22:52:45 +00009933 // Let the target-independent logic figure it out.
9934 return MVT::Other;
9935}
9936
Evan Cheng9ec512d2012-12-06 19:13:27 +00009937bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9938 if (Val.getOpcode() != ISD::LOAD)
9939 return false;
9940
9941 EVT VT1 = Val.getValueType();
9942 if (!VT1.isSimple() || !VT1.isInteger() ||
9943 !VT2.isSimple() || !VT2.isInteger())
9944 return false;
9945
9946 switch (VT1.getSimpleVT().SimpleTy) {
9947 default: break;
9948 case MVT::i1:
9949 case MVT::i8:
9950 case MVT::i16:
9951 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
9952 return true;
9953 }
9954
9955 return false;
9956}
9957
Tim Northovercc2e9032013-08-06 13:58:03 +00009958bool ARMTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
9959 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9960 return false;
9961
9962 if (!isTypeLegal(EVT::getEVT(Ty1)))
9963 return false;
9964
9965 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
9966
9967 // Assuming the caller doesn't have a zeroext or signext return parameter,
9968 // truncation all the way down to i1 is valid.
9969 return true;
9970}
9971
9972
Evan Chengdc49a8d2009-08-14 20:09:37 +00009973static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
9974 if (V < 0)
9975 return false;
9976
9977 unsigned Scale = 1;
9978 switch (VT.getSimpleVT().SimpleTy) {
9979 default: return false;
9980 case MVT::i1:
9981 case MVT::i8:
9982 // Scale == 1;
9983 break;
9984 case MVT::i16:
9985 // Scale == 2;
9986 Scale = 2;
9987 break;
9988 case MVT::i32:
9989 // Scale == 4;
9990 Scale = 4;
9991 break;
9992 }
9993
9994 if ((V & (Scale - 1)) != 0)
9995 return false;
9996 V /= Scale;
9997 return V == (V & ((1LL << 5) - 1));
9998}
9999
10000static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
10001 const ARMSubtarget *Subtarget) {
10002 bool isNeg = false;
10003 if (V < 0) {
10004 isNeg = true;
10005 V = - V;
10006 }
10007
10008 switch (VT.getSimpleVT().SimpleTy) {
10009 default: return false;
10010 case MVT::i1:
10011 case MVT::i8:
10012 case MVT::i16:
10013 case MVT::i32:
10014 // + imm12 or - imm8
10015 if (isNeg)
10016 return V == (V & ((1LL << 8) - 1));
10017 return V == (V & ((1LL << 12) - 1));
10018 case MVT::f32:
10019 case MVT::f64:
10020 // Same as ARM mode. FIXME: NEON?
10021 if (!Subtarget->hasVFP2())
10022 return false;
10023 if ((V & 3) != 0)
10024 return false;
10025 V >>= 2;
10026 return V == (V & ((1LL << 8) - 1));
10027 }
10028}
10029
Evan Cheng2150b922007-03-12 23:30:29 +000010030/// isLegalAddressImmediate - Return true if the integer value can be used
10031/// as the offset of the target addressing mode for load / store of the
10032/// given type.
Owen Anderson53aa7a92009-08-10 22:56:29 +000010033static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010034 const ARMSubtarget *Subtarget) {
Evan Cheng507eefa2007-03-13 20:37:59 +000010035 if (V == 0)
10036 return true;
10037
Evan Chengce5dfb62009-03-09 19:15:00 +000010038 if (!VT.isSimple())
10039 return false;
10040
Evan Chengdc49a8d2009-08-14 20:09:37 +000010041 if (Subtarget->isThumb1Only())
10042 return isLegalT1AddressImmediate(V, VT);
10043 else if (Subtarget->isThumb2())
10044 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Cheng2150b922007-03-12 23:30:29 +000010045
Evan Chengdc49a8d2009-08-14 20:09:37 +000010046 // ARM mode.
Evan Cheng2150b922007-03-12 23:30:29 +000010047 if (V < 0)
10048 V = - V;
Owen Anderson9f944592009-08-11 20:47:22 +000010049 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng2150b922007-03-12 23:30:29 +000010050 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010051 case MVT::i1:
10052 case MVT::i8:
10053 case MVT::i32:
Evan Cheng2150b922007-03-12 23:30:29 +000010054 // +- imm12
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010055 return V == (V & ((1LL << 12) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010056 case MVT::i16:
Evan Cheng2150b922007-03-12 23:30:29 +000010057 // +- imm8
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010058 return V == (V & ((1LL << 8) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010059 case MVT::f32:
10060 case MVT::f64:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010061 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Cheng2150b922007-03-12 23:30:29 +000010062 return false;
Evan Chengbef131de2007-05-03 02:00:18 +000010063 if ((V & 3) != 0)
Evan Cheng2150b922007-03-12 23:30:29 +000010064 return false;
10065 V >>= 2;
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010066 return V == (V & ((1LL << 8) - 1));
Evan Cheng2150b922007-03-12 23:30:29 +000010067 }
Evan Cheng10043e22007-01-19 07:51:42 +000010068}
10069
Evan Chengdc49a8d2009-08-14 20:09:37 +000010070bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
10071 EVT VT) const {
10072 int Scale = AM.Scale;
10073 if (Scale < 0)
10074 return false;
10075
10076 switch (VT.getSimpleVT().SimpleTy) {
10077 default: return false;
10078 case MVT::i1:
10079 case MVT::i8:
10080 case MVT::i16:
10081 case MVT::i32:
10082 if (Scale == 1)
10083 return true;
10084 // r + r << imm
10085 Scale = Scale & ~1;
10086 return Scale == 2 || Scale == 4 || Scale == 8;
10087 case MVT::i64:
10088 // r + r
10089 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
10090 return true;
10091 return false;
10092 case MVT::isVoid:
10093 // Note, we allow "void" uses (basically, uses that aren't loads or
10094 // stores), because arm allows folding a scale into many arithmetic
10095 // operations. This should be made more precise and revisited later.
10096
10097 // Allow r << imm, but the imm has to be a multiple of two.
10098 if (Scale & 1) return false;
10099 return isPowerOf2_32(Scale);
10100 }
10101}
10102
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010103/// isLegalAddressingMode - Return true if the addressing mode represented
10104/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson7117a912009-03-20 22:42:55 +000010105bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +000010106 Type *Ty) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +000010107 EVT VT = getValueType(Ty, true);
Bob Wilson866c1742009-04-08 17:55:28 +000010108 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Cheng2150b922007-03-12 23:30:29 +000010109 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010110
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010111 // Can never fold addr of global into load/store.
Bob Wilson7117a912009-03-20 22:42:55 +000010112 if (AM.BaseGV)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010113 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010114
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010115 switch (AM.Scale) {
10116 case 0: // no scale reg, must be "r+i" or "r", or "i".
10117 break;
10118 case 1:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010119 if (Subtarget->isThumb1Only())
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010120 return false;
Chris Lattner502c3f42007-04-13 06:50:55 +000010121 // FALL THROUGH.
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010122 default:
Chris Lattner502c3f42007-04-13 06:50:55 +000010123 // ARM doesn't support any R+R*scale+imm addr modes.
10124 if (AM.BaseOffs)
10125 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010126
Bob Wilson866c1742009-04-08 17:55:28 +000010127 if (!VT.isSimple())
10128 return false;
10129
Evan Chengdc49a8d2009-08-14 20:09:37 +000010130 if (Subtarget->isThumb2())
10131 return isLegalT2ScaledAddressingMode(AM, VT);
10132
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010133 int Scale = AM.Scale;
Owen Anderson9f944592009-08-11 20:47:22 +000010134 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010135 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010136 case MVT::i1:
10137 case MVT::i8:
10138 case MVT::i32:
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010139 if (Scale < 0) Scale = -Scale;
10140 if (Scale == 1)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010141 return true;
10142 // r + r << imm
Chris Lattnerfe926e22007-04-11 16:17:12 +000010143 return isPowerOf2_32(Scale & ~1);
Owen Anderson9f944592009-08-11 20:47:22 +000010144 case MVT::i16:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010145 case MVT::i64:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010146 // r + r
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010147 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010148 return true;
Chris Lattnerfe926e22007-04-11 16:17:12 +000010149 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010150
Owen Anderson9f944592009-08-11 20:47:22 +000010151 case MVT::isVoid:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010152 // Note, we allow "void" uses (basically, uses that aren't loads or
10153 // stores), because arm allows folding a scale into many arithmetic
10154 // operations. This should be made more precise and revisited later.
Bob Wilson7117a912009-03-20 22:42:55 +000010155
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010156 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chengdc49a8d2009-08-14 20:09:37 +000010157 if (Scale & 1) return false;
10158 return isPowerOf2_32(Scale);
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010159 }
Evan Cheng2150b922007-03-12 23:30:29 +000010160 }
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010161 return true;
Evan Cheng2150b922007-03-12 23:30:29 +000010162}
10163
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010164/// isLegalICmpImmediate - Return true if the specified immediate is legal
10165/// icmp immediate, that is the target has icmp instructions which can compare
10166/// a register against the immediate without having to materialize the
10167/// immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +000010168bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010169 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010170 if (!Subtarget->isThumb())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010171 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010172 if (Subtarget->isThumb2())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010173 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010174 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng15b80e42009-11-12 07:13:11 +000010175 return Imm >= 0 && Imm <= 255;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010176}
10177
Andrew Tricka22cdb72012-07-18 18:34:27 +000010178/// isLegalAddImmediate - Return true if the specified immediate is a legal add
10179/// *or sub* immediate, that is the target has add or sub instructions which can
10180/// add a register with the immediate without having to materialize the
Dan Gohman6136e942011-05-03 00:46:49 +000010181/// immediate into a register.
10182bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Tricka22cdb72012-07-18 18:34:27 +000010183 // Same encoding for add/sub, just flip the sign.
10184 int64_t AbsImm = llvm::abs64(Imm);
10185 if (!Subtarget->isThumb())
10186 return ARM_AM::getSOImmVal(AbsImm) != -1;
10187 if (Subtarget->isThumb2())
10188 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
10189 // Thumb1 only has 8-bit unsigned immediate.
10190 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohman6136e942011-05-03 00:46:49 +000010191}
10192
Owen Anderson53aa7a92009-08-10 22:56:29 +000010193static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010194 bool isSEXTLoad, SDValue &Base,
10195 SDValue &Offset, bool &isInc,
10196 SelectionDAG &DAG) {
Evan Cheng10043e22007-01-19 07:51:42 +000010197 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10198 return false;
10199
Owen Anderson9f944592009-08-11 20:47:22 +000010200 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Cheng10043e22007-01-19 07:51:42 +000010201 // AddressingMode 3
10202 Base = Ptr->getOperand(0);
10203 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010204 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010205 if (RHSC < 0 && RHSC > -256) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010206 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010207 isInc = false;
10208 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10209 return true;
10210 }
10211 }
10212 isInc = (Ptr->getOpcode() == ISD::ADD);
10213 Offset = Ptr->getOperand(1);
10214 return true;
Owen Anderson9f944592009-08-11 20:47:22 +000010215 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Cheng10043e22007-01-19 07:51:42 +000010216 // AddressingMode 2
10217 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010218 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010219 if (RHSC < 0 && RHSC > -0x1000) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010220 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010221 isInc = false;
10222 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10223 Base = Ptr->getOperand(0);
10224 return true;
10225 }
10226 }
10227
10228 if (Ptr->getOpcode() == ISD::ADD) {
10229 isInc = true;
Evan Chenga20cde32011-07-20 23:34:39 +000010230 ARM_AM::ShiftOpc ShOpcVal=
10231 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +000010232 if (ShOpcVal != ARM_AM::no_shift) {
10233 Base = Ptr->getOperand(1);
10234 Offset = Ptr->getOperand(0);
10235 } else {
10236 Base = Ptr->getOperand(0);
10237 Offset = Ptr->getOperand(1);
10238 }
10239 return true;
10240 }
10241
10242 isInc = (Ptr->getOpcode() == ISD::ADD);
10243 Base = Ptr->getOperand(0);
10244 Offset = Ptr->getOperand(1);
10245 return true;
10246 }
10247
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000010248 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Cheng10043e22007-01-19 07:51:42 +000010249 return false;
10250}
10251
Owen Anderson53aa7a92009-08-10 22:56:29 +000010252static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010253 bool isSEXTLoad, SDValue &Base,
10254 SDValue &Offset, bool &isInc,
10255 SelectionDAG &DAG) {
10256 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10257 return false;
10258
10259 Base = Ptr->getOperand(0);
10260 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
10261 int RHSC = (int)RHS->getZExtValue();
10262 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
10263 assert(Ptr->getOpcode() == ISD::ADD);
10264 isInc = false;
10265 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10266 return true;
10267 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
10268 isInc = Ptr->getOpcode() == ISD::ADD;
10269 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
10270 return true;
10271 }
10272 }
10273
10274 return false;
10275}
10276
Evan Cheng10043e22007-01-19 07:51:42 +000010277/// getPreIndexedAddressParts - returns true by value, base pointer and
10278/// offset pointer and addressing mode by reference if the node's address
10279/// can be legally represented as pre-indexed load / store address.
10280bool
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010281ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
10282 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010283 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010284 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010285 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010286 return false;
10287
Owen Anderson53aa7a92009-08-10 22:56:29 +000010288 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010289 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010290 bool isSEXTLoad = false;
10291 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
10292 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010293 VT = LD->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010294 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10295 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
10296 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010297 VT = ST->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010298 } else
10299 return false;
10300
10301 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010302 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010303 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010304 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
10305 Offset, isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010306 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010307 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng844f0b42009-07-02 06:44:30 +000010308 Offset, isInc, DAG);
Evan Cheng84c6cda2009-07-02 07:28:31 +000010309 if (!isLegal)
10310 return false;
10311
10312 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
10313 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010314}
10315
10316/// getPostIndexedAddressParts - returns true by value, base pointer and
10317/// offset pointer and addressing mode by reference if this node can be
10318/// combined with a load / store to form a post-indexed load / store.
10319bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010320 SDValue &Base,
10321 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010322 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010323 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010324 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010325 return false;
10326
Owen Anderson53aa7a92009-08-10 22:56:29 +000010327 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010328 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010329 bool isSEXTLoad = false;
10330 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010331 VT = LD->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010332 Ptr = LD->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010333 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10334 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010335 VT = ST->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010336 Ptr = ST->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010337 } else
10338 return false;
10339
10340 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010341 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010342 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010343 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chengf19384d2010-05-18 21:31:17 +000010344 isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010345 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010346 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
10347 isInc, DAG);
10348 if (!isLegal)
10349 return false;
10350
Evan Chengf19384d2010-05-18 21:31:17 +000010351 if (Ptr != Base) {
10352 // Swap base ptr and offset to catch more post-index load / store when
10353 // it's legal. In Thumb2 mode, offset must be an immediate.
10354 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
10355 !Subtarget->isThumb2())
10356 std::swap(Base, Offset);
10357
10358 // Post-indexed load / store update the base pointer.
10359 if (Ptr != Base)
10360 return false;
10361 }
10362
Evan Cheng84c6cda2009-07-02 07:28:31 +000010363 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
10364 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010365}
10366
Jay Foada0653a32014-05-14 21:14:37 +000010367void ARMTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
10368 APInt &KnownZero,
10369 APInt &KnownOne,
10370 const SelectionDAG &DAG,
10371 unsigned Depth) const {
Michael Gottesman696e44e2013-06-18 20:49:45 +000010372 unsigned BitWidth = KnownOne.getBitWidth();
10373 KnownZero = KnownOne = APInt(BitWidth, 0);
Evan Cheng10043e22007-01-19 07:51:42 +000010374 switch (Op.getOpcode()) {
10375 default: break;
Michael Gottesman696e44e2013-06-18 20:49:45 +000010376 case ARMISD::ADDC:
10377 case ARMISD::ADDE:
10378 case ARMISD::SUBC:
10379 case ARMISD::SUBE:
10380 // These nodes' second result is a boolean
10381 if (Op.getResNo() == 0)
10382 break;
10383 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
10384 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010385 case ARMISD::CMOV: {
10386 // Bits are known zero/one if known on the LHS and RHS.
Jay Foada0653a32014-05-14 21:14:37 +000010387 DAG.computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010388 if (KnownZero == 0 && KnownOne == 0) return;
10389
Dan Gohmanf990faf2008-02-13 00:35:47 +000010390 APInt KnownZeroRHS, KnownOneRHS;
Jay Foada0653a32014-05-14 21:14:37 +000010391 DAG.computeKnownBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010392 KnownZero &= KnownZeroRHS;
10393 KnownOne &= KnownOneRHS;
10394 return;
10395 }
Tim Northover01b4aa92014-04-03 15:10:35 +000010396 case ISD::INTRINSIC_W_CHAIN: {
10397 ConstantSDNode *CN = cast<ConstantSDNode>(Op->getOperand(1));
10398 Intrinsic::ID IntID = static_cast<Intrinsic::ID>(CN->getZExtValue());
10399 switch (IntID) {
10400 default: return;
10401 case Intrinsic::arm_ldaex:
10402 case Intrinsic::arm_ldrex: {
10403 EVT VT = cast<MemIntrinsicSDNode>(Op)->getMemoryVT();
10404 unsigned MemBits = VT.getScalarType().getSizeInBits();
10405 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits);
10406 return;
10407 }
10408 }
10409 }
Evan Cheng10043e22007-01-19 07:51:42 +000010410 }
10411}
10412
10413//===----------------------------------------------------------------------===//
10414// ARM Inline Assembly Support
10415//===----------------------------------------------------------------------===//
10416
Evan Cheng078b0b02011-01-08 01:24:27 +000010417bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
10418 // Looking for "rev" which is V6+.
10419 if (!Subtarget->hasV6Ops())
10420 return false;
10421
10422 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10423 std::string AsmStr = IA->getAsmString();
10424 SmallVector<StringRef, 4> AsmPieces;
10425 SplitString(AsmStr, AsmPieces, ";\n");
10426
10427 switch (AsmPieces.size()) {
10428 default: return false;
10429 case 1:
10430 AsmStr = AsmPieces[0];
10431 AsmPieces.clear();
10432 SplitString(AsmStr, AsmPieces, " \t,");
10433
10434 // rev $0, $1
10435 if (AsmPieces.size() == 3 &&
10436 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10437 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattner229907c2011-07-18 04:54:35 +000010438 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng078b0b02011-01-08 01:24:27 +000010439 if (Ty && Ty->getBitWidth() == 32)
10440 return IntrinsicLowering::LowerToByteSwap(CI);
10441 }
10442 break;
10443 }
10444
10445 return false;
10446}
10447
Evan Cheng10043e22007-01-19 07:51:42 +000010448/// getConstraintType - Given a constraint letter, return the type of
10449/// constraint it is for this target.
10450ARMTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +000010451ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
10452 if (Constraint.size() == 1) {
10453 switch (Constraint[0]) {
10454 default: break;
10455 case 'l': return C_RegisterClass;
Chris Lattner6223e832007-04-02 17:24:08 +000010456 case 'w': return C_RegisterClass;
Eric Christopherf45daac2011-06-30 23:23:01 +000010457 case 'h': return C_RegisterClass;
Eric Christopherf1c74592011-07-01 00:14:47 +000010458 case 'x': return C_RegisterClass;
Eric Christopherc011d312011-07-01 00:30:46 +000010459 case 't': return C_RegisterClass;
Eric Christopher29f1db82011-07-01 01:00:07 +000010460 case 'j': return C_Other; // Constant for movw.
Eric Christopheraa503002011-07-29 21:18:58 +000010461 // An address with a single base register. Due to the way we
10462 // currently handle addresses it is the same as an 'r' memory constraint.
10463 case 'Q': return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010464 }
Eric Christophere256cd02011-06-21 22:10:57 +000010465 } else if (Constraint.size() == 2) {
10466 switch (Constraint[0]) {
10467 default: break;
10468 // All 'U+' constraints are addresses.
10469 case 'U': return C_Memory;
10470 }
Evan Cheng10043e22007-01-19 07:51:42 +000010471 }
Chris Lattnerd6855142007-03-25 02:14:49 +000010472 return TargetLowering::getConstraintType(Constraint);
Evan Cheng10043e22007-01-19 07:51:42 +000010473}
10474
John Thompsone8360b72010-10-29 17:29:13 +000010475/// Examine constraint type and operand type and determine a weight value.
10476/// This object must already have been set up with the operand type
10477/// and the current alternative constraint selected.
10478TargetLowering::ConstraintWeight
10479ARMTargetLowering::getSingleConstraintMatchWeight(
10480 AsmOperandInfo &info, const char *constraint) const {
10481 ConstraintWeight weight = CW_Invalid;
10482 Value *CallOperandVal = info.CallOperandVal;
10483 // If we don't have a value, we can't do a match,
10484 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000010485 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000010486 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010487 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +000010488 // Look at the constraint type.
10489 switch (*constraint) {
10490 default:
10491 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10492 break;
10493 case 'l':
10494 if (type->isIntegerTy()) {
10495 if (Subtarget->isThumb())
10496 weight = CW_SpecificReg;
10497 else
10498 weight = CW_Register;
10499 }
10500 break;
10501 case 'w':
10502 if (type->isFloatingPointTy())
10503 weight = CW_Register;
10504 break;
10505 }
10506 return weight;
10507}
10508
Eric Christophercf2007c2011-06-30 23:50:52 +000010509typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
10510RCPair
Evan Cheng10043e22007-01-19 07:51:42 +000010511ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +000010512 MVT VT) const {
Evan Cheng10043e22007-01-19 07:51:42 +000010513 if (Constraint.size() == 1) {
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010514 // GCC ARM Constraint Letters
Evan Cheng10043e22007-01-19 07:51:42 +000010515 switch (Constraint[0]) {
Eric Christopherf45daac2011-06-30 23:23:01 +000010516 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010517 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010518 return RCPair(0U, &ARM::tGPRRegClass);
10519 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopherf45daac2011-06-30 23:23:01 +000010520 case 'h': // High regs or no regs.
10521 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010522 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopherf09b0f12011-07-01 00:19:27 +000010523 break;
Chris Lattner6223e832007-04-02 17:24:08 +000010524 case 'r':
Craig Topperc7242e02012-04-20 07:30:17 +000010525 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010526 case 'w':
Tim Northover28adfbb2013-11-14 17:15:39 +000010527 if (VT == MVT::Other)
10528 break;
Owen Anderson9f944592009-08-11 20:47:22 +000010529 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010530 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson3152b0472009-12-18 01:03:29 +000010531 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010532 return RCPair(0U, &ARM::DPRRegClass);
Evan Cheng0c2544f2009-12-08 23:06:22 +000010533 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010534 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010535 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010536 case 'x':
Tim Northover28adfbb2013-11-14 17:15:39 +000010537 if (VT == MVT::Other)
10538 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010539 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010540 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010541 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010542 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010543 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010544 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010545 break;
Eric Christopherc011d312011-07-01 00:30:46 +000010546 case 't':
10547 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010548 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherc011d312011-07-01 00:30:46 +000010549 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010550 }
10551 }
Bob Wilson3f2293b2010-03-15 23:09:18 +000010552 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topperc7242e02012-04-20 07:30:17 +000010553 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson3f2293b2010-03-15 23:09:18 +000010554
Evan Cheng10043e22007-01-19 07:51:42 +000010555 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10556}
10557
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010558/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10559/// vector. If it is invalid, don't add anything to Ops.
10560void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010561 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010562 std::vector<SDValue>&Ops,
10563 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000010564 SDValue Result;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010565
Eric Christopherde9399b2011-06-02 23:16:42 +000010566 // Currently only support length 1 constraints.
10567 if (Constraint.length() != 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010568
Eric Christopherde9399b2011-06-02 23:16:42 +000010569 char ConstraintLetter = Constraint[0];
10570 switch (ConstraintLetter) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010571 default: break;
Eric Christopher29f1db82011-07-01 01:00:07 +000010572 case 'j':
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010573 case 'I': case 'J': case 'K': case 'L':
10574 case 'M': case 'N': case 'O':
10575 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10576 if (!C)
10577 return;
10578
10579 int64_t CVal64 = C->getSExtValue();
10580 int CVal = (int) CVal64;
10581 // None of these constraints allow values larger than 32 bits. Check
10582 // that the value fits in an int.
10583 if (CVal != CVal64)
10584 return;
10585
Eric Christopherde9399b2011-06-02 23:16:42 +000010586 switch (ConstraintLetter) {
Eric Christopher29f1db82011-07-01 01:00:07 +000010587 case 'j':
Andrew Trick53df4b62011-09-20 03:06:13 +000010588 // Constant suitable for movw, must be between 0 and
10589 // 65535.
10590 if (Subtarget->hasV6T2Ops())
10591 if (CVal >= 0 && CVal <= 65535)
10592 break;
10593 return;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010594 case 'I':
David Goodwin22c2fba2009-07-08 23:10:31 +000010595 if (Subtarget->isThumb1Only()) {
10596 // This must be a constant between 0 and 255, for ADD
10597 // immediates.
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010598 if (CVal >= 0 && CVal <= 255)
10599 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010600 } else if (Subtarget->isThumb2()) {
10601 // A constant that can be used as an immediate value in a
10602 // data-processing instruction.
10603 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10604 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010605 } else {
10606 // A constant that can be used as an immediate value in a
10607 // data-processing instruction.
10608 if (ARM_AM::getSOImmVal(CVal) != -1)
10609 break;
10610 }
10611 return;
10612
10613 case 'J':
David Goodwin22c2fba2009-07-08 23:10:31 +000010614 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010615 // This must be a constant between -255 and -1, for negated ADD
10616 // immediates. This can be used in GCC with an "n" modifier that
10617 // prints the negated value, for use with SUB instructions. It is
10618 // not useful otherwise but is implemented for compatibility.
10619 if (CVal >= -255 && CVal <= -1)
10620 break;
10621 } else {
10622 // This must be a constant between -4095 and 4095. It is not clear
10623 // what this constraint is intended for. Implemented for
10624 // compatibility with GCC.
10625 if (CVal >= -4095 && CVal <= 4095)
10626 break;
10627 }
10628 return;
10629
10630 case 'K':
David Goodwin22c2fba2009-07-08 23:10:31 +000010631 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010632 // A 32-bit value where only one byte has a nonzero value. Exclude
10633 // zero to match GCC. This constraint is used by GCC internally for
10634 // constants that can be loaded with a move/shift combination.
10635 // It is not useful otherwise but is implemented for compatibility.
10636 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
10637 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010638 } else if (Subtarget->isThumb2()) {
10639 // A constant whose bitwise inverse can be used as an immediate
10640 // value in a data-processing instruction. This can be used in GCC
10641 // with a "B" modifier that prints the inverted value, for use with
10642 // BIC and MVN instructions. It is not useful otherwise but is
10643 // implemented for compatibility.
10644 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
10645 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010646 } else {
10647 // A constant whose bitwise inverse can be used as an immediate
10648 // value in a data-processing instruction. This can be used in GCC
10649 // with a "B" modifier that prints the inverted value, for use with
10650 // BIC and MVN instructions. It is not useful otherwise but is
10651 // implemented for compatibility.
10652 if (ARM_AM::getSOImmVal(~CVal) != -1)
10653 break;
10654 }
10655 return;
10656
10657 case 'L':
David Goodwin22c2fba2009-07-08 23:10:31 +000010658 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010659 // This must be a constant between -7 and 7,
10660 // for 3-operand ADD/SUB immediate instructions.
10661 if (CVal >= -7 && CVal < 7)
10662 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010663 } else if (Subtarget->isThumb2()) {
10664 // A constant whose negation can be used as an immediate value in a
10665 // data-processing instruction. This can be used in GCC with an "n"
10666 // modifier that prints the negated value, for use with SUB
10667 // instructions. It is not useful otherwise but is implemented for
10668 // compatibility.
10669 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
10670 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010671 } else {
10672 // A constant whose negation can be used as an immediate value in a
10673 // data-processing instruction. This can be used in GCC with an "n"
10674 // modifier that prints the negated value, for use with SUB
10675 // instructions. It is not useful otherwise but is implemented for
10676 // compatibility.
10677 if (ARM_AM::getSOImmVal(-CVal) != -1)
10678 break;
10679 }
10680 return;
10681
10682 case 'M':
David Goodwin22c2fba2009-07-08 23:10:31 +000010683 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010684 // This must be a multiple of 4 between 0 and 1020, for
10685 // ADD sp + immediate.
10686 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
10687 break;
10688 } else {
10689 // A power of two or a constant between 0 and 32. This is used in
10690 // GCC for the shift amount on shifted register operands, but it is
10691 // useful in general for any shift amounts.
10692 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
10693 break;
10694 }
10695 return;
10696
10697 case 'N':
David Goodwin22c2fba2009-07-08 23:10:31 +000010698 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010699 // This must be a constant between 0 and 31, for shift amounts.
10700 if (CVal >= 0 && CVal <= 31)
10701 break;
10702 }
10703 return;
10704
10705 case 'O':
David Goodwin22c2fba2009-07-08 23:10:31 +000010706 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010707 // This must be a multiple of 4 between -508 and 508, for
10708 // ADD/SUB sp = sp + immediate.
10709 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
10710 break;
10711 }
10712 return;
10713 }
10714 Result = DAG.getTargetConstant(CVal, Op.getValueType());
10715 break;
10716 }
10717
10718 if (Result.getNode()) {
10719 Ops.push_back(Result);
10720 return;
10721 }
Dale Johannesence97d552010-06-25 21:55:36 +000010722 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010723}
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000010724
Renato Golin87610692013-07-16 09:32:17 +000010725SDValue ARMTargetLowering::LowerDivRem(SDValue Op, SelectionDAG &DAG) const {
10726 assert(Subtarget->isTargetAEABI() && "Register-based DivRem lowering only");
10727 unsigned Opcode = Op->getOpcode();
10728 assert((Opcode == ISD::SDIVREM || Opcode == ISD::UDIVREM) &&
Saleem Abdulrasool740be892014-08-17 22:50:59 +000010729 "Invalid opcode for Div/Rem lowering");
Renato Golin87610692013-07-16 09:32:17 +000010730 bool isSigned = (Opcode == ISD::SDIVREM);
10731 EVT VT = Op->getValueType(0);
10732 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
10733
10734 RTLIB::Libcall LC;
10735 switch (VT.getSimpleVT().SimpleTy) {
10736 default: llvm_unreachable("Unexpected request for libcall!");
Saleem Abdulrasool740be892014-08-17 22:50:59 +000010737 case MVT::i8: LC = isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
10738 case MVT::i16: LC = isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
10739 case MVT::i32: LC = isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
10740 case MVT::i64: LC = isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
Renato Golin87610692013-07-16 09:32:17 +000010741 }
10742
10743 SDValue InChain = DAG.getEntryNode();
10744
10745 TargetLowering::ArgListTy Args;
10746 TargetLowering::ArgListEntry Entry;
10747 for (unsigned i = 0, e = Op->getNumOperands(); i != e; ++i) {
10748 EVT ArgVT = Op->getOperand(i).getValueType();
10749 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
10750 Entry.Node = Op->getOperand(i);
10751 Entry.Ty = ArgTy;
10752 Entry.isSExt = isSigned;
10753 Entry.isZExt = !isSigned;
10754 Args.push_back(Entry);
10755 }
10756
10757 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
10758 getPointerTy());
10759
10760 Type *RetTy = (Type*)StructType::get(Ty, Ty, NULL);
10761
10762 SDLoc dl(Op);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000010763 TargetLowering::CallLoweringInfo CLI(DAG);
10764 CLI.setDebugLoc(dl).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +000010765 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000010766 .setInRegister().setSExtResult(isSigned).setZExtResult(!isSigned);
Renato Golin87610692013-07-16 09:32:17 +000010767
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000010768 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
Renato Golin87610692013-07-16 09:32:17 +000010769 return CallInfo.first;
10770}
10771
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000010772SDValue
10773ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const {
10774 assert(Subtarget->isTargetWindows() && "unsupported target platform");
10775 SDLoc DL(Op);
10776
10777 // Get the inputs.
10778 SDValue Chain = Op.getOperand(0);
10779 SDValue Size = Op.getOperand(1);
10780
10781 SDValue Words = DAG.getNode(ISD::SRL, DL, MVT::i32, Size,
10782 DAG.getConstant(2, MVT::i32));
10783
10784 SDValue Flag;
10785 Chain = DAG.getCopyToReg(Chain, DL, ARM::R4, Words, Flag);
10786 Flag = Chain.getValue(1);
10787
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +000010788 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000010789 Chain = DAG.getNode(ARMISD::WIN__CHKSTK, DL, NodeTys, Chain, Flag);
10790
10791 SDValue NewSP = DAG.getCopyFromReg(Chain, DL, ARM::SP, MVT::i32);
10792 Chain = NewSP.getValue(1);
10793
10794 SDValue Ops[2] = { NewSP, Chain };
10795 return DAG.getMergeValues(Ops, DL);
10796}
10797
Oliver Stannard51b1d462014-08-21 12:50:31 +000010798SDValue ARMTargetLowering::LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const {
10799 assert(Op.getValueType() == MVT::f64 && Subtarget->isFPOnlySP() &&
10800 "Unexpected type for custom-lowering FP_EXTEND");
10801
10802 RTLIB::Libcall LC;
10803 LC = RTLIB::getFPEXT(Op.getOperand(0).getValueType(), Op.getValueType());
10804
10805 SDValue SrcVal = Op.getOperand(0);
10806 return makeLibCall(DAG, LC, Op.getValueType(), &SrcVal, 1,
10807 /*isSigned*/ false, SDLoc(Op)).first;
10808}
10809
10810SDValue ARMTargetLowering::LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
10811 assert(Op.getOperand(0).getValueType() == MVT::f64 &&
10812 Subtarget->isFPOnlySP() &&
10813 "Unexpected type for custom-lowering FP_ROUND");
10814
10815 RTLIB::Libcall LC;
10816 LC = RTLIB::getFPROUND(Op.getOperand(0).getValueType(), Op.getValueType());
10817
10818 SDValue SrcVal = Op.getOperand(0);
10819 return makeLibCall(DAG, LC, Op.getValueType(), &SrcVal, 1,
10820 /*isSigned*/ false, SDLoc(Op)).first;
10821}
10822
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000010823bool
10824ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
10825 // The ARM target isn't yet aware of offsets.
10826 return false;
10827}
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010828
Jim Grosbach11013ed2010-07-16 23:05:05 +000010829bool ARM::isBitFieldInvertedMask(unsigned v) {
10830 if (v == 0xffffffff)
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000010831 return false;
10832
Jim Grosbach11013ed2010-07-16 23:05:05 +000010833 // there can be 1's on either or both "outsides", all the "inside"
10834 // bits must be 0's
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000010835 unsigned TO = CountTrailingOnes_32(v);
10836 unsigned LO = CountLeadingOnes_32(v);
10837 v = (v >> TO) << TO;
10838 v = (v << LO) >> LO;
10839 return v == 0;
Jim Grosbach11013ed2010-07-16 23:05:05 +000010840}
10841
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010842/// isFPImmLegal - Returns true if the target can instruction select the
10843/// specified FP immediate natively. If false, the legalizer will
10844/// materialize the FP immediate as a load from a constant pool.
10845bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
10846 if (!Subtarget->hasVFP3())
10847 return false;
10848 if (VT == MVT::f32)
Jim Grosbachefc761a2011-09-30 00:50:06 +000010849 return ARM_AM::getFP32Imm(Imm) != -1;
Oliver Stannard51b1d462014-08-21 12:50:31 +000010850 if (VT == MVT::f64 && !Subtarget->isFPOnlySP())
Jim Grosbachefc761a2011-09-30 00:50:06 +000010851 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010852 return false;
10853}
Bob Wilson5549d492010-09-21 17:56:22 +000010854
Wesley Peck527da1b2010-11-23 03:31:01 +000010855/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson5549d492010-09-21 17:56:22 +000010856/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
10857/// specified in the intrinsic calls.
10858bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
10859 const CallInst &I,
10860 unsigned Intrinsic) const {
10861 switch (Intrinsic) {
10862 case Intrinsic::arm_neon_vld1:
10863 case Intrinsic::arm_neon_vld2:
10864 case Intrinsic::arm_neon_vld3:
10865 case Intrinsic::arm_neon_vld4:
10866 case Intrinsic::arm_neon_vld2lane:
10867 case Intrinsic::arm_neon_vld3lane:
10868 case Intrinsic::arm_neon_vld4lane: {
10869 Info.opc = ISD::INTRINSIC_W_CHAIN;
10870 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmowcdfe20b2012-10-08 16:38:25 +000010871 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000010872 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10873 Info.ptrVal = I.getArgOperand(0);
10874 Info.offset = 0;
10875 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10876 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10877 Info.vol = false; // volatile loads with NEON intrinsics not supported
10878 Info.readMem = true;
10879 Info.writeMem = false;
10880 return true;
10881 }
10882 case Intrinsic::arm_neon_vst1:
10883 case Intrinsic::arm_neon_vst2:
10884 case Intrinsic::arm_neon_vst3:
10885 case Intrinsic::arm_neon_vst4:
10886 case Intrinsic::arm_neon_vst2lane:
10887 case Intrinsic::arm_neon_vst3lane:
10888 case Intrinsic::arm_neon_vst4lane: {
10889 Info.opc = ISD::INTRINSIC_VOID;
10890 // Conservatively set memVT to the entire set of vectors stored.
10891 unsigned NumElts = 0;
10892 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattner229907c2011-07-18 04:54:35 +000010893 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson5549d492010-09-21 17:56:22 +000010894 if (!ArgTy->isVectorTy())
10895 break;
Micah Villmowcdfe20b2012-10-08 16:38:25 +000010896 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000010897 }
10898 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10899 Info.ptrVal = I.getArgOperand(0);
10900 Info.offset = 0;
10901 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10902 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10903 Info.vol = false; // volatile stores with NEON intrinsics not supported
10904 Info.readMem = false;
10905 Info.writeMem = true;
10906 return true;
10907 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010908 case Intrinsic::arm_ldaex:
Tim Northovera7ecd242013-07-16 09:46:55 +000010909 case Intrinsic::arm_ldrex: {
10910 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(0)->getType());
10911 Info.opc = ISD::INTRINSIC_W_CHAIN;
10912 Info.memVT = MVT::getVT(PtrTy->getElementType());
10913 Info.ptrVal = I.getArgOperand(0);
10914 Info.offset = 0;
10915 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
10916 Info.vol = true;
10917 Info.readMem = true;
10918 Info.writeMem = false;
10919 return true;
10920 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010921 case Intrinsic::arm_stlex:
Tim Northovera7ecd242013-07-16 09:46:55 +000010922 case Intrinsic::arm_strex: {
10923 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(1)->getType());
10924 Info.opc = ISD::INTRINSIC_W_CHAIN;
10925 Info.memVT = MVT::getVT(PtrTy->getElementType());
10926 Info.ptrVal = I.getArgOperand(1);
10927 Info.offset = 0;
10928 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
10929 Info.vol = true;
10930 Info.readMem = false;
10931 Info.writeMem = true;
10932 return true;
10933 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010934 case Intrinsic::arm_stlexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010935 case Intrinsic::arm_strexd: {
10936 Info.opc = ISD::INTRINSIC_W_CHAIN;
10937 Info.memVT = MVT::i64;
10938 Info.ptrVal = I.getArgOperand(2);
10939 Info.offset = 0;
10940 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000010941 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010942 Info.readMem = false;
10943 Info.writeMem = true;
10944 return true;
10945 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010946 case Intrinsic::arm_ldaexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010947 case Intrinsic::arm_ldrexd: {
10948 Info.opc = ISD::INTRINSIC_W_CHAIN;
10949 Info.memVT = MVT::i64;
10950 Info.ptrVal = I.getArgOperand(0);
10951 Info.offset = 0;
10952 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000010953 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010954 Info.readMem = true;
10955 Info.writeMem = false;
10956 return true;
10957 }
Bob Wilson5549d492010-09-21 17:56:22 +000010958 default:
10959 break;
10960 }
10961
10962 return false;
10963}
Juergen Ributzka659ce002014-01-28 01:20:14 +000010964
10965/// \brief Returns true if it is beneficial to convert a load of a constant
10966/// to just the constant itself.
10967bool ARMTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
10968 Type *Ty) const {
10969 assert(Ty->isIntegerTy());
10970
10971 unsigned Bits = Ty->getPrimitiveSizeInBits();
10972 if (Bits == 0 || Bits > 32)
10973 return false;
10974 return true;
10975}
Tim Northover037f26f22014-04-17 18:22:47 +000010976
10977bool ARMTargetLowering::shouldExpandAtomicInIR(Instruction *Inst) const {
10978 // Loads and stores less than 64-bits are already atomic; ones above that
10979 // are doomed anyway, so defer to the default libcall and blame the OS when
Tim Northoverb45c3b72014-06-16 18:49:36 +000010980 // things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
10981 // anything for those.
10982 bool IsMClass = Subtarget->isMClass();
10983 if (StoreInst *SI = dyn_cast<StoreInst>(Inst)) {
10984 unsigned Size = SI->getValueOperand()->getType()->getPrimitiveSizeInBits();
10985 return Size == 64 && !IsMClass;
10986 } else if (LoadInst *LI = dyn_cast<LoadInst>(Inst)) {
10987 return LI->getType()->getPrimitiveSizeInBits() == 64 && !IsMClass;
10988 }
Tim Northover037f26f22014-04-17 18:22:47 +000010989
Tim Northoverb45c3b72014-06-16 18:49:36 +000010990 // For the real atomic operations, we have ldrex/strex up to 32 bits,
10991 // and up to 64 bits on the non-M profiles
10992 unsigned AtomicLimit = IsMClass ? 32 : 64;
10993 return Inst->getType()->getPrimitiveSizeInBits() <= AtomicLimit;
Tim Northover037f26f22014-04-17 18:22:47 +000010994}
10995
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000010996// This has so far only been implemented for MachO.
10997bool ARMTargetLowering::useLoadStackGuardNode() const {
10998 return Subtarget->getTargetTriple().getObjectFormat() == Triple::MachO;
10999}
11000
Tim Northover037f26f22014-04-17 18:22:47 +000011001Value *ARMTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
11002 AtomicOrdering Ord) const {
11003 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
11004 Type *ValTy = cast<PointerType>(Addr->getType())->getElementType();
Robin Morissetb155f522014-08-18 16:48:58 +000011005 bool IsAcquire = isAtLeastAcquire(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000011006
11007 // Since i64 isn't legal and intrinsics don't get type-lowered, the ldrexd
11008 // intrinsic must return {i32, i32} and we have to recombine them into a
11009 // single i64 here.
11010 if (ValTy->getPrimitiveSizeInBits() == 64) {
11011 Intrinsic::ID Int =
11012 IsAcquire ? Intrinsic::arm_ldaexd : Intrinsic::arm_ldrexd;
11013 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int);
11014
11015 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
11016 Value *LoHi = Builder.CreateCall(Ldrex, Addr, "lohi");
11017
11018 Value *Lo = Builder.CreateExtractValue(LoHi, 0, "lo");
11019 Value *Hi = Builder.CreateExtractValue(LoHi, 1, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000011020 if (!Subtarget->isLittle())
11021 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000011022 Lo = Builder.CreateZExt(Lo, ValTy, "lo64");
11023 Hi = Builder.CreateZExt(Hi, ValTy, "hi64");
11024 return Builder.CreateOr(
11025 Lo, Builder.CreateShl(Hi, ConstantInt::get(ValTy, 32)), "val64");
11026 }
11027
11028 Type *Tys[] = { Addr->getType() };
11029 Intrinsic::ID Int = IsAcquire ? Intrinsic::arm_ldaex : Intrinsic::arm_ldrex;
11030 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int, Tys);
11031
11032 return Builder.CreateTruncOrBitCast(
11033 Builder.CreateCall(Ldrex, Addr),
11034 cast<PointerType>(Addr->getType())->getElementType());
11035}
11036
11037Value *ARMTargetLowering::emitStoreConditional(IRBuilder<> &Builder, Value *Val,
11038 Value *Addr,
11039 AtomicOrdering Ord) const {
11040 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
Robin Morissetb155f522014-08-18 16:48:58 +000011041 bool IsRelease = isAtLeastRelease(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000011042
11043 // Since the intrinsics must have legal type, the i64 intrinsics take two
11044 // parameters: "i32, i32". We must marshal Val into the appropriate form
11045 // before the call.
11046 if (Val->getType()->getPrimitiveSizeInBits() == 64) {
11047 Intrinsic::ID Int =
11048 IsRelease ? Intrinsic::arm_stlexd : Intrinsic::arm_strexd;
11049 Function *Strex = Intrinsic::getDeclaration(M, Int);
11050 Type *Int32Ty = Type::getInt32Ty(M->getContext());
11051
11052 Value *Lo = Builder.CreateTrunc(Val, Int32Ty, "lo");
11053 Value *Hi = Builder.CreateTrunc(Builder.CreateLShr(Val, 32), Int32Ty, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000011054 if (!Subtarget->isLittle())
11055 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000011056 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
11057 return Builder.CreateCall3(Strex, Lo, Hi, Addr);
11058 }
11059
11060 Intrinsic::ID Int = IsRelease ? Intrinsic::arm_stlex : Intrinsic::arm_strex;
11061 Type *Tys[] = { Addr->getType() };
11062 Function *Strex = Intrinsic::getDeclaration(M, Int, Tys);
11063
11064 return Builder.CreateCall2(
11065 Strex, Builder.CreateZExtOrBitCast(
11066 Val, Strex->getFunctionType()->getParamType(0)),
11067 Addr);
11068}
Oliver Stannardc24f2172014-05-09 14:01:47 +000011069
11070enum HABaseType {
11071 HA_UNKNOWN = 0,
11072 HA_FLOAT,
11073 HA_DOUBLE,
11074 HA_VECT64,
11075 HA_VECT128
11076};
11077
11078static bool isHomogeneousAggregate(Type *Ty, HABaseType &Base,
11079 uint64_t &Members) {
11080 if (const StructType *ST = dyn_cast<StructType>(Ty)) {
11081 for (unsigned i = 0; i < ST->getNumElements(); ++i) {
11082 uint64_t SubMembers = 0;
11083 if (!isHomogeneousAggregate(ST->getElementType(i), Base, SubMembers))
11084 return false;
11085 Members += SubMembers;
11086 }
11087 } else if (const ArrayType *AT = dyn_cast<ArrayType>(Ty)) {
11088 uint64_t SubMembers = 0;
11089 if (!isHomogeneousAggregate(AT->getElementType(), Base, SubMembers))
11090 return false;
11091 Members += SubMembers * AT->getNumElements();
11092 } else if (Ty->isFloatTy()) {
11093 if (Base != HA_UNKNOWN && Base != HA_FLOAT)
11094 return false;
11095 Members = 1;
11096 Base = HA_FLOAT;
11097 } else if (Ty->isDoubleTy()) {
11098 if (Base != HA_UNKNOWN && Base != HA_DOUBLE)
11099 return false;
11100 Members = 1;
11101 Base = HA_DOUBLE;
11102 } else if (const VectorType *VT = dyn_cast<VectorType>(Ty)) {
11103 Members = 1;
11104 switch (Base) {
11105 case HA_FLOAT:
11106 case HA_DOUBLE:
11107 return false;
11108 case HA_VECT64:
11109 return VT->getBitWidth() == 64;
11110 case HA_VECT128:
11111 return VT->getBitWidth() == 128;
11112 case HA_UNKNOWN:
11113 switch (VT->getBitWidth()) {
11114 case 64:
11115 Base = HA_VECT64;
11116 return true;
11117 case 128:
11118 Base = HA_VECT128;
11119 return true;
11120 default:
11121 return false;
11122 }
11123 }
11124 }
11125
11126 return (Members > 0 && Members <= 4);
11127}
11128
11129/// \brief Return true if a type is an AAPCS-VFP homogeneous aggregate.
11130bool ARMTargetLowering::functionArgumentNeedsConsecutiveRegisters(
11131 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const {
Tim Northover4f1909f2014-05-27 10:43:38 +000011132 if (getEffectiveCallingConv(CallConv, isVarArg) !=
11133 CallingConv::ARM_AAPCS_VFP)
Oliver Stannardc24f2172014-05-09 14:01:47 +000011134 return false;
Tim Northover4f1909f2014-05-27 10:43:38 +000011135
11136 HABaseType Base = HA_UNKNOWN;
11137 uint64_t Members = 0;
11138 bool result = isHomogeneousAggregate(Ty, Base, Members);
Justin Bognerc0087f32014-08-12 03:24:59 +000011139 DEBUG(dbgs() << "isHA: " << result << " "; Ty->dump());
Tim Northover4f1909f2014-05-27 10:43:38 +000011140 return result;
Oliver Stannardc24f2172014-05-09 14:01:47 +000011141}