blob: 99a1df36c1f46c2d590816814e85241a9ddef502 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000041
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000042 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000043 let TSFlags{0} = VM_CNT;
44 let TSFlags{1} = EXP_CNT;
45 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000046
47 let TSFlags{3} = SALU;
48 let TSFlags{4} = VALU;
49
50 let TSFlags{5} = SOP1;
51 let TSFlags{6} = SOP2;
52 let TSFlags{7} = SOPC;
53 let TSFlags{8} = SOPK;
54 let TSFlags{9} = SOPP;
55
56 let TSFlags{10} = VOP1;
57 let TSFlags{11} = VOP2;
58 let TSFlags{12} = VOP3;
59 let TSFlags{13} = VOPC;
60
61 let TSFlags{14} = MUBUF;
62 let TSFlags{15} = MTBUF;
63 let TSFlags{16} = SMRD;
64 let TSFlags{17} = DS;
65 let TSFlags{18} = MIMG;
66 let TSFlags{19} = FLAT;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000067
68 // Most instructions require adjustments after selection to satisfy
69 // operand requirements.
70 let hasPostISelHook = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000071 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000072}
73
Tom Stellarde5a1cda2014-07-21 17:44:28 +000074class Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +000075
Christian Konig72d5d5c2013-02-21 15:16:44 +000076 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000077 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000078}
79
Tom Stellarde5a1cda2014-07-21 17:44:28 +000080class Enc64 {
Tom Stellard75aadc22012-12-11 21:25:42 +000081
Christian Konig72d5d5c2013-02-21 15:16:44 +000082 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000083 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000084}
85
Marek Olsak5df00d62014-12-07 12:18:57 +000086let Uses = [EXEC] in {
87
88class VOPCCommon <dag ins, string asm, list<dag> pattern> :
89 InstSI <(outs VCCReg:$dst), ins, asm, pattern> {
90
91 let DisableEncoding = "$dst";
92 let mayLoad = 0;
93 let mayStore = 0;
94 let hasSideEffects = 0;
95 let UseNamedOperandTable = 1;
96 let VOPC = 1;
97 let VALU = 1;
98 let Size = 4;
99}
100
Tom Stellard94d2e992014-10-07 23:51:34 +0000101class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
102 InstSI <outs, ins, asm, pattern> {
103 let mayLoad = 0;
104 let mayStore = 0;
105 let hasSideEffects = 0;
106 let UseNamedOperandTable = 1;
107 let VOP1 = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000108 let VALU = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000109 let Size = 4;
110}
111
112class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
113 InstSI <outs, ins, asm, pattern> {
114
115 let mayLoad = 0;
116 let mayStore = 0;
117 let hasSideEffects = 0;
118 let UseNamedOperandTable = 1;
119 let VOP2 = 1;
120 let VALU = 1;
121 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000122}
123
Tom Stellard092f3322014-06-17 19:34:46 +0000124class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000125 InstSI <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000126
127 let mayLoad = 0;
128 let mayStore = 0;
129 let hasSideEffects = 0;
130 let UseNamedOperandTable = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000131 // Using complex patterns gives VOP3 patterns a very high complexity rating,
132 // but standalone patterns are almost always prefered, so we need to adjust the
133 // priority lower. The goal is to use a high number to reduce complexity to
134 // zero (or less than zero).
135 let AddedComplexity = -1000;
136
Tom Stellard092f3322014-06-17 19:34:46 +0000137 let VOP3 = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000138 let VALU = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000139
140 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000141}
142
Marek Olsak5df00d62014-12-07 12:18:57 +0000143} // End Uses = [EXEC]
144
Christian Konig72d5d5c2013-02-21 15:16:44 +0000145//===----------------------------------------------------------------------===//
146// Scalar operations
147//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000148
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000149class SOP1e <bits<8> op> : Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +0000150
Christian Konig72d5d5c2013-02-21 15:16:44 +0000151 bits<7> SDST;
152 bits<8> SSRC0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000153
Christian Konig72d5d5c2013-02-21 15:16:44 +0000154 let Inst{7-0} = SSRC0;
155 let Inst{15-8} = op;
156 let Inst{22-16} = SDST;
157 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000158}
159
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000160class SOP2e <bits<7> op> : Enc32 {
161
Christian Konig72d5d5c2013-02-21 15:16:44 +0000162 bits<7> SDST;
163 bits<8> SSRC0;
164 bits<8> SSRC1;
165
166 let Inst{7-0} = SSRC0;
167 let Inst{15-8} = SSRC1;
168 let Inst{22-16} = SDST;
169 let Inst{29-23} = op;
170 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000171}
172
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000173class SOPCe <bits<7> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000174
175 bits<8> SSRC0;
176 bits<8> SSRC1;
177
178 let Inst{7-0} = SSRC0;
179 let Inst{15-8} = SSRC1;
180 let Inst{22-16} = op;
181 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000182}
183
184class SOPKe <bits<5> op> : Enc32 {
185
186 bits <7> SDST;
187 bits <16> SIMM16;
188
189 let Inst{15-0} = SIMM16;
190 let Inst{22-16} = SDST;
191 let Inst{27-23} = op;
192 let Inst{31-28} = 0xb; //encoding
193}
194
195class SOPPe <bits<7> op> : Enc32 {
196
197 bits <16> simm16;
198
199 let Inst{15-0} = simm16;
200 let Inst{22-16} = op;
201 let Inst{31-23} = 0x17f; // encoding
202}
203
204class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
205
206 bits<7> SDST;
207 bits<7> SBASE;
208 bits<8> OFFSET;
209
210 let Inst{7-0} = OFFSET;
211 let Inst{8} = imm;
212 let Inst{14-9} = SBASE{6-1};
213 let Inst{21-15} = SDST;
214 let Inst{26-22} = op;
215 let Inst{31-27} = 0x18; //encoding
216}
217
Tom Stellardae38f302015-01-14 01:13:19 +0000218let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000219class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
220 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000221 let mayLoad = 0;
222 let mayStore = 0;
223 let hasSideEffects = 0;
224 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000225 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000226}
227
Marek Olsak5df00d62014-12-07 12:18:57 +0000228class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
229 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000230
231 let mayLoad = 0;
232 let mayStore = 0;
233 let hasSideEffects = 0;
234 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000235 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000236
237 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000238}
239
240class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
241 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000242
243 let DisableEncoding = "$dst";
244 let mayLoad = 0;
245 let mayStore = 0;
246 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000247 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000248 let SOPC = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000249
250 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000251}
252
Marek Olsak5df00d62014-12-07 12:18:57 +0000253class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
254 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000255
256 let mayLoad = 0;
257 let mayStore = 0;
258 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000259 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000260 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000261
262 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000263}
264
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000265class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000266 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000267
268 let mayLoad = 0;
269 let mayStore = 0;
270 let hasSideEffects = 0;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000271 let isCodeGenOnly = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000272 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000273 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000274
275 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000276}
277
Tom Stellardae38f302015-01-14 01:13:19 +0000278} // let SchedRW = [WriteSALU]
279
Tom Stellardc470c962014-10-01 14:44:42 +0000280class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
281 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000282
283 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000284 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000285 let mayStore = 0;
286 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000287 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000288 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000289 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000290}
291
292//===----------------------------------------------------------------------===//
293// Vector ALU operations
294//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000295
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000296class VOP1e <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000297
298 bits<8> VDST;
299 bits<9> SRC0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000300
Christian Konig72d5d5c2013-02-21 15:16:44 +0000301 let Inst{8-0} = SRC0;
302 let Inst{16-9} = op;
303 let Inst{24-17} = VDST;
304 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000305}
306
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000307class VOP2e <bits<6> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000308
309 bits<8> VDST;
310 bits<9> SRC0;
311 bits<8> VSRC1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000312
Christian Konig72d5d5c2013-02-21 15:16:44 +0000313 let Inst{8-0} = SRC0;
314 let Inst{16-9} = VSRC1;
315 let Inst{24-17} = VDST;
316 let Inst{30-25} = op;
317 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000318}
319
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000320class VOP3e <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000321
Tom Stellard459a79a2013-05-20 15:02:08 +0000322 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000323 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000324 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000325 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000326 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000327 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000328 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000329 bits<1> clamp;
330 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000331
Tom Stellard459a79a2013-05-20 15:02:08 +0000332 let Inst{7-0} = dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000333 let Inst{8} = src0_modifiers{1};
334 let Inst{9} = src1_modifiers{1};
335 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000336 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000337 let Inst{25-17} = op;
338 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000339 let Inst{40-32} = src0;
340 let Inst{49-41} = src1;
341 let Inst{58-50} = src2;
342 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000343 let Inst{61} = src0_modifiers{0};
344 let Inst{62} = src1_modifiers{0};
345 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000346}
347
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000348class VOP3be <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000349
Tom Stellard459a79a2013-05-20 15:02:08 +0000350 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000351 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000352 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000353 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000354 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000355 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000356 bits<9> src2;
357 bits<7> sdst;
358 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000359
Tom Stellard459a79a2013-05-20 15:02:08 +0000360 let Inst{7-0} = dst;
361 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000362 let Inst{25-17} = op;
363 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000364 let Inst{40-32} = src0;
365 let Inst{49-41} = src1;
366 let Inst{58-50} = src2;
367 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000368 let Inst{61} = src0_modifiers{0};
369 let Inst{62} = src1_modifiers{0};
370 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000371}
372
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000373class VOPCe <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000374
375 bits<9> SRC0;
376 bits<8> VSRC1;
377
378 let Inst{8-0} = SRC0;
379 let Inst{16-9} = VSRC1;
380 let Inst{24-17} = op;
381 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000382}
383
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000384class VINTRPe <bits<2> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000385
386 bits<8> VDST;
387 bits<8> VSRC;
388 bits<2> ATTRCHAN;
389 bits<6> ATTR;
390
391 let Inst{7-0} = VSRC;
392 let Inst{9-8} = ATTRCHAN;
393 let Inst{15-10} = ATTR;
394 let Inst{17-16} = op;
395 let Inst{25-18} = VDST;
396 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000397}
398
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000399class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000400
401 bits<8> vdst;
402 bits<1> gds;
403 bits<8> addr;
404 bits<8> data0;
405 bits<8> data1;
406 bits<8> offset0;
407 bits<8> offset1;
408
409 let Inst{7-0} = offset0;
410 let Inst{15-8} = offset1;
411 let Inst{17} = gds;
412 let Inst{25-18} = op;
413 let Inst{31-26} = 0x36; //encoding
414 let Inst{39-32} = addr;
415 let Inst{47-40} = data0;
416 let Inst{55-48} = data1;
417 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000418}
419
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000420class MUBUFe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000421
Tom Stellard6db08eb2013-04-05 23:31:44 +0000422 bits<12> offset;
423 bits<1> offen;
424 bits<1> idxen;
425 bits<1> glc;
426 bits<1> addr64;
427 bits<1> lds;
428 bits<8> vaddr;
429 bits<8> vdata;
430 bits<7> srsrc;
431 bits<1> slc;
432 bits<1> tfe;
433 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000434
Tom Stellard6db08eb2013-04-05 23:31:44 +0000435 let Inst{11-0} = offset;
436 let Inst{12} = offen;
437 let Inst{13} = idxen;
438 let Inst{14} = glc;
439 let Inst{15} = addr64;
440 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000441 let Inst{24-18} = op;
442 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000443 let Inst{39-32} = vaddr;
444 let Inst{47-40} = vdata;
445 let Inst{52-48} = srsrc{6-2};
446 let Inst{54} = slc;
447 let Inst{55} = tfe;
448 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000449}
450
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000451class MTBUFe <bits<3> op> : Enc64 {
Christian Konige3cba882013-02-16 11:28:02 +0000452
Christian Konig72d5d5c2013-02-21 15:16:44 +0000453 bits<8> VDATA;
454 bits<12> OFFSET;
455 bits<1> OFFEN;
456 bits<1> IDXEN;
457 bits<1> GLC;
458 bits<1> ADDR64;
459 bits<4> DFMT;
460 bits<3> NFMT;
461 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000462 bits<7> SRSRC;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000463 bits<1> SLC;
464 bits<1> TFE;
465 bits<8> SOFFSET;
466
467 let Inst{11-0} = OFFSET;
468 let Inst{12} = OFFEN;
469 let Inst{13} = IDXEN;
470 let Inst{14} = GLC;
471 let Inst{15} = ADDR64;
472 let Inst{18-16} = op;
473 let Inst{22-19} = DFMT;
474 let Inst{25-23} = NFMT;
475 let Inst{31-26} = 0x3a; //encoding
476 let Inst{39-32} = VADDR;
477 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000478 let Inst{52-48} = SRSRC{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000479 let Inst{54} = SLC;
480 let Inst{55} = TFE;
481 let Inst{63-56} = SOFFSET;
Christian Konige3cba882013-02-16 11:28:02 +0000482}
483
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000484class MIMGe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000485
486 bits<8> VDATA;
487 bits<4> DMASK;
488 bits<1> UNORM;
489 bits<1> GLC;
490 bits<1> DA;
491 bits<1> R128;
492 bits<1> TFE;
493 bits<1> LWE;
494 bits<1> SLC;
495 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000496 bits<7> SRSRC;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000497 bits<7> SSAMP;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000498
499 let Inst{11-8} = DMASK;
500 let Inst{12} = UNORM;
501 let Inst{13} = GLC;
502 let Inst{14} = DA;
503 let Inst{15} = R128;
504 let Inst{16} = TFE;
505 let Inst{17} = LWE;
506 let Inst{24-18} = op;
507 let Inst{25} = SLC;
508 let Inst{31-26} = 0x3c;
509 let Inst{39-32} = VADDR;
510 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000511 let Inst{52-48} = SRSRC{6-2};
512 let Inst{57-53} = SSAMP{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000513}
514
Matt Arsenault3f981402014-09-15 15:41:53 +0000515class FLATe<bits<7> op> : Enc64 {
516 bits<8> addr;
517 bits<8> data;
518 bits<8> vdst;
519 bits<1> slc;
520 bits<1> glc;
521 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000522
Matt Arsenault3f981402014-09-15 15:41:53 +0000523 // 15-0 is reserved.
524 let Inst{16} = glc;
525 let Inst{17} = slc;
526 let Inst{24-18} = op;
527 let Inst{31-26} = 0x37; // Encoding.
528 let Inst{39-32} = addr;
529 let Inst{47-40} = data;
530 // 54-48 is reserved.
531 let Inst{55} = tfe;
532 let Inst{63-56} = vdst;
533}
534
535class EXPe : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000536 bits<4> EN;
537 bits<6> TGT;
538 bits<1> COMPR;
539 bits<1> DONE;
540 bits<1> VM;
541 bits<8> VSRC0;
542 bits<8> VSRC1;
543 bits<8> VSRC2;
544 bits<8> VSRC3;
545
546 let Inst{3-0} = EN;
547 let Inst{9-4} = TGT;
548 let Inst{10} = COMPR;
549 let Inst{11} = DONE;
550 let Inst{12} = VM;
551 let Inst{31-26} = 0x3e;
552 let Inst{39-32} = VSRC0;
553 let Inst{47-40} = VSRC1;
554 let Inst{55-48} = VSRC2;
555 let Inst{63-56} = VSRC3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000556}
557
558let Uses = [EXEC] in {
559
560class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000561 VOP1Common <outs, ins, asm, pattern>,
562 VOP1e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000563
564class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000565 VOP2Common <outs, ins, asm, pattern>, VOP2e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000566
567class VOP3b <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> :
568 VOP3Common <outs, ins, asm, pattern>, VOP3be<op>;
569
570class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000571 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000572
Marek Olsak5df00d62014-12-07 12:18:57 +0000573class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
574 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000575 let mayLoad = 1;
576 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000577 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000578}
579
580} // End Uses = [EXEC]
581
582//===----------------------------------------------------------------------===//
583// Vector I/O operations
584//===----------------------------------------------------------------------===//
585
586let Uses = [EXEC] in {
587
Marek Olsak5df00d62014-12-07 12:18:57 +0000588class DS <dag outs, dag ins, string asm, list<dag> pattern> :
589 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000590
591 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000592 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000593 let UseNamedOperandTable = 1;
Tom Stellarda99ada52014-11-21 22:31:44 +0000594 let DisableEncoding = "$m0";
Tom Stellardae38f302015-01-14 01:13:19 +0000595 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000596}
597
Marek Olsak5df00d62014-12-07 12:18:57 +0000598class DS_si <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
599 DS <outs, ins, asm, pattern>, DSe<op>;
600
601class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
602 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000603
604 let VM_CNT = 1;
605 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000606 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000607
Matt Arsenault9a072c12014-11-18 23:57:33 +0000608 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000609 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000610 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000611}
612
Tom Stellard0c238c22014-10-01 14:44:43 +0000613class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
614 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000615
616 let VM_CNT = 1;
617 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000618 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000619
Craig Topperc50d64b2014-11-26 00:46:26 +0000620 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000621 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000622 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000623}
624
Matt Arsenault3f981402014-09-15 15:41:53 +0000625class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
626 InstSI<outs, ins, asm, pattern>, FLATe <op> {
627 let FLAT = 1;
628 // Internally, FLAT instruction are executed as both an LDS and a
629 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
630 // and are not considered done until both have been decremented.
631 let VM_CNT = 1;
632 let LGKM_CNT = 1;
633
634 let Uses = [EXEC, FLAT_SCR]; // M0
635
636 let UseNamedOperandTable = 1;
637 let hasSideEffects = 0;
638}
639
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000640class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
641 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
642
643 let VM_CNT = 1;
644 let EXP_CNT = 1;
645 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000646
647 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000648}
649
Christian Konig72d5d5c2013-02-21 15:16:44 +0000650
Christian Konig72d5d5c2013-02-21 15:16:44 +0000651} // End Uses = [EXEC]