blob: 4177dde35ca6aab71787d2f5544564cc926430cb [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUSubtarget.cpp - AMDGPU Subtarget Information ----------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// Implements the AMDGPU specific subclass of TargetSubtarget.
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "AMDGPUSubtarget.h"
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +000015#include "AMDGPU.h"
16#include "AMDGPUTargetMachine.h"
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +000017#include "AMDGPUCallLowering.h"
18#include "AMDGPUInstructionSelector.h"
19#include "AMDGPULegalizerInfo.h"
20#include "AMDGPURegisterBankInfo.h"
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000021#include "SIMachineFunctionInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000022#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000023#include "llvm/ADT/SmallString.h"
Tom Stellard83f0bce2015-01-29 16:55:25 +000024#include "llvm/CodeGen/MachineScheduler.h"
Tom Stellardc5a154d2018-06-28 23:47:12 +000025#include "llvm/MC/MCSubtargetInfo.h"
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +000026#include "llvm/IR/MDBuilder.h"
David Blaikie1be62f02017-11-03 22:32:11 +000027#include "llvm/CodeGen/TargetFrameLowering.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000028#include <algorithm>
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000029
Tom Stellard75aadc22012-12-11 21:25:42 +000030using namespace llvm;
31
Chandler Carruthe96dd892014-04-21 22:55:11 +000032#define DEBUG_TYPE "amdgpu-subtarget"
33
Tom Stellard75aadc22012-12-11 21:25:42 +000034#define GET_SUBTARGETINFO_TARGET_DESC
35#define GET_SUBTARGETINFO_CTOR
Tom Stellard5bfbae52018-07-11 20:59:01 +000036#define AMDGPUSubtarget GCNSubtarget
Tom Stellard75aadc22012-12-11 21:25:42 +000037#include "AMDGPUGenSubtargetInfo.inc"
Tom Stellardc5a154d2018-06-28 23:47:12 +000038#define GET_SUBTARGETINFO_TARGET_DESC
39#define GET_SUBTARGETINFO_CTOR
Tom Stellard5bfbae52018-07-11 20:59:01 +000040#undef AMDGPUSubtarget
Tom Stellardc5a154d2018-06-28 23:47:12 +000041#include "R600GenSubtargetInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Tom Stellard5bfbae52018-07-11 20:59:01 +000043GCNSubtarget::~GCNSubtarget() = default;
Matt Arsenault43e92fe2016-06-24 06:30:11 +000044
Tom Stellardc5a154d2018-06-28 23:47:12 +000045R600Subtarget &
46R600Subtarget::initializeSubtargetDependencies(const Triple &TT,
47 StringRef GPU, StringRef FS) {
48 SmallString<256> FullFS("+promote-alloca,+dx10-clamp,");
49 FullFS += FS;
50 ParseSubtargetFeatures(GPU, FullFS);
51
52 // FIXME: I don't think think Evergreen has any useful support for
53 // denormals, but should be checked. Should we issue a warning somewhere
54 // if someone tries to enable these?
Tom Stellard5bfbae52018-07-11 20:59:01 +000055 if (getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellardc5a154d2018-06-28 23:47:12 +000056 FP32Denormals = false;
57 }
58
59 HasMulU24 = getGeneration() >= EVERGREEN;
60 HasMulI24 = hasCaymanISA();
61
62 return *this;
63}
64
Tom Stellard5bfbae52018-07-11 20:59:01 +000065GCNSubtarget &
66GCNSubtarget::initializeSubtargetDependencies(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000067 StringRef GPU, StringRef FS) {
Eric Christopherac4b69e2014-07-25 22:22:39 +000068 // Determine default and user-specified characteristics
Matt Arsenaultf171cf22014-07-14 23:40:49 +000069 // On SI+, we want FP64 denormals to be on by default. FP32 denormals can be
70 // enabled, but some instructions do not respect them and they run at the
71 // double precision rate, so don't enable by default.
72 //
73 // We want to be able to turn these off, but making this a subtarget feature
74 // for SI has the unhelpful behavior that it unsets everything else if you
75 // disable it.
David Stuttardf77079f2019-01-14 11:55:24 +000076 //
77 // Similarly we want enable-prt-strict-null to be on by default and not to
78 // unset everything else if it is disabled
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000079
Jan Veselyd1c9b612017-12-04 22:57:29 +000080 SmallString<256> FullFS("+promote-alloca,+dx10-clamp,+load-store-opt,");
81
Changpeng Fangb41574a2015-12-22 20:55:23 +000082 if (isAmdHsaOS()) // Turn on FlatForGlobal for HSA.
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +000083 FullFS += "+flat-for-global,+unaligned-buffer-access,+trap-handler,";
Matt Arsenaulta6867fd2017-01-23 22:31:03 +000084
Jan Veselyd1c9b612017-12-04 22:57:29 +000085 // FIXME: I don't think think Evergreen has any useful support for
86 // denormals, but should be checked. Should we issue a warning somewhere
87 // if someone tries to enable these?
88 if (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
89 FullFS += "+fp64-fp16-denormals,";
90 } else {
91 FullFS += "-fp32-denormals,";
92 }
93
David Stuttardf77079f2019-01-14 11:55:24 +000094 FullFS += "+enable-prt-strict-null,"; // This is overridden by a disable in FS
95
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000096 FullFS += FS;
97
98 ParseSubtargetFeatures(GPU, FullFS);
Tom Stellard2e59a452014-06-13 01:32:00 +000099
Jan Veselyd1c9b612017-12-04 22:57:29 +0000100 // We don't support FP64 for EG/NI atm.
101 assert(!hasFP64() || (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS));
102
Matt Arsenaultd8f7ea32017-01-27 17:42:26 +0000103 // Unless +-flat-for-global is specified, turn on FlatForGlobal for all OS-es
104 // on VI and newer hardware to avoid assertion failures due to missing ADDR64
105 // variants of MUBUF instructions.
106 if (!hasAddr64() && !FS.contains("flat-for-global")) {
107 FlatForGlobal = true;
108 }
109
Matt Arsenault24ee0782016-02-12 02:40:47 +0000110 // Set defaults if needed.
111 if (MaxPrivateElementSize == 0)
Matt Arsenaulte8ed8e52016-05-11 00:28:54 +0000112 MaxPrivateElementSize = 4;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000113
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000114 if (LDSBankCount == 0)
115 LDSBankCount = 32;
116
117 if (TT.getArch() == Triple::amdgcn) {
118 if (LocalMemorySize == 0)
119 LocalMemorySize = 32768;
120
121 // Do something sensible for unspecified target.
122 if (!HasMovrel && !HasVGPRIndexMode)
123 HasMovrel = true;
124 }
125
Matt Arsenaultd7047272019-02-08 19:18:01 +0000126 // Don't crash on invalid devices.
127 if (WavefrontSize == 0)
128 WavefrontSize = 64;
129
Tom Stellardc5a154d2018-06-28 23:47:12 +0000130 HasFminFmaxLegacy = getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
131
Eric Christopherac4b69e2014-07-25 22:22:39 +0000132 return *this;
133}
134
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000135AMDGPUSubtarget::AMDGPUSubtarget(const Triple &TT) :
Tom Stellardc5a154d2018-06-28 23:47:12 +0000136 TargetTriple(TT),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000137 Has16BitInsts(false),
138 HasMadMixInsts(false),
139 FP32Denormals(false),
140 FPExceptions(false),
141 HasSDWA(false),
142 HasVOP3PInsts(false),
143 HasMulI24(true),
144 HasMulU24(true),
Matt Arsenault6c7ba822018-08-15 21:03:55 +0000145 HasInv2PiInlineImm(false),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000146 HasFminFmaxLegacy(true),
147 EnablePromoteAlloca(false),
David Stuttard20de3e92018-09-14 10:27:19 +0000148 HasTrigReducedRange(false),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000149 LocalMemorySize(0),
150 WavefrontSize(0)
151 { }
152
Tom Stellard5bfbae52018-07-11 20:59:01 +0000153GCNSubtarget::GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000154 const GCNTargetMachine &TM) :
Tom Stellardc5a154d2018-06-28 23:47:12 +0000155 AMDGPUGenSubtargetInfo(TT, GPU, FS),
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000156 AMDGPUSubtarget(TT),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000157 TargetTriple(TT),
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +0000158 Gen(TT.getOS() == Triple::AMDHSA ? SEA_ISLANDS : SOUTHERN_ISLANDS),
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000159 InstrItins(getInstrItineraryForCPU(GPU)),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000160 LDSBankCount(0),
161 MaxPrivateElementSize(0),
Tom Stellard40ce8af2015-01-28 16:04:26 +0000162
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000163 FastFMAF32(false),
164 HalfRate64Ops(false),
165
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000166 FP64FP16Denormals(false),
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000167 DX10Clamp(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000168 FlatForGlobal(false),
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000169 AutoWaitcntBeforeBarrier(false),
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000170 CodeObjectV3(false),
Tom Stellard64a9d082016-10-14 18:10:39 +0000171 UnalignedScratchAccess(false),
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000172 UnalignedBufferAccess(false),
173
Matt Arsenaulte823d922017-02-18 18:29:53 +0000174 HasApertureRegs(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000175 EnableXNACK(false),
Wei Ding205bfdb2017-02-10 02:15:29 +0000176 TrapHandler(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000177
Matt Arsenault45b98182017-11-15 00:45:43 +0000178 EnableHugePrivateBuffer(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000179 EnableLoadStoreOpt(false),
180 EnableUnsafeDSOffsetFolding(false),
181 EnableSIScheduler(false),
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000182 EnableDS128(false),
David Stuttardf77079f2019-01-14 11:55:24 +0000183 EnablePRTStrictNull(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000184 DumpCode(false),
185
186 FP64(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000187 GCN3Encoding(false),
188 CIInsts(false),
Matt Arsenault96b67842018-08-07 07:28:46 +0000189 VIInsts(false),
Matt Arsenault2021f082017-02-18 19:12:26 +0000190 GFX9Insts(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000191 SGPRInitBug(false),
192 HasSMemRealTime(false),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000193 HasIntClamp(false),
Matt Arsenault0084adc2018-04-30 19:08:16 +0000194 HasFmaMixInsts(false),
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000195 HasMovrel(false),
196 HasVGPRIndexMode(false),
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000197 HasScalarStores(false),
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000198 HasScalarAtomics(false),
Sam Kolton3c4933f2017-06-22 06:26:41 +0000199 HasSDWAOmod(false),
200 HasSDWAScalar(false),
201 HasSDWASdst(false),
202 HasSDWAMac(false),
Sam Koltona179d252017-06-27 15:02:23 +0000203 HasSDWAOutModsVOPC(false),
Sam Kolton07dbde22017-01-20 10:01:25 +0000204 HasDPP(false),
Ryan Taylor1f334d02018-08-28 15:07:30 +0000205 HasR128A16(false),
Matt Arsenault0084adc2018-04-30 19:08:16 +0000206 HasDLInsts(false),
Stanislav Mekhanoshin0e858b02019-02-09 00:34:21 +0000207 HasDot1Insts(false),
208 HasDot2Insts(false),
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000209 EnableSRAMECC(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000210 FlatAddressSpace(false),
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000211 FlatInstOffsets(false),
212 FlatGlobalInsts(false),
213 FlatScratchInsts(false),
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000214 AddNoCarryInsts(false),
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000215 HasUnpackedD16VMem(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000216
Alexander Timofeev18009562016-12-08 17:28:47 +0000217 ScalarizeGlobal(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000218
Tom Stellard5bfbae52018-07-11 20:59:01 +0000219 FeatureDisable(false),
Tom Stellard752ddbd2018-07-11 22:15:15 +0000220 InstrInfo(initializeSubtargetDependencies(TT, GPU, FS)),
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000221 TLInfo(TM, *this),
Tom Stellard5bfbae52018-07-11 20:59:01 +0000222 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0) {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000223 CallLoweringInfo.reset(new AMDGPUCallLowering(*getTargetLowering()));
224 Legalizer.reset(new AMDGPULegalizerInfo(*this, TM));
225 RegBankInfo.reset(new AMDGPURegisterBankInfo(*getRegisterInfo()));
226 InstSelector.reset(new AMDGPUInstructionSelector(
227 *this, *static_cast<AMDGPURegisterBankInfo *>(RegBankInfo.get()), TM));
Tom Stellarda40f9712014-01-22 21:55:43 +0000228}
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000229
Tom Stellard5bfbae52018-07-11 20:59:01 +0000230unsigned AMDGPUSubtarget::getMaxLocalMemSizeWithWaveCount(unsigned NWaves,
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000231 const Function &F) const {
232 if (NWaves == 1)
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000233 return getLocalMemorySize();
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000234 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
235 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
236 unsigned MaxWaves = getMaxWavesPerEU();
237 return getLocalMemorySize() * MaxWaves / WorkGroupsPerCu / NWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000238}
239
Tom Stellard5bfbae52018-07-11 20:59:01 +0000240unsigned AMDGPUSubtarget::getOccupancyWithLocalMemSize(uint32_t Bytes,
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000241 const Function &F) const {
242 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
243 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
244 unsigned MaxWaves = getMaxWavesPerEU();
245 unsigned Limit = getLocalMemorySize() * MaxWaves / WorkGroupsPerCu;
246 unsigned NumWaves = Limit / (Bytes ? Bytes : 1u);
247 NumWaves = std::min(NumWaves, MaxWaves);
248 NumWaves = std::max(NumWaves, 1u);
249 return NumWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000250}
251
Tom Stellard44b30b42018-05-22 02:03:23 +0000252unsigned
Tom Stellard5bfbae52018-07-11 20:59:01 +0000253AMDGPUSubtarget::getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
Tom Stellard44b30b42018-05-22 02:03:23 +0000254 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
255 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), MF.getFunction());
256}
257
Matt Arsenaultb7918022017-10-23 17:09:35 +0000258std::pair<unsigned, unsigned>
Tom Stellard5bfbae52018-07-11 20:59:01 +0000259AMDGPUSubtarget::getDefaultFlatWorkGroupSize(CallingConv::ID CC) const {
Matt Arsenaultb7918022017-10-23 17:09:35 +0000260 switch (CC) {
261 case CallingConv::AMDGPU_CS:
262 case CallingConv::AMDGPU_KERNEL:
263 case CallingConv::SPIR_KERNEL:
264 return std::make_pair(getWavefrontSize() * 2, getWavefrontSize() * 4);
265 case CallingConv::AMDGPU_VS:
266 case CallingConv::AMDGPU_LS:
267 case CallingConv::AMDGPU_HS:
268 case CallingConv::AMDGPU_ES:
269 case CallingConv::AMDGPU_GS:
270 case CallingConv::AMDGPU_PS:
271 return std::make_pair(1, getWavefrontSize());
272 default:
273 return std::make_pair(1, 16 * getWavefrontSize());
274 }
275}
276
Tom Stellard5bfbae52018-07-11 20:59:01 +0000277std::pair<unsigned, unsigned> AMDGPUSubtarget::getFlatWorkGroupSizes(
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000278 const Function &F) const {
Matt Arsenaultb7918022017-10-23 17:09:35 +0000279 // FIXME: 1024 if function.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000280 // Default minimum/maximum flat work group sizes.
281 std::pair<unsigned, unsigned> Default =
Matt Arsenaultb7918022017-10-23 17:09:35 +0000282 getDefaultFlatWorkGroupSize(F.getCallingConv());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000283
284 // TODO: Do not process "amdgpu-max-work-group-size" attribute once mesa
285 // starts using "amdgpu-flat-work-group-size" attribute.
286 Default.second = AMDGPU::getIntegerAttribute(
287 F, "amdgpu-max-work-group-size", Default.second);
288 Default.first = std::min(Default.first, Default.second);
289
290 // Requested minimum/maximum flat work group sizes.
291 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
292 F, "amdgpu-flat-work-group-size", Default);
293
294 // Make sure requested minimum is less than requested maximum.
295 if (Requested.first > Requested.second)
296 return Default;
297
298 // Make sure requested values do not violate subtarget's specifications.
299 if (Requested.first < getMinFlatWorkGroupSize())
300 return Default;
301 if (Requested.second > getMaxFlatWorkGroupSize())
302 return Default;
303
304 return Requested;
305}
306
Tom Stellard5bfbae52018-07-11 20:59:01 +0000307std::pair<unsigned, unsigned> AMDGPUSubtarget::getWavesPerEU(
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000308 const Function &F) const {
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000309 // Default minimum/maximum number of waves per execution unit.
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000310 std::pair<unsigned, unsigned> Default(1, getMaxWavesPerEU());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000311
312 // Default/requested minimum/maximum flat work group sizes.
313 std::pair<unsigned, unsigned> FlatWorkGroupSizes = getFlatWorkGroupSizes(F);
314
315 // If minimum/maximum flat work group sizes were explicitly requested using
316 // "amdgpu-flat-work-group-size" attribute, then set default minimum/maximum
317 // number of waves per execution unit to values implied by requested
318 // minimum/maximum flat work group sizes.
319 unsigned MinImpliedByFlatWorkGroupSize =
320 getMaxWavesPerEU(FlatWorkGroupSizes.second);
321 bool RequestedFlatWorkGroupSize = false;
322
323 // TODO: Do not process "amdgpu-max-work-group-size" attribute once mesa
324 // starts using "amdgpu-flat-work-group-size" attribute.
325 if (F.hasFnAttribute("amdgpu-max-work-group-size") ||
326 F.hasFnAttribute("amdgpu-flat-work-group-size")) {
327 Default.first = MinImpliedByFlatWorkGroupSize;
328 RequestedFlatWorkGroupSize = true;
329 }
330
331 // Requested minimum/maximum number of waves per execution unit.
332 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
333 F, "amdgpu-waves-per-eu", Default, true);
334
335 // Make sure requested minimum is less than requested maximum.
336 if (Requested.second && Requested.first > Requested.second)
337 return Default;
338
339 // Make sure requested values do not violate subtarget's specifications.
340 if (Requested.first < getMinWavesPerEU() ||
341 Requested.first > getMaxWavesPerEU())
342 return Default;
343 if (Requested.second > getMaxWavesPerEU())
344 return Default;
345
346 // Make sure requested values are compatible with values implied by requested
347 // minimum/maximum flat work group sizes.
348 if (RequestedFlatWorkGroupSize &&
Konstantin Zhuravlyov2ec725c2017-07-16 19:38:47 +0000349 Requested.first < MinImpliedByFlatWorkGroupSize)
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000350 return Default;
351
352 return Requested;
353}
354
Tom Stellard5bfbae52018-07-11 20:59:01 +0000355bool AMDGPUSubtarget::makeLIDRangeMetadata(Instruction *I) const {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000356 Function *Kernel = I->getParent()->getParent();
357 unsigned MinSize = 0;
358 unsigned MaxSize = getFlatWorkGroupSizes(*Kernel).second;
359 bool IdQuery = false;
360
361 // If reqd_work_group_size is present it narrows value down.
362 if (auto *CI = dyn_cast<CallInst>(I)) {
363 const Function *F = CI->getCalledFunction();
364 if (F) {
365 unsigned Dim = UINT_MAX;
366 switch (F->getIntrinsicID()) {
367 case Intrinsic::amdgcn_workitem_id_x:
368 case Intrinsic::r600_read_tidig_x:
369 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000370 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000371 case Intrinsic::r600_read_local_size_x:
372 Dim = 0;
373 break;
374 case Intrinsic::amdgcn_workitem_id_y:
375 case Intrinsic::r600_read_tidig_y:
376 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000377 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000378 case Intrinsic::r600_read_local_size_y:
379 Dim = 1;
380 break;
381 case Intrinsic::amdgcn_workitem_id_z:
382 case Intrinsic::r600_read_tidig_z:
383 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000384 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000385 case Intrinsic::r600_read_local_size_z:
386 Dim = 2;
387 break;
388 default:
389 break;
390 }
391 if (Dim <= 3) {
392 if (auto Node = Kernel->getMetadata("reqd_work_group_size"))
393 if (Node->getNumOperands() == 3)
394 MinSize = MaxSize = mdconst::extract<ConstantInt>(
395 Node->getOperand(Dim))->getZExtValue();
396 }
397 }
398 }
399
400 if (!MaxSize)
401 return false;
402
403 // Range metadata is [Lo, Hi). For ID query we need to pass max size
404 // as Hi. For size query we need to pass Hi + 1.
405 if (IdQuery)
406 MinSize = 0;
407 else
408 ++MaxSize;
409
410 MDBuilder MDB(I->getContext());
411 MDNode *MaxWorkGroupSizeRange = MDB.createRange(APInt(32, MinSize),
412 APInt(32, MaxSize));
413 I->setMetadata(LLVMContext::MD_range, MaxWorkGroupSizeRange);
414 return true;
415}
416
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000417uint64_t AMDGPUSubtarget::getExplicitKernArgSize(const Function &F,
418 unsigned &MaxAlign) const {
419 assert(F.getCallingConv() == CallingConv::AMDGPU_KERNEL ||
420 F.getCallingConv() == CallingConv::SPIR_KERNEL);
421
422 const DataLayout &DL = F.getParent()->getDataLayout();
423 uint64_t ExplicitArgBytes = 0;
424 MaxAlign = 1;
425
426 for (const Argument &Arg : F.args()) {
427 Type *ArgTy = Arg.getType();
428
429 unsigned Align = DL.getABITypeAlignment(ArgTy);
430 uint64_t AllocSize = DL.getTypeAllocSize(ArgTy);
431 ExplicitArgBytes = alignTo(ExplicitArgBytes, Align) + AllocSize;
432 MaxAlign = std::max(MaxAlign, Align);
433 }
434
435 return ExplicitArgBytes;
436}
437
438unsigned AMDGPUSubtarget::getKernArgSegmentSize(const Function &F,
439 unsigned &MaxAlign) const {
440 uint64_t ExplicitArgBytes = getExplicitKernArgSize(F, MaxAlign);
441
442 unsigned ExplicitOffset = getExplicitKernelArgOffset(F);
443
444 uint64_t TotalSize = ExplicitOffset + ExplicitArgBytes;
445 unsigned ImplicitBytes = getImplicitArgNumBytes(F);
446 if (ImplicitBytes != 0) {
447 unsigned Alignment = getAlignmentForImplicitArgPtr();
448 TotalSize = alignTo(ExplicitArgBytes, Alignment) + ImplicitBytes;
449 }
450
451 // Being able to dereference past the end is useful for emitting scalar loads.
452 return alignTo(TotalSize, 4);
453}
454
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000455R600Subtarget::R600Subtarget(const Triple &TT, StringRef GPU, StringRef FS,
456 const TargetMachine &TM) :
Tom Stellardc5a154d2018-06-28 23:47:12 +0000457 R600GenSubtargetInfo(TT, GPU, FS),
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000458 AMDGPUSubtarget(TT),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000459 InstrInfo(*this),
460 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000461 FMA(false),
462 CaymanISA(false),
463 CFALUBug(false),
464 DX10Clamp(false),
465 HasVertexCache(false),
466 R600ALUInst(false),
467 FP64(false),
468 TexVTXClauseSize(0),
469 Gen(R600),
470 TLInfo(TM, initializeSubtargetDependencies(TT, GPU, FS)),
Matt Arsenault0da63502018-08-31 05:49:54 +0000471 InstrItins(getInstrItineraryForCPU(GPU)) { }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000472
Tom Stellard5bfbae52018-07-11 20:59:01 +0000473void GCNSubtarget::overrideSchedPolicy(MachineSchedPolicy &Policy,
Matt Arsenault55dff272016-06-28 00:11:26 +0000474 unsigned NumRegionInstrs) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000475 // Track register pressure so the scheduler can try to decrease
476 // pressure once register usage is above the threshold defined by
477 // SIRegisterInfo::getRegPressureSetLimit()
478 Policy.ShouldTrackPressure = true;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000479
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000480 // Enabling both top down and bottom up scheduling seems to give us less
481 // register spills than just using one of these approaches on its own.
482 Policy.OnlyTopDown = false;
483 Policy.OnlyBottomUp = false;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000484
Alexander Timofeev9f61fea2017-02-14 14:29:05 +0000485 // Enabling ShouldTrackLaneMasks crashes the SI Machine Scheduler.
486 if (!enableSIScheduler())
487 Policy.ShouldTrackLaneMasks = true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000488}
Tom Stellard0bc954e2016-03-30 16:35:09 +0000489
Tom Stellard5bfbae52018-07-11 20:59:01 +0000490unsigned GCNSubtarget::getOccupancyWithNumSGPRs(unsigned SGPRs) const {
491 if (getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000492 if (SGPRs <= 80)
493 return 10;
494 if (SGPRs <= 88)
495 return 9;
496 if (SGPRs <= 100)
497 return 8;
498 return 7;
499 }
500 if (SGPRs <= 48)
501 return 10;
502 if (SGPRs <= 56)
503 return 9;
504 if (SGPRs <= 64)
505 return 8;
506 if (SGPRs <= 72)
507 return 7;
508 if (SGPRs <= 80)
509 return 6;
510 return 5;
511}
512
Tom Stellard5bfbae52018-07-11 20:59:01 +0000513unsigned GCNSubtarget::getOccupancyWithNumVGPRs(unsigned VGPRs) const {
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000514 if (VGPRs <= 24)
515 return 10;
516 if (VGPRs <= 28)
517 return 9;
518 if (VGPRs <= 32)
519 return 8;
520 if (VGPRs <= 36)
521 return 7;
522 if (VGPRs <= 40)
523 return 6;
524 if (VGPRs <= 48)
525 return 5;
526 if (VGPRs <= 64)
527 return 4;
528 if (VGPRs <= 84)
529 return 3;
530 if (VGPRs <= 128)
531 return 2;
532 return 1;
533}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000534
Tom Stellard5bfbae52018-07-11 20:59:01 +0000535unsigned GCNSubtarget::getReservedNumSGPRs(const MachineFunction &MF) const {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000536 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
537 if (MFI.hasFlatScratchInit()) {
538 if (getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
539 return 6; // FLAT_SCRATCH, XNACK, VCC (in that order).
540 if (getGeneration() == AMDGPUSubtarget::SEA_ISLANDS)
541 return 4; // FLAT_SCRATCH, VCC (in that order).
542 }
543
544 if (isXNACKEnabled())
545 return 4; // XNACK, VCC (in that order).
546 return 2; // VCC.
547}
548
Tom Stellard5bfbae52018-07-11 20:59:01 +0000549unsigned GCNSubtarget::getMaxNumSGPRs(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000550 const Function &F = MF.getFunction();
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000551 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
552
553 // Compute maximum number of SGPRs function can use using default/requested
554 // minimum number of waves per execution unit.
555 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
556 unsigned MaxNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, false);
557 unsigned MaxAddressableNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, true);
558
559 // Check if maximum number of SGPRs was explicitly requested using
560 // "amdgpu-num-sgpr" attribute.
561 if (F.hasFnAttribute("amdgpu-num-sgpr")) {
562 unsigned Requested = AMDGPU::getIntegerAttribute(
563 F, "amdgpu-num-sgpr", MaxNumSGPRs);
564
565 // Make sure requested value does not violate subtarget's specifications.
566 if (Requested && (Requested <= getReservedNumSGPRs(MF)))
567 Requested = 0;
568
569 // If more SGPRs are required to support the input user/system SGPRs,
570 // increase to accommodate them.
571 //
572 // FIXME: This really ends up using the requested number of SGPRs + number
573 // of reserved special registers in total. Theoretically you could re-use
574 // the last input registers for these special registers, but this would
575 // require a lot of complexity to deal with the weird aliasing.
576 unsigned InputNumSGPRs = MFI.getNumPreloadedSGPRs();
577 if (Requested && Requested < InputNumSGPRs)
578 Requested = InputNumSGPRs;
579
580 // Make sure requested value is compatible with values implied by
581 // default/requested minimum/maximum number of waves per execution unit.
582 if (Requested && Requested > getMaxNumSGPRs(WavesPerEU.first, false))
583 Requested = 0;
584 if (WavesPerEU.second &&
585 Requested && Requested < getMinNumSGPRs(WavesPerEU.second))
586 Requested = 0;
587
588 if (Requested)
589 MaxNumSGPRs = Requested;
590 }
591
Matt Arsenault4eae3012016-10-28 20:31:47 +0000592 if (hasSGPRInitBug())
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000593 MaxNumSGPRs = AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Matt Arsenault4eae3012016-10-28 20:31:47 +0000594
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000595 return std::min(MaxNumSGPRs - getReservedNumSGPRs(MF),
596 MaxAddressableNumSGPRs);
597}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000598
Tom Stellard5bfbae52018-07-11 20:59:01 +0000599unsigned GCNSubtarget::getMaxNumVGPRs(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000600 const Function &F = MF.getFunction();
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000601 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
602
603 // Compute maximum number of VGPRs function can use using default/requested
604 // minimum number of waves per execution unit.
605 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
606 unsigned MaxNumVGPRs = getMaxNumVGPRs(WavesPerEU.first);
607
608 // Check if maximum number of VGPRs was explicitly requested using
609 // "amdgpu-num-vgpr" attribute.
610 if (F.hasFnAttribute("amdgpu-num-vgpr")) {
611 unsigned Requested = AMDGPU::getIntegerAttribute(
612 F, "amdgpu-num-vgpr", MaxNumVGPRs);
613
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000614 // Make sure requested value is compatible with values implied by
615 // default/requested minimum/maximum number of waves per execution unit.
616 if (Requested && Requested > getMaxNumVGPRs(WavesPerEU.first))
617 Requested = 0;
618 if (WavesPerEU.second &&
619 Requested && Requested < getMinNumVGPRs(WavesPerEU.second))
620 Requested = 0;
621
622 if (Requested)
623 MaxNumVGPRs = Requested;
624 }
625
Konstantin Zhuravlyove004b3d2018-06-21 20:28:19 +0000626 return MaxNumVGPRs;
Matt Arsenault4eae3012016-10-28 20:31:47 +0000627}
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000628
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000629namespace {
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000630struct MemOpClusterMutation : ScheduleDAGMutation {
631 const SIInstrInfo *TII;
632
633 MemOpClusterMutation(const SIInstrInfo *tii) : TII(tii) {}
634
Clement Courbetb70355f2019-03-29 08:33:05 +0000635 void apply(ScheduleDAGInstrs *DAG) override {
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000636 SUnit *SUa = nullptr;
637 // Search for two consequent memory operations and link them
638 // to prevent scheduler from moving them apart.
639 // In DAG pre-process SUnits are in the original order of
640 // the instructions before scheduling.
641 for (SUnit &SU : DAG->SUnits) {
642 MachineInstr &MI2 = *SU.getInstr();
643 if (!MI2.mayLoad() && !MI2.mayStore()) {
644 SUa = nullptr;
645 continue;
646 }
647 if (!SUa) {
648 SUa = &SU;
649 continue;
650 }
651
652 MachineInstr &MI1 = *SUa->getInstr();
653 if ((TII->isVMEM(MI1) && TII->isVMEM(MI2)) ||
654 (TII->isFLAT(MI1) && TII->isFLAT(MI2)) ||
655 (TII->isSMRD(MI1) && TII->isSMRD(MI2)) ||
656 (TII->isDS(MI1) && TII->isDS(MI2))) {
657 SU.addPredBarrier(SUa);
658
659 for (const SDep &SI : SU.Preds) {
660 if (SI.getSUnit() != SUa)
661 SUa->addPred(SDep(SI.getSUnit(), SDep::Artificial));
662 }
663
664 if (&SU != &DAG->ExitSU) {
665 for (const SDep &SI : SUa->Succs) {
666 if (SI.getSUnit() != &SU)
667 SI.getSUnit()->addPred(SDep(&SU, SDep::Artificial));
668 }
669 }
670 }
671
672 SUa = &SU;
673 }
674 }
675};
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000676} // namespace
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000677
Tom Stellard5bfbae52018-07-11 20:59:01 +0000678void GCNSubtarget::getPostRAMutations(
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000679 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations) const {
680 Mutations.push_back(llvm::make_unique<MemOpClusterMutation>(&InstrInfo));
681}
Tom Stellardc5a154d2018-06-28 23:47:12 +0000682
Tom Stellard5bfbae52018-07-11 20:59:01 +0000683const AMDGPUSubtarget &AMDGPUSubtarget::get(const MachineFunction &MF) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000684 if (MF.getTarget().getTargetTriple().getArch() == Triple::amdgcn)
Tom Stellard5bfbae52018-07-11 20:59:01 +0000685 return static_cast<const AMDGPUSubtarget&>(MF.getSubtarget<GCNSubtarget>());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000686 else
Tom Stellard5bfbae52018-07-11 20:59:01 +0000687 return static_cast<const AMDGPUSubtarget&>(MF.getSubtarget<R600Subtarget>());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000688}
689
Tom Stellard5bfbae52018-07-11 20:59:01 +0000690const AMDGPUSubtarget &AMDGPUSubtarget::get(const TargetMachine &TM, const Function &F) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000691 if (TM.getTargetTriple().getArch() == Triple::amdgcn)
Tom Stellard5bfbae52018-07-11 20:59:01 +0000692 return static_cast<const AMDGPUSubtarget&>(TM.getSubtarget<GCNSubtarget>(F));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000693 else
Tom Stellard5bfbae52018-07-11 20:59:01 +0000694 return static_cast<const AMDGPUSubtarget&>(TM.getSubtarget<R600Subtarget>(F));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000695}