| Matt Arsenault | df90c02 | 2013-10-15 23:44:45 +0000 | [diff] [blame] | 1 | //===-- SIInstrInfo.h - SI Instruction Info Interface -----------*- C++ -*-===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | /// \file | 
|  | 11 | /// \brief Interface definition for SIInstrInfo. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
|  | 15 |  | 
| Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 16 | #ifndef LLVM_LIB_TARGET_R600_SIINSTRINFO_H | 
|  | 17 | #define LLVM_LIB_TARGET_R600_SIINSTRINFO_H | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 18 |  | 
|  | 19 | #include "AMDGPUInstrInfo.h" | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 20 | #include "SIDefines.h" | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 21 | #include "SIRegisterInfo.h" | 
|  | 22 |  | 
|  | 23 | namespace llvm { | 
|  | 24 |  | 
|  | 25 | class SIInstrInfo : public AMDGPUInstrInfo { | 
|  | 26 | private: | 
|  | 27 | const SIRegisterInfo RI; | 
|  | 28 |  | 
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 29 | unsigned buildExtractSubReg(MachineBasicBlock::iterator MI, | 
|  | 30 | MachineRegisterInfo &MRI, | 
|  | 31 | MachineOperand &SuperReg, | 
|  | 32 | const TargetRegisterClass *SuperRC, | 
|  | 33 | unsigned SubIdx, | 
|  | 34 | const TargetRegisterClass *SubRC) const; | 
| Matt Arsenault | 248b7b6 | 2014-03-24 20:08:09 +0000 | [diff] [blame] | 35 | MachineOperand buildExtractSubRegOrImm(MachineBasicBlock::iterator MI, | 
|  | 36 | MachineRegisterInfo &MRI, | 
|  | 37 | MachineOperand &SuperReg, | 
|  | 38 | const TargetRegisterClass *SuperRC, | 
|  | 39 | unsigned SubIdx, | 
|  | 40 | const TargetRegisterClass *SubRC) const; | 
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 41 |  | 
| Matt Arsenault | bd99580 | 2014-03-24 18:26:52 +0000 | [diff] [blame] | 42 | unsigned split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist, | 
|  | 43 | MachineBasicBlock::iterator MI, | 
|  | 44 | MachineRegisterInfo &MRI, | 
|  | 45 | const TargetRegisterClass *RC, | 
|  | 46 | const MachineOperand &Op) const; | 
|  | 47 |  | 
| Marek Olsak | be04780 | 2014-12-07 12:19:03 +0000 | [diff] [blame] | 48 | void swapOperands(MachineBasicBlock::iterator Inst) const; | 
|  | 49 |  | 
| Matt Arsenault | 689f325 | 2014-06-09 16:36:31 +0000 | [diff] [blame] | 50 | void splitScalar64BitUnaryOp(SmallVectorImpl<MachineInstr *> &Worklist, | 
|  | 51 | MachineInstr *Inst, unsigned Opcode) const; | 
|  | 52 |  | 
|  | 53 | void splitScalar64BitBinaryOp(SmallVectorImpl<MachineInstr *> &Worklist, | 
|  | 54 | MachineInstr *Inst, unsigned Opcode) const; | 
| Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 55 |  | 
| Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 56 | void splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist, | 
|  | 57 | MachineInstr *Inst) const; | 
| Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 58 | void splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist, | 
|  | 59 | MachineInstr *Inst) const; | 
| Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 60 |  | 
| Matt Arsenault | c09cc3c | 2014-11-19 00:01:31 +0000 | [diff] [blame] | 61 | bool checkInstOffsetsDoNotOverlap(MachineInstr *MIa, | 
|  | 62 | MachineInstr *MIb) const; | 
|  | 63 |  | 
| Matt Arsenault | ee522bf | 2014-09-26 17:55:06 +0000 | [diff] [blame] | 64 | unsigned findUsedSGPR(const MachineInstr *MI, int OpIndices[3]) const; | 
|  | 65 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 66 | public: | 
| Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 67 | explicit SIInstrInfo(const AMDGPUSubtarget &st); | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 68 |  | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 69 | const SIRegisterInfo &getRegisterInfo() const override { | 
| Matt Arsenault | 6dde303 | 2014-03-11 00:01:34 +0000 | [diff] [blame] | 70 | return RI; | 
|  | 71 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 72 |  | 
| Matt Arsenault | a48b866 | 2015-04-23 23:34:48 +0000 | [diff] [blame] | 73 | bool isReallyTriviallyReMaterializable(const MachineInstr *MI, | 
|  | 74 | AliasAnalysis *AA) const override; | 
|  | 75 |  | 
| Matt Arsenault | c10853f | 2014-08-06 00:29:43 +0000 | [diff] [blame] | 76 | bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, | 
|  | 77 | int64_t &Offset1, | 
|  | 78 | int64_t &Offset2) const override; | 
|  | 79 |  | 
| Sanjoy Das | b666ea3 | 2015-06-15 18:44:14 +0000 | [diff] [blame] | 80 | bool getMemOpBaseRegImmOfs(MachineInstr *LdSt, unsigned &BaseReg, | 
|  | 81 | unsigned &Offset, | 
|  | 82 | const TargetRegisterInfo *TRI) const final; | 
| Matt Arsenault | 1acc72f | 2014-07-29 21:34:55 +0000 | [diff] [blame] | 83 |  | 
| Matt Arsenault | 0e75a06 | 2014-09-17 17:48:30 +0000 | [diff] [blame] | 84 | bool shouldClusterLoads(MachineInstr *FirstLdSt, | 
|  | 85 | MachineInstr *SecondLdSt, | 
|  | 86 | unsigned NumLoads) const final; | 
|  | 87 |  | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 88 | void copyPhysReg(MachineBasicBlock &MBB, | 
|  | 89 | MachineBasicBlock::iterator MI, DebugLoc DL, | 
|  | 90 | unsigned DestReg, unsigned SrcReg, | 
|  | 91 | bool KillSrc) const override; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 92 |  | 
| Tom Stellard | 9646890 | 2014-09-24 01:33:17 +0000 | [diff] [blame] | 93 | unsigned calculateLDSSpillAddress(MachineBasicBlock &MBB, | 
|  | 94 | MachineBasicBlock::iterator MI, | 
|  | 95 | RegScavenger *RS, | 
|  | 96 | unsigned TmpReg, | 
|  | 97 | unsigned Offset, | 
|  | 98 | unsigned Size) const; | 
|  | 99 |  | 
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 100 | void storeRegToStackSlot(MachineBasicBlock &MBB, | 
|  | 101 | MachineBasicBlock::iterator MI, | 
|  | 102 | unsigned SrcReg, bool isKill, int FrameIndex, | 
|  | 103 | const TargetRegisterClass *RC, | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 104 | const TargetRegisterInfo *TRI) const override; | 
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 105 |  | 
|  | 106 | void loadRegFromStackSlot(MachineBasicBlock &MBB, | 
|  | 107 | MachineBasicBlock::iterator MI, | 
|  | 108 | unsigned DestReg, int FrameIndex, | 
|  | 109 | const TargetRegisterClass *RC, | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 110 | const TargetRegisterInfo *TRI) const override; | 
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 111 |  | 
| Benjamin Kramer | 8c90fd7 | 2014-09-03 11:41:21 +0000 | [diff] [blame] | 112 | bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const override; | 
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 113 |  | 
| Tom Stellard | ef3b864 | 2015-01-07 19:56:17 +0000 | [diff] [blame] | 114 | // \brief Returns an opcode that can be used to move a value to a \p DstRC | 
|  | 115 | // register.  If there is no hardware instruction that can store to \p | 
|  | 116 | // DstRC, then AMDGPU::COPY is returned. | 
|  | 117 | unsigned getMovOpcode(const TargetRegisterClass *DstRC) const; | 
| Marek Olsak | cfbdba2 | 2015-06-26 20:29:10 +0000 | [diff] [blame] | 118 | int commuteOpcode(const MachineInstr &MI) const; | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 119 |  | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 120 | MachineInstr *commuteInstruction(MachineInstr *MI, | 
| Matt Arsenault | 92befe7 | 2014-09-26 17:54:54 +0000 | [diff] [blame] | 121 | bool NewMI = false) const override; | 
|  | 122 | bool findCommutedOpIndices(MachineInstr *MI, | 
|  | 123 | unsigned &SrcOpIdx1, | 
|  | 124 | unsigned &SrcOpIdx2) const override; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 125 |  | 
| Matt Arsenault | c09cc3c | 2014-11-19 00:01:31 +0000 | [diff] [blame] | 126 | bool areMemAccessesTriviallyDisjoint( | 
|  | 127 | MachineInstr *MIa, MachineInstr *MIb, | 
|  | 128 | AliasAnalysis *AA = nullptr) const override; | 
|  | 129 |  | 
| Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 130 | MachineInstr *buildMovInstr(MachineBasicBlock *MBB, | 
|  | 131 | MachineBasicBlock::iterator I, | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 132 | unsigned DstReg, unsigned SrcReg) const override; | 
|  | 133 | bool isMov(unsigned Opcode) const override; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 134 |  | 
| Matt Arsenault | 0325d3d | 2015-02-21 21:29:07 +0000 | [diff] [blame] | 135 | bool FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI, | 
|  | 136 | unsigned Reg, MachineRegisterInfo *MRI) const final; | 
|  | 137 |  | 
| Tom Stellard | f01af29 | 2015-05-09 00:56:07 +0000 | [diff] [blame] | 138 | unsigned getMachineCSELookAheadLimit() const override { return 500; } | 
|  | 139 |  | 
| Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 140 | MachineInstr *convertToThreeAddress(MachineFunction::iterator &MBB, | 
|  | 141 | MachineBasicBlock::iterator &MI, | 
|  | 142 | LiveVariables *LV) const override; | 
|  | 143 |  | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 144 | bool isSALU(uint16_t Opcode) const { | 
|  | 145 | return get(Opcode).TSFlags & SIInstrFlags::SALU; | 
|  | 146 | } | 
|  | 147 |  | 
|  | 148 | bool isVALU(uint16_t Opcode) const { | 
|  | 149 | return get(Opcode).TSFlags & SIInstrFlags::VALU; | 
|  | 150 | } | 
|  | 151 |  | 
|  | 152 | bool isSOP1(uint16_t Opcode) const { | 
|  | 153 | return get(Opcode).TSFlags & SIInstrFlags::SOP1; | 
|  | 154 | } | 
|  | 155 |  | 
|  | 156 | bool isSOP2(uint16_t Opcode) const { | 
|  | 157 | return get(Opcode).TSFlags & SIInstrFlags::SOP2; | 
|  | 158 | } | 
|  | 159 |  | 
|  | 160 | bool isSOPC(uint16_t Opcode) const { | 
|  | 161 | return get(Opcode).TSFlags & SIInstrFlags::SOPC; | 
|  | 162 | } | 
|  | 163 |  | 
|  | 164 | bool isSOPK(uint16_t Opcode) const { | 
|  | 165 | return get(Opcode).TSFlags & SIInstrFlags::SOPK; | 
|  | 166 | } | 
|  | 167 |  | 
|  | 168 | bool isSOPP(uint16_t Opcode) const { | 
|  | 169 | return get(Opcode).TSFlags & SIInstrFlags::SOPP; | 
|  | 170 | } | 
|  | 171 |  | 
|  | 172 | bool isVOP1(uint16_t Opcode) const { | 
|  | 173 | return get(Opcode).TSFlags & SIInstrFlags::VOP1; | 
|  | 174 | } | 
|  | 175 |  | 
|  | 176 | bool isVOP2(uint16_t Opcode) const { | 
|  | 177 | return get(Opcode).TSFlags & SIInstrFlags::VOP2; | 
|  | 178 | } | 
|  | 179 |  | 
|  | 180 | bool isVOP3(uint16_t Opcode) const { | 
|  | 181 | return get(Opcode).TSFlags & SIInstrFlags::VOP3; | 
|  | 182 | } | 
|  | 183 |  | 
|  | 184 | bool isVOPC(uint16_t Opcode) const { | 
|  | 185 | return get(Opcode).TSFlags & SIInstrFlags::VOPC; | 
|  | 186 | } | 
|  | 187 |  | 
|  | 188 | bool isMUBUF(uint16_t Opcode) const { | 
|  | 189 | return get(Opcode).TSFlags & SIInstrFlags::MUBUF; | 
|  | 190 | } | 
|  | 191 |  | 
|  | 192 | bool isMTBUF(uint16_t Opcode) const { | 
|  | 193 | return get(Opcode).TSFlags & SIInstrFlags::MTBUF; | 
|  | 194 | } | 
|  | 195 |  | 
|  | 196 | bool isSMRD(uint16_t Opcode) const { | 
|  | 197 | return get(Opcode).TSFlags & SIInstrFlags::SMRD; | 
|  | 198 | } | 
|  | 199 |  | 
|  | 200 | bool isDS(uint16_t Opcode) const { | 
|  | 201 | return get(Opcode).TSFlags & SIInstrFlags::DS; | 
|  | 202 | } | 
|  | 203 |  | 
|  | 204 | bool isMIMG(uint16_t Opcode) const { | 
|  | 205 | return get(Opcode).TSFlags & SIInstrFlags::MIMG; | 
|  | 206 | } | 
|  | 207 |  | 
|  | 208 | bool isFLAT(uint16_t Opcode) const { | 
|  | 209 | return get(Opcode).TSFlags & SIInstrFlags::FLAT; | 
|  | 210 | } | 
| Matt Arsenault | c09cc3c | 2014-11-19 00:01:31 +0000 | [diff] [blame] | 211 |  | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 212 | bool isWQM(uint16_t Opcode) const { | 
|  | 213 | return get(Opcode).TSFlags & SIInstrFlags::WQM; | 
|  | 214 | } | 
|  | 215 |  | 
| Tom Stellard | a77c3f7 | 2015-05-12 18:59:17 +0000 | [diff] [blame] | 216 | bool isVGPRSpill(uint16_t Opcode) const { | 
|  | 217 | return get(Opcode).TSFlags & SIInstrFlags::VGPRSpill; | 
|  | 218 | } | 
|  | 219 |  | 
| Matt Arsenault | d7bdcc4 | 2014-03-31 19:54:27 +0000 | [diff] [blame] | 220 | bool isInlineConstant(const APInt &Imm) const; | 
| Matt Arsenault | 11a4d67 | 2015-02-13 19:05:03 +0000 | [diff] [blame] | 221 | bool isInlineConstant(const MachineOperand &MO, unsigned OpSize) const; | 
|  | 222 | bool isLiteralConstant(const MachineOperand &MO, unsigned OpSize) const; | 
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 223 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 224 | bool isImmOperandLegal(const MachineInstr *MI, unsigned OpNo, | 
|  | 225 | const MachineOperand &MO) const; | 
|  | 226 |  | 
| Tom Stellard | 86d12eb | 2014-08-01 00:32:28 +0000 | [diff] [blame] | 227 | /// \brief Return true if this 64-bit VALU instruction has a 32-bit encoding. | 
|  | 228 | /// This function will return false if you pass it a 32-bit instruction. | 
|  | 229 | bool hasVALU32BitEncoding(unsigned Opcode) const; | 
|  | 230 |  | 
| Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 231 | /// \brief Returns true if this operand uses the constant bus. | 
|  | 232 | bool usesConstantBus(const MachineRegisterInfo &MRI, | 
| Matt Arsenault | 11a4d67 | 2015-02-13 19:05:03 +0000 | [diff] [blame] | 233 | const MachineOperand &MO, | 
|  | 234 | unsigned OpSize) const; | 
| Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 235 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 236 | /// \brief Return true if this instruction has any modifiers. | 
|  | 237 | ///  e.g. src[012]_mod, omod, clamp. | 
|  | 238 | bool hasModifiers(unsigned Opcode) const; | 
| Matt Arsenault | ace5b76 | 2014-10-17 18:00:43 +0000 | [diff] [blame] | 239 |  | 
|  | 240 | bool hasModifiersSet(const MachineInstr &MI, | 
|  | 241 | unsigned OpName) const; | 
|  | 242 |  | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 243 | bool verifyInstruction(const MachineInstr *MI, | 
|  | 244 | StringRef &ErrInfo) const override; | 
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 245 |  | 
| Matt Arsenault | f14032a | 2013-11-15 22:02:28 +0000 | [diff] [blame] | 246 | static unsigned getVALUOp(const MachineInstr &MI); | 
| Matt Arsenault | f35182c | 2014-03-24 20:08:05 +0000 | [diff] [blame] | 247 |  | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 248 | bool isSALUOpSupportedOnVALU(const MachineInstr &MI) const; | 
|  | 249 |  | 
|  | 250 | /// \brief Return the correct register class for \p OpNo.  For target-specific | 
|  | 251 | /// instructions, this will return the register class that has been defined | 
|  | 252 | /// in tablegen.  For generic instructions, like REG_SEQUENCE it will return | 
|  | 253 | /// the register class of its machine operand. | 
|  | 254 | /// to infer the correct register class base on the other operands. | 
|  | 255 | const TargetRegisterClass *getOpRegClass(const MachineInstr &MI, | 
| Matt Arsenault | 11a4d67 | 2015-02-13 19:05:03 +0000 | [diff] [blame] | 256 | unsigned OpNo) const; | 
|  | 257 |  | 
|  | 258 | /// \brief Return the size in bytes of the operand OpNo on the given | 
|  | 259 | // instruction opcode. | 
|  | 260 | unsigned getOpSize(uint16_t Opcode, unsigned OpNo) const { | 
|  | 261 | const MCOperandInfo &OpInfo = get(Opcode).OpInfo[OpNo]; | 
| Matt Arsenault | 657b1cb | 2015-02-21 21:29:04 +0000 | [diff] [blame] | 262 |  | 
|  | 263 | if (OpInfo.RegClass == -1) { | 
|  | 264 | // If this is an immediate operand, this must be a 32-bit literal. | 
|  | 265 | assert(OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE); | 
|  | 266 | return 4; | 
|  | 267 | } | 
|  | 268 |  | 
| Matt Arsenault | 11a4d67 | 2015-02-13 19:05:03 +0000 | [diff] [blame] | 269 | return RI.getRegClass(OpInfo.RegClass)->getSize(); | 
|  | 270 | } | 
|  | 271 |  | 
|  | 272 | /// \brief This form should usually be preferred since it handles operands | 
|  | 273 | /// with unknown register classes. | 
|  | 274 | unsigned getOpSize(const MachineInstr &MI, unsigned OpNo) const { | 
|  | 275 | return getOpRegClass(MI, OpNo)->getSize(); | 
|  | 276 | } | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 277 |  | 
|  | 278 | /// \returns true if it is legal for the operand at index \p OpNo | 
|  | 279 | /// to read a VGPR. | 
|  | 280 | bool canReadVGPR(const MachineInstr &MI, unsigned OpNo) const; | 
|  | 281 |  | 
|  | 282 | /// \brief Legalize the \p OpIndex operand of this instruction by inserting | 
|  | 283 | /// a MOV.  For example: | 
|  | 284 | /// ADD_I32_e32 VGPR0, 15 | 
|  | 285 | /// to | 
|  | 286 | /// MOV VGPR1, 15 | 
|  | 287 | /// ADD_I32_e32 VGPR0, VGPR1 | 
|  | 288 | /// | 
|  | 289 | /// If the operand being legalized is a register, then a COPY will be used | 
|  | 290 | /// instead of MOV. | 
|  | 291 | void legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const; | 
|  | 292 |  | 
| Tom Stellard | 0e975cf | 2014-08-01 00:32:35 +0000 | [diff] [blame] | 293 | /// \brief Check if \p MO is a legal operand if it was the \p OpIdx Operand | 
|  | 294 | /// for \p MI. | 
|  | 295 | bool isOperandLegal(const MachineInstr *MI, unsigned OpIdx, | 
|  | 296 | const MachineOperand *MO = nullptr) const; | 
|  | 297 |  | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 298 | /// \brief Legalize all operands in this instruction.  This function may | 
|  | 299 | /// create new instruction and insert them before \p MI. | 
|  | 300 | void legalizeOperands(MachineInstr *MI) const; | 
|  | 301 |  | 
| Tom Stellard | 745f2ed | 2014-08-21 20:41:00 +0000 | [diff] [blame] | 302 | /// \brief Split an SMRD instruction into two smaller loads of half the | 
|  | 303 | //  size storing the results in \p Lo and \p Hi. | 
|  | 304 | void splitSMRD(MachineInstr *MI, const TargetRegisterClass *HalfRC, | 
|  | 305 | unsigned HalfImmOp, unsigned HalfSGPROp, | 
|  | 306 | MachineInstr *&Lo, MachineInstr *&Hi) const; | 
|  | 307 |  | 
| Tom Stellard | 0c354f2 | 2014-04-30 15:31:29 +0000 | [diff] [blame] | 308 | void moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const; | 
|  | 309 |  | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 310 | /// \brief Replace this instruction's opcode with the equivalent VALU | 
|  | 311 | /// opcode.  This function will also move the users of \p MI to the | 
|  | 312 | /// VALU if necessary. | 
|  | 313 | void moveToVALU(MachineInstr &MI) const; | 
|  | 314 |  | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 315 | unsigned calculateIndirectAddress(unsigned RegIndex, | 
|  | 316 | unsigned Channel) const override; | 
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 317 |  | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 318 | const TargetRegisterClass *getIndirectAddrRegClass() const override; | 
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 319 |  | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 320 | MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB, | 
|  | 321 | MachineBasicBlock::iterator I, | 
|  | 322 | unsigned ValueReg, | 
|  | 323 | unsigned Address, | 
|  | 324 | unsigned OffsetReg) const override; | 
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 325 |  | 
| Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 326 | MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB, | 
|  | 327 | MachineBasicBlock::iterator I, | 
|  | 328 | unsigned ValueReg, | 
|  | 329 | unsigned Address, | 
|  | 330 | unsigned OffsetReg) const override; | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 331 | void reserveIndirectRegisters(BitVector &Reserved, | 
|  | 332 | const MachineFunction &MF) const; | 
|  | 333 |  | 
|  | 334 | void LoadM0(MachineInstr *MoveRel, MachineBasicBlock::iterator I, | 
|  | 335 | unsigned SavReg, unsigned IndexReg) const; | 
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 336 |  | 
|  | 337 | void insertNOPs(MachineBasicBlock::iterator MI, int Count) const; | 
| Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 338 |  | 
|  | 339 | /// \brief Returns the operand named \p Op.  If \p MI does not have an | 
|  | 340 | /// operand named \c Op, this function returns nullptr. | 
| Tom Stellard | 6407e1e | 2014-08-01 00:32:33 +0000 | [diff] [blame] | 341 | MachineOperand *getNamedOperand(MachineInstr &MI, unsigned OperandName) const; | 
| Matt Arsenault | ace5b76 | 2014-10-17 18:00:43 +0000 | [diff] [blame] | 342 |  | 
|  | 343 | const MachineOperand *getNamedOperand(const MachineInstr &MI, | 
|  | 344 | unsigned OpName) const { | 
|  | 345 | return getNamedOperand(const_cast<MachineInstr &>(MI), OpName); | 
|  | 346 | } | 
| Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 347 |  | 
|  | 348 | uint64_t getDefaultRsrcDataFormat() const; | 
|  | 349 |  | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 350 | }; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 351 |  | 
| Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 352 | namespace AMDGPU { | 
|  | 353 |  | 
|  | 354 | int getVOPe64(uint16_t Opcode); | 
| Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 355 | int getVOPe32(uint16_t Opcode); | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 356 | int getCommuteRev(uint16_t Opcode); | 
|  | 357 | int getCommuteOrig(uint16_t Opcode); | 
| Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 358 | int getAddr64Inst(uint16_t Opcode); | 
| Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 359 | int getAtomicRetOp(uint16_t Opcode); | 
|  | 360 | int getAtomicNoRetOp(uint16_t Opcode); | 
| Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 361 |  | 
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 362 | const uint64_t RSRC_DATA_FORMAT = 0xf00000000000LL; | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 363 | const uint64_t RSRC_TID_ENABLE = 1LL << 55; | 
| Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 364 |  | 
| Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 365 | } // End namespace AMDGPU | 
|  | 366 |  | 
| Tom Stellard | ec2e43c | 2014-09-22 15:35:29 +0000 | [diff] [blame] | 367 | namespace SI { | 
|  | 368 | namespace KernelInputOffsets { | 
|  | 369 |  | 
|  | 370 | /// Offsets in bytes from the start of the input buffer | 
|  | 371 | enum Offsets { | 
|  | 372 | NGROUPS_X = 0, | 
|  | 373 | NGROUPS_Y = 4, | 
|  | 374 | NGROUPS_Z = 8, | 
|  | 375 | GLOBAL_SIZE_X = 12, | 
|  | 376 | GLOBAL_SIZE_Y = 16, | 
|  | 377 | GLOBAL_SIZE_Z = 20, | 
|  | 378 | LOCAL_SIZE_X = 24, | 
|  | 379 | LOCAL_SIZE_Y = 28, | 
|  | 380 | LOCAL_SIZE_Z = 32 | 
|  | 381 | }; | 
|  | 382 |  | 
|  | 383 | } // End namespace KernelInputOffsets | 
|  | 384 | } // End namespace SI | 
|  | 385 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 386 | } // End namespace llvm | 
|  | 387 |  | 
| Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 388 | #endif |