blob: f1c21043bf471c89b619e8d7a99a2c3f30595af7 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb1FrameLowering.cpp - Thumb1 Frame Information ----------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the Thumb1 implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "Thumb1FrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "ARMMachineFunctionInfo.h"
Quentin Colombet71a71482015-07-20 21:42:14 +000016#include "llvm/CodeGen/LivePhysRegs.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Artyom Skrobovf6830f42014-02-14 17:19:07 +000020#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Chengeb56dca2010-11-22 18:12:04 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000022
23using namespace llvm;
24
Eric Christopher45fb7b62014-06-26 19:29:59 +000025Thumb1FrameLowering::Thumb1FrameLowering(const ARMSubtarget &sti)
26 : ARMFrameLowering(sti) {}
27
Jim Grosbache7e2aca2011-09-13 20:30:37 +000028bool Thumb1FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const{
Matthias Braun941a7052016-07-28 18:40:00 +000029 const MachineFrameInfo &MFI = MF.getFrameInfo();
30 unsigned CFSize = MFI.getMaxCallFrameSize();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000031 // It's not always a good idea to include the call frame as part of the
32 // stack frame. ARM (especially Thumb) has small immediate offset to
33 // address the stack frame. So a large call frame can cause poor codegen
34 // and may even makes it impossible to scavenge a register.
35 if (CFSize >= ((1 << 8) - 1) * 4 / 2) // Half of imm8 * 4
36 return false;
37
Matthias Braun941a7052016-07-28 18:40:00 +000038 return !MFI.hasVarSizedObjects();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000039}
40
Benjamin Kramerbdc49562016-06-12 15:39:02 +000041static void emitSPUpdate(MachineBasicBlock &MBB,
42 MachineBasicBlock::iterator &MBBI,
43 const TargetInstrInfo &TII, const DebugLoc &dl,
44 const ThumbRegisterInfo &MRI, int NumBytes,
45 unsigned MIFlags = MachineInstr::NoFlags) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000046 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, TII,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +000047 MRI, MIFlags);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000048}
49
Eli Bendersky8da87162013-02-21 20:05:00 +000050
Hans Wennborge1a2e902016-03-31 18:33:38 +000051MachineBasicBlock::iterator Thumb1FrameLowering::
Eli Bendersky8da87162013-02-21 20:05:00 +000052eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
53 MachineBasicBlock::iterator I) const {
54 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +000055 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Eric Christopherae326492015-03-12 22:48:50 +000056 const ThumbRegisterInfo *RegInfo =
57 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Eli Bendersky8da87162013-02-21 20:05:00 +000058 if (!hasReservedCallFrame(MF)) {
59 // If we have alloca, convert as follows:
60 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
61 // ADJCALLSTACKUP -> add, sp, sp, amount
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +000062 MachineInstr &Old = *I;
63 DebugLoc dl = Old.getDebugLoc();
64 unsigned Amount = Old.getOperand(0).getImm();
Eli Bendersky8da87162013-02-21 20:05:00 +000065 if (Amount != 0) {
66 // We need to keep the stack aligned properly. To do this, we round the
67 // amount of space needed for the outgoing arguments up to the next
68 // alignment boundary.
69 unsigned Align = getStackAlignment();
70 Amount = (Amount+Align-1)/Align*Align;
71
72 // Replace the pseudo instruction with a new instruction...
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +000073 unsigned Opc = Old.getOpcode();
Eli Bendersky8da87162013-02-21 20:05:00 +000074 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
75 emitSPUpdate(MBB, I, TII, dl, *RegInfo, -Amount);
76 } else {
77 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
78 emitSPUpdate(MBB, I, TII, dl, *RegInfo, Amount);
79 }
80 }
81 }
Hans Wennborge1a2e902016-03-31 18:33:38 +000082 return MBB.erase(I);
Eli Bendersky8da87162013-02-21 20:05:00 +000083}
84
Quentin Colombet61b305e2015-05-05 17:38:16 +000085void Thumb1FrameLowering::emitPrologue(MachineFunction &MF,
86 MachineBasicBlock &MBB) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000087 MachineBasicBlock::iterator MBBI = MBB.begin();
Matthias Braun941a7052016-07-28 18:40:00 +000088 MachineFrameInfo &MFI = MF.getFrameInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000089 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Artyom Skrobovf6830f42014-02-14 17:19:07 +000090 MachineModuleInfo &MMI = MF.getMMI();
91 const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
Eric Christopherae326492015-03-12 22:48:50 +000092 const ThumbRegisterInfo *RegInfo =
93 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000094 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +000095 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000096
Tim Northover8cda34f2015-03-11 18:54:22 +000097 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Matthias Braun941a7052016-07-28 18:40:00 +000098 unsigned NumBytes = MFI.getStackSize();
Tim Northover775aaeb2015-11-05 21:54:58 +000099 assert(NumBytes >= ArgRegsSaveSize &&
100 "ArgRegsSaveSize is included in NumBytes");
Matthias Braun941a7052016-07-28 18:40:00 +0000101 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Tim Northover775aaeb2015-11-05 21:54:58 +0000102
103 // Debug location must be unknown since the first debug location is used
104 // to determine the end of the prologue.
105 DebugLoc dl;
106
107 unsigned FramePtr = RegInfo->getFrameRegister(MF);
108 unsigned BasePtr = RegInfo->getBaseRegister();
109 int CFAOffset = 0;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000110
111 // Thumb add/sub sp, imm8 instructions implicitly multiply the offset by 4.
112 NumBytes = (NumBytes + 3) & ~3;
Matthias Braun941a7052016-07-28 18:40:00 +0000113 MFI.setStackSize(NumBytes);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000114
115 // Determine the sizes of each callee-save spill areas and record which frame
116 // belongs to which callee-save spill areas.
117 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
118 int FramePtrSpillFI = 0;
119
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000120 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000121 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -ArgRegsSaveSize,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000122 MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000123 CFAOffset -= ArgRegsSaveSize;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000124 unsigned CFIIndex = MMI.addFrameInst(
125 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
126 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000127 .addCFIIndex(CFIIndex)
128 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000129 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000130
131 if (!AFI->hasStackFrame()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000132 if (NumBytes - ArgRegsSaveSize != 0) {
133 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -(NumBytes - ArgRegsSaveSize),
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000134 MachineInstr::FrameSetup);
Oliver Stannardd55e1152014-03-05 15:25:27 +0000135 CFAOffset -= NumBytes - ArgRegsSaveSize;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000136 unsigned CFIIndex = MMI.addFrameInst(
137 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
138 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000139 .addCFIIndex(CFIIndex)
140 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000141 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000142 return;
143 }
144
145 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
146 unsigned Reg = CSI[i].getReg();
147 int FI = CSI[i].getFrameIdx();
148 switch (Reg) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000149 case ARM::R8:
150 case ARM::R9:
151 case ARM::R10:
152 case ARM::R11:
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000153 if (STI.splitFramePushPop(MF)) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000154 GPRCS2Size += 4;
155 break;
156 }
Justin Bognerb03fd122016-08-17 05:10:15 +0000157 LLVM_FALLTHROUGH;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000158 case ARM::R4:
159 case ARM::R5:
160 case ARM::R6:
161 case ARM::R7:
162 case ARM::LR:
163 if (Reg == FramePtr)
164 FramePtrSpillFI = FI;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000165 GPRCS1Size += 4;
166 break;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000167 default:
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000168 DPRCSSize += 8;
169 }
170 }
Tim Northover775aaeb2015-11-05 21:54:58 +0000171
172 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH) {
173 ++MBBI;
174 }
175
176 // Determine starting offsets of spill areas.
Oliver Stannardd55e1152014-03-05 15:25:27 +0000177 unsigned DPRCSOffset = NumBytes - ArgRegsSaveSize - (GPRCS1Size + GPRCS2Size + DPRCSSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000178 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
179 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
Logan Chien53c18d82013-02-20 12:21:33 +0000180 bool HasFP = hasFP(MF);
181 if (HasFP)
Matthias Braun941a7052016-07-28 18:40:00 +0000182 AFI->setFramePtrSpillOffset(MFI.getObjectOffset(FramePtrSpillFI) +
Logan Chien53c18d82013-02-20 12:21:33 +0000183 NumBytes);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000184 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
185 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
186 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000187 NumBytes = DPRCSOffset;
Evan Chengeb56dca2010-11-22 18:12:04 +0000188
Tim Northover93bcc662013-11-08 17:18:07 +0000189 int FramePtrOffsetInBlock = 0;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000190 unsigned adjustedGPRCS1Size = GPRCS1Size;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000191 if (GPRCS1Size > 0 && GPRCS2Size == 0 &&
192 tryFoldSPUpdateIntoPushPop(STI, MF, &*std::prev(MBBI), NumBytes)) {
Tim Northover93bcc662013-11-08 17:18:07 +0000193 FramePtrOffsetInBlock = NumBytes;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000194 adjustedGPRCS1Size += NumBytes;
Tim Northover93bcc662013-11-08 17:18:07 +0000195 NumBytes = 0;
196 }
197
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000198 if (adjustedGPRCS1Size) {
199 CFAOffset -= adjustedGPRCS1Size;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000200 unsigned CFIIndex = MMI.addFrameInst(
201 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
202 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000203 .addCFIIndex(CFIIndex)
204 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000205 }
206 for (std::vector<CalleeSavedInfo>::const_iterator I = CSI.begin(),
207 E = CSI.end(); I != E; ++I) {
208 unsigned Reg = I->getReg();
209 int FI = I->getFrameIdx();
210 switch (Reg) {
211 case ARM::R8:
212 case ARM::R9:
213 case ARM::R10:
214 case ARM::R11:
215 case ARM::R12:
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000216 if (STI.splitFramePushPop(MF))
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000217 break;
218 // fallthough
219 case ARM::R0:
220 case ARM::R1:
221 case ARM::R2:
222 case ARM::R3:
223 case ARM::R4:
224 case ARM::R5:
225 case ARM::R6:
226 case ARM::R7:
227 case ARM::LR:
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000228 unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
Matthias Braun941a7052016-07-28 18:40:00 +0000229 nullptr, MRI->getDwarfRegNum(Reg, true), MFI.getObjectOffset(FI)));
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000230 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000231 .addCFIIndex(CFIIndex)
232 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000233 break;
234 }
235 }
236
Evan Chengeb56dca2010-11-22 18:12:04 +0000237 // Adjust FP so it point to the stack slot that contains the previous FP.
Logan Chien53c18d82013-02-20 12:21:33 +0000238 if (HasFP) {
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000239 FramePtrOffsetInBlock +=
Matthias Braun941a7052016-07-28 18:40:00 +0000240 MFI.getObjectOffset(FramePtrSpillFI) + GPRCS1Size + ArgRegsSaveSize;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000241 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tADDrSPi), FramePtr)
Tim Northover93bcc662013-11-08 17:18:07 +0000242 .addReg(ARM::SP).addImm(FramePtrOffsetInBlock / 4)
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000243 .setMIFlags(MachineInstr::FrameSetup));
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000244 if(FramePtrOffsetInBlock) {
245 CFAOffset += FramePtrOffsetInBlock;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000246 unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfa(
247 nullptr, MRI->getDwarfRegNum(FramePtr, true), CFAOffset));
248 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000249 .addCFIIndex(CFIIndex)
250 .setMIFlags(MachineInstr::FrameSetup);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000251 } else {
252 unsigned CFIIndex =
253 MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister(
254 nullptr, MRI->getDwarfRegNum(FramePtr, true)));
255 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000256 .addCFIIndex(CFIIndex)
257 .setMIFlags(MachineInstr::FrameSetup);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000258 }
Jim Grosbachdca85312011-06-13 21:18:25 +0000259 if (NumBytes > 508)
260 // If offset is > 508 then sp cannot be adjusted in a single instruction,
Evan Chengeb56dca2010-11-22 18:12:04 +0000261 // try restoring from fp instead.
262 AFI->setShouldRestoreSPFromFP(true);
263 }
264
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000265 // Skip past the spilling of r8-r11, which could consist of multiple tPUSH
266 // and tMOVr instructions. We don't need to add any call frame information
267 // in-between these instructions, because they do not modify the high
268 // registers.
269 while (true) {
270 MachineBasicBlock::iterator OldMBBI = MBBI;
271 // Skip a run of tMOVr instructions
272 while (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tMOVr)
273 MBBI++;
274 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH) {
275 MBBI++;
276 } else {
277 // We have reached an instruction which is not a push, so the previous
278 // run of tMOVr instructions (which may have been empty) was not part of
279 // the prologue. Reset MBBI back to the last PUSH of the prologue.
280 MBBI = OldMBBI;
281 break;
282 }
283 }
284
285 // Emit call frame information for the callee-saved high registers.
286 for (auto &I : CSI) {
287 unsigned Reg = I.getReg();
288 int FI = I.getFrameIdx();
289 switch (Reg) {
290 case ARM::R8:
291 case ARM::R9:
292 case ARM::R10:
293 case ARM::R11:
294 case ARM::R12: {
295 unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
296 nullptr, MRI->getDwarfRegNum(Reg, true), MFI.getObjectOffset(FI)));
297 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
298 .addCFIIndex(CFIIndex)
299 .setMIFlags(MachineInstr::FrameSetup);
300 break;
301 }
302 default:
303 break;
304 }
305 }
306
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000307 if (NumBytes) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000308 // Insert it after all the callee-save spills.
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000309 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -NumBytes,
310 MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000311 if (!HasFP) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000312 CFAOffset -= NumBytes;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000313 unsigned CFIIndex = MMI.addFrameInst(
314 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
315 BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantld9e64b62014-12-22 23:09:14 +0000316 .addCFIIndex(CFIIndex)
317 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000318 }
319 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000320
Logan Chien53c18d82013-02-20 12:21:33 +0000321 if (STI.isTargetELF() && HasFP)
Matthias Braun941a7052016-07-28 18:40:00 +0000322 MFI.setOffsetAdjustment(MFI.getOffsetAdjustment() -
323 AFI->getFramePtrSpillOffset());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000324
325 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
326 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
327 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
328
Chad Rosieradd38c12011-10-20 00:07:12 +0000329 // Thumb1 does not currently support dynamic stack realignment. Report a
330 // fatal error rather then silently generate bad code.
331 if (RegInfo->needsStackRealignment(MF))
332 report_fatal_error("Dynamic stack realignment not supported for thumb1.");
Chad Rosier1809d6c2011-10-15 00:28:24 +0000333
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000334 // If we need a base pointer, set it up here. It's whatever the value
335 // of the stack pointer is at this point. Any variable size objects
336 // will be allocated after this, so we can still use the base pointer
337 // to reference locals.
338 if (RegInfo->hasBasePointer(MF))
Jim Grosbache9cc9012011-06-30 23:38:17 +0000339 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), BasePtr)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000340 .addReg(ARM::SP));
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000341
Eric Christopher39043432011-01-11 00:16:04 +0000342 // If the frame has variable sized objects then the epilogue must restore
343 // the sp from fp. We can assume there's an FP here since hasFP already
344 // checks for hasVarSizedObjects.
Matthias Braun941a7052016-07-28 18:40:00 +0000345 if (MFI.hasVarSizedObjects())
Eric Christopher39043432011-01-11 00:16:04 +0000346 AFI->setShouldRestoreSPFromFP(true);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000347}
348
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000349static bool isCSRestore(MachineInstr &MI, const MCPhysReg *CSRegs) {
350 if (MI.getOpcode() == ARM::tLDRspi && MI.getOperand(1).isFI() &&
351 isCalleeSavedRegister(MI.getOperand(0).getReg(), CSRegs))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000352 return true;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000353 else if (MI.getOpcode() == ARM::tPOP) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000354 return true;
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000355 } else if (MI.getOpcode() == ARM::tMOVr) {
356 unsigned Dst = MI.getOperand(0).getReg();
357 unsigned Src = MI.getOperand(1).getReg();
358 return ((ARM::tGPRRegClass.contains(Src) || Src == ARM::LR) &&
359 ARM::hGPRRegClass.contains(Dst));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000360 }
361 return false;
362}
363
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000364void Thumb1FrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000365 MachineBasicBlock &MBB) const {
Quentin Colombet71a71482015-07-20 21:42:14 +0000366 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
367 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
Matthias Braun941a7052016-07-28 18:40:00 +0000368 MachineFrameInfo &MFI = MF.getFrameInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000369 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Eric Christopherae326492015-03-12 22:48:50 +0000370 const ThumbRegisterInfo *RegInfo =
371 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000372 const Thumb1InstrInfo &TII =
Eric Christopher1b21f002015-01-29 00:19:33 +0000373 *static_cast<const Thumb1InstrInfo *>(STI.getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000374
Tim Northover8cda34f2015-03-11 18:54:22 +0000375 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Matthias Braun941a7052016-07-28 18:40:00 +0000376 int NumBytes = (int)MFI.getStackSize();
David Blaikie7f4a52e2014-03-05 18:53:36 +0000377 assert((unsigned)NumBytes >= ArgRegsSaveSize &&
Oliver Stannardd55e1152014-03-05 15:25:27 +0000378 "ArgRegsSaveSize is included in NumBytes");
Eric Christopher7af952872015-03-11 21:41:28 +0000379 const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(&MF);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000380 unsigned FramePtr = RegInfo->getFrameRegister(MF);
381
382 if (!AFI->hasStackFrame()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000383 if (NumBytes - ArgRegsSaveSize != 0)
384 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes - ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000385 } else {
386 // Unwind MBBI to point to first LDR / VLDRD.
387 if (MBBI != MBB.begin()) {
388 do
389 --MBBI;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000390 while (MBBI != MBB.begin() && isCSRestore(*MBBI, CSRegs));
391 if (!isCSRestore(*MBBI, CSRegs))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000392 ++MBBI;
393 }
394
395 // Move SP to start of FP callee save spill area.
396 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
397 AFI->getGPRCalleeSavedArea2Size() +
Oliver Stannardd55e1152014-03-05 15:25:27 +0000398 AFI->getDPRCalleeSavedAreaSize() +
399 ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000400
401 if (AFI->shouldRestoreSPFromFP()) {
402 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
403 // Reset SP based on frame pointer only if the stack frame extends beyond
Eric Christopher39043432011-01-11 00:16:04 +0000404 // frame pointer stack slot, the target is ELF and the function has FP, or
405 // the target uses var sized objects.
Evan Chengeb56dca2010-11-22 18:12:04 +0000406 if (NumBytes) {
Matthias Braun941a7052016-07-28 18:40:00 +0000407 assert(!MFI.getPristineRegs(MF).test(ARM::R4) &&
Evan Chengeb56dca2010-11-22 18:12:04 +0000408 "No scratch register to restore SP from FP!");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000409 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
410 TII, *RegInfo);
Jim Grosbache9cc9012011-06-30 23:38:17 +0000411 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000412 ARM::SP)
413 .addReg(ARM::R4));
Evan Chengeb56dca2010-11-22 18:12:04 +0000414 } else
Jim Grosbache9cc9012011-06-30 23:38:17 +0000415 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000416 ARM::SP)
417 .addReg(FramePtr));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000418 } else {
Quentin Colombet71a71482015-07-20 21:42:14 +0000419 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tBX_RET &&
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000420 &MBB.front() != &*MBBI && std::prev(MBBI)->getOpcode() == ARM::tPOP) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000421 MachineBasicBlock::iterator PMBBI = std::prev(MBBI);
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000422 if (!tryFoldSPUpdateIntoPushPop(STI, MF, &*PMBBI, NumBytes))
Tim Northover93bcc662013-11-08 17:18:07 +0000423 emitSPUpdate(MBB, PMBBI, TII, dl, *RegInfo, NumBytes);
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000424 } else if (!tryFoldSPUpdateIntoPushPop(STI, MF, &*MBBI, NumBytes))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000425 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes);
426 }
427 }
428
Quentin Colombet48b77202015-07-22 16:34:37 +0000429 if (needPopSpecialFixUp(MF)) {
430 bool Done = emitPopSpecialFixUp(MBB, /* DoIt */ true);
431 (void)Done;
432 assert(Done && "Emission of the special fixup failed!?");
433 }
434}
435
436bool Thumb1FrameLowering::canUseAsEpilogue(const MachineBasicBlock &MBB) const {
437 if (!needPopSpecialFixUp(*MBB.getParent()))
438 return true;
439
440 MachineBasicBlock *TmpMBB = const_cast<MachineBasicBlock *>(&MBB);
441 return emitPopSpecialFixUp(*TmpMBB, /* DoIt */ false);
442}
443
444bool Thumb1FrameLowering::needPopSpecialFixUp(const MachineFunction &MF) const {
445 ARMFunctionInfo *AFI =
446 const_cast<MachineFunction *>(&MF)->getInfo<ARMFunctionInfo>();
447 if (AFI->getArgRegsSaveSize())
448 return true;
449
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000450 // LR cannot be encoded with Thumb1, i.e., it requires a special fix-up.
Matthias Braun941a7052016-07-28 18:40:00 +0000451 for (const CalleeSavedInfo &CSI : MF.getFrameInfo().getCalleeSavedInfo())
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000452 if (CSI.getReg() == ARM::LR)
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000453 return true;
454
455 return false;
Quentin Colombet48b77202015-07-22 16:34:37 +0000456}
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000457
Quentin Colombet48b77202015-07-22 16:34:37 +0000458bool Thumb1FrameLowering::emitPopSpecialFixUp(MachineBasicBlock &MBB,
459 bool DoIt) const {
460 MachineFunction &MF = *MBB.getParent();
461 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
462 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
463 const TargetInstrInfo &TII = *STI.getInstrInfo();
464 const ThumbRegisterInfo *RegInfo =
465 static_cast<const ThumbRegisterInfo *>(STI.getRegisterInfo());
Quentin Colombet71a71482015-07-20 21:42:14 +0000466
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000467 // If MBBI is a return instruction, or is a tPOP followed by a return
468 // instruction in the successor BB, we may be able to directly restore
469 // LR in the PC.
470 // This is only possible with v5T ops (v4T can't change the Thumb bit via
471 // a POP PC instruction), and only if we do not need to emit any SP update.
472 // Otherwise, we need a temporary register to pop the value
473 // and copy that value into LR.
Quentin Colombet48b77202015-07-22 16:34:37 +0000474 auto MBBI = MBB.getFirstTerminator();
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000475 bool CanRestoreDirectly = STI.hasV5TOps() && !ArgRegsSaveSize;
476 if (CanRestoreDirectly) {
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000477 if (MBBI != MBB.end() && MBBI->getOpcode() != ARM::tB)
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000478 CanRestoreDirectly = (MBBI->getOpcode() == ARM::tBX_RET ||
479 MBBI->getOpcode() == ARM::tPOP_RET);
480 else {
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000481 auto MBBI_prev = MBBI;
482 MBBI_prev--;
483 assert(MBBI_prev->getOpcode() == ARM::tPOP);
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000484 assert(MBB.succ_size() == 1);
485 if ((*MBB.succ_begin())->begin()->getOpcode() == ARM::tBX_RET)
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000486 MBBI = MBBI_prev; // Replace the final tPOP with a tPOP_RET.
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000487 else
488 CanRestoreDirectly = false;
489 }
490 }
491
492 if (CanRestoreDirectly) {
493 if (!DoIt || MBBI->getOpcode() == ARM::tPOP_RET)
494 return true;
495 MachineInstrBuilder MIB =
496 AddDefaultPred(
497 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII.get(ARM::tPOP_RET)));
498 // Copy implicit ops and popped registers, if any.
499 for (auto MO: MBBI->operands())
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000500 if (MO.isReg() && (MO.isImplicit() || MO.isDef()))
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000501 MIB.addOperand(MO);
502 MIB.addReg(ARM::PC, RegState::Define);
503 // Erase the old instruction (tBX_RET or tPOP).
504 MBB.erase(MBBI);
505 return true;
506 }
Quentin Colombet71a71482015-07-20 21:42:14 +0000507
Quentin Colombet48b77202015-07-22 16:34:37 +0000508 // Look for a temporary register to use.
509 // First, compute the liveness information.
510 LivePhysRegs UsedRegs(STI.getRegisterInfo());
Matthias Braund1aabb22016-05-03 00:24:32 +0000511 UsedRegs.addLiveOuts(MBB);
Quentin Colombet48b77202015-07-22 16:34:37 +0000512 // The semantic of pristines changed recently and now,
513 // the callee-saved registers that are touched in the function
514 // are not part of the pristines set anymore.
515 // Add those callee-saved now.
516 const TargetRegisterInfo *TRI = STI.getRegisterInfo();
517 const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF);
518 for (unsigned i = 0; CSRegs[i]; ++i)
519 UsedRegs.addReg(CSRegs[i]);
Quentin Colombet71a71482015-07-20 21:42:14 +0000520
Quentin Colombet48b77202015-07-22 16:34:37 +0000521 DebugLoc dl = DebugLoc();
522 if (MBBI != MBB.end()) {
523 dl = MBBI->getDebugLoc();
524 auto InstUpToMBBI = MBB.end();
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000525 while (InstUpToMBBI != MBBI)
526 // The pre-decrement is on purpose here.
527 // We want to have the liveness right before MBBI.
528 UsedRegs.stepBackward(*--InstUpToMBBI);
Quentin Colombet48b77202015-07-22 16:34:37 +0000529 }
530
531 // Look for a register that can be directly use in the POP.
532 unsigned PopReg = 0;
533 // And some temporary register, just in case.
534 unsigned TemporaryReg = 0;
535 BitVector PopFriendly =
536 TRI->getAllocatableSet(MF, TRI->getRegClass(ARM::tGPRRegClassID));
537 assert(PopFriendly.any() && "No allocatable pop-friendly register?!");
538 // Rebuild the GPRs from the high registers because they are removed
539 // form the GPR reg class for thumb1.
540 BitVector GPRsNoLRSP =
541 TRI->getAllocatableSet(MF, TRI->getRegClass(ARM::hGPRRegClassID));
542 GPRsNoLRSP |= PopFriendly;
543 GPRsNoLRSP.reset(ARM::LR);
544 GPRsNoLRSP.reset(ARM::SP);
545 GPRsNoLRSP.reset(ARM::PC);
546 for (int Register = GPRsNoLRSP.find_first(); Register != -1;
547 Register = GPRsNoLRSP.find_next(Register)) {
548 if (!UsedRegs.contains(Register)) {
549 // Remember the first pop-friendly register and exit.
550 if (PopFriendly.test(Register)) {
551 PopReg = Register;
552 TemporaryReg = 0;
553 break;
Quentin Colombet71a71482015-07-20 21:42:14 +0000554 }
Quentin Colombet48b77202015-07-22 16:34:37 +0000555 // Otherwise, remember that the register will be available to
556 // save a pop-friendly register.
557 TemporaryReg = Register;
Jonathan Roelofsef84bda2014-08-05 21:32:21 +0000558 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000559 }
Quentin Colombet48b77202015-07-22 16:34:37 +0000560
561 if (!DoIt && !PopReg && !TemporaryReg)
562 return false;
563
564 assert((PopReg || TemporaryReg) && "Cannot get LR");
565
566 if (TemporaryReg) {
567 assert(!PopReg && "Unnecessary MOV is about to be inserted");
568 PopReg = PopFriendly.find_first();
569 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
570 .addReg(TemporaryReg, RegState::Define)
571 .addReg(PopReg, RegState::Kill));
572 }
573
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000574 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPOP_RET) {
Artyom Skrobov0a37b802015-12-08 19:59:01 +0000575 // We couldn't use the direct restoration above, so
576 // perform the opposite conversion: tPOP_RET to tPOP.
577 MachineInstrBuilder MIB =
578 AddDefaultPred(
579 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII.get(ARM::tPOP)));
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000580 bool Popped = false;
Artyom Skrobov0a37b802015-12-08 19:59:01 +0000581 for (auto MO: MBBI->operands())
582 if (MO.isReg() && (MO.isImplicit() || MO.isDef()) &&
583 MO.getReg() != ARM::PC) {
584 MIB.addOperand(MO);
585 if (!MO.isImplicit())
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000586 Popped = true;
Artyom Skrobov0a37b802015-12-08 19:59:01 +0000587 }
588 // Is there anything left to pop?
589 if (!Popped)
590 MBB.erase(MIB.getInstr());
591 // Erase the old instruction.
592 MBB.erase(MBBI);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000593 MBBI = AddDefaultPred(BuildMI(MBB, MBB.end(), dl, TII.get(ARM::tBX_RET)));
Artyom Skrobov5d1f2522015-12-01 19:25:11 +0000594 }
595
Quentin Colombet48b77202015-07-22 16:34:37 +0000596 assert(PopReg && "Do not know how to get LR");
597 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tPOP)))
598 .addReg(PopReg, RegState::Define);
599
600 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, ArgRegsSaveSize);
601
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000602 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
603 .addReg(ARM::LR, RegState::Define)
604 .addReg(PopReg, RegState::Kill));
Quentin Colombet48b77202015-07-22 16:34:37 +0000605
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000606 if (TemporaryReg)
Quentin Colombet48b77202015-07-22 16:34:37 +0000607 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr))
608 .addReg(PopReg, RegState::Define)
609 .addReg(TemporaryReg, RegState::Kill));
Quentin Colombet48b77202015-07-22 16:34:37 +0000610
611 return true;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000612}
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000613
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000614// Return the first iteraror after CurrentReg which is present in EnabledRegs,
615// or OrderEnd if no further registers are in that set. This does not advance
616// the iterator fiorst, so returns CurrentReg if it is in EnabledRegs.
617template <unsigned SetSize>
618static const unsigned *
619findNextOrderedReg(const unsigned *CurrentReg,
620 SmallSet<unsigned, SetSize> &EnabledRegs,
621 const unsigned *OrderEnd) {
622 while (CurrentReg != OrderEnd && !EnabledRegs.count(*CurrentReg))
623 ++CurrentReg;
624 return CurrentReg;
625}
626
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000627bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000628spillCalleeSavedRegisters(MachineBasicBlock &MBB,
629 MachineBasicBlock::iterator MI,
630 const std::vector<CalleeSavedInfo> &CSI,
631 const TargetRegisterInfo *TRI) const {
632 if (CSI.empty())
633 return false;
634
Tim Northover775aaeb2015-11-05 21:54:58 +0000635 DebugLoc DL;
636 const TargetInstrInfo &TII = *STI.getInstrInfo();
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000637 MachineFunction &MF = *MBB.getParent();
638 const ARMBaseRegisterInfo *RegInfo = static_cast<const ARMBaseRegisterInfo *>(
639 MF.getSubtarget().getRegisterInfo());
Tim Northover775aaeb2015-11-05 21:54:58 +0000640
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000641 SmallSet<unsigned, 9> LoRegsToSave; // r0-r7, lr
642 SmallSet<unsigned, 4> HiRegsToSave; // r8-r11
643 SmallSet<unsigned, 9> CopyRegs; // Registers which can be used after pushing
644 // LoRegs for saving HiRegs.
645
Tim Northover775aaeb2015-11-05 21:54:58 +0000646 for (unsigned i = CSI.size(); i != 0; --i) {
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000647 unsigned Reg = CSI[i-1].getReg();
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000648
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000649 if (ARM::tGPRRegClass.contains(Reg) || Reg == ARM::LR) {
650 LoRegsToSave.insert(Reg);
651 } else if (ARM::hGPRRegClass.contains(Reg) && Reg != ARM::LR) {
652 HiRegsToSave.insert(Reg);
653 } else {
654 llvm_unreachable("callee-saved register of unexpected class");
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000655 }
656
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000657 if ((ARM::tGPRRegClass.contains(Reg) || Reg == ARM::LR) &&
658 !MF.getRegInfo().isLiveIn(Reg) &&
659 !(hasFP(MF) && Reg == RegInfo->getFrameRegister(MF)))
660 CopyRegs.insert(Reg);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000661 }
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000662
663 // Unused argument registers can be used for the high register saving.
664 for (unsigned ArgReg : {ARM::R0, ARM::R1, ARM::R2, ARM::R3})
665 if (!MF.getRegInfo().isLiveIn(ArgReg))
666 CopyRegs.insert(ArgReg);
667
668 // Push the low registers and lr
669 if (!LoRegsToSave.empty()) {
670 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(ARM::tPUSH));
671 AddDefaultPred(MIB);
672 for (unsigned Reg : {ARM::R4, ARM::R5, ARM::R6, ARM::R7, ARM::LR}) {
673 if (LoRegsToSave.count(Reg)) {
674 bool isKill = !MF.getRegInfo().isLiveIn(Reg);
675 if (isKill)
676 MBB.addLiveIn(Reg);
677
678 MIB.addReg(Reg, getKillRegState(isKill));
679 }
680 }
681 MIB.setMIFlags(MachineInstr::FrameSetup);
682 }
683
684 // Push the high registers. There are no store instructions that can access
685 // these registers directly, so we have to move them to low registers, and
686 // push them. This might take multiple pushes, as it is possible for there to
687 // be fewer low registers available than high registers which need saving.
688
689 // These are in reverse order so that in the case where we need to use
690 // multiple PUSH instructions, the order of the registers on the stack still
691 // matches the unwind info. They need to be swicthed back to ascending order
692 // before adding to the PUSH instruction.
693 static const unsigned AllCopyRegs[] = {ARM::LR, ARM::R7, ARM::R6,
694 ARM::R5, ARM::R4, ARM::R3,
695 ARM::R2, ARM::R1, ARM::R0};
696 static const unsigned AllHighRegs[] = {ARM::R11, ARM::R10, ARM::R9, ARM::R8};
697
698 const unsigned *AllCopyRegsEnd = std::end(AllCopyRegs);
699 const unsigned *AllHighRegsEnd = std::end(AllHighRegs);
700
701 // Find the first register to save.
702 const unsigned *HiRegToSave = findNextOrderedReg(
703 std::begin(AllHighRegs), HiRegsToSave, AllHighRegsEnd);
704
705 while (HiRegToSave != AllHighRegsEnd) {
706 // Find the first low register to use.
707 const unsigned *CopyReg =
708 findNextOrderedReg(std::begin(AllCopyRegs), CopyRegs, AllCopyRegsEnd);
709
710 // Create the PUSH, but don't insert it yet (the MOVs need to come first).
711 MachineInstrBuilder PushMIB = BuildMI(MF, DL, TII.get(ARM::tPUSH));
712 AddDefaultPred(PushMIB);
713
714 SmallVector<unsigned, 4> RegsToPush;
715 while (HiRegToSave != AllHighRegsEnd && CopyReg != AllCopyRegsEnd) {
716 if (HiRegsToSave.count(*HiRegToSave)) {
717 bool isKill = !MF.getRegInfo().isLiveIn(*HiRegToSave);
718 if (isKill)
719 MBB.addLiveIn(*HiRegToSave);
720
721 // Emit a MOV from the high reg to the low reg.
722 MachineInstrBuilder MIB =
723 BuildMI(MBB, MI, DL, TII.get(ARM::tMOVr));
724 MIB.addReg(*CopyReg, RegState::Define);
725 MIB.addReg(*HiRegToSave, getKillRegState(isKill));
726 AddDefaultPred(MIB);
727
728 // Record the register that must be added to the PUSH.
729 RegsToPush.push_back(*CopyReg);
730
731 CopyReg = findNextOrderedReg(++CopyReg, CopyRegs, AllCopyRegsEnd);
732 HiRegToSave =
733 findNextOrderedReg(++HiRegToSave, HiRegsToSave, AllHighRegsEnd);
734 }
735 }
736
737 // Add the low registers to the PUSH, in ascending order.
738 for (unsigned Reg : reverse(RegsToPush))
739 PushMIB.addReg(Reg, RegState::Kill);
740
741 // Insert the PUSH instruction after the MOVs.
742 MBB.insert(MI, PushMIB);
743 }
744
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000745 return true;
746}
747
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000748bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000749restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
750 MachineBasicBlock::iterator MI,
751 const std::vector<CalleeSavedInfo> &CSI,
752 const TargetRegisterInfo *TRI) const {
753 if (CSI.empty())
754 return false;
755
756 MachineFunction &MF = *MBB.getParent();
757 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +0000758 const TargetInstrInfo &TII = *STI.getInstrInfo();
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000759 const ARMBaseRegisterInfo *RegInfo = static_cast<const ARMBaseRegisterInfo *>(
760 MF.getSubtarget().getRegisterInfo());
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000761
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000762 bool isVarArg = AFI->getArgRegsSaveSize() > 0;
Quentin Colombet48b77202015-07-22 16:34:37 +0000763 DebugLoc DL = MI != MBB.end() ? MI->getDebugLoc() : DebugLoc();
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000764
765 SmallSet<unsigned, 9> LoRegsToRestore;
766 SmallSet<unsigned, 4> HiRegsToRestore;
767 // Low registers (r0-r7) which can be used to restore the high registers.
768 SmallSet<unsigned, 9> CopyRegs;
769
770 for (CalleeSavedInfo I : CSI) {
771 unsigned Reg = I.getReg();
772
773 if (ARM::tGPRRegClass.contains(Reg) || Reg == ARM::LR) {
774 LoRegsToRestore.insert(Reg);
775 } else if (ARM::hGPRRegClass.contains(Reg) && Reg != ARM::LR) {
776 HiRegsToRestore.insert(Reg);
777 } else {
778 llvm_unreachable("callee-saved register of unexpected class");
779 }
780
781 // If this is a low register not used as the frame pointer, we may want to
782 // use it for restoring the high registers.
783 if ((ARM::tGPRRegClass.contains(Reg)) &&
784 !(hasFP(MF) && Reg == RegInfo->getFrameRegister(MF)))
785 CopyRegs.insert(Reg);
786 }
787
788 // If this is a return block, we may be able to use some unused return value
789 // registers for restoring the high regs.
790 auto Terminator = MBB.getFirstTerminator();
791 if (Terminator != MBB.end() && Terminator->getOpcode() == ARM::tBX_RET) {
792 CopyRegs.insert(ARM::R0);
793 CopyRegs.insert(ARM::R1);
794 CopyRegs.insert(ARM::R2);
795 CopyRegs.insert(ARM::R3);
796 for (auto Op : Terminator->implicit_operands()) {
797 if (Op.isReg())
798 CopyRegs.erase(Op.getReg());
799 }
800 }
801
802 static const unsigned AllCopyRegs[] = {ARM::R0, ARM::R1, ARM::R2, ARM::R3,
803 ARM::R4, ARM::R5, ARM::R6, ARM::R7};
804 static const unsigned AllHighRegs[] = {ARM::R8, ARM::R9, ARM::R10, ARM::R11};
805
806 const unsigned *AllCopyRegsEnd = std::end(AllCopyRegs);
807 const unsigned *AllHighRegsEnd = std::end(AllHighRegs);
808
809 // Find the first register to restore.
810 auto HiRegToRestore = findNextOrderedReg(std::begin(AllHighRegs),
811 HiRegsToRestore, AllHighRegsEnd);
812
813 while (HiRegToRestore != AllHighRegsEnd) {
814 assert(!CopyRegs.empty());
815 // Find the first low register to use.
816 auto CopyReg =
817 findNextOrderedReg(std::begin(AllCopyRegs), CopyRegs, AllCopyRegsEnd);
818
819 // Create the POP instruction.
820 MachineInstrBuilder PopMIB = BuildMI(MBB, MI, DL, TII.get(ARM::tPOP));
821 AddDefaultPred(PopMIB);
822
823 while (HiRegToRestore != AllHighRegsEnd && CopyReg != AllCopyRegsEnd) {
824 // Add the low register to the POP.
825 PopMIB.addReg(*CopyReg, RegState::Define);
826
827 // Create the MOV from low to high register.
828 MachineInstrBuilder MIB =
829 BuildMI(MBB, MI, DL, TII.get(ARM::tMOVr));
830 MIB.addReg(*HiRegToRestore, RegState::Define);
831 MIB.addReg(*CopyReg, RegState::Kill);
832 AddDefaultPred(MIB);
833
834 CopyReg = findNextOrderedReg(++CopyReg, CopyRegs, AllCopyRegsEnd);
835 HiRegToRestore =
836 findNextOrderedReg(++HiRegToRestore, HiRegsToRestore, AllHighRegsEnd);
837 }
838 }
839
840
841
842
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000843 MachineInstrBuilder MIB = BuildMI(MF, DL, TII.get(ARM::tPOP));
844 AddDefaultPred(MIB);
845
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000846 bool NeedsPop = false;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000847 for (unsigned i = CSI.size(); i != 0; --i) {
848 unsigned Reg = CSI[i-1].getReg();
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000849
850 // High registers (excluding lr) have already been dealt with
851 if (!(ARM::tGPRRegClass.contains(Reg) || Reg == ARM::LR))
852 continue;
853
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000854 if (Reg == ARM::LR) {
855 if (MBB.succ_empty()) {
856 // Special epilogue for vararg functions. See emitEpilogue
857 if (isVarArg)
858 continue;
859 // ARMv4T requires BX, see emitEpilogue
860 if (!STI.hasV5TOps())
861 continue;
862 Reg = ARM::PC;
863 (*MIB).setDesc(TII.get(ARM::tPOP_RET));
864 if (MI != MBB.end())
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000865 MIB.copyImplicitOps(*MI);
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000866 MI = MBB.erase(MI);
867 } else
868 // LR may only be popped into PC, as part of return sequence.
869 // If this isn't the return sequence, we'll need emitPopSpecialFixUp
870 // to restore LR the hard way.
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000871 continue;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000872 }
873 MIB.addReg(Reg, getDefRegState(true));
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000874 NeedsPop = true;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000875 }
876
877 // It's illegal to emit pop instruction without operands.
Artyom Skrobov2aca0c62015-12-28 21:40:45 +0000878 if (NeedsPop)
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000879 MBB.insert(MI, &*MIB);
880 else
881 MF.DeleteMachineInstr(MIB);
882
883 return true;
884}