| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1 | //===- AArch64InstructionSelector.cpp ----------------------------*- C++ -*-==// | 
|  | 2 | // | 
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | 
|  | 4 | // See https://llvm.org/LICENSE.txt for license information. | 
|  | 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 6 | // | 
|  | 7 | //===----------------------------------------------------------------------===// | 
|  | 8 | /// \file | 
|  | 9 | /// This file implements the targeting of the InstructionSelector class for | 
|  | 10 | /// AArch64. | 
|  | 11 | /// \todo This should be generated by TableGen. | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 14 | #include "AArch64InstrInfo.h" | 
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 15 | #include "AArch64MachineFunctionInfo.h" | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 16 | #include "AArch64RegisterBankInfo.h" | 
|  | 17 | #include "AArch64RegisterInfo.h" | 
|  | 18 | #include "AArch64Subtarget.h" | 
| Tim Northover | bdf1624 | 2016-10-10 21:50:00 +0000 | [diff] [blame] | 19 | #include "AArch64TargetMachine.h" | 
| Tim Northover | 9ac0eba | 2016-11-08 00:45:29 +0000 | [diff] [blame] | 20 | #include "MCTargetDesc/AArch64AddressingModes.h" | 
| Amara Emerson | 2ff2298 | 2019-03-14 22:48:15 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/Optional.h" | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/GlobalISel/InstructionSelector.h" | 
| David Blaikie | 6265130 | 2017-10-26 23:39:54 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h" | 
| Amara Emerson | 1e8c164 | 2018-07-31 00:09:02 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" | 
| Amara Emerson | 761ca2e | 2019-03-19 21:43:05 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h" | 
| Aditya Nandakumar | 75ad9cc | 2017-04-19 20:48:50 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/GlobalISel/Utils.h" | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineBasicBlock.h" | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineConstantPool.h" | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFunction.h" | 
|  | 30 | #include "llvm/CodeGen/MachineInstr.h" | 
|  | 31 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineOperand.h" | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
|  | 34 | #include "llvm/IR/Type.h" | 
|  | 35 | #include "llvm/Support/Debug.h" | 
|  | 36 | #include "llvm/Support/raw_ostream.h" | 
|  | 37 |  | 
|  | 38 | #define DEBUG_TYPE "aarch64-isel" | 
|  | 39 |  | 
|  | 40 | using namespace llvm; | 
|  | 41 |  | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 42 | namespace { | 
|  | 43 |  | 
| Daniel Sanders | e7b0d66 | 2017-04-21 15:59:56 +0000 | [diff] [blame] | 44 | #define GET_GLOBALISEL_PREDICATE_BITSET | 
|  | 45 | #include "AArch64GenGlobalISel.inc" | 
|  | 46 | #undef GET_GLOBALISEL_PREDICATE_BITSET | 
|  | 47 |  | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 48 | class AArch64InstructionSelector : public InstructionSelector { | 
|  | 49 | public: | 
|  | 50 | AArch64InstructionSelector(const AArch64TargetMachine &TM, | 
|  | 51 | const AArch64Subtarget &STI, | 
|  | 52 | const AArch64RegisterBankInfo &RBI); | 
|  | 53 |  | 
| Daniel Sanders | f76f315 | 2017-11-16 00:46:35 +0000 | [diff] [blame] | 54 | bool select(MachineInstr &I, CodeGenCoverage &CoverageInfo) const override; | 
| David Blaikie | 6265130 | 2017-10-26 23:39:54 +0000 | [diff] [blame] | 55 | static const char *getName() { return DEBUG_TYPE; } | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 56 |  | 
|  | 57 | private: | 
|  | 58 | /// tblgen-erated 'select' implementation, used as the initial selector for | 
|  | 59 | /// the patterns that don't require complex C++. | 
| Daniel Sanders | f76f315 | 2017-11-16 00:46:35 +0000 | [diff] [blame] | 60 | bool selectImpl(MachineInstr &I, CodeGenCoverage &CoverageInfo) const; | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 61 |  | 
|  | 62 | bool selectVaStartAAPCS(MachineInstr &I, MachineFunction &MF, | 
|  | 63 | MachineRegisterInfo &MRI) const; | 
|  | 64 | bool selectVaStartDarwin(MachineInstr &I, MachineFunction &MF, | 
|  | 65 | MachineRegisterInfo &MRI) const; | 
|  | 66 |  | 
|  | 67 | bool selectCompareBranch(MachineInstr &I, MachineFunction &MF, | 
|  | 68 | MachineRegisterInfo &MRI) const; | 
|  | 69 |  | 
| Amara Emerson | 9bf092d | 2019-04-09 21:22:43 +0000 | [diff] [blame] | 70 | bool selectVectorASHR(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
|  | 71 | bool selectVectorSHL(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
|  | 72 |  | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 73 | // Helper to generate an equivalent of scalar_to_vector into a new register, | 
|  | 74 | // returned via 'Dst'. | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 75 | MachineInstr *emitScalarToVector(unsigned EltSize, | 
| Amara Emerson | 6bcfa1c | 2019-02-25 18:52:54 +0000 | [diff] [blame] | 76 | const TargetRegisterClass *DstRC, | 
|  | 77 | unsigned Scalar, | 
|  | 78 | MachineIRBuilder &MIRBuilder) const; | 
| Jessica Paquette | 16d67a3 | 2019-03-13 23:22:23 +0000 | [diff] [blame] | 79 |  | 
|  | 80 | /// Emit a lane insert into \p DstReg, or a new vector register if None is | 
|  | 81 | /// provided. | 
|  | 82 | /// | 
|  | 83 | /// The lane inserted into is defined by \p LaneIdx. The vector source | 
|  | 84 | /// register is given by \p SrcReg. The register containing the element is | 
|  | 85 | /// given by \p EltReg. | 
|  | 86 | MachineInstr *emitLaneInsert(Optional<unsigned> DstReg, unsigned SrcReg, | 
|  | 87 | unsigned EltReg, unsigned LaneIdx, | 
|  | 88 | const RegisterBank &RB, | 
|  | 89 | MachineIRBuilder &MIRBuilder) const; | 
| Jessica Paquette | 5aff1f4 | 2019-03-14 18:01:30 +0000 | [diff] [blame] | 90 | bool selectInsertElt(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 91 | bool selectBuildVector(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Amara Emerson | 8cb186c | 2018-12-20 01:11:04 +0000 | [diff] [blame] | 92 | bool selectMergeValues(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 93 | bool selectUnmergeValues(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 94 |  | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 95 | void collectShuffleMaskIndices(MachineInstr &I, MachineRegisterInfo &MRI, | 
| Amara Emerson | 2806fd0 | 2019-04-12 21:31:21 +0000 | [diff] [blame] | 96 | SmallVectorImpl<Optional<int>> &Idxs) const; | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 97 | bool selectShuffleVector(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 98 | bool selectExtractElt(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Amara Emerson | 2ff2298 | 2019-03-14 22:48:15 +0000 | [diff] [blame] | 99 | bool selectConcatVectors(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Amara Emerson | d61b89b | 2019-03-14 22:48:18 +0000 | [diff] [blame] | 100 | bool selectSplitVectorUnmerge(MachineInstr &I, | 
|  | 101 | MachineRegisterInfo &MRI) const; | 
| Jessica Paquette | 22c6215 | 2019-04-02 19:57:26 +0000 | [diff] [blame] | 102 | bool selectIntrinsicWithSideEffects(MachineInstr &I, | 
|  | 103 | MachineRegisterInfo &MRI) const; | 
| Jessica Paquette | 7f6fe7c | 2019-04-29 20:58:17 +0000 | [diff] [blame] | 104 | bool selectIntrinsic(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Amara Emerson | 9bf092d | 2019-04-09 21:22:43 +0000 | [diff] [blame] | 105 | bool selectVectorICmp(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Jessica Paquette | 991cb39 | 2019-04-23 20:46:19 +0000 | [diff] [blame] | 106 | bool selectIntrinsicTrunc(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Jessica Paquette | 4fe7574 | 2019-04-23 23:03:03 +0000 | [diff] [blame] | 107 | bool selectIntrinsicRound(MachineInstr &I, MachineRegisterInfo &MRI) const; | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 108 | unsigned emitConstantPoolEntry(Constant *CPVal, MachineFunction &MF) const; | 
|  | 109 | MachineInstr *emitLoadFromConstantPool(Constant *CPVal, | 
|  | 110 | MachineIRBuilder &MIRBuilder) const; | 
| Amara Emerson | 2ff2298 | 2019-03-14 22:48:15 +0000 | [diff] [blame] | 111 |  | 
|  | 112 | // Emit a vector concat operation. | 
|  | 113 | MachineInstr *emitVectorConcat(Optional<unsigned> Dst, unsigned Op1, | 
|  | 114 | unsigned Op2, | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 115 | MachineIRBuilder &MIRBuilder) const; | 
| Amara Emerson | d61b89b | 2019-03-14 22:48:18 +0000 | [diff] [blame] | 116 | MachineInstr *emitExtractVectorElt(Optional<unsigned> DstReg, | 
|  | 117 | const RegisterBank &DstRB, LLT ScalarTy, | 
|  | 118 | unsigned VecReg, unsigned LaneIdx, | 
|  | 119 | MachineIRBuilder &MIRBuilder) const; | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 120 |  | 
| Jessica Paquette | a3843fe | 2019-05-01 22:39:43 +0000 | [diff] [blame] | 121 | /// Helper function for selecting G_FCONSTANT. If the G_FCONSTANT can be | 
|  | 122 | /// materialized using a FMOV instruction, then update MI and return it. | 
|  | 123 | /// Otherwise, do nothing and return a nullptr. | 
|  | 124 | MachineInstr *emitFMovForFConstant(MachineInstr &MI, | 
|  | 125 | MachineRegisterInfo &MRI) const; | 
|  | 126 |  | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 127 | ComplexRendererFns selectArithImmed(MachineOperand &Root) const; | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 128 |  | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 129 | ComplexRendererFns selectAddrModeUnscaled(MachineOperand &Root, | 
|  | 130 | unsigned Size) const; | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 131 |  | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 132 | ComplexRendererFns selectAddrModeUnscaled8(MachineOperand &Root) const { | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 133 | return selectAddrModeUnscaled(Root, 1); | 
|  | 134 | } | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 135 | ComplexRendererFns selectAddrModeUnscaled16(MachineOperand &Root) const { | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 136 | return selectAddrModeUnscaled(Root, 2); | 
|  | 137 | } | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 138 | ComplexRendererFns selectAddrModeUnscaled32(MachineOperand &Root) const { | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 139 | return selectAddrModeUnscaled(Root, 4); | 
|  | 140 | } | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 141 | ComplexRendererFns selectAddrModeUnscaled64(MachineOperand &Root) const { | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 142 | return selectAddrModeUnscaled(Root, 8); | 
|  | 143 | } | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 144 | ComplexRendererFns selectAddrModeUnscaled128(MachineOperand &Root) const { | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 145 | return selectAddrModeUnscaled(Root, 16); | 
|  | 146 | } | 
|  | 147 |  | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 148 | ComplexRendererFns selectAddrModeIndexed(MachineOperand &Root, | 
|  | 149 | unsigned Size) const; | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 150 | template <int Width> | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 151 | ComplexRendererFns selectAddrModeIndexed(MachineOperand &Root) const { | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 152 | return selectAddrModeIndexed(Root, Width / 8); | 
|  | 153 | } | 
|  | 154 |  | 
| Volkan Keles | f7f2568 | 2018-01-16 18:44:05 +0000 | [diff] [blame] | 155 | void renderTruncImm(MachineInstrBuilder &MIB, const MachineInstr &MI) const; | 
|  | 156 |  | 
| Amara Emerson | 1e8c164 | 2018-07-31 00:09:02 +0000 | [diff] [blame] | 157 | // Materialize a GlobalValue or BlockAddress using a movz+movk sequence. | 
|  | 158 | void materializeLargeCMVal(MachineInstr &I, const Value *V, | 
|  | 159 | unsigned char OpFlags) const; | 
|  | 160 |  | 
| Amara Emerson | 761ca2e | 2019-03-19 21:43:05 +0000 | [diff] [blame] | 161 | // Optimization methods. | 
|  | 162 |  | 
|  | 163 | // Helper function to check if a reg def is an MI with a given opcode and | 
|  | 164 | // returns it if so. | 
|  | 165 | MachineInstr *findMIFromReg(unsigned Reg, unsigned Opc, | 
|  | 166 | MachineIRBuilder &MIB) const { | 
|  | 167 | auto *Def = MIB.getMRI()->getVRegDef(Reg); | 
|  | 168 | if (!Def || Def->getOpcode() != Opc) | 
|  | 169 | return nullptr; | 
|  | 170 | return Def; | 
|  | 171 | } | 
|  | 172 |  | 
|  | 173 | bool tryOptVectorShuffle(MachineInstr &I) const; | 
|  | 174 | bool tryOptVectorDup(MachineInstr &MI) const; | 
| Amara Emerson | c37ff0d | 2019-06-05 23:46:16 +0000 | [diff] [blame^] | 175 | bool tryOptSelect(MachineInstr &MI) const; | 
| Amara Emerson | 761ca2e | 2019-03-19 21:43:05 +0000 | [diff] [blame] | 176 |  | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 177 | const AArch64TargetMachine &TM; | 
|  | 178 | const AArch64Subtarget &STI; | 
|  | 179 | const AArch64InstrInfo &TII; | 
|  | 180 | const AArch64RegisterInfo &TRI; | 
|  | 181 | const AArch64RegisterBankInfo &RBI; | 
| Daniel Sanders | e7b0d66 | 2017-04-21 15:59:56 +0000 | [diff] [blame] | 182 |  | 
| Daniel Sanders | e9fdba3 | 2017-04-29 17:30:09 +0000 | [diff] [blame] | 183 | #define GET_GLOBALISEL_PREDICATES_DECL | 
|  | 184 | #include "AArch64GenGlobalISel.inc" | 
|  | 185 | #undef GET_GLOBALISEL_PREDICATES_DECL | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 186 |  | 
|  | 187 | // We declare the temporaries used by selectImpl() in the class to minimize the | 
|  | 188 | // cost of constructing placeholder values. | 
|  | 189 | #define GET_GLOBALISEL_TEMPORARIES_DECL | 
|  | 190 | #include "AArch64GenGlobalISel.inc" | 
|  | 191 | #undef GET_GLOBALISEL_TEMPORARIES_DECL | 
|  | 192 | }; | 
|  | 193 |  | 
|  | 194 | } // end anonymous namespace | 
|  | 195 |  | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 196 | #define GET_GLOBALISEL_IMPL | 
| Ahmed Bougacha | 36f7035 | 2016-12-21 23:26:20 +0000 | [diff] [blame] | 197 | #include "AArch64GenGlobalISel.inc" | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 198 | #undef GET_GLOBALISEL_IMPL | 
| Ahmed Bougacha | 36f7035 | 2016-12-21 23:26:20 +0000 | [diff] [blame] | 199 |  | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 200 | AArch64InstructionSelector::AArch64InstructionSelector( | 
| Tim Northover | bdf1624 | 2016-10-10 21:50:00 +0000 | [diff] [blame] | 201 | const AArch64TargetMachine &TM, const AArch64Subtarget &STI, | 
|  | 202 | const AArch64RegisterBankInfo &RBI) | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 203 | : InstructionSelector(), TM(TM), STI(STI), TII(*STI.getInstrInfo()), | 
| Daniel Sanders | e9fdba3 | 2017-04-29 17:30:09 +0000 | [diff] [blame] | 204 | TRI(*STI.getRegisterInfo()), RBI(RBI), | 
|  | 205 | #define GET_GLOBALISEL_PREDICATES_INIT | 
|  | 206 | #include "AArch64GenGlobalISel.inc" | 
|  | 207 | #undef GET_GLOBALISEL_PREDICATES_INIT | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 208 | #define GET_GLOBALISEL_TEMPORARIES_INIT | 
|  | 209 | #include "AArch64GenGlobalISel.inc" | 
|  | 210 | #undef GET_GLOBALISEL_TEMPORARIES_INIT | 
|  | 211 | { | 
|  | 212 | } | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 213 |  | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 214 | // FIXME: This should be target-independent, inferred from the types declared | 
|  | 215 | // for each class in the bank. | 
|  | 216 | static const TargetRegisterClass * | 
|  | 217 | getRegClassForTypeOnBank(LLT Ty, const RegisterBank &RB, | 
| Amara Emerson | 3838ed0 | 2018-02-02 18:03:30 +0000 | [diff] [blame] | 218 | const RegisterBankInfo &RBI, | 
|  | 219 | bool GetAllRegSet = false) { | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 220 | if (RB.getID() == AArch64::GPRRegBankID) { | 
|  | 221 | if (Ty.getSizeInBits() <= 32) | 
| Amara Emerson | 3838ed0 | 2018-02-02 18:03:30 +0000 | [diff] [blame] | 222 | return GetAllRegSet ? &AArch64::GPR32allRegClass | 
|  | 223 | : &AArch64::GPR32RegClass; | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 224 | if (Ty.getSizeInBits() == 64) | 
| Amara Emerson | 3838ed0 | 2018-02-02 18:03:30 +0000 | [diff] [blame] | 225 | return GetAllRegSet ? &AArch64::GPR64allRegClass | 
|  | 226 | : &AArch64::GPR64RegClass; | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 227 | return nullptr; | 
|  | 228 | } | 
|  | 229 |  | 
|  | 230 | if (RB.getID() == AArch64::FPRRegBankID) { | 
| Amara Emerson | 3838ed0 | 2018-02-02 18:03:30 +0000 | [diff] [blame] | 231 | if (Ty.getSizeInBits() <= 16) | 
|  | 232 | return &AArch64::FPR16RegClass; | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 233 | if (Ty.getSizeInBits() == 32) | 
|  | 234 | return &AArch64::FPR32RegClass; | 
|  | 235 | if (Ty.getSizeInBits() == 64) | 
|  | 236 | return &AArch64::FPR64RegClass; | 
|  | 237 | if (Ty.getSizeInBits() == 128) | 
|  | 238 | return &AArch64::FPR128RegClass; | 
|  | 239 | return nullptr; | 
|  | 240 | } | 
|  | 241 |  | 
|  | 242 | return nullptr; | 
|  | 243 | } | 
|  | 244 |  | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 245 | /// Given a register bank, and size in bits, return the smallest register class | 
|  | 246 | /// that can represent that combination. | 
| Benjamin Kramer | 711950c | 2019-02-11 15:16:21 +0000 | [diff] [blame] | 247 | static const TargetRegisterClass * | 
|  | 248 | getMinClassForRegBank(const RegisterBank &RB, unsigned SizeInBits, | 
|  | 249 | bool GetAllRegSet = false) { | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 250 | unsigned RegBankID = RB.getID(); | 
|  | 251 |  | 
|  | 252 | if (RegBankID == AArch64::GPRRegBankID) { | 
|  | 253 | if (SizeInBits <= 32) | 
|  | 254 | return GetAllRegSet ? &AArch64::GPR32allRegClass | 
|  | 255 | : &AArch64::GPR32RegClass; | 
|  | 256 | if (SizeInBits == 64) | 
|  | 257 | return GetAllRegSet ? &AArch64::GPR64allRegClass | 
|  | 258 | : &AArch64::GPR64RegClass; | 
|  | 259 | } | 
|  | 260 |  | 
|  | 261 | if (RegBankID == AArch64::FPRRegBankID) { | 
|  | 262 | switch (SizeInBits) { | 
|  | 263 | default: | 
|  | 264 | return nullptr; | 
|  | 265 | case 8: | 
|  | 266 | return &AArch64::FPR8RegClass; | 
|  | 267 | case 16: | 
|  | 268 | return &AArch64::FPR16RegClass; | 
|  | 269 | case 32: | 
|  | 270 | return &AArch64::FPR32RegClass; | 
|  | 271 | case 64: | 
|  | 272 | return &AArch64::FPR64RegClass; | 
|  | 273 | case 128: | 
|  | 274 | return &AArch64::FPR128RegClass; | 
|  | 275 | } | 
|  | 276 | } | 
|  | 277 |  | 
|  | 278 | return nullptr; | 
|  | 279 | } | 
|  | 280 |  | 
|  | 281 | /// Returns the correct subregister to use for a given register class. | 
|  | 282 | static bool getSubRegForClass(const TargetRegisterClass *RC, | 
|  | 283 | const TargetRegisterInfo &TRI, unsigned &SubReg) { | 
|  | 284 | switch (TRI.getRegSizeInBits(*RC)) { | 
|  | 285 | case 8: | 
|  | 286 | SubReg = AArch64::bsub; | 
|  | 287 | break; | 
|  | 288 | case 16: | 
|  | 289 | SubReg = AArch64::hsub; | 
|  | 290 | break; | 
|  | 291 | case 32: | 
|  | 292 | if (RC == &AArch64::GPR32RegClass) | 
|  | 293 | SubReg = AArch64::sub_32; | 
|  | 294 | else | 
|  | 295 | SubReg = AArch64::ssub; | 
|  | 296 | break; | 
|  | 297 | case 64: | 
|  | 298 | SubReg = AArch64::dsub; | 
|  | 299 | break; | 
|  | 300 | default: | 
|  | 301 | LLVM_DEBUG( | 
|  | 302 | dbgs() << "Couldn't find appropriate subregister for register class."); | 
|  | 303 | return false; | 
|  | 304 | } | 
|  | 305 |  | 
|  | 306 | return true; | 
|  | 307 | } | 
|  | 308 |  | 
| Ahmed Bougacha | 59e160a | 2016-08-16 14:37:40 +0000 | [diff] [blame] | 309 | /// Check whether \p I is a currently unsupported binary operation: | 
|  | 310 | /// - it has an unsized type | 
|  | 311 | /// - an operand is not a vreg | 
|  | 312 | /// - all operands are not in the same bank | 
|  | 313 | /// These are checks that should someday live in the verifier, but right now, | 
|  | 314 | /// these are mostly limitations of the aarch64 selector. | 
|  | 315 | static bool unsupportedBinOp(const MachineInstr &I, | 
|  | 316 | const AArch64RegisterBankInfo &RBI, | 
|  | 317 | const MachineRegisterInfo &MRI, | 
|  | 318 | const AArch64RegisterInfo &TRI) { | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 319 | LLT Ty = MRI.getType(I.getOperand(0).getReg()); | 
| Tim Northover | 32a078a | 2016-09-15 10:09:59 +0000 | [diff] [blame] | 320 | if (!Ty.isValid()) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 321 | LLVM_DEBUG(dbgs() << "Generic binop register should be typed\n"); | 
| Ahmed Bougacha | 59e160a | 2016-08-16 14:37:40 +0000 | [diff] [blame] | 322 | return true; | 
|  | 323 | } | 
|  | 324 |  | 
|  | 325 | const RegisterBank *PrevOpBank = nullptr; | 
|  | 326 | for (auto &MO : I.operands()) { | 
|  | 327 | // FIXME: Support non-register operands. | 
|  | 328 | if (!MO.isReg()) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 329 | LLVM_DEBUG(dbgs() << "Generic inst non-reg operands are unsupported\n"); | 
| Ahmed Bougacha | 59e160a | 2016-08-16 14:37:40 +0000 | [diff] [blame] | 330 | return true; | 
|  | 331 | } | 
|  | 332 |  | 
|  | 333 | // FIXME: Can generic operations have physical registers operands? If | 
|  | 334 | // so, this will need to be taught about that, and we'll need to get the | 
|  | 335 | // bank out of the minimal class for the register. | 
|  | 336 | // Either way, this needs to be documented (and possibly verified). | 
|  | 337 | if (!TargetRegisterInfo::isVirtualRegister(MO.getReg())) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 338 | LLVM_DEBUG(dbgs() << "Generic inst has physical register operand\n"); | 
| Ahmed Bougacha | 59e160a | 2016-08-16 14:37:40 +0000 | [diff] [blame] | 339 | return true; | 
|  | 340 | } | 
|  | 341 |  | 
|  | 342 | const RegisterBank *OpBank = RBI.getRegBank(MO.getReg(), MRI, TRI); | 
|  | 343 | if (!OpBank) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 344 | LLVM_DEBUG(dbgs() << "Generic register has no bank or class\n"); | 
| Ahmed Bougacha | 59e160a | 2016-08-16 14:37:40 +0000 | [diff] [blame] | 345 | return true; | 
|  | 346 | } | 
|  | 347 |  | 
|  | 348 | if (PrevOpBank && OpBank != PrevOpBank) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 349 | LLVM_DEBUG(dbgs() << "Generic inst operands have different banks\n"); | 
| Ahmed Bougacha | 59e160a | 2016-08-16 14:37:40 +0000 | [diff] [blame] | 350 | return true; | 
|  | 351 | } | 
|  | 352 | PrevOpBank = OpBank; | 
|  | 353 | } | 
|  | 354 | return false; | 
|  | 355 | } | 
|  | 356 |  | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 357 | /// Select the AArch64 opcode for the basic binary operation \p GenericOpc | 
| Ahmed Bougacha | cfb384d | 2017-01-23 21:10:05 +0000 | [diff] [blame] | 358 | /// (such as G_OR or G_SDIV), appropriate for the register bank \p RegBankID | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 359 | /// and of size \p OpSize. | 
|  | 360 | /// \returns \p GenericOpc if the combination is unsupported. | 
|  | 361 | static unsigned selectBinaryOp(unsigned GenericOpc, unsigned RegBankID, | 
|  | 362 | unsigned OpSize) { | 
|  | 363 | switch (RegBankID) { | 
|  | 364 | case AArch64::GPRRegBankID: | 
| Ahmed Bougacha | 05a5f7d | 2017-01-25 02:41:38 +0000 | [diff] [blame] | 365 | if (OpSize == 32) { | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 366 | switch (GenericOpc) { | 
| Ahmed Bougacha | 2ac5bf9 | 2016-08-16 14:02:47 +0000 | [diff] [blame] | 367 | case TargetOpcode::G_SHL: | 
|  | 368 | return AArch64::LSLVWr; | 
|  | 369 | case TargetOpcode::G_LSHR: | 
|  | 370 | return AArch64::LSRVWr; | 
|  | 371 | case TargetOpcode::G_ASHR: | 
|  | 372 | return AArch64::ASRVWr; | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 373 | default: | 
|  | 374 | return GenericOpc; | 
|  | 375 | } | 
| Tim Northover | 5578222 | 2016-10-18 20:03:48 +0000 | [diff] [blame] | 376 | } else if (OpSize == 64) { | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 377 | switch (GenericOpc) { | 
| Tim Northover | 2fda4b0 | 2016-10-10 21:49:49 +0000 | [diff] [blame] | 378 | case TargetOpcode::G_GEP: | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 379 | return AArch64::ADDXrr; | 
| Ahmed Bougacha | 2ac5bf9 | 2016-08-16 14:02:47 +0000 | [diff] [blame] | 380 | case TargetOpcode::G_SHL: | 
|  | 381 | return AArch64::LSLVXr; | 
|  | 382 | case TargetOpcode::G_LSHR: | 
|  | 383 | return AArch64::LSRVXr; | 
|  | 384 | case TargetOpcode::G_ASHR: | 
|  | 385 | return AArch64::ASRVXr; | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 386 | default: | 
|  | 387 | return GenericOpc; | 
|  | 388 | } | 
|  | 389 | } | 
| Simon Pilgrim | 9e90152 | 2017-07-08 19:28:24 +0000 | [diff] [blame] | 390 | break; | 
| Ahmed Bougacha | 33e19fe | 2016-08-18 16:05:11 +0000 | [diff] [blame] | 391 | case AArch64::FPRRegBankID: | 
|  | 392 | switch (OpSize) { | 
|  | 393 | case 32: | 
|  | 394 | switch (GenericOpc) { | 
|  | 395 | case TargetOpcode::G_FADD: | 
|  | 396 | return AArch64::FADDSrr; | 
|  | 397 | case TargetOpcode::G_FSUB: | 
|  | 398 | return AArch64::FSUBSrr; | 
|  | 399 | case TargetOpcode::G_FMUL: | 
|  | 400 | return AArch64::FMULSrr; | 
|  | 401 | case TargetOpcode::G_FDIV: | 
|  | 402 | return AArch64::FDIVSrr; | 
|  | 403 | default: | 
|  | 404 | return GenericOpc; | 
|  | 405 | } | 
|  | 406 | case 64: | 
|  | 407 | switch (GenericOpc) { | 
|  | 408 | case TargetOpcode::G_FADD: | 
|  | 409 | return AArch64::FADDDrr; | 
|  | 410 | case TargetOpcode::G_FSUB: | 
|  | 411 | return AArch64::FSUBDrr; | 
|  | 412 | case TargetOpcode::G_FMUL: | 
|  | 413 | return AArch64::FMULDrr; | 
|  | 414 | case TargetOpcode::G_FDIV: | 
|  | 415 | return AArch64::FDIVDrr; | 
| Quentin Colombet | 0e53127 | 2016-10-11 00:21:11 +0000 | [diff] [blame] | 416 | case TargetOpcode::G_OR: | 
|  | 417 | return AArch64::ORRv8i8; | 
| Ahmed Bougacha | 33e19fe | 2016-08-18 16:05:11 +0000 | [diff] [blame] | 418 | default: | 
|  | 419 | return GenericOpc; | 
|  | 420 | } | 
|  | 421 | } | 
| Simon Pilgrim | 9e90152 | 2017-07-08 19:28:24 +0000 | [diff] [blame] | 422 | break; | 
|  | 423 | } | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 424 | return GenericOpc; | 
|  | 425 | } | 
|  | 426 |  | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 427 | /// Select the AArch64 opcode for the G_LOAD or G_STORE operation \p GenericOpc, | 
|  | 428 | /// appropriate for the (value) register bank \p RegBankID and of memory access | 
|  | 429 | /// size \p OpSize.  This returns the variant with the base+unsigned-immediate | 
|  | 430 | /// addressing mode (e.g., LDRXui). | 
|  | 431 | /// \returns \p GenericOpc if the combination is unsupported. | 
|  | 432 | static unsigned selectLoadStoreUIOp(unsigned GenericOpc, unsigned RegBankID, | 
|  | 433 | unsigned OpSize) { | 
|  | 434 | const bool isStore = GenericOpc == TargetOpcode::G_STORE; | 
|  | 435 | switch (RegBankID) { | 
|  | 436 | case AArch64::GPRRegBankID: | 
|  | 437 | switch (OpSize) { | 
| Tim Northover | 020d104 | 2016-10-17 18:36:53 +0000 | [diff] [blame] | 438 | case 8: | 
|  | 439 | return isStore ? AArch64::STRBBui : AArch64::LDRBBui; | 
|  | 440 | case 16: | 
|  | 441 | return isStore ? AArch64::STRHHui : AArch64::LDRHHui; | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 442 | case 32: | 
|  | 443 | return isStore ? AArch64::STRWui : AArch64::LDRWui; | 
|  | 444 | case 64: | 
|  | 445 | return isStore ? AArch64::STRXui : AArch64::LDRXui; | 
|  | 446 | } | 
| Simon Pilgrim | 9e90152 | 2017-07-08 19:28:24 +0000 | [diff] [blame] | 447 | break; | 
| Quentin Colombet | d2623f8e | 2016-10-11 00:21:14 +0000 | [diff] [blame] | 448 | case AArch64::FPRRegBankID: | 
|  | 449 | switch (OpSize) { | 
| Tim Northover | 020d104 | 2016-10-17 18:36:53 +0000 | [diff] [blame] | 450 | case 8: | 
|  | 451 | return isStore ? AArch64::STRBui : AArch64::LDRBui; | 
|  | 452 | case 16: | 
|  | 453 | return isStore ? AArch64::STRHui : AArch64::LDRHui; | 
| Quentin Colombet | d2623f8e | 2016-10-11 00:21:14 +0000 | [diff] [blame] | 454 | case 32: | 
|  | 455 | return isStore ? AArch64::STRSui : AArch64::LDRSui; | 
|  | 456 | case 64: | 
|  | 457 | return isStore ? AArch64::STRDui : AArch64::LDRDui; | 
|  | 458 | } | 
| Simon Pilgrim | 9e90152 | 2017-07-08 19:28:24 +0000 | [diff] [blame] | 459 | break; | 
|  | 460 | } | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 461 | return GenericOpc; | 
|  | 462 | } | 
|  | 463 |  | 
| Benjamin Kramer | 1411ecf | 2019-01-24 23:39:47 +0000 | [diff] [blame] | 464 | #ifndef NDEBUG | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 465 | /// Helper function that verifies that we have a valid copy at the end of | 
|  | 466 | /// selectCopy. Verifies that the source and dest have the expected sizes and | 
|  | 467 | /// then returns true. | 
|  | 468 | static bool isValidCopy(const MachineInstr &I, const RegisterBank &DstBank, | 
|  | 469 | const MachineRegisterInfo &MRI, | 
|  | 470 | const TargetRegisterInfo &TRI, | 
|  | 471 | const RegisterBankInfo &RBI) { | 
|  | 472 | const unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 473 | const unsigned SrcReg = I.getOperand(1).getReg(); | 
|  | 474 | const unsigned DstSize = RBI.getSizeInBits(DstReg, MRI, TRI); | 
|  | 475 | const unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI); | 
| Amara Emerson | db21189 | 2018-02-20 05:11:57 +0000 | [diff] [blame] | 476 |  | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 477 | // Make sure the size of the source and dest line up. | 
|  | 478 | assert( | 
|  | 479 | (DstSize == SrcSize || | 
|  | 480 | // Copies are a mean to setup initial types, the number of | 
|  | 481 | // bits may not exactly match. | 
|  | 482 | (TargetRegisterInfo::isPhysicalRegister(SrcReg) && DstSize <= SrcSize) || | 
|  | 483 | // Copies are a mean to copy bits around, as long as we are | 
|  | 484 | // on the same register class, that's fine. Otherwise, that | 
|  | 485 | // means we need some SUBREG_TO_REG or AND & co. | 
|  | 486 | (((DstSize + 31) / 32 == (SrcSize + 31) / 32) && DstSize > SrcSize)) && | 
|  | 487 | "Copy with different width?!"); | 
|  | 488 |  | 
|  | 489 | // Check the size of the destination. | 
|  | 490 | assert((DstSize <= 64 || DstBank.getID() == AArch64::FPRRegBankID) && | 
|  | 491 | "GPRs cannot get more than 64-bit width values"); | 
|  | 492 |  | 
|  | 493 | return true; | 
|  | 494 | } | 
| Benjamin Kramer | 1411ecf | 2019-01-24 23:39:47 +0000 | [diff] [blame] | 495 | #endif | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 496 |  | 
|  | 497 | /// Helper function for selectCopy. Inserts a subregister copy from | 
|  | 498 | /// \p *From to \p *To, linking it up to \p I. | 
|  | 499 | /// | 
|  | 500 | /// e.g, given I = "Dst = COPY SrcReg", we'll transform that into | 
|  | 501 | /// | 
|  | 502 | /// CopyReg (From class) = COPY SrcReg | 
|  | 503 | /// SubRegCopy (To class) = COPY CopyReg:SubReg | 
|  | 504 | /// Dst = COPY SubRegCopy | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 505 | static bool selectSubregisterCopy(MachineInstr &I, MachineRegisterInfo &MRI, | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 506 | const RegisterBankInfo &RBI, unsigned SrcReg, | 
|  | 507 | const TargetRegisterClass *From, | 
|  | 508 | const TargetRegisterClass *To, | 
|  | 509 | unsigned SubReg) { | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 510 | MachineIRBuilder MIB(I); | 
|  | 511 | auto Copy = MIB.buildCopy({From}, {SrcReg}); | 
| Amara Emerson | 8627178 | 2019-03-18 19:20:10 +0000 | [diff] [blame] | 512 | auto SubRegCopy = MIB.buildInstr(TargetOpcode::COPY, {To}, {}) | 
|  | 513 | .addReg(Copy.getReg(0), 0, SubReg); | 
| Amara Emerson | db21189 | 2018-02-20 05:11:57 +0000 | [diff] [blame] | 514 | MachineOperand &RegOp = I.getOperand(1); | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 515 | RegOp.setReg(SubRegCopy.getReg(0)); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 516 |  | 
|  | 517 | // It's possible that the destination register won't be constrained. Make | 
|  | 518 | // sure that happens. | 
|  | 519 | if (!TargetRegisterInfo::isPhysicalRegister(I.getOperand(0).getReg())) | 
|  | 520 | RBI.constrainGenericRegister(I.getOperand(0).getReg(), *To, MRI); | 
|  | 521 |  | 
| Amara Emerson | db21189 | 2018-02-20 05:11:57 +0000 | [diff] [blame] | 522 | return true; | 
|  | 523 | } | 
|  | 524 |  | 
| Jessica Paquette | 910630c | 2019-05-03 22:37:46 +0000 | [diff] [blame] | 525 | /// Helper function to get the source and destination register classes for a | 
|  | 526 | /// copy. Returns a std::pair containing the source register class for the | 
|  | 527 | /// copy, and the destination register class for the copy. If a register class | 
|  | 528 | /// cannot be determined, then it will be nullptr. | 
|  | 529 | static std::pair<const TargetRegisterClass *, const TargetRegisterClass *> | 
|  | 530 | getRegClassesForCopy(MachineInstr &I, const TargetInstrInfo &TII, | 
|  | 531 | MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI, | 
|  | 532 | const RegisterBankInfo &RBI) { | 
|  | 533 | unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 534 | unsigned SrcReg = I.getOperand(1).getReg(); | 
|  | 535 | const RegisterBank &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI); | 
|  | 536 | const RegisterBank &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI); | 
|  | 537 | unsigned DstSize = RBI.getSizeInBits(DstReg, MRI, TRI); | 
|  | 538 | unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI); | 
|  | 539 |  | 
|  | 540 | // Special casing for cross-bank copies of s1s. We can technically represent | 
|  | 541 | // a 1-bit value with any size of register. The minimum size for a GPR is 32 | 
|  | 542 | // bits. So, we need to put the FPR on 32 bits as well. | 
|  | 543 | // | 
|  | 544 | // FIXME: I'm not sure if this case holds true outside of copies. If it does, | 
|  | 545 | // then we can pull it into the helpers that get the appropriate class for a | 
|  | 546 | // register bank. Or make a new helper that carries along some constraint | 
|  | 547 | // information. | 
|  | 548 | if (SrcRegBank != DstRegBank && (DstSize == 1 && SrcSize == 1)) | 
|  | 549 | SrcSize = DstSize = 32; | 
|  | 550 |  | 
|  | 551 | return {getMinClassForRegBank(SrcRegBank, SrcSize, true), | 
|  | 552 | getMinClassForRegBank(DstRegBank, DstSize, true)}; | 
|  | 553 | } | 
|  | 554 |  | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 555 | static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII, | 
|  | 556 | MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI, | 
|  | 557 | const RegisterBankInfo &RBI) { | 
|  | 558 |  | 
|  | 559 | unsigned DstReg = I.getOperand(0).getReg(); | 
| Amara Emerson | db21189 | 2018-02-20 05:11:57 +0000 | [diff] [blame] | 560 | unsigned SrcReg = I.getOperand(1).getReg(); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 561 | const RegisterBank &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI); | 
|  | 562 | const RegisterBank &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI); | 
| Jessica Paquette | 910630c | 2019-05-03 22:37:46 +0000 | [diff] [blame] | 563 |  | 
|  | 564 | // Find the correct register classes for the source and destination registers. | 
|  | 565 | const TargetRegisterClass *SrcRC; | 
|  | 566 | const TargetRegisterClass *DstRC; | 
|  | 567 | std::tie(SrcRC, DstRC) = getRegClassesForCopy(I, TII, MRI, TRI, RBI); | 
|  | 568 |  | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 569 | if (!DstRC) { | 
|  | 570 | LLVM_DEBUG(dbgs() << "Unexpected dest size " | 
|  | 571 | << RBI.getSizeInBits(DstReg, MRI, TRI) << '\n'); | 
| Amara Emerson | 3838ed0 | 2018-02-02 18:03:30 +0000 | [diff] [blame] | 572 | return false; | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 573 | } | 
|  | 574 |  | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 575 | // A couple helpers below, for making sure that the copy we produce is valid. | 
|  | 576 |  | 
|  | 577 | // Set to true if we insert a SUBREG_TO_REG. If we do this, then we don't want | 
|  | 578 | // to verify that the src and dst are the same size, since that's handled by | 
|  | 579 | // the SUBREG_TO_REG. | 
|  | 580 | bool KnownValid = false; | 
|  | 581 |  | 
|  | 582 | // Returns true, or asserts if something we don't expect happens. Instead of | 
|  | 583 | // returning true, we return isValidCopy() to ensure that we verify the | 
|  | 584 | // result. | 
| Jessica Paquette | 76c40f8 | 2019-01-24 22:51:31 +0000 | [diff] [blame] | 585 | auto CheckCopy = [&]() { | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 586 | // If we have a bitcast or something, we can't have physical registers. | 
|  | 587 | assert( | 
| Simon Pilgrim | dea6174 | 2019-01-25 11:38:40 +0000 | [diff] [blame] | 588 | (I.isCopy() || | 
|  | 589 | (!TargetRegisterInfo::isPhysicalRegister(I.getOperand(0).getReg()) && | 
|  | 590 | !TargetRegisterInfo::isPhysicalRegister(I.getOperand(1).getReg()))) && | 
|  | 591 | "No phys reg on generic operator!"); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 592 | assert(KnownValid || isValidCopy(I, DstRegBank, MRI, TRI, RBI)); | 
| Jonas Hahnfeld | 65a401f | 2019-03-04 08:51:32 +0000 | [diff] [blame] | 593 | (void)KnownValid; | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 594 | return true; | 
|  | 595 | }; | 
|  | 596 |  | 
|  | 597 | // Is this a copy? If so, then we may need to insert a subregister copy, or | 
|  | 598 | // a SUBREG_TO_REG. | 
|  | 599 | if (I.isCopy()) { | 
|  | 600 | // Yes. Check if there's anything to fix up. | 
| Amara Emerson | 7e9f348 | 2018-02-18 17:10:49 +0000 | [diff] [blame] | 601 | if (!SrcRC) { | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 602 | LLVM_DEBUG(dbgs() << "Couldn't determine source register class\n"); | 
|  | 603 | return false; | 
| Amara Emerson | 7e9f348 | 2018-02-18 17:10:49 +0000 | [diff] [blame] | 604 | } | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 605 |  | 
|  | 606 | // Is this a cross-bank copy? | 
|  | 607 | if (DstRegBank.getID() != SrcRegBank.getID()) { | 
|  | 608 | // If we're doing a cross-bank copy on different-sized registers, we need | 
|  | 609 | // to do a bit more work. | 
|  | 610 | unsigned SrcSize = TRI.getRegSizeInBits(*SrcRC); | 
|  | 611 | unsigned DstSize = TRI.getRegSizeInBits(*DstRC); | 
|  | 612 |  | 
|  | 613 | if (SrcSize > DstSize) { | 
|  | 614 | // We're doing a cross-bank copy into a smaller register. We need a | 
|  | 615 | // subregister copy. First, get a register class that's on the same bank | 
|  | 616 | // as the destination, but the same size as the source. | 
|  | 617 | const TargetRegisterClass *SubregRC = | 
|  | 618 | getMinClassForRegBank(DstRegBank, SrcSize, true); | 
|  | 619 | assert(SubregRC && "Didn't get a register class for subreg?"); | 
|  | 620 |  | 
|  | 621 | // Get the appropriate subregister for the destination. | 
|  | 622 | unsigned SubReg = 0; | 
|  | 623 | if (!getSubRegForClass(DstRC, TRI, SubReg)) { | 
|  | 624 | LLVM_DEBUG(dbgs() << "Couldn't determine subregister for copy.\n"); | 
|  | 625 | return false; | 
|  | 626 | } | 
|  | 627 |  | 
|  | 628 | // Now, insert a subregister copy using the new register class. | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 629 | selectSubregisterCopy(I, MRI, RBI, SrcReg, SubregRC, DstRC, SubReg); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 630 | return CheckCopy(); | 
|  | 631 | } | 
|  | 632 |  | 
|  | 633 | else if (DstRegBank.getID() == AArch64::GPRRegBankID && DstSize == 32 && | 
|  | 634 | SrcSize == 16) { | 
|  | 635 | // Special case for FPR16 to GPR32. | 
|  | 636 | // FIXME: This can probably be generalized like the above case. | 
|  | 637 | unsigned PromoteReg = | 
|  | 638 | MRI.createVirtualRegister(&AArch64::FPR32RegClass); | 
|  | 639 | BuildMI(*I.getParent(), I, I.getDebugLoc(), | 
|  | 640 | TII.get(AArch64::SUBREG_TO_REG), PromoteReg) | 
|  | 641 | .addImm(0) | 
|  | 642 | .addUse(SrcReg) | 
|  | 643 | .addImm(AArch64::hsub); | 
|  | 644 | MachineOperand &RegOp = I.getOperand(1); | 
|  | 645 | RegOp.setReg(PromoteReg); | 
|  | 646 |  | 
|  | 647 | // Promise that the copy is implicitly validated by the SUBREG_TO_REG. | 
|  | 648 | KnownValid = true; | 
|  | 649 | } | 
| Amara Emerson | 7e9f348 | 2018-02-18 17:10:49 +0000 | [diff] [blame] | 650 | } | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 651 |  | 
|  | 652 | // If the destination is a physical register, then there's nothing to | 
|  | 653 | // change, so we're done. | 
|  | 654 | if (TargetRegisterInfo::isPhysicalRegister(DstReg)) | 
|  | 655 | return CheckCopy(); | 
| Amara Emerson | 7e9f348 | 2018-02-18 17:10:49 +0000 | [diff] [blame] | 656 | } | 
|  | 657 |  | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 658 | // No need to constrain SrcReg. It will get constrained when we hit another | 
|  | 659 | // of its use or its defs. Copies do not have constraints. | 
|  | 660 | if (!RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 661 | LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode()) | 
|  | 662 | << " operand\n"); | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 663 | return false; | 
|  | 664 | } | 
|  | 665 | I.setDesc(TII.get(AArch64::COPY)); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 666 | return CheckCopy(); | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 667 | } | 
|  | 668 |  | 
| Tim Northover | 69271c6 | 2016-10-12 22:49:11 +0000 | [diff] [blame] | 669 | static unsigned selectFPConvOpc(unsigned GenericOpc, LLT DstTy, LLT SrcTy) { | 
|  | 670 | if (!DstTy.isScalar() || !SrcTy.isScalar()) | 
|  | 671 | return GenericOpc; | 
|  | 672 |  | 
|  | 673 | const unsigned DstSize = DstTy.getSizeInBits(); | 
|  | 674 | const unsigned SrcSize = SrcTy.getSizeInBits(); | 
|  | 675 |  | 
|  | 676 | switch (DstSize) { | 
|  | 677 | case 32: | 
|  | 678 | switch (SrcSize) { | 
|  | 679 | case 32: | 
|  | 680 | switch (GenericOpc) { | 
|  | 681 | case TargetOpcode::G_SITOFP: | 
|  | 682 | return AArch64::SCVTFUWSri; | 
|  | 683 | case TargetOpcode::G_UITOFP: | 
|  | 684 | return AArch64::UCVTFUWSri; | 
|  | 685 | case TargetOpcode::G_FPTOSI: | 
|  | 686 | return AArch64::FCVTZSUWSr; | 
|  | 687 | case TargetOpcode::G_FPTOUI: | 
|  | 688 | return AArch64::FCVTZUUWSr; | 
|  | 689 | default: | 
|  | 690 | return GenericOpc; | 
|  | 691 | } | 
|  | 692 | case 64: | 
|  | 693 | switch (GenericOpc) { | 
|  | 694 | case TargetOpcode::G_SITOFP: | 
|  | 695 | return AArch64::SCVTFUXSri; | 
|  | 696 | case TargetOpcode::G_UITOFP: | 
|  | 697 | return AArch64::UCVTFUXSri; | 
|  | 698 | case TargetOpcode::G_FPTOSI: | 
|  | 699 | return AArch64::FCVTZSUWDr; | 
|  | 700 | case TargetOpcode::G_FPTOUI: | 
|  | 701 | return AArch64::FCVTZUUWDr; | 
|  | 702 | default: | 
|  | 703 | return GenericOpc; | 
|  | 704 | } | 
|  | 705 | default: | 
|  | 706 | return GenericOpc; | 
|  | 707 | } | 
|  | 708 | case 64: | 
|  | 709 | switch (SrcSize) { | 
|  | 710 | case 32: | 
|  | 711 | switch (GenericOpc) { | 
|  | 712 | case TargetOpcode::G_SITOFP: | 
|  | 713 | return AArch64::SCVTFUWDri; | 
|  | 714 | case TargetOpcode::G_UITOFP: | 
|  | 715 | return AArch64::UCVTFUWDri; | 
|  | 716 | case TargetOpcode::G_FPTOSI: | 
|  | 717 | return AArch64::FCVTZSUXSr; | 
|  | 718 | case TargetOpcode::G_FPTOUI: | 
|  | 719 | return AArch64::FCVTZUUXSr; | 
|  | 720 | default: | 
|  | 721 | return GenericOpc; | 
|  | 722 | } | 
|  | 723 | case 64: | 
|  | 724 | switch (GenericOpc) { | 
|  | 725 | case TargetOpcode::G_SITOFP: | 
|  | 726 | return AArch64::SCVTFUXDri; | 
|  | 727 | case TargetOpcode::G_UITOFP: | 
|  | 728 | return AArch64::UCVTFUXDri; | 
|  | 729 | case TargetOpcode::G_FPTOSI: | 
|  | 730 | return AArch64::FCVTZSUXDr; | 
|  | 731 | case TargetOpcode::G_FPTOUI: | 
|  | 732 | return AArch64::FCVTZUUXDr; | 
|  | 733 | default: | 
|  | 734 | return GenericOpc; | 
|  | 735 | } | 
|  | 736 | default: | 
|  | 737 | return GenericOpc; | 
|  | 738 | } | 
|  | 739 | default: | 
|  | 740 | return GenericOpc; | 
|  | 741 | }; | 
|  | 742 | return GenericOpc; | 
|  | 743 | } | 
|  | 744 |  | 
| Amara Emerson | c37ff0d | 2019-06-05 23:46:16 +0000 | [diff] [blame^] | 745 | static unsigned selectSelectOpc(MachineInstr &I, MachineRegisterInfo &MRI, | 
|  | 746 | const RegisterBankInfo &RBI) { | 
|  | 747 | const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo(); | 
|  | 748 | bool IsFP = (RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI)->getID() != | 
|  | 749 | AArch64::GPRRegBankID); | 
|  | 750 | LLT Ty = MRI.getType(I.getOperand(0).getReg()); | 
|  | 751 | if (Ty == LLT::scalar(32)) | 
|  | 752 | return IsFP ? AArch64::FCSELSrrr : AArch64::CSELWr; | 
|  | 753 | else if (Ty == LLT::scalar(64) || Ty == LLT::pointer(0, 64)) | 
|  | 754 | return IsFP ? AArch64::FCSELDrrr : AArch64::CSELXr; | 
|  | 755 | return 0; | 
|  | 756 | } | 
|  | 757 |  | 
| Jessica Paquette | b73ea75b | 2019-05-28 22:52:49 +0000 | [diff] [blame] | 758 | /// Helper function to select the opcode for a G_FCMP. | 
|  | 759 | static unsigned selectFCMPOpc(MachineInstr &I, MachineRegisterInfo &MRI) { | 
|  | 760 | // If this is a compare against +0.0, then we don't have to explicitly | 
|  | 761 | // materialize a constant. | 
|  | 762 | const ConstantFP *FPImm = getConstantFPVRegVal(I.getOperand(3).getReg(), MRI); | 
|  | 763 | bool ShouldUseImm = FPImm && (FPImm->isZero() && !FPImm->isNegative()); | 
|  | 764 | unsigned OpSize = MRI.getType(I.getOperand(2).getReg()).getSizeInBits(); | 
|  | 765 | if (OpSize != 32 && OpSize != 64) | 
|  | 766 | return 0; | 
|  | 767 | unsigned CmpOpcTbl[2][2] = {{AArch64::FCMPSrr, AArch64::FCMPDrr}, | 
|  | 768 | {AArch64::FCMPSri, AArch64::FCMPDri}}; | 
|  | 769 | return CmpOpcTbl[ShouldUseImm][OpSize == 64]; | 
|  | 770 | } | 
|  | 771 |  | 
| Tim Northover | 6c02ad5 | 2016-10-12 22:49:04 +0000 | [diff] [blame] | 772 | static AArch64CC::CondCode changeICMPPredToAArch64CC(CmpInst::Predicate P) { | 
|  | 773 | switch (P) { | 
|  | 774 | default: | 
|  | 775 | llvm_unreachable("Unknown condition code!"); | 
|  | 776 | case CmpInst::ICMP_NE: | 
|  | 777 | return AArch64CC::NE; | 
|  | 778 | case CmpInst::ICMP_EQ: | 
|  | 779 | return AArch64CC::EQ; | 
|  | 780 | case CmpInst::ICMP_SGT: | 
|  | 781 | return AArch64CC::GT; | 
|  | 782 | case CmpInst::ICMP_SGE: | 
|  | 783 | return AArch64CC::GE; | 
|  | 784 | case CmpInst::ICMP_SLT: | 
|  | 785 | return AArch64CC::LT; | 
|  | 786 | case CmpInst::ICMP_SLE: | 
|  | 787 | return AArch64CC::LE; | 
|  | 788 | case CmpInst::ICMP_UGT: | 
|  | 789 | return AArch64CC::HI; | 
|  | 790 | case CmpInst::ICMP_UGE: | 
|  | 791 | return AArch64CC::HS; | 
|  | 792 | case CmpInst::ICMP_ULT: | 
|  | 793 | return AArch64CC::LO; | 
|  | 794 | case CmpInst::ICMP_ULE: | 
|  | 795 | return AArch64CC::LS; | 
|  | 796 | } | 
|  | 797 | } | 
|  | 798 |  | 
| Tim Northover | 7dd378d | 2016-10-12 22:49:07 +0000 | [diff] [blame] | 799 | static void changeFCMPPredToAArch64CC(CmpInst::Predicate P, | 
|  | 800 | AArch64CC::CondCode &CondCode, | 
|  | 801 | AArch64CC::CondCode &CondCode2) { | 
|  | 802 | CondCode2 = AArch64CC::AL; | 
|  | 803 | switch (P) { | 
|  | 804 | default: | 
|  | 805 | llvm_unreachable("Unknown FP condition!"); | 
|  | 806 | case CmpInst::FCMP_OEQ: | 
|  | 807 | CondCode = AArch64CC::EQ; | 
|  | 808 | break; | 
|  | 809 | case CmpInst::FCMP_OGT: | 
|  | 810 | CondCode = AArch64CC::GT; | 
|  | 811 | break; | 
|  | 812 | case CmpInst::FCMP_OGE: | 
|  | 813 | CondCode = AArch64CC::GE; | 
|  | 814 | break; | 
|  | 815 | case CmpInst::FCMP_OLT: | 
|  | 816 | CondCode = AArch64CC::MI; | 
|  | 817 | break; | 
|  | 818 | case CmpInst::FCMP_OLE: | 
|  | 819 | CondCode = AArch64CC::LS; | 
|  | 820 | break; | 
|  | 821 | case CmpInst::FCMP_ONE: | 
|  | 822 | CondCode = AArch64CC::MI; | 
|  | 823 | CondCode2 = AArch64CC::GT; | 
|  | 824 | break; | 
|  | 825 | case CmpInst::FCMP_ORD: | 
|  | 826 | CondCode = AArch64CC::VC; | 
|  | 827 | break; | 
|  | 828 | case CmpInst::FCMP_UNO: | 
|  | 829 | CondCode = AArch64CC::VS; | 
|  | 830 | break; | 
|  | 831 | case CmpInst::FCMP_UEQ: | 
|  | 832 | CondCode = AArch64CC::EQ; | 
|  | 833 | CondCode2 = AArch64CC::VS; | 
|  | 834 | break; | 
|  | 835 | case CmpInst::FCMP_UGT: | 
|  | 836 | CondCode = AArch64CC::HI; | 
|  | 837 | break; | 
|  | 838 | case CmpInst::FCMP_UGE: | 
|  | 839 | CondCode = AArch64CC::PL; | 
|  | 840 | break; | 
|  | 841 | case CmpInst::FCMP_ULT: | 
|  | 842 | CondCode = AArch64CC::LT; | 
|  | 843 | break; | 
|  | 844 | case CmpInst::FCMP_ULE: | 
|  | 845 | CondCode = AArch64CC::LE; | 
|  | 846 | break; | 
|  | 847 | case CmpInst::FCMP_UNE: | 
|  | 848 | CondCode = AArch64CC::NE; | 
|  | 849 | break; | 
|  | 850 | } | 
|  | 851 | } | 
|  | 852 |  | 
| Ahmed Bougacha | 641cb20 | 2017-03-27 16:35:31 +0000 | [diff] [blame] | 853 | bool AArch64InstructionSelector::selectCompareBranch( | 
|  | 854 | MachineInstr &I, MachineFunction &MF, MachineRegisterInfo &MRI) const { | 
|  | 855 |  | 
|  | 856 | const unsigned CondReg = I.getOperand(0).getReg(); | 
|  | 857 | MachineBasicBlock *DestMBB = I.getOperand(1).getMBB(); | 
|  | 858 | MachineInstr *CCMI = MRI.getVRegDef(CondReg); | 
| Aditya Nandakumar | 02c602e | 2017-07-31 17:00:16 +0000 | [diff] [blame] | 859 | if (CCMI->getOpcode() == TargetOpcode::G_TRUNC) | 
|  | 860 | CCMI = MRI.getVRegDef(CCMI->getOperand(1).getReg()); | 
| Ahmed Bougacha | 641cb20 | 2017-03-27 16:35:31 +0000 | [diff] [blame] | 861 | if (CCMI->getOpcode() != TargetOpcode::G_ICMP) | 
|  | 862 | return false; | 
|  | 863 |  | 
|  | 864 | unsigned LHS = CCMI->getOperand(2).getReg(); | 
|  | 865 | unsigned RHS = CCMI->getOperand(3).getReg(); | 
|  | 866 | if (!getConstantVRegVal(RHS, MRI)) | 
|  | 867 | std::swap(RHS, LHS); | 
|  | 868 |  | 
|  | 869 | const auto RHSImm = getConstantVRegVal(RHS, MRI); | 
|  | 870 | if (!RHSImm || *RHSImm != 0) | 
|  | 871 | return false; | 
|  | 872 |  | 
|  | 873 | const RegisterBank &RB = *RBI.getRegBank(LHS, MRI, TRI); | 
|  | 874 | if (RB.getID() != AArch64::GPRRegBankID) | 
|  | 875 | return false; | 
|  | 876 |  | 
|  | 877 | const auto Pred = (CmpInst::Predicate)CCMI->getOperand(1).getPredicate(); | 
|  | 878 | if (Pred != CmpInst::ICMP_NE && Pred != CmpInst::ICMP_EQ) | 
|  | 879 | return false; | 
|  | 880 |  | 
|  | 881 | const unsigned CmpWidth = MRI.getType(LHS).getSizeInBits(); | 
|  | 882 | unsigned CBOpc = 0; | 
|  | 883 | if (CmpWidth <= 32) | 
|  | 884 | CBOpc = (Pred == CmpInst::ICMP_EQ ? AArch64::CBZW : AArch64::CBNZW); | 
|  | 885 | else if (CmpWidth == 64) | 
|  | 886 | CBOpc = (Pred == CmpInst::ICMP_EQ ? AArch64::CBZX : AArch64::CBNZX); | 
|  | 887 | else | 
|  | 888 | return false; | 
|  | 889 |  | 
| Aditya Nandakumar | 18b3f9d | 2018-01-17 19:31:33 +0000 | [diff] [blame] | 890 | BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(CBOpc)) | 
|  | 891 | .addUse(LHS) | 
|  | 892 | .addMBB(DestMBB) | 
|  | 893 | .constrainAllUses(TII, TRI, RBI); | 
| Ahmed Bougacha | 641cb20 | 2017-03-27 16:35:31 +0000 | [diff] [blame] | 894 |  | 
| Ahmed Bougacha | 641cb20 | 2017-03-27 16:35:31 +0000 | [diff] [blame] | 895 | I.eraseFromParent(); | 
|  | 896 | return true; | 
|  | 897 | } | 
|  | 898 |  | 
| Amara Emerson | 9bf092d | 2019-04-09 21:22:43 +0000 | [diff] [blame] | 899 | bool AArch64InstructionSelector::selectVectorSHL( | 
|  | 900 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 901 | assert(I.getOpcode() == TargetOpcode::G_SHL); | 
|  | 902 | unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 903 | const LLT Ty = MRI.getType(DstReg); | 
|  | 904 | unsigned Src1Reg = I.getOperand(1).getReg(); | 
|  | 905 | unsigned Src2Reg = I.getOperand(2).getReg(); | 
|  | 906 |  | 
|  | 907 | if (!Ty.isVector()) | 
|  | 908 | return false; | 
|  | 909 |  | 
|  | 910 | unsigned Opc = 0; | 
| Amara Emerson | 9bf092d | 2019-04-09 21:22:43 +0000 | [diff] [blame] | 911 | if (Ty == LLT::vector(4, 32)) { | 
|  | 912 | Opc = AArch64::USHLv4i32; | 
| Amara Emerson | 9bf092d | 2019-04-09 21:22:43 +0000 | [diff] [blame] | 913 | } else if (Ty == LLT::vector(2, 32)) { | 
|  | 914 | Opc = AArch64::USHLv2i32; | 
| Amara Emerson | 9bf092d | 2019-04-09 21:22:43 +0000 | [diff] [blame] | 915 | } else { | 
|  | 916 | LLVM_DEBUG(dbgs() << "Unhandled G_SHL type"); | 
|  | 917 | return false; | 
|  | 918 | } | 
|  | 919 |  | 
|  | 920 | MachineIRBuilder MIB(I); | 
|  | 921 | auto UShl = MIB.buildInstr(Opc, {DstReg}, {Src1Reg, Src2Reg}); | 
|  | 922 | constrainSelectedInstRegOperands(*UShl, TII, TRI, RBI); | 
|  | 923 | I.eraseFromParent(); | 
|  | 924 | return true; | 
|  | 925 | } | 
|  | 926 |  | 
|  | 927 | bool AArch64InstructionSelector::selectVectorASHR( | 
|  | 928 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 929 | assert(I.getOpcode() == TargetOpcode::G_ASHR); | 
|  | 930 | unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 931 | const LLT Ty = MRI.getType(DstReg); | 
|  | 932 | unsigned Src1Reg = I.getOperand(1).getReg(); | 
|  | 933 | unsigned Src2Reg = I.getOperand(2).getReg(); | 
|  | 934 |  | 
|  | 935 | if (!Ty.isVector()) | 
|  | 936 | return false; | 
|  | 937 |  | 
|  | 938 | // There is not a shift right register instruction, but the shift left | 
|  | 939 | // register instruction takes a signed value, where negative numbers specify a | 
|  | 940 | // right shift. | 
|  | 941 |  | 
|  | 942 | unsigned Opc = 0; | 
|  | 943 | unsigned NegOpc = 0; | 
|  | 944 | const TargetRegisterClass *RC = nullptr; | 
|  | 945 | if (Ty == LLT::vector(4, 32)) { | 
|  | 946 | Opc = AArch64::SSHLv4i32; | 
|  | 947 | NegOpc = AArch64::NEGv4i32; | 
|  | 948 | RC = &AArch64::FPR128RegClass; | 
|  | 949 | } else if (Ty == LLT::vector(2, 32)) { | 
|  | 950 | Opc = AArch64::SSHLv2i32; | 
|  | 951 | NegOpc = AArch64::NEGv2i32; | 
|  | 952 | RC = &AArch64::FPR64RegClass; | 
|  | 953 | } else { | 
|  | 954 | LLVM_DEBUG(dbgs() << "Unhandled G_ASHR type"); | 
|  | 955 | return false; | 
|  | 956 | } | 
|  | 957 |  | 
|  | 958 | MachineIRBuilder MIB(I); | 
|  | 959 | auto Neg = MIB.buildInstr(NegOpc, {RC}, {Src2Reg}); | 
|  | 960 | constrainSelectedInstRegOperands(*Neg, TII, TRI, RBI); | 
|  | 961 | auto SShl = MIB.buildInstr(Opc, {DstReg}, {Src1Reg, Neg}); | 
|  | 962 | constrainSelectedInstRegOperands(*SShl, TII, TRI, RBI); | 
|  | 963 | I.eraseFromParent(); | 
|  | 964 | return true; | 
|  | 965 | } | 
|  | 966 |  | 
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 967 | bool AArch64InstructionSelector::selectVaStartAAPCS( | 
|  | 968 | MachineInstr &I, MachineFunction &MF, MachineRegisterInfo &MRI) const { | 
|  | 969 | return false; | 
|  | 970 | } | 
|  | 971 |  | 
|  | 972 | bool AArch64InstructionSelector::selectVaStartDarwin( | 
|  | 973 | MachineInstr &I, MachineFunction &MF, MachineRegisterInfo &MRI) const { | 
|  | 974 | AArch64FunctionInfo *FuncInfo = MF.getInfo<AArch64FunctionInfo>(); | 
|  | 975 | unsigned ListReg = I.getOperand(0).getReg(); | 
|  | 976 |  | 
|  | 977 | unsigned ArgsAddrReg = MRI.createVirtualRegister(&AArch64::GPR64RegClass); | 
|  | 978 |  | 
|  | 979 | auto MIB = | 
|  | 980 | BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AArch64::ADDXri)) | 
|  | 981 | .addDef(ArgsAddrReg) | 
|  | 982 | .addFrameIndex(FuncInfo->getVarArgsStackIndex()) | 
|  | 983 | .addImm(0) | 
|  | 984 | .addImm(0); | 
|  | 985 |  | 
|  | 986 | constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); | 
|  | 987 |  | 
|  | 988 | MIB = BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AArch64::STRXui)) | 
|  | 989 | .addUse(ArgsAddrReg) | 
|  | 990 | .addUse(ListReg) | 
|  | 991 | .addImm(0) | 
|  | 992 | .addMemOperand(*I.memoperands_begin()); | 
|  | 993 |  | 
|  | 994 | constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI); | 
|  | 995 | I.eraseFromParent(); | 
|  | 996 | return true; | 
|  | 997 | } | 
|  | 998 |  | 
| Amara Emerson | 1e8c164 | 2018-07-31 00:09:02 +0000 | [diff] [blame] | 999 | void AArch64InstructionSelector::materializeLargeCMVal( | 
|  | 1000 | MachineInstr &I, const Value *V, unsigned char OpFlags) const { | 
|  | 1001 | MachineBasicBlock &MBB = *I.getParent(); | 
|  | 1002 | MachineFunction &MF = *MBB.getParent(); | 
|  | 1003 | MachineRegisterInfo &MRI = MF.getRegInfo(); | 
|  | 1004 | MachineIRBuilder MIB(I); | 
|  | 1005 |  | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 1006 | auto MovZ = MIB.buildInstr(AArch64::MOVZXi, {&AArch64::GPR64RegClass}, {}); | 
| Amara Emerson | 1e8c164 | 2018-07-31 00:09:02 +0000 | [diff] [blame] | 1007 | MovZ->addOperand(MF, I.getOperand(1)); | 
|  | 1008 | MovZ->getOperand(1).setTargetFlags(OpFlags | AArch64II::MO_G0 | | 
|  | 1009 | AArch64II::MO_NC); | 
|  | 1010 | MovZ->addOperand(MF, MachineOperand::CreateImm(0)); | 
|  | 1011 | constrainSelectedInstRegOperands(*MovZ, TII, TRI, RBI); | 
|  | 1012 |  | 
|  | 1013 | auto BuildMovK = [&](unsigned SrcReg, unsigned char Flags, unsigned Offset, | 
|  | 1014 | unsigned ForceDstReg) { | 
|  | 1015 | unsigned DstReg = ForceDstReg | 
|  | 1016 | ? ForceDstReg | 
|  | 1017 | : MRI.createVirtualRegister(&AArch64::GPR64RegClass); | 
|  | 1018 | auto MovI = MIB.buildInstr(AArch64::MOVKXi).addDef(DstReg).addUse(SrcReg); | 
|  | 1019 | if (auto *GV = dyn_cast<GlobalValue>(V)) { | 
|  | 1020 | MovI->addOperand(MF, MachineOperand::CreateGA( | 
|  | 1021 | GV, MovZ->getOperand(1).getOffset(), Flags)); | 
|  | 1022 | } else { | 
|  | 1023 | MovI->addOperand( | 
|  | 1024 | MF, MachineOperand::CreateBA(cast<BlockAddress>(V), | 
|  | 1025 | MovZ->getOperand(1).getOffset(), Flags)); | 
|  | 1026 | } | 
|  | 1027 | MovI->addOperand(MF, MachineOperand::CreateImm(Offset)); | 
|  | 1028 | constrainSelectedInstRegOperands(*MovI, TII, TRI, RBI); | 
|  | 1029 | return DstReg; | 
|  | 1030 | }; | 
| Aditya Nandakumar | fef7619 | 2019-02-05 22:14:40 +0000 | [diff] [blame] | 1031 | unsigned DstReg = BuildMovK(MovZ.getReg(0), | 
| Amara Emerson | 1e8c164 | 2018-07-31 00:09:02 +0000 | [diff] [blame] | 1032 | AArch64II::MO_G1 | AArch64II::MO_NC, 16, 0); | 
|  | 1033 | DstReg = BuildMovK(DstReg, AArch64II::MO_G2 | AArch64II::MO_NC, 32, 0); | 
|  | 1034 | BuildMovK(DstReg, AArch64II::MO_G3, 48, I.getOperand(0).getReg()); | 
|  | 1035 | return; | 
|  | 1036 | } | 
|  | 1037 |  | 
| Daniel Sanders | f76f315 | 2017-11-16 00:46:35 +0000 | [diff] [blame] | 1038 | bool AArch64InstructionSelector::select(MachineInstr &I, | 
|  | 1039 | CodeGenCoverage &CoverageInfo) const { | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1040 | assert(I.getParent() && "Instruction should be in a basic block!"); | 
|  | 1041 | assert(I.getParent()->getParent() && "Instruction should be in a function!"); | 
|  | 1042 |  | 
|  | 1043 | MachineBasicBlock &MBB = *I.getParent(); | 
|  | 1044 | MachineFunction &MF = *MBB.getParent(); | 
|  | 1045 | MachineRegisterInfo &MRI = MF.getRegInfo(); | 
|  | 1046 |  | 
| Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 1047 | unsigned Opcode = I.getOpcode(); | 
| Aditya Nandakumar | efd8a84 | 2017-08-23 20:45:48 +0000 | [diff] [blame] | 1048 | // G_PHI requires same handling as PHI | 
|  | 1049 | if (!isPreISelGenericOpcode(Opcode) || Opcode == TargetOpcode::G_PHI) { | 
| Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 1050 | // Certain non-generic instructions also need some special handling. | 
|  | 1051 |  | 
|  | 1052 | if (Opcode ==  TargetOpcode::LOAD_STACK_GUARD) | 
|  | 1053 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
| Tim Northover | 7d88da6 | 2016-11-08 00:34:06 +0000 | [diff] [blame] | 1054 |  | 
| Aditya Nandakumar | efd8a84 | 2017-08-23 20:45:48 +0000 | [diff] [blame] | 1055 | if (Opcode == TargetOpcode::PHI || Opcode == TargetOpcode::G_PHI) { | 
| Tim Northover | 7d88da6 | 2016-11-08 00:34:06 +0000 | [diff] [blame] | 1056 | const unsigned DefReg = I.getOperand(0).getReg(); | 
|  | 1057 | const LLT DefTy = MRI.getType(DefReg); | 
|  | 1058 |  | 
|  | 1059 | const TargetRegisterClass *DefRC = nullptr; | 
|  | 1060 | if (TargetRegisterInfo::isPhysicalRegister(DefReg)) { | 
|  | 1061 | DefRC = TRI.getRegClass(DefReg); | 
|  | 1062 | } else { | 
|  | 1063 | const RegClassOrRegBank &RegClassOrBank = | 
|  | 1064 | MRI.getRegClassOrRegBank(DefReg); | 
|  | 1065 |  | 
|  | 1066 | DefRC = RegClassOrBank.dyn_cast<const TargetRegisterClass *>(); | 
|  | 1067 | if (!DefRC) { | 
|  | 1068 | if (!DefTy.isValid()) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1069 | LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n"); | 
| Tim Northover | 7d88da6 | 2016-11-08 00:34:06 +0000 | [diff] [blame] | 1070 | return false; | 
|  | 1071 | } | 
|  | 1072 | const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>(); | 
|  | 1073 | DefRC = getRegClassForTypeOnBank(DefTy, RB, RBI); | 
|  | 1074 | if (!DefRC) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1075 | LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n"); | 
| Tim Northover | 7d88da6 | 2016-11-08 00:34:06 +0000 | [diff] [blame] | 1076 | return false; | 
|  | 1077 | } | 
|  | 1078 | } | 
|  | 1079 | } | 
| Aditya Nandakumar | efd8a84 | 2017-08-23 20:45:48 +0000 | [diff] [blame] | 1080 | I.setDesc(TII.get(TargetOpcode::PHI)); | 
| Tim Northover | 7d88da6 | 2016-11-08 00:34:06 +0000 | [diff] [blame] | 1081 |  | 
|  | 1082 | return RBI.constrainGenericRegister(DefReg, *DefRC, MRI); | 
|  | 1083 | } | 
|  | 1084 |  | 
|  | 1085 | if (I.isCopy()) | 
| Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 1086 | return selectCopy(I, TII, MRI, TRI, RBI); | 
| Tim Northover | 7d88da6 | 2016-11-08 00:34:06 +0000 | [diff] [blame] | 1087 |  | 
|  | 1088 | return true; | 
| Tim Northover | cdf23f1 | 2016-10-31 18:30:59 +0000 | [diff] [blame] | 1089 | } | 
|  | 1090 |  | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1091 |  | 
|  | 1092 | if (I.getNumOperands() != I.getNumExplicitOperands()) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1093 | LLVM_DEBUG( | 
|  | 1094 | dbgs() << "Generic instruction has unexpected implicit operands\n"); | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1095 | return false; | 
|  | 1096 | } | 
|  | 1097 |  | 
| Daniel Sanders | f76f315 | 2017-11-16 00:46:35 +0000 | [diff] [blame] | 1098 | if (selectImpl(I, CoverageInfo)) | 
| Ahmed Bougacha | 36f7035 | 2016-12-21 23:26:20 +0000 | [diff] [blame] | 1099 | return true; | 
|  | 1100 |  | 
| Tim Northover | 32a078a | 2016-09-15 10:09:59 +0000 | [diff] [blame] | 1101 | LLT Ty = | 
|  | 1102 | I.getOperand(0).isReg() ? MRI.getType(I.getOperand(0).getReg()) : LLT{}; | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1103 |  | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 1104 | MachineIRBuilder MIB(I); | 
|  | 1105 |  | 
| Tim Northover | 69271c6 | 2016-10-12 22:49:11 +0000 | [diff] [blame] | 1106 | switch (Opcode) { | 
| Tim Northover | 5e3dbf3 | 2016-10-12 22:49:01 +0000 | [diff] [blame] | 1107 | case TargetOpcode::G_BRCOND: { | 
|  | 1108 | if (Ty.getSizeInBits() > 32) { | 
|  | 1109 | // We shouldn't need this on AArch64, but it would be implemented as an | 
|  | 1110 | // EXTRACT_SUBREG followed by a TBNZW because TBNZX has no encoding if the | 
|  | 1111 | // bit being tested is < 32. | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1112 | LLVM_DEBUG(dbgs() << "G_BRCOND has type: " << Ty | 
|  | 1113 | << ", expected at most 32-bits"); | 
| Tim Northover | 5e3dbf3 | 2016-10-12 22:49:01 +0000 | [diff] [blame] | 1114 | return false; | 
|  | 1115 | } | 
|  | 1116 |  | 
|  | 1117 | const unsigned CondReg = I.getOperand(0).getReg(); | 
|  | 1118 | MachineBasicBlock *DestMBB = I.getOperand(1).getMBB(); | 
|  | 1119 |  | 
| Kristof Beyls | e66bc1f | 2018-12-18 08:50:02 +0000 | [diff] [blame] | 1120 | // Speculation tracking/SLH assumes that optimized TB(N)Z/CB(N)Z | 
|  | 1121 | // instructions will not be produced, as they are conditional branch | 
|  | 1122 | // instructions that do not set flags. | 
|  | 1123 | bool ProduceNonFlagSettingCondBr = | 
|  | 1124 | !MF.getFunction().hasFnAttribute(Attribute::SpeculativeLoadHardening); | 
|  | 1125 | if (ProduceNonFlagSettingCondBr && selectCompareBranch(I, MF, MRI)) | 
| Ahmed Bougacha | 641cb20 | 2017-03-27 16:35:31 +0000 | [diff] [blame] | 1126 | return true; | 
|  | 1127 |  | 
| Kristof Beyls | e66bc1f | 2018-12-18 08:50:02 +0000 | [diff] [blame] | 1128 | if (ProduceNonFlagSettingCondBr) { | 
|  | 1129 | auto MIB = BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::TBNZW)) | 
|  | 1130 | .addUse(CondReg) | 
|  | 1131 | .addImm(/*bit offset=*/0) | 
|  | 1132 | .addMBB(DestMBB); | 
| Tim Northover | 5e3dbf3 | 2016-10-12 22:49:01 +0000 | [diff] [blame] | 1133 |  | 
| Kristof Beyls | e66bc1f | 2018-12-18 08:50:02 +0000 | [diff] [blame] | 1134 | I.eraseFromParent(); | 
|  | 1135 | return constrainSelectedInstRegOperands(*MIB.getInstr(), TII, TRI, RBI); | 
|  | 1136 | } else { | 
|  | 1137 | auto CMP = BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::ANDSWri)) | 
|  | 1138 | .addDef(AArch64::WZR) | 
|  | 1139 | .addUse(CondReg) | 
|  | 1140 | .addImm(1); | 
|  | 1141 | constrainSelectedInstRegOperands(*CMP.getInstr(), TII, TRI, RBI); | 
|  | 1142 | auto Bcc = | 
|  | 1143 | BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::Bcc)) | 
|  | 1144 | .addImm(AArch64CC::EQ) | 
|  | 1145 | .addMBB(DestMBB); | 
|  | 1146 |  | 
|  | 1147 | I.eraseFromParent(); | 
|  | 1148 | return constrainSelectedInstRegOperands(*Bcc.getInstr(), TII, TRI, RBI); | 
|  | 1149 | } | 
| Tim Northover | 5e3dbf3 | 2016-10-12 22:49:01 +0000 | [diff] [blame] | 1150 | } | 
|  | 1151 |  | 
| Kristof Beyls | 65a12c0 | 2017-01-30 09:13:18 +0000 | [diff] [blame] | 1152 | case TargetOpcode::G_BRINDIRECT: { | 
|  | 1153 | I.setDesc(TII.get(AArch64::BR)); | 
|  | 1154 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1155 | } | 
|  | 1156 |  | 
| Jessica Paquette | 67ab9eb | 2019-04-26 18:00:01 +0000 | [diff] [blame] | 1157 | case TargetOpcode::G_BSWAP: { | 
|  | 1158 | // Handle vector types for G_BSWAP directly. | 
|  | 1159 | unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 1160 | LLT DstTy = MRI.getType(DstReg); | 
|  | 1161 |  | 
|  | 1162 | // We should only get vector types here; everything else is handled by the | 
|  | 1163 | // importer right now. | 
|  | 1164 | if (!DstTy.isVector() || DstTy.getSizeInBits() > 128) { | 
|  | 1165 | LLVM_DEBUG(dbgs() << "Dst type for G_BSWAP currently unsupported.\n"); | 
|  | 1166 | return false; | 
|  | 1167 | } | 
|  | 1168 |  | 
|  | 1169 | // Only handle 4 and 2 element vectors for now. | 
|  | 1170 | // TODO: 16-bit elements. | 
|  | 1171 | unsigned NumElts = DstTy.getNumElements(); | 
|  | 1172 | if (NumElts != 4 && NumElts != 2) { | 
|  | 1173 | LLVM_DEBUG(dbgs() << "Unsupported number of elements for G_BSWAP.\n"); | 
|  | 1174 | return false; | 
|  | 1175 | } | 
|  | 1176 |  | 
|  | 1177 | // Choose the correct opcode for the supported types. Right now, that's | 
|  | 1178 | // v2s32, v4s32, and v2s64. | 
|  | 1179 | unsigned Opc = 0; | 
|  | 1180 | unsigned EltSize = DstTy.getElementType().getSizeInBits(); | 
|  | 1181 | if (EltSize == 32) | 
|  | 1182 | Opc = (DstTy.getNumElements() == 2) ? AArch64::REV32v8i8 | 
|  | 1183 | : AArch64::REV32v16i8; | 
|  | 1184 | else if (EltSize == 64) | 
|  | 1185 | Opc = AArch64::REV64v16i8; | 
|  | 1186 |  | 
|  | 1187 | // We should always get something by the time we get here... | 
|  | 1188 | assert(Opc != 0 && "Didn't get an opcode for G_BSWAP?"); | 
|  | 1189 |  | 
|  | 1190 | I.setDesc(TII.get(Opc)); | 
|  | 1191 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1192 | } | 
|  | 1193 |  | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1194 | case TargetOpcode::G_FCONSTANT: | 
| Tim Northover | 4edc60d | 2016-10-10 21:49:42 +0000 | [diff] [blame] | 1195 | case TargetOpcode::G_CONSTANT: { | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1196 | const bool isFP = Opcode == TargetOpcode::G_FCONSTANT; | 
|  | 1197 |  | 
|  | 1198 | const LLT s32 = LLT::scalar(32); | 
|  | 1199 | const LLT s64 = LLT::scalar(64); | 
|  | 1200 | const LLT p0 = LLT::pointer(0, 64); | 
|  | 1201 |  | 
|  | 1202 | const unsigned DefReg = I.getOperand(0).getReg(); | 
|  | 1203 | const LLT DefTy = MRI.getType(DefReg); | 
|  | 1204 | const unsigned DefSize = DefTy.getSizeInBits(); | 
|  | 1205 | const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI); | 
|  | 1206 |  | 
|  | 1207 | // FIXME: Redundant check, but even less readable when factored out. | 
|  | 1208 | if (isFP) { | 
|  | 1209 | if (Ty != s32 && Ty != s64) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1210 | LLVM_DEBUG(dbgs() << "Unable to materialize FP " << Ty | 
|  | 1211 | << " constant, expected: " << s32 << " or " << s64 | 
|  | 1212 | << '\n'); | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1213 | return false; | 
|  | 1214 | } | 
|  | 1215 |  | 
|  | 1216 | if (RB.getID() != AArch64::FPRRegBankID) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1217 | LLVM_DEBUG(dbgs() << "Unable to materialize FP " << Ty | 
|  | 1218 | << " constant on bank: " << RB | 
|  | 1219 | << ", expected: FPR\n"); | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1220 | return false; | 
|  | 1221 | } | 
| Daniel Sanders | 11300ce | 2017-10-13 21:28:03 +0000 | [diff] [blame] | 1222 |  | 
|  | 1223 | // The case when we have 0.0 is covered by tablegen. Reject it here so we | 
|  | 1224 | // can be sure tablegen works correctly and isn't rescued by this code. | 
|  | 1225 | if (I.getOperand(1).getFPImm()->getValueAPF().isExactlyValue(0.0)) | 
|  | 1226 | return false; | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1227 | } else { | 
| Daniel Sanders | 0554004 | 2017-08-08 10:44:31 +0000 | [diff] [blame] | 1228 | // s32 and s64 are covered by tablegen. | 
|  | 1229 | if (Ty != p0) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1230 | LLVM_DEBUG(dbgs() << "Unable to materialize integer " << Ty | 
|  | 1231 | << " constant, expected: " << s32 << ", " << s64 | 
|  | 1232 | << ", or " << p0 << '\n'); | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1233 | return false; | 
|  | 1234 | } | 
|  | 1235 |  | 
|  | 1236 | if (RB.getID() != AArch64::GPRRegBankID) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1237 | LLVM_DEBUG(dbgs() << "Unable to materialize integer " << Ty | 
|  | 1238 | << " constant on bank: " << RB | 
|  | 1239 | << ", expected: GPR\n"); | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1240 | return false; | 
|  | 1241 | } | 
|  | 1242 | } | 
|  | 1243 |  | 
|  | 1244 | const unsigned MovOpc = | 
|  | 1245 | DefSize == 32 ? AArch64::MOVi32imm : AArch64::MOVi64imm; | 
|  | 1246 |  | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1247 | if (isFP) { | 
| Jessica Paquette | a3843fe | 2019-05-01 22:39:43 +0000 | [diff] [blame] | 1248 | // Either emit a FMOV, or emit a copy to emit a normal mov. | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1249 | const TargetRegisterClass &GPRRC = | 
|  | 1250 | DefSize == 32 ? AArch64::GPR32RegClass : AArch64::GPR64RegClass; | 
|  | 1251 | const TargetRegisterClass &FPRRC = | 
|  | 1252 | DefSize == 32 ? AArch64::FPR32RegClass : AArch64::FPR64RegClass; | 
|  | 1253 |  | 
| Jessica Paquette | a3843fe | 2019-05-01 22:39:43 +0000 | [diff] [blame] | 1254 | // Can we use a FMOV instruction to represent the immediate? | 
|  | 1255 | if (emitFMovForFConstant(I, MRI)) | 
|  | 1256 | return true; | 
|  | 1257 |  | 
|  | 1258 | // Nope. Emit a copy and use a normal mov instead. | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1259 | const unsigned DefGPRReg = MRI.createVirtualRegister(&GPRRC); | 
|  | 1260 | MachineOperand &RegOp = I.getOperand(0); | 
|  | 1261 | RegOp.setReg(DefGPRReg); | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 1262 | MIB.setInsertPt(MIB.getMBB(), std::next(I.getIterator())); | 
|  | 1263 | MIB.buildCopy({DefReg}, {DefGPRReg}); | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1264 |  | 
|  | 1265 | if (!RBI.constrainGenericRegister(DefReg, FPRRC, MRI)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1266 | LLVM_DEBUG(dbgs() << "Failed to constrain G_FCONSTANT def operand\n"); | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1267 | return false; | 
|  | 1268 | } | 
|  | 1269 |  | 
|  | 1270 | MachineOperand &ImmOp = I.getOperand(1); | 
|  | 1271 | // FIXME: Is going through int64_t always correct? | 
|  | 1272 | ImmOp.ChangeToImmediate( | 
|  | 1273 | ImmOp.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue()); | 
| Daniel Sanders | 066ebbf | 2017-02-24 15:43:30 +0000 | [diff] [blame] | 1274 | } else if (I.getOperand(1).isCImm()) { | 
| Tim Northover | 9267ac5 | 2016-12-05 21:47:07 +0000 | [diff] [blame] | 1275 | uint64_t Val = I.getOperand(1).getCImm()->getZExtValue(); | 
|  | 1276 | I.getOperand(1).ChangeToImmediate(Val); | 
| Daniel Sanders | 066ebbf | 2017-02-24 15:43:30 +0000 | [diff] [blame] | 1277 | } else if (I.getOperand(1).isImm()) { | 
|  | 1278 | uint64_t Val = I.getOperand(1).getImm(); | 
|  | 1279 | I.getOperand(1).ChangeToImmediate(Val); | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1280 | } | 
|  | 1281 |  | 
| Jessica Paquette | a3843fe | 2019-05-01 22:39:43 +0000 | [diff] [blame] | 1282 | I.setDesc(TII.get(MovOpc)); | 
| Tim Northover | 4494d69 | 2016-10-18 19:47:57 +0000 | [diff] [blame] | 1283 | constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1284 | return true; | 
| Tim Northover | 4edc60d | 2016-10-10 21:49:42 +0000 | [diff] [blame] | 1285 | } | 
| Tim Northover | 7b6d66c | 2017-07-20 22:58:38 +0000 | [diff] [blame] | 1286 | case TargetOpcode::G_EXTRACT: { | 
|  | 1287 | LLT SrcTy = MRI.getType(I.getOperand(1).getReg()); | 
| Amara Emerson | bc03bae | 2018-02-18 17:03:02 +0000 | [diff] [blame] | 1288 | LLT DstTy = MRI.getType(I.getOperand(0).getReg()); | 
| Amara Emerson | 242efdb | 2018-02-18 17:28:34 +0000 | [diff] [blame] | 1289 | (void)DstTy; | 
| Amara Emerson | bc03bae | 2018-02-18 17:03:02 +0000 | [diff] [blame] | 1290 | unsigned SrcSize = SrcTy.getSizeInBits(); | 
| Tim Northover | 7b6d66c | 2017-07-20 22:58:38 +0000 | [diff] [blame] | 1291 | // Larger extracts are vectors, same-size extracts should be something else | 
|  | 1292 | // by now (either split up or simplified to a COPY). | 
|  | 1293 | if (SrcTy.getSizeInBits() > 64 || Ty.getSizeInBits() > 32) | 
|  | 1294 | return false; | 
|  | 1295 |  | 
| Amara Emerson | bc03bae | 2018-02-18 17:03:02 +0000 | [diff] [blame] | 1296 | I.setDesc(TII.get(SrcSize == 64 ? AArch64::UBFMXri : AArch64::UBFMWri)); | 
| Tim Northover | 7b6d66c | 2017-07-20 22:58:38 +0000 | [diff] [blame] | 1297 | MachineInstrBuilder(MF, I).addImm(I.getOperand(2).getImm() + | 
|  | 1298 | Ty.getSizeInBits() - 1); | 
|  | 1299 |  | 
| Amara Emerson | bc03bae | 2018-02-18 17:03:02 +0000 | [diff] [blame] | 1300 | if (SrcSize < 64) { | 
|  | 1301 | assert(SrcSize == 32 && DstTy.getSizeInBits() == 16 && | 
|  | 1302 | "unexpected G_EXTRACT types"); | 
|  | 1303 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1304 | } | 
|  | 1305 |  | 
| Tim Northover | 7b6d66c | 2017-07-20 22:58:38 +0000 | [diff] [blame] | 1306 | unsigned DstReg = MRI.createGenericVirtualRegister(LLT::scalar(64)); | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 1307 | MIB.setInsertPt(MIB.getMBB(), std::next(I.getIterator())); | 
| Amara Emerson | 8627178 | 2019-03-18 19:20:10 +0000 | [diff] [blame] | 1308 | MIB.buildInstr(TargetOpcode::COPY, {I.getOperand(0).getReg()}, {}) | 
|  | 1309 | .addReg(DstReg, 0, AArch64::sub_32); | 
| Tim Northover | 7b6d66c | 2017-07-20 22:58:38 +0000 | [diff] [blame] | 1310 | RBI.constrainGenericRegister(I.getOperand(0).getReg(), | 
|  | 1311 | AArch64::GPR32RegClass, MRI); | 
|  | 1312 | I.getOperand(0).setReg(DstReg); | 
|  | 1313 |  | 
|  | 1314 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1315 | } | 
|  | 1316 |  | 
|  | 1317 | case TargetOpcode::G_INSERT: { | 
|  | 1318 | LLT SrcTy = MRI.getType(I.getOperand(2).getReg()); | 
| Amara Emerson | bc03bae | 2018-02-18 17:03:02 +0000 | [diff] [blame] | 1319 | LLT DstTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 1320 | unsigned DstSize = DstTy.getSizeInBits(); | 
| Tim Northover | 7b6d66c | 2017-07-20 22:58:38 +0000 | [diff] [blame] | 1321 | // Larger inserts are vectors, same-size ones should be something else by | 
|  | 1322 | // now (split up or turned into COPYs). | 
|  | 1323 | if (Ty.getSizeInBits() > 64 || SrcTy.getSizeInBits() > 32) | 
|  | 1324 | return false; | 
|  | 1325 |  | 
| Amara Emerson | bc03bae | 2018-02-18 17:03:02 +0000 | [diff] [blame] | 1326 | I.setDesc(TII.get(DstSize == 64 ? AArch64::BFMXri : AArch64::BFMWri)); | 
| Tim Northover | 7b6d66c | 2017-07-20 22:58:38 +0000 | [diff] [blame] | 1327 | unsigned LSB = I.getOperand(3).getImm(); | 
|  | 1328 | unsigned Width = MRI.getType(I.getOperand(2).getReg()).getSizeInBits(); | 
| Amara Emerson | bc03bae | 2018-02-18 17:03:02 +0000 | [diff] [blame] | 1329 | I.getOperand(3).setImm((DstSize - LSB) % DstSize); | 
| Tim Northover | 7b6d66c | 2017-07-20 22:58:38 +0000 | [diff] [blame] | 1330 | MachineInstrBuilder(MF, I).addImm(Width - 1); | 
|  | 1331 |  | 
| Amara Emerson | bc03bae | 2018-02-18 17:03:02 +0000 | [diff] [blame] | 1332 | if (DstSize < 64) { | 
|  | 1333 | assert(DstSize == 32 && SrcTy.getSizeInBits() == 16 && | 
|  | 1334 | "unexpected G_INSERT types"); | 
|  | 1335 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1336 | } | 
|  | 1337 |  | 
| Tim Northover | 7b6d66c | 2017-07-20 22:58:38 +0000 | [diff] [blame] | 1338 | unsigned SrcReg = MRI.createGenericVirtualRegister(LLT::scalar(64)); | 
|  | 1339 | BuildMI(MBB, I.getIterator(), I.getDebugLoc(), | 
|  | 1340 | TII.get(AArch64::SUBREG_TO_REG)) | 
|  | 1341 | .addDef(SrcReg) | 
|  | 1342 | .addImm(0) | 
|  | 1343 | .addUse(I.getOperand(2).getReg()) | 
|  | 1344 | .addImm(AArch64::sub_32); | 
|  | 1345 | RBI.constrainGenericRegister(I.getOperand(2).getReg(), | 
|  | 1346 | AArch64::GPR32RegClass, MRI); | 
|  | 1347 | I.getOperand(2).setReg(SrcReg); | 
|  | 1348 |  | 
|  | 1349 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1350 | } | 
| Ahmed Bougacha | 0306b5e | 2016-08-16 14:02:42 +0000 | [diff] [blame] | 1351 | case TargetOpcode::G_FRAME_INDEX: { | 
|  | 1352 | // allocas and G_FRAME_INDEX are only supported in addrspace(0). | 
| Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 1353 | if (Ty != LLT::pointer(0, 64)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1354 | LLVM_DEBUG(dbgs() << "G_FRAME_INDEX pointer has type: " << Ty | 
|  | 1355 | << ", expected: " << LLT::pointer(0, 64) << '\n'); | 
| Ahmed Bougacha | 0306b5e | 2016-08-16 14:02:42 +0000 | [diff] [blame] | 1356 | return false; | 
|  | 1357 | } | 
| Ahmed Bougacha | 0306b5e | 2016-08-16 14:02:42 +0000 | [diff] [blame] | 1358 | I.setDesc(TII.get(AArch64::ADDXri)); | 
| Ahmed Bougacha | 0306b5e | 2016-08-16 14:02:42 +0000 | [diff] [blame] | 1359 |  | 
|  | 1360 | // MOs for a #0 shifted immediate. | 
|  | 1361 | I.addOperand(MachineOperand::CreateImm(0)); | 
|  | 1362 | I.addOperand(MachineOperand::CreateImm(0)); | 
|  | 1363 |  | 
|  | 1364 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1365 | } | 
| Tim Northover | bdf1624 | 2016-10-10 21:50:00 +0000 | [diff] [blame] | 1366 |  | 
|  | 1367 | case TargetOpcode::G_GLOBAL_VALUE: { | 
|  | 1368 | auto GV = I.getOperand(1).getGlobal(); | 
|  | 1369 | if (GV->isThreadLocal()) { | 
|  | 1370 | // FIXME: we don't support TLS yet. | 
|  | 1371 | return false; | 
|  | 1372 | } | 
|  | 1373 | unsigned char OpFlags = STI.ClassifyGlobalReference(GV, TM); | 
| Tim Northover | fe7c59a | 2016-12-13 18:25:38 +0000 | [diff] [blame] | 1374 | if (OpFlags & AArch64II::MO_GOT) { | 
| Tim Northover | bdf1624 | 2016-10-10 21:50:00 +0000 | [diff] [blame] | 1375 | I.setDesc(TII.get(AArch64::LOADgot)); | 
| Tim Northover | fe7c59a | 2016-12-13 18:25:38 +0000 | [diff] [blame] | 1376 | I.getOperand(1).setTargetFlags(OpFlags); | 
| Amara Emerson | d578577 | 2018-01-18 19:21:27 +0000 | [diff] [blame] | 1377 | } else if (TM.getCodeModel() == CodeModel::Large) { | 
|  | 1378 | // Materialize the global using movz/movk instructions. | 
| Amara Emerson | 1e8c164 | 2018-07-31 00:09:02 +0000 | [diff] [blame] | 1379 | materializeLargeCMVal(I, GV, OpFlags); | 
| Amara Emerson | d578577 | 2018-01-18 19:21:27 +0000 | [diff] [blame] | 1380 | I.eraseFromParent(); | 
|  | 1381 | return true; | 
| David Green | 9dd1d45 | 2018-08-22 11:31:39 +0000 | [diff] [blame] | 1382 | } else if (TM.getCodeModel() == CodeModel::Tiny) { | 
|  | 1383 | I.setDesc(TII.get(AArch64::ADR)); | 
|  | 1384 | I.getOperand(1).setTargetFlags(OpFlags); | 
| Tim Northover | fe7c59a | 2016-12-13 18:25:38 +0000 | [diff] [blame] | 1385 | } else { | 
| Tim Northover | bdf1624 | 2016-10-10 21:50:00 +0000 | [diff] [blame] | 1386 | I.setDesc(TII.get(AArch64::MOVaddr)); | 
|  | 1387 | I.getOperand(1).setTargetFlags(OpFlags | AArch64II::MO_PAGE); | 
|  | 1388 | MachineInstrBuilder MIB(MF, I); | 
|  | 1389 | MIB.addGlobalAddress(GV, I.getOperand(1).getOffset(), | 
|  | 1390 | OpFlags | AArch64II::MO_PAGEOFF | AArch64II::MO_NC); | 
|  | 1391 | } | 
|  | 1392 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1393 | } | 
|  | 1394 |  | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1395 | case TargetOpcode::G_LOAD: | 
|  | 1396 | case TargetOpcode::G_STORE: { | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 1397 | LLT PtrTy = MRI.getType(I.getOperand(1).getReg()); | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1398 |  | 
| Tim Northover | 5ae8350 | 2016-09-15 09:20:34 +0000 | [diff] [blame] | 1399 | if (PtrTy != LLT::pointer(0, 64)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1400 | LLVM_DEBUG(dbgs() << "Load/Store pointer has type: " << PtrTy | 
|  | 1401 | << ", expected: " << LLT::pointer(0, 64) << '\n'); | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1402 | return false; | 
|  | 1403 | } | 
|  | 1404 |  | 
| Daniel Sanders | 3c1c4c0 | 2017-12-05 05:52:07 +0000 | [diff] [blame] | 1405 | auto &MemOp = **I.memoperands_begin(); | 
|  | 1406 | if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1407 | LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n"); | 
| Daniel Sanders | 3c1c4c0 | 2017-12-05 05:52:07 +0000 | [diff] [blame] | 1408 | return false; | 
|  | 1409 | } | 
| Daniel Sanders | f84bc37 | 2018-05-05 20:53:24 +0000 | [diff] [blame] | 1410 | unsigned MemSizeInBits = MemOp.getSize() * 8; | 
| Daniel Sanders | 3c1c4c0 | 2017-12-05 05:52:07 +0000 | [diff] [blame] | 1411 |  | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1412 | const unsigned PtrReg = I.getOperand(1).getReg(); | 
| Ahmed Bougacha | f0b22c4 | 2017-03-27 18:14:20 +0000 | [diff] [blame] | 1413 | #ifndef NDEBUG | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1414 | const RegisterBank &PtrRB = *RBI.getRegBank(PtrReg, MRI, TRI); | 
| Ahmed Bougacha | f0b22c4 | 2017-03-27 18:14:20 +0000 | [diff] [blame] | 1415 | // Sanity-check the pointer register. | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1416 | assert(PtrRB.getID() == AArch64::GPRRegBankID && | 
|  | 1417 | "Load/Store pointer operand isn't a GPR"); | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 1418 | assert(MRI.getType(PtrReg).isPointer() && | 
|  | 1419 | "Load/Store pointer operand isn't a pointer"); | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1420 | #endif | 
|  | 1421 |  | 
|  | 1422 | const unsigned ValReg = I.getOperand(0).getReg(); | 
|  | 1423 | const RegisterBank &RB = *RBI.getRegBank(ValReg, MRI, TRI); | 
|  | 1424 |  | 
|  | 1425 | const unsigned NewOpc = | 
| Daniel Sanders | f84bc37 | 2018-05-05 20:53:24 +0000 | [diff] [blame] | 1426 | selectLoadStoreUIOp(I.getOpcode(), RB.getID(), MemSizeInBits); | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1427 | if (NewOpc == I.getOpcode()) | 
|  | 1428 | return false; | 
|  | 1429 |  | 
|  | 1430 | I.setDesc(TII.get(NewOpc)); | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1431 |  | 
| Ahmed Bougacha | 8a65408 | 2017-03-27 17:31:52 +0000 | [diff] [blame] | 1432 | uint64_t Offset = 0; | 
|  | 1433 | auto *PtrMI = MRI.getVRegDef(PtrReg); | 
|  | 1434 |  | 
|  | 1435 | // Try to fold a GEP into our unsigned immediate addressing mode. | 
|  | 1436 | if (PtrMI->getOpcode() == TargetOpcode::G_GEP) { | 
|  | 1437 | if (auto COff = getConstantVRegVal(PtrMI->getOperand(2).getReg(), MRI)) { | 
|  | 1438 | int64_t Imm = *COff; | 
| Daniel Sanders | f84bc37 | 2018-05-05 20:53:24 +0000 | [diff] [blame] | 1439 | const unsigned Size = MemSizeInBits / 8; | 
| Ahmed Bougacha | 8a65408 | 2017-03-27 17:31:52 +0000 | [diff] [blame] | 1440 | const unsigned Scale = Log2_32(Size); | 
|  | 1441 | if ((Imm & (Size - 1)) == 0 && Imm >= 0 && Imm < (0x1000 << Scale)) { | 
|  | 1442 | unsigned Ptr2Reg = PtrMI->getOperand(1).getReg(); | 
|  | 1443 | I.getOperand(1).setReg(Ptr2Reg); | 
|  | 1444 | PtrMI = MRI.getVRegDef(Ptr2Reg); | 
|  | 1445 | Offset = Imm / Size; | 
|  | 1446 | } | 
|  | 1447 | } | 
|  | 1448 | } | 
|  | 1449 |  | 
| Ahmed Bougacha | f75782f | 2017-03-27 17:31:56 +0000 | [diff] [blame] | 1450 | // If we haven't folded anything into our addressing mode yet, try to fold | 
|  | 1451 | // a frame index into the base+offset. | 
|  | 1452 | if (!Offset && PtrMI->getOpcode() == TargetOpcode::G_FRAME_INDEX) | 
|  | 1453 | I.getOperand(1).ChangeToFrameIndex(PtrMI->getOperand(1).getIndex()); | 
|  | 1454 |  | 
| Ahmed Bougacha | 8a65408 | 2017-03-27 17:31:52 +0000 | [diff] [blame] | 1455 | I.addOperand(MachineOperand::CreateImm(Offset)); | 
| Ahmed Bougacha | 85a66a6 | 2017-03-27 17:31:48 +0000 | [diff] [blame] | 1456 |  | 
|  | 1457 | // If we're storing a 0, use WZR/XZR. | 
|  | 1458 | if (auto CVal = getConstantVRegVal(ValReg, MRI)) { | 
|  | 1459 | if (*CVal == 0 && Opcode == TargetOpcode::G_STORE) { | 
|  | 1460 | if (I.getOpcode() == AArch64::STRWui) | 
|  | 1461 | I.getOperand(0).setReg(AArch64::WZR); | 
|  | 1462 | else if (I.getOpcode() == AArch64::STRXui) | 
|  | 1463 | I.getOperand(0).setReg(AArch64::XZR); | 
|  | 1464 | } | 
|  | 1465 | } | 
|  | 1466 |  | 
| Ahmed Bougacha | 7adfac5 | 2016-07-29 16:56:16 +0000 | [diff] [blame] | 1467 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1468 | } | 
|  | 1469 |  | 
| Tim Northover | 9dd78f8 | 2017-02-08 21:22:25 +0000 | [diff] [blame] | 1470 | case TargetOpcode::G_SMULH: | 
|  | 1471 | case TargetOpcode::G_UMULH: { | 
|  | 1472 | // Reject the various things we don't support yet. | 
|  | 1473 | if (unsupportedBinOp(I, RBI, MRI, TRI)) | 
|  | 1474 | return false; | 
|  | 1475 |  | 
|  | 1476 | const unsigned DefReg = I.getOperand(0).getReg(); | 
|  | 1477 | const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI); | 
|  | 1478 |  | 
|  | 1479 | if (RB.getID() != AArch64::GPRRegBankID) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1480 | LLVM_DEBUG(dbgs() << "G_[SU]MULH on bank: " << RB << ", expected: GPR\n"); | 
| Tim Northover | 9dd78f8 | 2017-02-08 21:22:25 +0000 | [diff] [blame] | 1481 | return false; | 
|  | 1482 | } | 
|  | 1483 |  | 
|  | 1484 | if (Ty != LLT::scalar(64)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1485 | LLVM_DEBUG(dbgs() << "G_[SU]MULH has type: " << Ty | 
|  | 1486 | << ", expected: " << LLT::scalar(64) << '\n'); | 
| Tim Northover | 9dd78f8 | 2017-02-08 21:22:25 +0000 | [diff] [blame] | 1487 | return false; | 
|  | 1488 | } | 
|  | 1489 |  | 
|  | 1490 | unsigned NewOpc = I.getOpcode() == TargetOpcode::G_SMULH ? AArch64::SMULHrr | 
|  | 1491 | : AArch64::UMULHrr; | 
|  | 1492 | I.setDesc(TII.get(NewOpc)); | 
|  | 1493 |  | 
|  | 1494 | // Now that we selected an opcode, we need to constrain the register | 
|  | 1495 | // operands to use appropriate classes. | 
|  | 1496 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1497 | } | 
| Ahmed Bougacha | 33e19fe | 2016-08-18 16:05:11 +0000 | [diff] [blame] | 1498 | case TargetOpcode::G_FADD: | 
|  | 1499 | case TargetOpcode::G_FSUB: | 
|  | 1500 | case TargetOpcode::G_FMUL: | 
|  | 1501 | case TargetOpcode::G_FDIV: | 
|  | 1502 |  | 
| Ahmed Bougacha | 2ac5bf9 | 2016-08-16 14:02:47 +0000 | [diff] [blame] | 1503 | case TargetOpcode::G_ASHR: | 
| Amara Emerson | 9bf092d | 2019-04-09 21:22:43 +0000 | [diff] [blame] | 1504 | if (MRI.getType(I.getOperand(0).getReg()).isVector()) | 
|  | 1505 | return selectVectorASHR(I, MRI); | 
|  | 1506 | LLVM_FALLTHROUGH; | 
|  | 1507 | case TargetOpcode::G_SHL: | 
|  | 1508 | if (Opcode == TargetOpcode::G_SHL && | 
|  | 1509 | MRI.getType(I.getOperand(0).getReg()).isVector()) | 
|  | 1510 | return selectVectorSHL(I, MRI); | 
|  | 1511 | LLVM_FALLTHROUGH; | 
|  | 1512 | case TargetOpcode::G_OR: | 
|  | 1513 | case TargetOpcode::G_LSHR: | 
| Tim Northover | 2fda4b0 | 2016-10-10 21:49:49 +0000 | [diff] [blame] | 1514 | case TargetOpcode::G_GEP: { | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1515 | // Reject the various things we don't support yet. | 
| Ahmed Bougacha | 59e160a | 2016-08-16 14:37:40 +0000 | [diff] [blame] | 1516 | if (unsupportedBinOp(I, RBI, MRI, TRI)) | 
|  | 1517 | return false; | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1518 |  | 
| Ahmed Bougacha | 59e160a | 2016-08-16 14:37:40 +0000 | [diff] [blame] | 1519 | const unsigned OpSize = Ty.getSizeInBits(); | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1520 |  | 
|  | 1521 | const unsigned DefReg = I.getOperand(0).getReg(); | 
|  | 1522 | const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI); | 
|  | 1523 |  | 
|  | 1524 | const unsigned NewOpc = selectBinaryOp(I.getOpcode(), RB.getID(), OpSize); | 
|  | 1525 | if (NewOpc == I.getOpcode()) | 
|  | 1526 | return false; | 
|  | 1527 |  | 
|  | 1528 | I.setDesc(TII.get(NewOpc)); | 
|  | 1529 | // FIXME: Should the type be always reset in setDesc? | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1530 |  | 
|  | 1531 | // Now that we selected an opcode, we need to constrain the register | 
|  | 1532 | // operands to use appropriate classes. | 
|  | 1533 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1534 | } | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1535 |  | 
| Jessica Paquette | 7d6784f | 2019-03-14 22:54:29 +0000 | [diff] [blame] | 1536 | case TargetOpcode::G_UADDO: { | 
|  | 1537 | // TODO: Support other types. | 
|  | 1538 | unsigned OpSize = Ty.getSizeInBits(); | 
|  | 1539 | if (OpSize != 32 && OpSize != 64) { | 
|  | 1540 | LLVM_DEBUG( | 
|  | 1541 | dbgs() | 
|  | 1542 | << "G_UADDO currently only supported for 32 and 64 b types.\n"); | 
|  | 1543 | return false; | 
|  | 1544 | } | 
|  | 1545 |  | 
|  | 1546 | // TODO: Support vectors. | 
|  | 1547 | if (Ty.isVector()) { | 
|  | 1548 | LLVM_DEBUG(dbgs() << "G_UADDO currently only supported for scalars.\n"); | 
|  | 1549 | return false; | 
|  | 1550 | } | 
|  | 1551 |  | 
|  | 1552 | // Add and set the set condition flag. | 
|  | 1553 | unsigned AddsOpc = OpSize == 32 ? AArch64::ADDSWrr : AArch64::ADDSXrr; | 
|  | 1554 | MachineIRBuilder MIRBuilder(I); | 
|  | 1555 | auto AddsMI = MIRBuilder.buildInstr( | 
|  | 1556 | AddsOpc, {I.getOperand(0).getReg()}, | 
|  | 1557 | {I.getOperand(2).getReg(), I.getOperand(3).getReg()}); | 
|  | 1558 | constrainSelectedInstRegOperands(*AddsMI, TII, TRI, RBI); | 
|  | 1559 |  | 
|  | 1560 | // Now, put the overflow result in the register given by the first operand | 
|  | 1561 | // to the G_UADDO. CSINC increments the result when the predicate is false, | 
|  | 1562 | // so to get the increment when it's true, we need to use the inverse. In | 
|  | 1563 | // this case, we want to increment when carry is set. | 
|  | 1564 | auto CsetMI = MIRBuilder | 
|  | 1565 | .buildInstr(AArch64::CSINCWr, {I.getOperand(1).getReg()}, | 
|  | 1566 | {AArch64::WZR, AArch64::WZR}) | 
|  | 1567 | .addImm(getInvertedCondCode(AArch64CC::HS)); | 
|  | 1568 | constrainSelectedInstRegOperands(*CsetMI, TII, TRI, RBI); | 
|  | 1569 | I.eraseFromParent(); | 
|  | 1570 | return true; | 
|  | 1571 | } | 
|  | 1572 |  | 
| Tim Northover | 398c5f5 | 2017-02-14 20:56:29 +0000 | [diff] [blame] | 1573 | case TargetOpcode::G_PTR_MASK: { | 
|  | 1574 | uint64_t Align = I.getOperand(2).getImm(); | 
|  | 1575 | if (Align >= 64 || Align == 0) | 
|  | 1576 | return false; | 
|  | 1577 |  | 
|  | 1578 | uint64_t Mask = ~((1ULL << Align) - 1); | 
|  | 1579 | I.setDesc(TII.get(AArch64::ANDXri)); | 
|  | 1580 | I.getOperand(2).setImm(AArch64_AM::encodeLogicalImmediate(Mask, 64)); | 
|  | 1581 |  | 
|  | 1582 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1583 | } | 
| Tim Northover | 037af52c | 2016-10-31 18:31:09 +0000 | [diff] [blame] | 1584 | case TargetOpcode::G_PTRTOINT: | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 1585 | case TargetOpcode::G_TRUNC: { | 
|  | 1586 | const LLT DstTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 1587 | const LLT SrcTy = MRI.getType(I.getOperand(1).getReg()); | 
|  | 1588 |  | 
|  | 1589 | const unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 1590 | const unsigned SrcReg = I.getOperand(1).getReg(); | 
|  | 1591 |  | 
|  | 1592 | const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI); | 
|  | 1593 | const RegisterBank &SrcRB = *RBI.getRegBank(SrcReg, MRI, TRI); | 
|  | 1594 |  | 
|  | 1595 | if (DstRB.getID() != SrcRB.getID()) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1596 | LLVM_DEBUG( | 
|  | 1597 | dbgs() << "G_TRUNC/G_PTRTOINT input/output on different banks\n"); | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 1598 | return false; | 
|  | 1599 | } | 
|  | 1600 |  | 
|  | 1601 | if (DstRB.getID() == AArch64::GPRRegBankID) { | 
|  | 1602 | const TargetRegisterClass *DstRC = | 
|  | 1603 | getRegClassForTypeOnBank(DstTy, DstRB, RBI); | 
|  | 1604 | if (!DstRC) | 
|  | 1605 | return false; | 
|  | 1606 |  | 
|  | 1607 | const TargetRegisterClass *SrcRC = | 
|  | 1608 | getRegClassForTypeOnBank(SrcTy, SrcRB, RBI); | 
|  | 1609 | if (!SrcRC) | 
|  | 1610 | return false; | 
|  | 1611 |  | 
|  | 1612 | if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) || | 
|  | 1613 | !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1614 | LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC/G_PTRTOINT\n"); | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 1615 | return false; | 
|  | 1616 | } | 
|  | 1617 |  | 
|  | 1618 | if (DstRC == SrcRC) { | 
|  | 1619 | // Nothing to be done | 
| Daniel Sanders | cc36dbf | 2017-06-27 10:11:39 +0000 | [diff] [blame] | 1620 | } else if (Opcode == TargetOpcode::G_TRUNC && DstTy == LLT::scalar(32) && | 
|  | 1621 | SrcTy == LLT::scalar(64)) { | 
|  | 1622 | llvm_unreachable("TableGen can import this case"); | 
|  | 1623 | return false; | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 1624 | } else if (DstRC == &AArch64::GPR32RegClass && | 
|  | 1625 | SrcRC == &AArch64::GPR64RegClass) { | 
|  | 1626 | I.getOperand(1).setSubReg(AArch64::sub_32); | 
|  | 1627 | } else { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1628 | LLVM_DEBUG( | 
|  | 1629 | dbgs() << "Unhandled mismatched classes in G_TRUNC/G_PTRTOINT\n"); | 
| Tim Northover | fb8d989 | 2016-10-12 22:49:15 +0000 | [diff] [blame] | 1630 | return false; | 
|  | 1631 | } | 
|  | 1632 |  | 
|  | 1633 | I.setDesc(TII.get(TargetOpcode::COPY)); | 
|  | 1634 | return true; | 
|  | 1635 | } else if (DstRB.getID() == AArch64::FPRRegBankID) { | 
|  | 1636 | if (DstTy == LLT::vector(4, 16) && SrcTy == LLT::vector(4, 32)) { | 
|  | 1637 | I.setDesc(TII.get(AArch64::XTNv4i16)); | 
|  | 1638 | constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1639 | return true; | 
|  | 1640 | } | 
|  | 1641 | } | 
|  | 1642 |  | 
|  | 1643 | return false; | 
|  | 1644 | } | 
|  | 1645 |  | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1646 | case TargetOpcode::G_ANYEXT: { | 
|  | 1647 | const unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 1648 | const unsigned SrcReg = I.getOperand(1).getReg(); | 
|  | 1649 |  | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 1650 | const RegisterBank &RBDst = *RBI.getRegBank(DstReg, MRI, TRI); | 
|  | 1651 | if (RBDst.getID() != AArch64::GPRRegBankID) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1652 | LLVM_DEBUG(dbgs() << "G_ANYEXT on bank: " << RBDst | 
|  | 1653 | << ", expected: GPR\n"); | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 1654 | return false; | 
|  | 1655 | } | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1656 |  | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 1657 | const RegisterBank &RBSrc = *RBI.getRegBank(SrcReg, MRI, TRI); | 
|  | 1658 | if (RBSrc.getID() != AArch64::GPRRegBankID) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1659 | LLVM_DEBUG(dbgs() << "G_ANYEXT on bank: " << RBSrc | 
|  | 1660 | << ", expected: GPR\n"); | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1661 | return false; | 
|  | 1662 | } | 
|  | 1663 |  | 
|  | 1664 | const unsigned DstSize = MRI.getType(DstReg).getSizeInBits(); | 
|  | 1665 |  | 
|  | 1666 | if (DstSize == 0) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1667 | LLVM_DEBUG(dbgs() << "G_ANYEXT operand has no size, not a gvreg?\n"); | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1668 | return false; | 
|  | 1669 | } | 
|  | 1670 |  | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 1671 | if (DstSize != 64 && DstSize > 32) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1672 | LLVM_DEBUG(dbgs() << "G_ANYEXT to size: " << DstSize | 
|  | 1673 | << ", expected: 32 or 64\n"); | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1674 | return false; | 
|  | 1675 | } | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 1676 | // At this point G_ANYEXT is just like a plain COPY, but we need | 
|  | 1677 | // to explicitly form the 64-bit value if any. | 
|  | 1678 | if (DstSize > 32) { | 
|  | 1679 | unsigned ExtSrc = MRI.createVirtualRegister(&AArch64::GPR64allRegClass); | 
|  | 1680 | BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::SUBREG_TO_REG)) | 
|  | 1681 | .addDef(ExtSrc) | 
|  | 1682 | .addImm(0) | 
|  | 1683 | .addUse(SrcReg) | 
|  | 1684 | .addImm(AArch64::sub_32); | 
|  | 1685 | I.getOperand(1).setReg(ExtSrc); | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1686 | } | 
| Quentin Colombet | cb629a8 | 2016-10-12 03:57:49 +0000 | [diff] [blame] | 1687 | return selectCopy(I, TII, MRI, TRI, RBI); | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1688 | } | 
|  | 1689 |  | 
|  | 1690 | case TargetOpcode::G_ZEXT: | 
|  | 1691 | case TargetOpcode::G_SEXT: { | 
|  | 1692 | unsigned Opcode = I.getOpcode(); | 
|  | 1693 | const LLT DstTy = MRI.getType(I.getOperand(0).getReg()), | 
|  | 1694 | SrcTy = MRI.getType(I.getOperand(1).getReg()); | 
|  | 1695 | const bool isSigned = Opcode == TargetOpcode::G_SEXT; | 
|  | 1696 | const unsigned DefReg = I.getOperand(0).getReg(); | 
|  | 1697 | const unsigned SrcReg = I.getOperand(1).getReg(); | 
|  | 1698 | const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI); | 
|  | 1699 |  | 
|  | 1700 | if (RB.getID() != AArch64::GPRRegBankID) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1701 | LLVM_DEBUG(dbgs() << TII.getName(I.getOpcode()) << " on bank: " << RB | 
|  | 1702 | << ", expected: GPR\n"); | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1703 | return false; | 
|  | 1704 | } | 
|  | 1705 |  | 
|  | 1706 | MachineInstr *ExtI; | 
|  | 1707 | if (DstTy == LLT::scalar(64)) { | 
|  | 1708 | // FIXME: Can we avoid manually doing this? | 
|  | 1709 | if (!RBI.constrainGenericRegister(SrcReg, AArch64::GPR32RegClass, MRI)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1710 | LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(Opcode) | 
|  | 1711 | << " operand\n"); | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1712 | return false; | 
|  | 1713 | } | 
|  | 1714 |  | 
|  | 1715 | const unsigned SrcXReg = | 
|  | 1716 | MRI.createVirtualRegister(&AArch64::GPR64RegClass); | 
|  | 1717 | BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::SUBREG_TO_REG)) | 
|  | 1718 | .addDef(SrcXReg) | 
|  | 1719 | .addImm(0) | 
|  | 1720 | .addUse(SrcReg) | 
|  | 1721 | .addImm(AArch64::sub_32); | 
|  | 1722 |  | 
|  | 1723 | const unsigned NewOpc = isSigned ? AArch64::SBFMXri : AArch64::UBFMXri; | 
|  | 1724 | ExtI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(NewOpc)) | 
|  | 1725 | .addDef(DefReg) | 
|  | 1726 | .addUse(SrcXReg) | 
|  | 1727 | .addImm(0) | 
|  | 1728 | .addImm(SrcTy.getSizeInBits() - 1); | 
| Tim Northover | a9105be | 2016-11-09 22:39:54 +0000 | [diff] [blame] | 1729 | } else if (DstTy.isScalar() && DstTy.getSizeInBits() <= 32) { | 
| Tim Northover | 3d38b3a | 2016-10-11 20:50:21 +0000 | [diff] [blame] | 1730 | const unsigned NewOpc = isSigned ? AArch64::SBFMWri : AArch64::UBFMWri; | 
|  | 1731 | ExtI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(NewOpc)) | 
|  | 1732 | .addDef(DefReg) | 
|  | 1733 | .addUse(SrcReg) | 
|  | 1734 | .addImm(0) | 
|  | 1735 | .addImm(SrcTy.getSizeInBits() - 1); | 
|  | 1736 | } else { | 
|  | 1737 | return false; | 
|  | 1738 | } | 
|  | 1739 |  | 
|  | 1740 | constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI); | 
|  | 1741 |  | 
|  | 1742 | I.eraseFromParent(); | 
|  | 1743 | return true; | 
|  | 1744 | } | 
| Tim Northover | c1d8c2b | 2016-10-11 22:29:23 +0000 | [diff] [blame] | 1745 |  | 
| Tim Northover | 69271c6 | 2016-10-12 22:49:11 +0000 | [diff] [blame] | 1746 | case TargetOpcode::G_SITOFP: | 
|  | 1747 | case TargetOpcode::G_UITOFP: | 
|  | 1748 | case TargetOpcode::G_FPTOSI: | 
|  | 1749 | case TargetOpcode::G_FPTOUI: { | 
|  | 1750 | const LLT DstTy = MRI.getType(I.getOperand(0).getReg()), | 
|  | 1751 | SrcTy = MRI.getType(I.getOperand(1).getReg()); | 
|  | 1752 | const unsigned NewOpc = selectFPConvOpc(Opcode, DstTy, SrcTy); | 
|  | 1753 | if (NewOpc == Opcode) | 
|  | 1754 | return false; | 
|  | 1755 |  | 
|  | 1756 | I.setDesc(TII.get(NewOpc)); | 
|  | 1757 | constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 1758 |  | 
|  | 1759 | return true; | 
|  | 1760 | } | 
|  | 1761 |  | 
|  | 1762 |  | 
| Tim Northover | c1d8c2b | 2016-10-11 22:29:23 +0000 | [diff] [blame] | 1763 | case TargetOpcode::G_INTTOPTR: | 
| Daniel Sanders | edd0784 | 2017-08-17 09:26:14 +0000 | [diff] [blame] | 1764 | // The importer is currently unable to import pointer types since they | 
|  | 1765 | // didn't exist in SelectionDAG. | 
| Daniel Sanders | eb2f5f3 | 2017-08-15 15:10:31 +0000 | [diff] [blame] | 1766 | return selectCopy(I, TII, MRI, TRI, RBI); | 
| Daniel Sanders | 16e6dd3 | 2017-08-15 13:50:09 +0000 | [diff] [blame] | 1767 |  | 
| Daniel Sanders | edd0784 | 2017-08-17 09:26:14 +0000 | [diff] [blame] | 1768 | case TargetOpcode::G_BITCAST: | 
|  | 1769 | // Imported SelectionDAG rules can handle every bitcast except those that | 
|  | 1770 | // bitcast from a type to the same type. Ideally, these shouldn't occur | 
| Amara Emerson | b956051 | 2019-04-11 20:32:24 +0000 | [diff] [blame] | 1771 | // but we might not run an optimizer that deletes them. The other exception | 
|  | 1772 | // is bitcasts involving pointer types, as SelectionDAG has no knowledge | 
|  | 1773 | // of them. | 
|  | 1774 | return selectCopy(I, TII, MRI, TRI, RBI); | 
| Daniel Sanders | edd0784 | 2017-08-17 09:26:14 +0000 | [diff] [blame] | 1775 |  | 
| Tim Northover | 9ac0eba | 2016-11-08 00:45:29 +0000 | [diff] [blame] | 1776 | case TargetOpcode::G_SELECT: { | 
|  | 1777 | if (MRI.getType(I.getOperand(1).getReg()) != LLT::scalar(1)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1778 | LLVM_DEBUG(dbgs() << "G_SELECT cond has type: " << Ty | 
|  | 1779 | << ", expected: " << LLT::scalar(1) << '\n'); | 
| Tim Northover | 9ac0eba | 2016-11-08 00:45:29 +0000 | [diff] [blame] | 1780 | return false; | 
|  | 1781 | } | 
|  | 1782 |  | 
|  | 1783 | const unsigned CondReg = I.getOperand(1).getReg(); | 
|  | 1784 | const unsigned TReg = I.getOperand(2).getReg(); | 
|  | 1785 | const unsigned FReg = I.getOperand(3).getReg(); | 
|  | 1786 |  | 
| Jessica Paquette | 910630c | 2019-05-03 22:37:46 +0000 | [diff] [blame] | 1787 | // If we have a floating-point result, then we should use a floating point | 
|  | 1788 | // select instead of an integer select. | 
|  | 1789 | bool IsFP = (RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI)->getID() != | 
|  | 1790 | AArch64::GPRRegBankID); | 
| Tim Northover | 9ac0eba | 2016-11-08 00:45:29 +0000 | [diff] [blame] | 1791 |  | 
| Amara Emerson | c37ff0d | 2019-06-05 23:46:16 +0000 | [diff] [blame^] | 1792 | if (IsFP && tryOptSelect(I)) | 
|  | 1793 | return true; | 
| Tim Northover | 9ac0eba | 2016-11-08 00:45:29 +0000 | [diff] [blame] | 1794 |  | 
| Amara Emerson | c37ff0d | 2019-06-05 23:46:16 +0000 | [diff] [blame^] | 1795 | unsigned CSelOpc = selectSelectOpc(I, MRI, RBI); | 
| Tim Northover | 9ac0eba | 2016-11-08 00:45:29 +0000 | [diff] [blame] | 1796 | MachineInstr &TstMI = | 
|  | 1797 | *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::ANDSWri)) | 
|  | 1798 | .addDef(AArch64::WZR) | 
|  | 1799 | .addUse(CondReg) | 
|  | 1800 | .addImm(AArch64_AM::encodeLogicalImmediate(1, 32)); | 
|  | 1801 |  | 
|  | 1802 | MachineInstr &CSelMI = *BuildMI(MBB, I, I.getDebugLoc(), TII.get(CSelOpc)) | 
|  | 1803 | .addDef(I.getOperand(0).getReg()) | 
|  | 1804 | .addUse(TReg) | 
|  | 1805 | .addUse(FReg) | 
|  | 1806 | .addImm(AArch64CC::NE); | 
|  | 1807 |  | 
|  | 1808 | constrainSelectedInstRegOperands(TstMI, TII, TRI, RBI); | 
|  | 1809 | constrainSelectedInstRegOperands(CSelMI, TII, TRI, RBI); | 
|  | 1810 |  | 
|  | 1811 | I.eraseFromParent(); | 
|  | 1812 | return true; | 
|  | 1813 | } | 
| Tim Northover | 6c02ad5 | 2016-10-12 22:49:04 +0000 | [diff] [blame] | 1814 | case TargetOpcode::G_ICMP: { | 
| Amara Emerson | 9bf092d | 2019-04-09 21:22:43 +0000 | [diff] [blame] | 1815 | if (Ty.isVector()) | 
|  | 1816 | return selectVectorICmp(I, MRI); | 
|  | 1817 |  | 
| Aditya Nandakumar | 02c602e | 2017-07-31 17:00:16 +0000 | [diff] [blame] | 1818 | if (Ty != LLT::scalar(32)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1819 | LLVM_DEBUG(dbgs() << "G_ICMP result has type: " << Ty | 
|  | 1820 | << ", expected: " << LLT::scalar(32) << '\n'); | 
| Tim Northover | 6c02ad5 | 2016-10-12 22:49:04 +0000 | [diff] [blame] | 1821 | return false; | 
|  | 1822 | } | 
|  | 1823 |  | 
|  | 1824 | unsigned CmpOpc = 0; | 
|  | 1825 | unsigned ZReg = 0; | 
|  | 1826 |  | 
|  | 1827 | LLT CmpTy = MRI.getType(I.getOperand(2).getReg()); | 
|  | 1828 | if (CmpTy == LLT::scalar(32)) { | 
|  | 1829 | CmpOpc = AArch64::SUBSWrr; | 
|  | 1830 | ZReg = AArch64::WZR; | 
|  | 1831 | } else if (CmpTy == LLT::scalar(64) || CmpTy.isPointer()) { | 
|  | 1832 | CmpOpc = AArch64::SUBSXrr; | 
|  | 1833 | ZReg = AArch64::XZR; | 
|  | 1834 | } else { | 
|  | 1835 | return false; | 
|  | 1836 | } | 
|  | 1837 |  | 
| Kristof Beyls | 2252440 | 2017-01-05 10:16:08 +0000 | [diff] [blame] | 1838 | // CSINC increments the result by one when the condition code is false. | 
|  | 1839 | // Therefore, we have to invert the predicate to get an increment by 1 when | 
|  | 1840 | // the predicate is true. | 
|  | 1841 | const AArch64CC::CondCode invCC = | 
|  | 1842 | changeICMPPredToAArch64CC(CmpInst::getInversePredicate( | 
|  | 1843 | (CmpInst::Predicate)I.getOperand(1).getPredicate())); | 
| Tim Northover | 6c02ad5 | 2016-10-12 22:49:04 +0000 | [diff] [blame] | 1844 |  | 
|  | 1845 | MachineInstr &CmpMI = *BuildMI(MBB, I, I.getDebugLoc(), TII.get(CmpOpc)) | 
|  | 1846 | .addDef(ZReg) | 
|  | 1847 | .addUse(I.getOperand(2).getReg()) | 
|  | 1848 | .addUse(I.getOperand(3).getReg()); | 
|  | 1849 |  | 
|  | 1850 | MachineInstr &CSetMI = | 
|  | 1851 | *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::CSINCWr)) | 
|  | 1852 | .addDef(I.getOperand(0).getReg()) | 
|  | 1853 | .addUse(AArch64::WZR) | 
|  | 1854 | .addUse(AArch64::WZR) | 
| Kristof Beyls | 2252440 | 2017-01-05 10:16:08 +0000 | [diff] [blame] | 1855 | .addImm(invCC); | 
| Tim Northover | 6c02ad5 | 2016-10-12 22:49:04 +0000 | [diff] [blame] | 1856 |  | 
|  | 1857 | constrainSelectedInstRegOperands(CmpMI, TII, TRI, RBI); | 
|  | 1858 | constrainSelectedInstRegOperands(CSetMI, TII, TRI, RBI); | 
|  | 1859 |  | 
|  | 1860 | I.eraseFromParent(); | 
|  | 1861 | return true; | 
|  | 1862 | } | 
|  | 1863 |  | 
| Tim Northover | 7dd378d | 2016-10-12 22:49:07 +0000 | [diff] [blame] | 1864 | case TargetOpcode::G_FCMP: { | 
| Aditya Nandakumar | 02c602e | 2017-07-31 17:00:16 +0000 | [diff] [blame] | 1865 | if (Ty != LLT::scalar(32)) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 1866 | LLVM_DEBUG(dbgs() << "G_FCMP result has type: " << Ty | 
|  | 1867 | << ", expected: " << LLT::scalar(32) << '\n'); | 
| Tim Northover | 7dd378d | 2016-10-12 22:49:07 +0000 | [diff] [blame] | 1868 | return false; | 
|  | 1869 | } | 
|  | 1870 |  | 
| Jessica Paquette | b73ea75b | 2019-05-28 22:52:49 +0000 | [diff] [blame] | 1871 | unsigned CmpOpc = selectFCMPOpc(I, MRI); | 
|  | 1872 | if (!CmpOpc) | 
| Tim Northover | 7dd378d | 2016-10-12 22:49:07 +0000 | [diff] [blame] | 1873 | return false; | 
| Tim Northover | 7dd378d | 2016-10-12 22:49:07 +0000 | [diff] [blame] | 1874 |  | 
|  | 1875 | // FIXME: regbank | 
|  | 1876 |  | 
|  | 1877 | AArch64CC::CondCode CC1, CC2; | 
|  | 1878 | changeFCMPPredToAArch64CC( | 
|  | 1879 | (CmpInst::Predicate)I.getOperand(1).getPredicate(), CC1, CC2); | 
|  | 1880 |  | 
| Jessica Paquette | b73ea75b | 2019-05-28 22:52:49 +0000 | [diff] [blame] | 1881 | // Partially build the compare. Decide if we need to add a use for the | 
|  | 1882 | // third operand based off whether or not we're comparing against 0.0. | 
|  | 1883 | auto CmpMI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(CmpOpc)) | 
|  | 1884 | .addUse(I.getOperand(2).getReg()); | 
|  | 1885 |  | 
|  | 1886 | // If we don't have an immediate compare, then we need to add a use of the | 
|  | 1887 | // register which wasn't used for the immediate. | 
|  | 1888 | // Note that the immediate will always be the last operand. | 
|  | 1889 | if (CmpOpc != AArch64::FCMPSri && CmpOpc != AArch64::FCMPDri) | 
|  | 1890 | CmpMI = CmpMI.addUse(I.getOperand(3).getReg()); | 
| Tim Northover | 7dd378d | 2016-10-12 22:49:07 +0000 | [diff] [blame] | 1891 |  | 
|  | 1892 | const unsigned DefReg = I.getOperand(0).getReg(); | 
|  | 1893 | unsigned Def1Reg = DefReg; | 
|  | 1894 | if (CC2 != AArch64CC::AL) | 
|  | 1895 | Def1Reg = MRI.createVirtualRegister(&AArch64::GPR32RegClass); | 
|  | 1896 |  | 
|  | 1897 | MachineInstr &CSetMI = | 
|  | 1898 | *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::CSINCWr)) | 
|  | 1899 | .addDef(Def1Reg) | 
|  | 1900 | .addUse(AArch64::WZR) | 
|  | 1901 | .addUse(AArch64::WZR) | 
| Tim Northover | 33a1a0b | 2017-01-17 23:04:01 +0000 | [diff] [blame] | 1902 | .addImm(getInvertedCondCode(CC1)); | 
| Tim Northover | 7dd378d | 2016-10-12 22:49:07 +0000 | [diff] [blame] | 1903 |  | 
|  | 1904 | if (CC2 != AArch64CC::AL) { | 
|  | 1905 | unsigned Def2Reg = MRI.createVirtualRegister(&AArch64::GPR32RegClass); | 
|  | 1906 | MachineInstr &CSet2MI = | 
|  | 1907 | *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::CSINCWr)) | 
|  | 1908 | .addDef(Def2Reg) | 
|  | 1909 | .addUse(AArch64::WZR) | 
|  | 1910 | .addUse(AArch64::WZR) | 
| Tim Northover | 33a1a0b | 2017-01-17 23:04:01 +0000 | [diff] [blame] | 1911 | .addImm(getInvertedCondCode(CC2)); | 
| Tim Northover | 7dd378d | 2016-10-12 22:49:07 +0000 | [diff] [blame] | 1912 | MachineInstr &OrMI = | 
|  | 1913 | *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::ORRWrr)) | 
|  | 1914 | .addDef(DefReg) | 
|  | 1915 | .addUse(Def1Reg) | 
|  | 1916 | .addUse(Def2Reg); | 
|  | 1917 | constrainSelectedInstRegOperands(OrMI, TII, TRI, RBI); | 
|  | 1918 | constrainSelectedInstRegOperands(CSet2MI, TII, TRI, RBI); | 
|  | 1919 | } | 
| Jessica Paquette | b73ea75b | 2019-05-28 22:52:49 +0000 | [diff] [blame] | 1920 | constrainSelectedInstRegOperands(*CmpMI, TII, TRI, RBI); | 
| Tim Northover | 7dd378d | 2016-10-12 22:49:07 +0000 | [diff] [blame] | 1921 | constrainSelectedInstRegOperands(CSetMI, TII, TRI, RBI); | 
|  | 1922 |  | 
|  | 1923 | I.eraseFromParent(); | 
|  | 1924 | return true; | 
|  | 1925 | } | 
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 1926 | case TargetOpcode::G_VASTART: | 
|  | 1927 | return STI.isTargetDarwin() ? selectVaStartDarwin(I, MF, MRI) | 
|  | 1928 | : selectVaStartAAPCS(I, MF, MRI); | 
| Jessica Paquette | 7f6fe7c | 2019-04-29 20:58:17 +0000 | [diff] [blame] | 1929 | case TargetOpcode::G_INTRINSIC: | 
|  | 1930 | return selectIntrinsic(I, MRI); | 
| Amara Emerson | 1f5d994 | 2018-04-25 14:43:59 +0000 | [diff] [blame] | 1931 | case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS: | 
| Jessica Paquette | 22c6215 | 2019-04-02 19:57:26 +0000 | [diff] [blame] | 1932 | return selectIntrinsicWithSideEffects(I, MRI); | 
| Amara Emerson | 1e8c164 | 2018-07-31 00:09:02 +0000 | [diff] [blame] | 1933 | case TargetOpcode::G_IMPLICIT_DEF: { | 
| Justin Bogner | 4fc6966 | 2017-07-12 17:32:32 +0000 | [diff] [blame] | 1934 | I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF)); | 
| Amara Emerson | 58aea52 | 2018-02-02 01:44:43 +0000 | [diff] [blame] | 1935 | const LLT DstTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 1936 | const unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 1937 | const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI); | 
|  | 1938 | const TargetRegisterClass *DstRC = | 
|  | 1939 | getRegClassForTypeOnBank(DstTy, DstRB, RBI); | 
|  | 1940 | RBI.constrainGenericRegister(DstReg, *DstRC, MRI); | 
| Justin Bogner | 4fc6966 | 2017-07-12 17:32:32 +0000 | [diff] [blame] | 1941 | return true; | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1942 | } | 
| Amara Emerson | 1e8c164 | 2018-07-31 00:09:02 +0000 | [diff] [blame] | 1943 | case TargetOpcode::G_BLOCK_ADDR: { | 
|  | 1944 | if (TM.getCodeModel() == CodeModel::Large) { | 
|  | 1945 | materializeLargeCMVal(I, I.getOperand(1).getBlockAddress(), 0); | 
|  | 1946 | I.eraseFromParent(); | 
|  | 1947 | return true; | 
|  | 1948 | } else { | 
|  | 1949 | I.setDesc(TII.get(AArch64::MOVaddrBA)); | 
|  | 1950 | auto MovMI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::MOVaddrBA), | 
|  | 1951 | I.getOperand(0).getReg()) | 
|  | 1952 | .addBlockAddress(I.getOperand(1).getBlockAddress(), | 
|  | 1953 | /* Offset */ 0, AArch64II::MO_PAGE) | 
|  | 1954 | .addBlockAddress( | 
|  | 1955 | I.getOperand(1).getBlockAddress(), /* Offset */ 0, | 
|  | 1956 | AArch64II::MO_NC | AArch64II::MO_PAGEOFF); | 
|  | 1957 | I.eraseFromParent(); | 
|  | 1958 | return constrainSelectedInstRegOperands(*MovMI, TII, TRI, RBI); | 
|  | 1959 | } | 
|  | 1960 | } | 
| Jessica Paquette | 991cb39 | 2019-04-23 20:46:19 +0000 | [diff] [blame] | 1961 | case TargetOpcode::G_INTRINSIC_TRUNC: | 
|  | 1962 | return selectIntrinsicTrunc(I, MRI); | 
| Jessica Paquette | 4fe7574 | 2019-04-23 23:03:03 +0000 | [diff] [blame] | 1963 | case TargetOpcode::G_INTRINSIC_ROUND: | 
|  | 1964 | return selectIntrinsicRound(I, MRI); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 1965 | case TargetOpcode::G_BUILD_VECTOR: | 
|  | 1966 | return selectBuildVector(I, MRI); | 
| Amara Emerson | 8cb186c | 2018-12-20 01:11:04 +0000 | [diff] [blame] | 1967 | case TargetOpcode::G_MERGE_VALUES: | 
|  | 1968 | return selectMergeValues(I, MRI); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 1969 | case TargetOpcode::G_UNMERGE_VALUES: | 
|  | 1970 | return selectUnmergeValues(I, MRI); | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 1971 | case TargetOpcode::G_SHUFFLE_VECTOR: | 
|  | 1972 | return selectShuffleVector(I, MRI); | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 1973 | case TargetOpcode::G_EXTRACT_VECTOR_ELT: | 
|  | 1974 | return selectExtractElt(I, MRI); | 
| Jessica Paquette | 5aff1f4 | 2019-03-14 18:01:30 +0000 | [diff] [blame] | 1975 | case TargetOpcode::G_INSERT_VECTOR_ELT: | 
|  | 1976 | return selectInsertElt(I, MRI); | 
| Amara Emerson | 2ff2298 | 2019-03-14 22:48:15 +0000 | [diff] [blame] | 1977 | case TargetOpcode::G_CONCAT_VECTORS: | 
|  | 1978 | return selectConcatVectors(I, MRI); | 
| Amara Emerson | 1e8c164 | 2018-07-31 00:09:02 +0000 | [diff] [blame] | 1979 | } | 
| Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 1980 |  | 
|  | 1981 | return false; | 
|  | 1982 | } | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 1983 |  | 
| Jessica Paquette | 991cb39 | 2019-04-23 20:46:19 +0000 | [diff] [blame] | 1984 | bool AArch64InstructionSelector::selectIntrinsicTrunc( | 
|  | 1985 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 1986 | const LLT SrcTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 1987 |  | 
|  | 1988 | // Select the correct opcode. | 
|  | 1989 | unsigned Opc = 0; | 
|  | 1990 | if (!SrcTy.isVector()) { | 
|  | 1991 | switch (SrcTy.getSizeInBits()) { | 
|  | 1992 | default: | 
|  | 1993 | case 16: | 
|  | 1994 | Opc = AArch64::FRINTZHr; | 
|  | 1995 | break; | 
|  | 1996 | case 32: | 
|  | 1997 | Opc = AArch64::FRINTZSr; | 
|  | 1998 | break; | 
|  | 1999 | case 64: | 
|  | 2000 | Opc = AArch64::FRINTZDr; | 
|  | 2001 | break; | 
|  | 2002 | } | 
|  | 2003 | } else { | 
|  | 2004 | unsigned NumElts = SrcTy.getNumElements(); | 
|  | 2005 | switch (SrcTy.getElementType().getSizeInBits()) { | 
|  | 2006 | default: | 
|  | 2007 | break; | 
|  | 2008 | case 16: | 
|  | 2009 | if (NumElts == 4) | 
|  | 2010 | Opc = AArch64::FRINTZv4f16; | 
|  | 2011 | else if (NumElts == 8) | 
|  | 2012 | Opc = AArch64::FRINTZv8f16; | 
|  | 2013 | break; | 
|  | 2014 | case 32: | 
|  | 2015 | if (NumElts == 2) | 
|  | 2016 | Opc = AArch64::FRINTZv2f32; | 
|  | 2017 | else if (NumElts == 4) | 
|  | 2018 | Opc = AArch64::FRINTZv4f32; | 
|  | 2019 | break; | 
|  | 2020 | case 64: | 
|  | 2021 | if (NumElts == 2) | 
|  | 2022 | Opc = AArch64::FRINTZv2f64; | 
|  | 2023 | break; | 
|  | 2024 | } | 
|  | 2025 | } | 
|  | 2026 |  | 
|  | 2027 | if (!Opc) { | 
|  | 2028 | // Didn't get an opcode above, bail. | 
|  | 2029 | LLVM_DEBUG(dbgs() << "Unsupported type for G_INTRINSIC_TRUNC!\n"); | 
|  | 2030 | return false; | 
|  | 2031 | } | 
|  | 2032 |  | 
|  | 2033 | // Legalization would have set us up perfectly for this; we just need to | 
|  | 2034 | // set the opcode and move on. | 
|  | 2035 | I.setDesc(TII.get(Opc)); | 
|  | 2036 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 2037 | } | 
|  | 2038 |  | 
| Jessica Paquette | 4fe7574 | 2019-04-23 23:03:03 +0000 | [diff] [blame] | 2039 | bool AArch64InstructionSelector::selectIntrinsicRound( | 
|  | 2040 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 2041 | const LLT SrcTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 2042 |  | 
|  | 2043 | // Select the correct opcode. | 
|  | 2044 | unsigned Opc = 0; | 
|  | 2045 | if (!SrcTy.isVector()) { | 
|  | 2046 | switch (SrcTy.getSizeInBits()) { | 
|  | 2047 | default: | 
|  | 2048 | case 16: | 
|  | 2049 | Opc = AArch64::FRINTAHr; | 
|  | 2050 | break; | 
|  | 2051 | case 32: | 
|  | 2052 | Opc = AArch64::FRINTASr; | 
|  | 2053 | break; | 
|  | 2054 | case 64: | 
|  | 2055 | Opc = AArch64::FRINTADr; | 
|  | 2056 | break; | 
|  | 2057 | } | 
|  | 2058 | } else { | 
|  | 2059 | unsigned NumElts = SrcTy.getNumElements(); | 
|  | 2060 | switch (SrcTy.getElementType().getSizeInBits()) { | 
|  | 2061 | default: | 
|  | 2062 | break; | 
|  | 2063 | case 16: | 
|  | 2064 | if (NumElts == 4) | 
|  | 2065 | Opc = AArch64::FRINTAv4f16; | 
|  | 2066 | else if (NumElts == 8) | 
|  | 2067 | Opc = AArch64::FRINTAv8f16; | 
|  | 2068 | break; | 
|  | 2069 | case 32: | 
|  | 2070 | if (NumElts == 2) | 
|  | 2071 | Opc = AArch64::FRINTAv2f32; | 
|  | 2072 | else if (NumElts == 4) | 
|  | 2073 | Opc = AArch64::FRINTAv4f32; | 
|  | 2074 | break; | 
|  | 2075 | case 64: | 
|  | 2076 | if (NumElts == 2) | 
|  | 2077 | Opc = AArch64::FRINTAv2f64; | 
|  | 2078 | break; | 
|  | 2079 | } | 
|  | 2080 | } | 
|  | 2081 |  | 
|  | 2082 | if (!Opc) { | 
|  | 2083 | // Didn't get an opcode above, bail. | 
|  | 2084 | LLVM_DEBUG(dbgs() << "Unsupported type for G_INTRINSIC_ROUND!\n"); | 
|  | 2085 | return false; | 
|  | 2086 | } | 
|  | 2087 |  | 
|  | 2088 | // Legalization would have set us up perfectly for this; we just need to | 
|  | 2089 | // set the opcode and move on. | 
|  | 2090 | I.setDesc(TII.get(Opc)); | 
|  | 2091 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 2092 | } | 
|  | 2093 |  | 
| Amara Emerson | 9bf092d | 2019-04-09 21:22:43 +0000 | [diff] [blame] | 2094 | bool AArch64InstructionSelector::selectVectorICmp( | 
|  | 2095 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 2096 | unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 2097 | LLT DstTy = MRI.getType(DstReg); | 
|  | 2098 | unsigned SrcReg = I.getOperand(2).getReg(); | 
|  | 2099 | unsigned Src2Reg = I.getOperand(3).getReg(); | 
|  | 2100 | LLT SrcTy = MRI.getType(SrcReg); | 
|  | 2101 |  | 
|  | 2102 | unsigned SrcEltSize = SrcTy.getElementType().getSizeInBits(); | 
|  | 2103 | unsigned NumElts = DstTy.getNumElements(); | 
|  | 2104 |  | 
|  | 2105 | // First index is element size, 0 == 8b, 1 == 16b, 2 == 32b, 3 == 64b | 
|  | 2106 | // Second index is num elts, 0 == v2, 1 == v4, 2 == v8, 3 == v16 | 
|  | 2107 | // Third index is cc opcode: | 
|  | 2108 | // 0 == eq | 
|  | 2109 | // 1 == ugt | 
|  | 2110 | // 2 == uge | 
|  | 2111 | // 3 == ult | 
|  | 2112 | // 4 == ule | 
|  | 2113 | // 5 == sgt | 
|  | 2114 | // 6 == sge | 
|  | 2115 | // 7 == slt | 
|  | 2116 | // 8 == sle | 
|  | 2117 | // ne is done by negating 'eq' result. | 
|  | 2118 |  | 
|  | 2119 | // This table below assumes that for some comparisons the operands will be | 
|  | 2120 | // commuted. | 
|  | 2121 | // ult op == commute + ugt op | 
|  | 2122 | // ule op == commute + uge op | 
|  | 2123 | // slt op == commute + sgt op | 
|  | 2124 | // sle op == commute + sge op | 
|  | 2125 | unsigned PredIdx = 0; | 
|  | 2126 | bool SwapOperands = false; | 
|  | 2127 | CmpInst::Predicate Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate(); | 
|  | 2128 | switch (Pred) { | 
|  | 2129 | case CmpInst::ICMP_NE: | 
|  | 2130 | case CmpInst::ICMP_EQ: | 
|  | 2131 | PredIdx = 0; | 
|  | 2132 | break; | 
|  | 2133 | case CmpInst::ICMP_UGT: | 
|  | 2134 | PredIdx = 1; | 
|  | 2135 | break; | 
|  | 2136 | case CmpInst::ICMP_UGE: | 
|  | 2137 | PredIdx = 2; | 
|  | 2138 | break; | 
|  | 2139 | case CmpInst::ICMP_ULT: | 
|  | 2140 | PredIdx = 3; | 
|  | 2141 | SwapOperands = true; | 
|  | 2142 | break; | 
|  | 2143 | case CmpInst::ICMP_ULE: | 
|  | 2144 | PredIdx = 4; | 
|  | 2145 | SwapOperands = true; | 
|  | 2146 | break; | 
|  | 2147 | case CmpInst::ICMP_SGT: | 
|  | 2148 | PredIdx = 5; | 
|  | 2149 | break; | 
|  | 2150 | case CmpInst::ICMP_SGE: | 
|  | 2151 | PredIdx = 6; | 
|  | 2152 | break; | 
|  | 2153 | case CmpInst::ICMP_SLT: | 
|  | 2154 | PredIdx = 7; | 
|  | 2155 | SwapOperands = true; | 
|  | 2156 | break; | 
|  | 2157 | case CmpInst::ICMP_SLE: | 
|  | 2158 | PredIdx = 8; | 
|  | 2159 | SwapOperands = true; | 
|  | 2160 | break; | 
|  | 2161 | default: | 
|  | 2162 | llvm_unreachable("Unhandled icmp predicate"); | 
|  | 2163 | return false; | 
|  | 2164 | } | 
|  | 2165 |  | 
|  | 2166 | // This table obviously should be tablegen'd when we have our GISel native | 
|  | 2167 | // tablegen selector. | 
|  | 2168 |  | 
|  | 2169 | static const unsigned OpcTable[4][4][9] = { | 
|  | 2170 | { | 
|  | 2171 | {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2172 | 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2173 | 0 /* invalid */}, | 
|  | 2174 | {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2175 | 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2176 | 0 /* invalid */}, | 
|  | 2177 | {AArch64::CMEQv8i8, AArch64::CMHIv8i8, AArch64::CMHSv8i8, | 
|  | 2178 | AArch64::CMHIv8i8, AArch64::CMHSv8i8, AArch64::CMGTv8i8, | 
|  | 2179 | AArch64::CMGEv8i8, AArch64::CMGTv8i8, AArch64::CMGEv8i8}, | 
|  | 2180 | {AArch64::CMEQv16i8, AArch64::CMHIv16i8, AArch64::CMHSv16i8, | 
|  | 2181 | AArch64::CMHIv16i8, AArch64::CMHSv16i8, AArch64::CMGTv16i8, | 
|  | 2182 | AArch64::CMGEv16i8, AArch64::CMGTv16i8, AArch64::CMGEv16i8} | 
|  | 2183 | }, | 
|  | 2184 | { | 
|  | 2185 | {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2186 | 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2187 | 0 /* invalid */}, | 
|  | 2188 | {AArch64::CMEQv4i16, AArch64::CMHIv4i16, AArch64::CMHSv4i16, | 
|  | 2189 | AArch64::CMHIv4i16, AArch64::CMHSv4i16, AArch64::CMGTv4i16, | 
|  | 2190 | AArch64::CMGEv4i16, AArch64::CMGTv4i16, AArch64::CMGEv4i16}, | 
|  | 2191 | {AArch64::CMEQv8i16, AArch64::CMHIv8i16, AArch64::CMHSv8i16, | 
|  | 2192 | AArch64::CMHIv8i16, AArch64::CMHSv8i16, AArch64::CMGTv8i16, | 
|  | 2193 | AArch64::CMGEv8i16, AArch64::CMGTv8i16, AArch64::CMGEv8i16}, | 
|  | 2194 | {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2195 | 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2196 | 0 /* invalid */} | 
|  | 2197 | }, | 
|  | 2198 | { | 
|  | 2199 | {AArch64::CMEQv2i32, AArch64::CMHIv2i32, AArch64::CMHSv2i32, | 
|  | 2200 | AArch64::CMHIv2i32, AArch64::CMHSv2i32, AArch64::CMGTv2i32, | 
|  | 2201 | AArch64::CMGEv2i32, AArch64::CMGTv2i32, AArch64::CMGEv2i32}, | 
|  | 2202 | {AArch64::CMEQv4i32, AArch64::CMHIv4i32, AArch64::CMHSv4i32, | 
|  | 2203 | AArch64::CMHIv4i32, AArch64::CMHSv4i32, AArch64::CMGTv4i32, | 
|  | 2204 | AArch64::CMGEv4i32, AArch64::CMGTv4i32, AArch64::CMGEv4i32}, | 
|  | 2205 | {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2206 | 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2207 | 0 /* invalid */}, | 
|  | 2208 | {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2209 | 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2210 | 0 /* invalid */} | 
|  | 2211 | }, | 
|  | 2212 | { | 
|  | 2213 | {AArch64::CMEQv2i64, AArch64::CMHIv2i64, AArch64::CMHSv2i64, | 
|  | 2214 | AArch64::CMHIv2i64, AArch64::CMHSv2i64, AArch64::CMGTv2i64, | 
|  | 2215 | AArch64::CMGEv2i64, AArch64::CMGTv2i64, AArch64::CMGEv2i64}, | 
|  | 2216 | {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2217 | 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2218 | 0 /* invalid */}, | 
|  | 2219 | {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2220 | 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2221 | 0 /* invalid */}, | 
|  | 2222 | {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2223 | 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, | 
|  | 2224 | 0 /* invalid */} | 
|  | 2225 | }, | 
|  | 2226 | }; | 
|  | 2227 | unsigned EltIdx = Log2_32(SrcEltSize / 8); | 
|  | 2228 | unsigned NumEltsIdx = Log2_32(NumElts / 2); | 
|  | 2229 | unsigned Opc = OpcTable[EltIdx][NumEltsIdx][PredIdx]; | 
|  | 2230 | if (!Opc) { | 
|  | 2231 | LLVM_DEBUG(dbgs() << "Could not map G_ICMP to cmp opcode"); | 
|  | 2232 | return false; | 
|  | 2233 | } | 
|  | 2234 |  | 
|  | 2235 | const RegisterBank &VecRB = *RBI.getRegBank(SrcReg, MRI, TRI); | 
|  | 2236 | const TargetRegisterClass *SrcRC = | 
|  | 2237 | getRegClassForTypeOnBank(SrcTy, VecRB, RBI, true); | 
|  | 2238 | if (!SrcRC) { | 
|  | 2239 | LLVM_DEBUG(dbgs() << "Could not determine source register class.\n"); | 
|  | 2240 | return false; | 
|  | 2241 | } | 
|  | 2242 |  | 
|  | 2243 | unsigned NotOpc = Pred == ICmpInst::ICMP_NE ? AArch64::NOTv8i8 : 0; | 
|  | 2244 | if (SrcTy.getSizeInBits() == 128) | 
|  | 2245 | NotOpc = NotOpc ? AArch64::NOTv16i8 : 0; | 
|  | 2246 |  | 
|  | 2247 | if (SwapOperands) | 
|  | 2248 | std::swap(SrcReg, Src2Reg); | 
|  | 2249 |  | 
|  | 2250 | MachineIRBuilder MIB(I); | 
|  | 2251 | auto Cmp = MIB.buildInstr(Opc, {SrcRC}, {SrcReg, Src2Reg}); | 
|  | 2252 | constrainSelectedInstRegOperands(*Cmp, TII, TRI, RBI); | 
|  | 2253 |  | 
|  | 2254 | // Invert if we had a 'ne' cc. | 
|  | 2255 | if (NotOpc) { | 
|  | 2256 | Cmp = MIB.buildInstr(NotOpc, {DstReg}, {Cmp}); | 
|  | 2257 | constrainSelectedInstRegOperands(*Cmp, TII, TRI, RBI); | 
|  | 2258 | } else { | 
|  | 2259 | MIB.buildCopy(DstReg, Cmp.getReg(0)); | 
|  | 2260 | } | 
|  | 2261 | RBI.constrainGenericRegister(DstReg, *SrcRC, MRI); | 
|  | 2262 | I.eraseFromParent(); | 
|  | 2263 | return true; | 
|  | 2264 | } | 
|  | 2265 |  | 
| Amara Emerson | 6bcfa1c | 2019-02-25 18:52:54 +0000 | [diff] [blame] | 2266 | MachineInstr *AArch64InstructionSelector::emitScalarToVector( | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 2267 | unsigned EltSize, const TargetRegisterClass *DstRC, unsigned Scalar, | 
| Amara Emerson | 6bcfa1c | 2019-02-25 18:52:54 +0000 | [diff] [blame] | 2268 | MachineIRBuilder &MIRBuilder) const { | 
|  | 2269 | auto Undef = MIRBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF, {DstRC}, {}); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 2270 |  | 
|  | 2271 | auto BuildFn = [&](unsigned SubregIndex) { | 
| Amara Emerson | 6bcfa1c | 2019-02-25 18:52:54 +0000 | [diff] [blame] | 2272 | auto Ins = | 
|  | 2273 | MIRBuilder | 
|  | 2274 | .buildInstr(TargetOpcode::INSERT_SUBREG, {DstRC}, {Undef, Scalar}) | 
|  | 2275 | .addImm(SubregIndex); | 
|  | 2276 | constrainSelectedInstRegOperands(*Undef, TII, TRI, RBI); | 
|  | 2277 | constrainSelectedInstRegOperands(*Ins, TII, TRI, RBI); | 
|  | 2278 | return &*Ins; | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 2279 | }; | 
|  | 2280 |  | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 2281 | switch (EltSize) { | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 2282 | case 16: | 
|  | 2283 | return BuildFn(AArch64::hsub); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 2284 | case 32: | 
|  | 2285 | return BuildFn(AArch64::ssub); | 
|  | 2286 | case 64: | 
|  | 2287 | return BuildFn(AArch64::dsub); | 
|  | 2288 | default: | 
| Amara Emerson | 6bcfa1c | 2019-02-25 18:52:54 +0000 | [diff] [blame] | 2289 | return nullptr; | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 2290 | } | 
|  | 2291 | } | 
|  | 2292 |  | 
| Amara Emerson | 8cb186c | 2018-12-20 01:11:04 +0000 | [diff] [blame] | 2293 | bool AArch64InstructionSelector::selectMergeValues( | 
|  | 2294 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 2295 | assert(I.getOpcode() == TargetOpcode::G_MERGE_VALUES && "unexpected opcode"); | 
|  | 2296 | const LLT DstTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 2297 | const LLT SrcTy = MRI.getType(I.getOperand(1).getReg()); | 
|  | 2298 | assert(!DstTy.isVector() && !SrcTy.isVector() && "invalid merge operation"); | 
|  | 2299 |  | 
|  | 2300 | // At the moment we only support merging two s32s into an s64. | 
|  | 2301 | if (I.getNumOperands() != 3) | 
|  | 2302 | return false; | 
|  | 2303 | if (DstTy.getSizeInBits() != 64 || SrcTy.getSizeInBits() != 32) | 
|  | 2304 | return false; | 
|  | 2305 | const RegisterBank &RB = *RBI.getRegBank(I.getOperand(1).getReg(), MRI, TRI); | 
|  | 2306 | if (RB.getID() != AArch64::GPRRegBankID) | 
|  | 2307 | return false; | 
|  | 2308 |  | 
|  | 2309 | auto *DstRC = &AArch64::GPR64RegClass; | 
|  | 2310 | unsigned SubToRegDef = MRI.createVirtualRegister(DstRC); | 
|  | 2311 | MachineInstr &SubRegMI = *BuildMI(*I.getParent(), I, I.getDebugLoc(), | 
|  | 2312 | TII.get(TargetOpcode::SUBREG_TO_REG)) | 
|  | 2313 | .addDef(SubToRegDef) | 
|  | 2314 | .addImm(0) | 
|  | 2315 | .addUse(I.getOperand(1).getReg()) | 
|  | 2316 | .addImm(AArch64::sub_32); | 
|  | 2317 | unsigned SubToRegDef2 = MRI.createVirtualRegister(DstRC); | 
|  | 2318 | // Need to anyext the second scalar before we can use bfm | 
|  | 2319 | MachineInstr &SubRegMI2 = *BuildMI(*I.getParent(), I, I.getDebugLoc(), | 
|  | 2320 | TII.get(TargetOpcode::SUBREG_TO_REG)) | 
|  | 2321 | .addDef(SubToRegDef2) | 
|  | 2322 | .addImm(0) | 
|  | 2323 | .addUse(I.getOperand(2).getReg()) | 
|  | 2324 | .addImm(AArch64::sub_32); | 
| Amara Emerson | 8cb186c | 2018-12-20 01:11:04 +0000 | [diff] [blame] | 2325 | MachineInstr &BFM = | 
|  | 2326 | *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AArch64::BFMXri)) | 
| Amara Emerson | 321bfb2 | 2018-12-20 03:27:42 +0000 | [diff] [blame] | 2327 | .addDef(I.getOperand(0).getReg()) | 
| Amara Emerson | 8cb186c | 2018-12-20 01:11:04 +0000 | [diff] [blame] | 2328 | .addUse(SubToRegDef) | 
|  | 2329 | .addUse(SubToRegDef2) | 
|  | 2330 | .addImm(32) | 
|  | 2331 | .addImm(31); | 
|  | 2332 | constrainSelectedInstRegOperands(SubRegMI, TII, TRI, RBI); | 
|  | 2333 | constrainSelectedInstRegOperands(SubRegMI2, TII, TRI, RBI); | 
|  | 2334 | constrainSelectedInstRegOperands(BFM, TII, TRI, RBI); | 
|  | 2335 | I.eraseFromParent(); | 
|  | 2336 | return true; | 
|  | 2337 | } | 
|  | 2338 |  | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2339 | static bool getLaneCopyOpcode(unsigned &CopyOpc, unsigned &ExtractSubReg, | 
|  | 2340 | const unsigned EltSize) { | 
|  | 2341 | // Choose a lane copy opcode and subregister based off of the size of the | 
|  | 2342 | // vector's elements. | 
|  | 2343 | switch (EltSize) { | 
|  | 2344 | case 16: | 
|  | 2345 | CopyOpc = AArch64::CPYi16; | 
|  | 2346 | ExtractSubReg = AArch64::hsub; | 
|  | 2347 | break; | 
|  | 2348 | case 32: | 
|  | 2349 | CopyOpc = AArch64::CPYi32; | 
|  | 2350 | ExtractSubReg = AArch64::ssub; | 
|  | 2351 | break; | 
|  | 2352 | case 64: | 
|  | 2353 | CopyOpc = AArch64::CPYi64; | 
|  | 2354 | ExtractSubReg = AArch64::dsub; | 
|  | 2355 | break; | 
|  | 2356 | default: | 
|  | 2357 | // Unknown size, bail out. | 
|  | 2358 | LLVM_DEBUG(dbgs() << "Elt size '" << EltSize << "' unsupported.\n"); | 
|  | 2359 | return false; | 
|  | 2360 | } | 
|  | 2361 | return true; | 
|  | 2362 | } | 
|  | 2363 |  | 
| Amara Emerson | d61b89b | 2019-03-14 22:48:18 +0000 | [diff] [blame] | 2364 | MachineInstr *AArch64InstructionSelector::emitExtractVectorElt( | 
|  | 2365 | Optional<unsigned> DstReg, const RegisterBank &DstRB, LLT ScalarTy, | 
|  | 2366 | unsigned VecReg, unsigned LaneIdx, MachineIRBuilder &MIRBuilder) const { | 
|  | 2367 | MachineRegisterInfo &MRI = *MIRBuilder.getMRI(); | 
|  | 2368 | unsigned CopyOpc = 0; | 
|  | 2369 | unsigned ExtractSubReg = 0; | 
|  | 2370 | if (!getLaneCopyOpcode(CopyOpc, ExtractSubReg, ScalarTy.getSizeInBits())) { | 
|  | 2371 | LLVM_DEBUG( | 
|  | 2372 | dbgs() << "Couldn't determine lane copy opcode for instruction.\n"); | 
|  | 2373 | return nullptr; | 
|  | 2374 | } | 
|  | 2375 |  | 
|  | 2376 | const TargetRegisterClass *DstRC = | 
|  | 2377 | getRegClassForTypeOnBank(ScalarTy, DstRB, RBI, true); | 
|  | 2378 | if (!DstRC) { | 
|  | 2379 | LLVM_DEBUG(dbgs() << "Could not determine destination register class.\n"); | 
|  | 2380 | return nullptr; | 
|  | 2381 | } | 
|  | 2382 |  | 
|  | 2383 | const RegisterBank &VecRB = *RBI.getRegBank(VecReg, MRI, TRI); | 
|  | 2384 | const LLT &VecTy = MRI.getType(VecReg); | 
|  | 2385 | const TargetRegisterClass *VecRC = | 
|  | 2386 | getRegClassForTypeOnBank(VecTy, VecRB, RBI, true); | 
|  | 2387 | if (!VecRC) { | 
|  | 2388 | LLVM_DEBUG(dbgs() << "Could not determine source register class.\n"); | 
|  | 2389 | return nullptr; | 
|  | 2390 | } | 
|  | 2391 |  | 
|  | 2392 | // The register that we're going to copy into. | 
|  | 2393 | unsigned InsertReg = VecReg; | 
|  | 2394 | if (!DstReg) | 
|  | 2395 | DstReg = MRI.createVirtualRegister(DstRC); | 
|  | 2396 | // If the lane index is 0, we just use a subregister COPY. | 
|  | 2397 | if (LaneIdx == 0) { | 
| Amara Emerson | 8627178 | 2019-03-18 19:20:10 +0000 | [diff] [blame] | 2398 | auto Copy = MIRBuilder.buildInstr(TargetOpcode::COPY, {*DstReg}, {}) | 
|  | 2399 | .addReg(VecReg, 0, ExtractSubReg); | 
| Amara Emerson | d61b89b | 2019-03-14 22:48:18 +0000 | [diff] [blame] | 2400 | RBI.constrainGenericRegister(*DstReg, *DstRC, MRI); | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 2401 | return &*Copy; | 
| Amara Emerson | d61b89b | 2019-03-14 22:48:18 +0000 | [diff] [blame] | 2402 | } | 
|  | 2403 |  | 
|  | 2404 | // Lane copies require 128-bit wide registers. If we're dealing with an | 
|  | 2405 | // unpacked vector, then we need to move up to that width. Insert an implicit | 
|  | 2406 | // def and a subregister insert to get us there. | 
|  | 2407 | if (VecTy.getSizeInBits() != 128) { | 
|  | 2408 | MachineInstr *ScalarToVector = emitScalarToVector( | 
|  | 2409 | VecTy.getSizeInBits(), &AArch64::FPR128RegClass, VecReg, MIRBuilder); | 
|  | 2410 | if (!ScalarToVector) | 
|  | 2411 | return nullptr; | 
|  | 2412 | InsertReg = ScalarToVector->getOperand(0).getReg(); | 
|  | 2413 | } | 
|  | 2414 |  | 
|  | 2415 | MachineInstr *LaneCopyMI = | 
|  | 2416 | MIRBuilder.buildInstr(CopyOpc, {*DstReg}, {InsertReg}).addImm(LaneIdx); | 
|  | 2417 | constrainSelectedInstRegOperands(*LaneCopyMI, TII, TRI, RBI); | 
|  | 2418 |  | 
|  | 2419 | // Make sure that we actually constrain the initial copy. | 
|  | 2420 | RBI.constrainGenericRegister(*DstReg, *DstRC, MRI); | 
|  | 2421 | return LaneCopyMI; | 
|  | 2422 | } | 
|  | 2423 |  | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2424 | bool AArch64InstructionSelector::selectExtractElt( | 
|  | 2425 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 2426 | assert(I.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT && | 
|  | 2427 | "unexpected opcode!"); | 
|  | 2428 | unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 2429 | const LLT NarrowTy = MRI.getType(DstReg); | 
|  | 2430 | const unsigned SrcReg = I.getOperand(1).getReg(); | 
|  | 2431 | const LLT WideTy = MRI.getType(SrcReg); | 
| Amara Emerson | d61b89b | 2019-03-14 22:48:18 +0000 | [diff] [blame] | 2432 | (void)WideTy; | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2433 | assert(WideTy.getSizeInBits() >= NarrowTy.getSizeInBits() && | 
|  | 2434 | "source register size too small!"); | 
|  | 2435 | assert(NarrowTy.isScalar() && "cannot extract vector into vector!"); | 
|  | 2436 |  | 
|  | 2437 | // Need the lane index to determine the correct copy opcode. | 
|  | 2438 | MachineOperand &LaneIdxOp = I.getOperand(2); | 
|  | 2439 | assert(LaneIdxOp.isReg() && "Lane index operand was not a register?"); | 
|  | 2440 |  | 
|  | 2441 | if (RBI.getRegBank(DstReg, MRI, TRI)->getID() != AArch64::FPRRegBankID) { | 
|  | 2442 | LLVM_DEBUG(dbgs() << "Cannot extract into GPR.\n"); | 
|  | 2443 | return false; | 
|  | 2444 | } | 
|  | 2445 |  | 
| Jessica Paquette | bb1aced | 2019-03-13 21:19:29 +0000 | [diff] [blame] | 2446 | // Find the index to extract from. | 
| Jessica Paquette | 76f64b6 | 2019-04-26 21:53:13 +0000 | [diff] [blame] | 2447 | auto VRegAndVal = getConstantVRegValWithLookThrough(LaneIdxOp.getReg(), MRI); | 
|  | 2448 | if (!VRegAndVal) | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2449 | return false; | 
| Jessica Paquette | 76f64b6 | 2019-04-26 21:53:13 +0000 | [diff] [blame] | 2450 | unsigned LaneIdx = VRegAndVal->Value; | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2451 |  | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2452 | MachineIRBuilder MIRBuilder(I); | 
|  | 2453 |  | 
| Amara Emerson | d61b89b | 2019-03-14 22:48:18 +0000 | [diff] [blame] | 2454 | const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI); | 
|  | 2455 | MachineInstr *Extract = emitExtractVectorElt(DstReg, DstRB, NarrowTy, SrcReg, | 
|  | 2456 | LaneIdx, MIRBuilder); | 
|  | 2457 | if (!Extract) | 
|  | 2458 | return false; | 
|  | 2459 |  | 
|  | 2460 | I.eraseFromParent(); | 
|  | 2461 | return true; | 
|  | 2462 | } | 
|  | 2463 |  | 
|  | 2464 | bool AArch64InstructionSelector::selectSplitVectorUnmerge( | 
|  | 2465 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 2466 | unsigned NumElts = I.getNumOperands() - 1; | 
|  | 2467 | unsigned SrcReg = I.getOperand(NumElts).getReg(); | 
|  | 2468 | const LLT NarrowTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 2469 | const LLT SrcTy = MRI.getType(SrcReg); | 
|  | 2470 |  | 
|  | 2471 | assert(NarrowTy.isVector() && "Expected an unmerge into vectors"); | 
|  | 2472 | if (SrcTy.getSizeInBits() > 128) { | 
|  | 2473 | LLVM_DEBUG(dbgs() << "Unexpected vector type for vec split unmerge"); | 
|  | 2474 | return false; | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2475 | } | 
|  | 2476 |  | 
| Amara Emerson | d61b89b | 2019-03-14 22:48:18 +0000 | [diff] [blame] | 2477 | MachineIRBuilder MIB(I); | 
|  | 2478 |  | 
|  | 2479 | // We implement a split vector operation by treating the sub-vectors as | 
|  | 2480 | // scalars and extracting them. | 
|  | 2481 | const RegisterBank &DstRB = | 
|  | 2482 | *RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI); | 
|  | 2483 | for (unsigned OpIdx = 0; OpIdx < NumElts; ++OpIdx) { | 
|  | 2484 | unsigned Dst = I.getOperand(OpIdx).getReg(); | 
|  | 2485 | MachineInstr *Extract = | 
|  | 2486 | emitExtractVectorElt(Dst, DstRB, NarrowTy, SrcReg, OpIdx, MIB); | 
|  | 2487 | if (!Extract) | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2488 | return false; | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2489 | } | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2490 | I.eraseFromParent(); | 
|  | 2491 | return true; | 
|  | 2492 | } | 
|  | 2493 |  | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 2494 | bool AArch64InstructionSelector::selectUnmergeValues( | 
|  | 2495 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 2496 | assert(I.getOpcode() == TargetOpcode::G_UNMERGE_VALUES && | 
|  | 2497 | "unexpected opcode"); | 
|  | 2498 |  | 
|  | 2499 | // TODO: Handle unmerging into GPRs and from scalars to scalars. | 
|  | 2500 | if (RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI)->getID() != | 
|  | 2501 | AArch64::FPRRegBankID || | 
|  | 2502 | RBI.getRegBank(I.getOperand(1).getReg(), MRI, TRI)->getID() != | 
|  | 2503 | AArch64::FPRRegBankID) { | 
|  | 2504 | LLVM_DEBUG(dbgs() << "Unmerging vector-to-gpr and scalar-to-scalar " | 
|  | 2505 | "currently unsupported.\n"); | 
|  | 2506 | return false; | 
|  | 2507 | } | 
|  | 2508 |  | 
|  | 2509 | // The last operand is the vector source register, and every other operand is | 
|  | 2510 | // a register to unpack into. | 
|  | 2511 | unsigned NumElts = I.getNumOperands() - 1; | 
|  | 2512 | unsigned SrcReg = I.getOperand(NumElts).getReg(); | 
|  | 2513 | const LLT NarrowTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 2514 | const LLT WideTy = MRI.getType(SrcReg); | 
| Benjamin Kramer | 653020d | 2019-01-24 23:45:07 +0000 | [diff] [blame] | 2515 | (void)WideTy; | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 2516 | assert(WideTy.isVector() && "can only unmerge from vector types!"); | 
|  | 2517 | assert(WideTy.getSizeInBits() > NarrowTy.getSizeInBits() && | 
|  | 2518 | "source register size too small!"); | 
|  | 2519 |  | 
| Amara Emerson | d61b89b | 2019-03-14 22:48:18 +0000 | [diff] [blame] | 2520 | if (!NarrowTy.isScalar()) | 
|  | 2521 | return selectSplitVectorUnmerge(I, MRI); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 2522 |  | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 2523 | MachineIRBuilder MIB(I); | 
|  | 2524 |  | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 2525 | // Choose a lane copy opcode and subregister based off of the size of the | 
|  | 2526 | // vector's elements. | 
|  | 2527 | unsigned CopyOpc = 0; | 
|  | 2528 | unsigned ExtractSubReg = 0; | 
| Jessica Paquette | 607774c | 2019-03-11 22:18:01 +0000 | [diff] [blame] | 2529 | if (!getLaneCopyOpcode(CopyOpc, ExtractSubReg, NarrowTy.getSizeInBits())) | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 2530 | return false; | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 2531 |  | 
|  | 2532 | // Set up for the lane copies. | 
|  | 2533 | MachineBasicBlock &MBB = *I.getParent(); | 
|  | 2534 |  | 
|  | 2535 | // Stores the registers we'll be copying from. | 
|  | 2536 | SmallVector<unsigned, 4> InsertRegs; | 
|  | 2537 |  | 
|  | 2538 | // We'll use the first register twice, so we only need NumElts-1 registers. | 
|  | 2539 | unsigned NumInsertRegs = NumElts - 1; | 
|  | 2540 |  | 
|  | 2541 | // If our elements fit into exactly 128 bits, then we can copy from the source | 
|  | 2542 | // directly. Otherwise, we need to do a bit of setup with some subregister | 
|  | 2543 | // inserts. | 
|  | 2544 | if (NarrowTy.getSizeInBits() * NumElts == 128) { | 
|  | 2545 | InsertRegs = SmallVector<unsigned, 4>(NumInsertRegs, SrcReg); | 
|  | 2546 | } else { | 
|  | 2547 | // No. We have to perform subregister inserts. For each insert, create an | 
|  | 2548 | // implicit def and a subregister insert, and save the register we create. | 
|  | 2549 | for (unsigned Idx = 0; Idx < NumInsertRegs; ++Idx) { | 
|  | 2550 | unsigned ImpDefReg = MRI.createVirtualRegister(&AArch64::FPR128RegClass); | 
|  | 2551 | MachineInstr &ImpDefMI = | 
|  | 2552 | *BuildMI(MBB, I, I.getDebugLoc(), TII.get(TargetOpcode::IMPLICIT_DEF), | 
|  | 2553 | ImpDefReg); | 
|  | 2554 |  | 
|  | 2555 | // Now, create the subregister insert from SrcReg. | 
|  | 2556 | unsigned InsertReg = MRI.createVirtualRegister(&AArch64::FPR128RegClass); | 
|  | 2557 | MachineInstr &InsMI = | 
|  | 2558 | *BuildMI(MBB, I, I.getDebugLoc(), | 
|  | 2559 | TII.get(TargetOpcode::INSERT_SUBREG), InsertReg) | 
|  | 2560 | .addUse(ImpDefReg) | 
|  | 2561 | .addUse(SrcReg) | 
|  | 2562 | .addImm(AArch64::dsub); | 
|  | 2563 |  | 
|  | 2564 | constrainSelectedInstRegOperands(ImpDefMI, TII, TRI, RBI); | 
|  | 2565 | constrainSelectedInstRegOperands(InsMI, TII, TRI, RBI); | 
|  | 2566 |  | 
|  | 2567 | // Save the register so that we can copy from it after. | 
|  | 2568 | InsertRegs.push_back(InsertReg); | 
|  | 2569 | } | 
|  | 2570 | } | 
|  | 2571 |  | 
|  | 2572 | // Now that we've created any necessary subregister inserts, we can | 
|  | 2573 | // create the copies. | 
|  | 2574 | // | 
|  | 2575 | // Perform the first copy separately as a subregister copy. | 
|  | 2576 | unsigned CopyTo = I.getOperand(0).getReg(); | 
| Amara Emerson | 8627178 | 2019-03-18 19:20:10 +0000 | [diff] [blame] | 2577 | auto FirstCopy = MIB.buildInstr(TargetOpcode::COPY, {CopyTo}, {}) | 
|  | 2578 | .addReg(InsertRegs[0], 0, ExtractSubReg); | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 2579 | constrainSelectedInstRegOperands(*FirstCopy, TII, TRI, RBI); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 2580 |  | 
|  | 2581 | // Now, perform the remaining copies as vector lane copies. | 
|  | 2582 | unsigned LaneIdx = 1; | 
|  | 2583 | for (unsigned InsReg : InsertRegs) { | 
|  | 2584 | unsigned CopyTo = I.getOperand(LaneIdx).getReg(); | 
|  | 2585 | MachineInstr &CopyInst = | 
|  | 2586 | *BuildMI(MBB, I, I.getDebugLoc(), TII.get(CopyOpc), CopyTo) | 
|  | 2587 | .addUse(InsReg) | 
|  | 2588 | .addImm(LaneIdx); | 
|  | 2589 | constrainSelectedInstRegOperands(CopyInst, TII, TRI, RBI); | 
|  | 2590 | ++LaneIdx; | 
|  | 2591 | } | 
|  | 2592 |  | 
|  | 2593 | // Separately constrain the first copy's destination. Because of the | 
|  | 2594 | // limitation in constrainOperandRegClass, we can't guarantee that this will | 
|  | 2595 | // actually be constrained. So, do it ourselves using the second operand. | 
|  | 2596 | const TargetRegisterClass *RC = | 
|  | 2597 | MRI.getRegClassOrNull(I.getOperand(1).getReg()); | 
|  | 2598 | if (!RC) { | 
|  | 2599 | LLVM_DEBUG(dbgs() << "Couldn't constrain copy destination.\n"); | 
|  | 2600 | return false; | 
|  | 2601 | } | 
|  | 2602 |  | 
|  | 2603 | RBI.constrainGenericRegister(CopyTo, *RC, MRI); | 
|  | 2604 | I.eraseFromParent(); | 
|  | 2605 | return true; | 
|  | 2606 | } | 
|  | 2607 |  | 
| Amara Emerson | 2ff2298 | 2019-03-14 22:48:15 +0000 | [diff] [blame] | 2608 | bool AArch64InstructionSelector::selectConcatVectors( | 
|  | 2609 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 2610 | assert(I.getOpcode() == TargetOpcode::G_CONCAT_VECTORS && | 
|  | 2611 | "Unexpected opcode"); | 
|  | 2612 | unsigned Dst = I.getOperand(0).getReg(); | 
|  | 2613 | unsigned Op1 = I.getOperand(1).getReg(); | 
|  | 2614 | unsigned Op2 = I.getOperand(2).getReg(); | 
|  | 2615 | MachineIRBuilder MIRBuilder(I); | 
|  | 2616 | MachineInstr *ConcatMI = emitVectorConcat(Dst, Op1, Op2, MIRBuilder); | 
|  | 2617 | if (!ConcatMI) | 
|  | 2618 | return false; | 
|  | 2619 | I.eraseFromParent(); | 
|  | 2620 | return true; | 
|  | 2621 | } | 
|  | 2622 |  | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 2623 | void AArch64InstructionSelector::collectShuffleMaskIndices( | 
|  | 2624 | MachineInstr &I, MachineRegisterInfo &MRI, | 
| Amara Emerson | 2806fd0 | 2019-04-12 21:31:21 +0000 | [diff] [blame] | 2625 | SmallVectorImpl<Optional<int>> &Idxs) const { | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 2626 | MachineInstr *MaskDef = MRI.getVRegDef(I.getOperand(3).getReg()); | 
|  | 2627 | assert( | 
|  | 2628 | MaskDef->getOpcode() == TargetOpcode::G_BUILD_VECTOR && | 
|  | 2629 | "G_SHUFFLE_VECTOR should have a constant mask operand as G_BUILD_VECTOR"); | 
|  | 2630 | // Find the constant indices. | 
|  | 2631 | for (unsigned i = 1, e = MaskDef->getNumOperands(); i < e; ++i) { | 
|  | 2632 | MachineInstr *ScalarDef = MRI.getVRegDef(MaskDef->getOperand(i).getReg()); | 
|  | 2633 | assert(ScalarDef && "Could not find vreg def of shufflevec index op"); | 
|  | 2634 | // Look through copies. | 
|  | 2635 | while (ScalarDef->getOpcode() == TargetOpcode::COPY) { | 
|  | 2636 | ScalarDef = MRI.getVRegDef(ScalarDef->getOperand(1).getReg()); | 
|  | 2637 | assert(ScalarDef && "Could not find def of copy operand"); | 
|  | 2638 | } | 
| Amara Emerson | 2806fd0 | 2019-04-12 21:31:21 +0000 | [diff] [blame] | 2639 | if (ScalarDef->getOpcode() != TargetOpcode::G_CONSTANT) { | 
|  | 2640 | // This be an undef if not a constant. | 
|  | 2641 | assert(ScalarDef->getOpcode() == TargetOpcode::G_IMPLICIT_DEF); | 
|  | 2642 | Idxs.push_back(None); | 
|  | 2643 | } else { | 
|  | 2644 | Idxs.push_back(ScalarDef->getOperand(1).getCImm()->getSExtValue()); | 
|  | 2645 | } | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 2646 | } | 
|  | 2647 | } | 
|  | 2648 |  | 
|  | 2649 | unsigned | 
|  | 2650 | AArch64InstructionSelector::emitConstantPoolEntry(Constant *CPVal, | 
|  | 2651 | MachineFunction &MF) const { | 
| Hans Wennborg | 5d5ee4a | 2019-04-26 08:31:00 +0000 | [diff] [blame] | 2652 | Type *CPTy = CPVal->getType(); | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 2653 | unsigned Align = MF.getDataLayout().getPrefTypeAlignment(CPTy); | 
|  | 2654 | if (Align == 0) | 
|  | 2655 | Align = MF.getDataLayout().getTypeAllocSize(CPTy); | 
|  | 2656 |  | 
|  | 2657 | MachineConstantPool *MCP = MF.getConstantPool(); | 
|  | 2658 | return MCP->getConstantPoolIndex(CPVal, Align); | 
|  | 2659 | } | 
|  | 2660 |  | 
|  | 2661 | MachineInstr *AArch64InstructionSelector::emitLoadFromConstantPool( | 
|  | 2662 | Constant *CPVal, MachineIRBuilder &MIRBuilder) const { | 
|  | 2663 | unsigned CPIdx = emitConstantPoolEntry(CPVal, MIRBuilder.getMF()); | 
|  | 2664 |  | 
|  | 2665 | auto Adrp = | 
|  | 2666 | MIRBuilder.buildInstr(AArch64::ADRP, {&AArch64::GPR64RegClass}, {}) | 
|  | 2667 | .addConstantPoolIndex(CPIdx, 0, AArch64II::MO_PAGE); | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 2668 |  | 
|  | 2669 | MachineInstr *LoadMI = nullptr; | 
|  | 2670 | switch (MIRBuilder.getDataLayout().getTypeStoreSize(CPVal->getType())) { | 
|  | 2671 | case 16: | 
|  | 2672 | LoadMI = | 
|  | 2673 | &*MIRBuilder | 
|  | 2674 | .buildInstr(AArch64::LDRQui, {&AArch64::FPR128RegClass}, {Adrp}) | 
|  | 2675 | .addConstantPoolIndex(CPIdx, 0, | 
|  | 2676 | AArch64II::MO_PAGEOFF | AArch64II::MO_NC); | 
|  | 2677 | break; | 
|  | 2678 | case 8: | 
|  | 2679 | LoadMI = &*MIRBuilder | 
|  | 2680 | .buildInstr(AArch64::LDRDui, {&AArch64::FPR64RegClass}, {Adrp}) | 
|  | 2681 | .addConstantPoolIndex( | 
|  | 2682 | CPIdx, 0, AArch64II::MO_PAGEOFF | AArch64II::MO_NC); | 
|  | 2683 | break; | 
|  | 2684 | default: | 
|  | 2685 | LLVM_DEBUG(dbgs() << "Could not load from constant pool of type " | 
|  | 2686 | << *CPVal->getType()); | 
|  | 2687 | return nullptr; | 
|  | 2688 | } | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 2689 | constrainSelectedInstRegOperands(*Adrp, TII, TRI, RBI); | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 2690 | constrainSelectedInstRegOperands(*LoadMI, TII, TRI, RBI); | 
|  | 2691 | return LoadMI; | 
|  | 2692 | } | 
|  | 2693 |  | 
|  | 2694 | /// Return an <Opcode, SubregIndex> pair to do an vector elt insert of a given | 
|  | 2695 | /// size and RB. | 
|  | 2696 | static std::pair<unsigned, unsigned> | 
|  | 2697 | getInsertVecEltOpInfo(const RegisterBank &RB, unsigned EltSize) { | 
|  | 2698 | unsigned Opc, SubregIdx; | 
|  | 2699 | if (RB.getID() == AArch64::GPRRegBankID) { | 
|  | 2700 | if (EltSize == 32) { | 
|  | 2701 | Opc = AArch64::INSvi32gpr; | 
|  | 2702 | SubregIdx = AArch64::ssub; | 
|  | 2703 | } else if (EltSize == 64) { | 
|  | 2704 | Opc = AArch64::INSvi64gpr; | 
|  | 2705 | SubregIdx = AArch64::dsub; | 
|  | 2706 | } else { | 
|  | 2707 | llvm_unreachable("invalid elt size!"); | 
|  | 2708 | } | 
|  | 2709 | } else { | 
|  | 2710 | if (EltSize == 8) { | 
|  | 2711 | Opc = AArch64::INSvi8lane; | 
|  | 2712 | SubregIdx = AArch64::bsub; | 
|  | 2713 | } else if (EltSize == 16) { | 
|  | 2714 | Opc = AArch64::INSvi16lane; | 
|  | 2715 | SubregIdx = AArch64::hsub; | 
|  | 2716 | } else if (EltSize == 32) { | 
|  | 2717 | Opc = AArch64::INSvi32lane; | 
|  | 2718 | SubregIdx = AArch64::ssub; | 
|  | 2719 | } else if (EltSize == 64) { | 
|  | 2720 | Opc = AArch64::INSvi64lane; | 
|  | 2721 | SubregIdx = AArch64::dsub; | 
|  | 2722 | } else { | 
|  | 2723 | llvm_unreachable("invalid elt size!"); | 
|  | 2724 | } | 
|  | 2725 | } | 
|  | 2726 | return std::make_pair(Opc, SubregIdx); | 
|  | 2727 | } | 
|  | 2728 |  | 
|  | 2729 | MachineInstr *AArch64InstructionSelector::emitVectorConcat( | 
| Amara Emerson | 2ff2298 | 2019-03-14 22:48:15 +0000 | [diff] [blame] | 2730 | Optional<unsigned> Dst, unsigned Op1, unsigned Op2, | 
|  | 2731 | MachineIRBuilder &MIRBuilder) const { | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 2732 | // We implement a vector concat by: | 
|  | 2733 | // 1. Use scalar_to_vector to insert the lower vector into the larger dest | 
|  | 2734 | // 2. Insert the upper vector into the destination's upper element | 
|  | 2735 | // TODO: some of this code is common with G_BUILD_VECTOR handling. | 
|  | 2736 | MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo(); | 
|  | 2737 |  | 
|  | 2738 | const LLT Op1Ty = MRI.getType(Op1); | 
|  | 2739 | const LLT Op2Ty = MRI.getType(Op2); | 
|  | 2740 |  | 
|  | 2741 | if (Op1Ty != Op2Ty) { | 
|  | 2742 | LLVM_DEBUG(dbgs() << "Could not do vector concat of differing vector tys"); | 
|  | 2743 | return nullptr; | 
|  | 2744 | } | 
|  | 2745 | assert(Op1Ty.isVector() && "Expected a vector for vector concat"); | 
|  | 2746 |  | 
|  | 2747 | if (Op1Ty.getSizeInBits() >= 128) { | 
|  | 2748 | LLVM_DEBUG(dbgs() << "Vector concat not supported for full size vectors"); | 
|  | 2749 | return nullptr; | 
|  | 2750 | } | 
|  | 2751 |  | 
|  | 2752 | // At the moment we just support 64 bit vector concats. | 
|  | 2753 | if (Op1Ty.getSizeInBits() != 64) { | 
|  | 2754 | LLVM_DEBUG(dbgs() << "Vector concat supported for 64b vectors"); | 
|  | 2755 | return nullptr; | 
|  | 2756 | } | 
|  | 2757 |  | 
|  | 2758 | const LLT ScalarTy = LLT::scalar(Op1Ty.getSizeInBits()); | 
|  | 2759 | const RegisterBank &FPRBank = *RBI.getRegBank(Op1, MRI, TRI); | 
|  | 2760 | const TargetRegisterClass *DstRC = | 
|  | 2761 | getMinClassForRegBank(FPRBank, Op1Ty.getSizeInBits() * 2); | 
|  | 2762 |  | 
|  | 2763 | MachineInstr *WidenedOp1 = | 
|  | 2764 | emitScalarToVector(ScalarTy.getSizeInBits(), DstRC, Op1, MIRBuilder); | 
|  | 2765 | MachineInstr *WidenedOp2 = | 
|  | 2766 | emitScalarToVector(ScalarTy.getSizeInBits(), DstRC, Op2, MIRBuilder); | 
|  | 2767 | if (!WidenedOp1 || !WidenedOp2) { | 
|  | 2768 | LLVM_DEBUG(dbgs() << "Could not emit a vector from scalar value"); | 
|  | 2769 | return nullptr; | 
|  | 2770 | } | 
|  | 2771 |  | 
|  | 2772 | // Now do the insert of the upper element. | 
|  | 2773 | unsigned InsertOpc, InsSubRegIdx; | 
|  | 2774 | std::tie(InsertOpc, InsSubRegIdx) = | 
|  | 2775 | getInsertVecEltOpInfo(FPRBank, ScalarTy.getSizeInBits()); | 
|  | 2776 |  | 
| Amara Emerson | 2ff2298 | 2019-03-14 22:48:15 +0000 | [diff] [blame] | 2777 | if (!Dst) | 
|  | 2778 | Dst = MRI.createVirtualRegister(DstRC); | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 2779 | auto InsElt = | 
|  | 2780 | MIRBuilder | 
| Amara Emerson | 2ff2298 | 2019-03-14 22:48:15 +0000 | [diff] [blame] | 2781 | .buildInstr(InsertOpc, {*Dst}, {WidenedOp1->getOperand(0).getReg()}) | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 2782 | .addImm(1) /* Lane index */ | 
|  | 2783 | .addUse(WidenedOp2->getOperand(0).getReg()) | 
|  | 2784 | .addImm(0); | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 2785 | constrainSelectedInstRegOperands(*InsElt, TII, TRI, RBI); | 
|  | 2786 | return &*InsElt; | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 2787 | } | 
|  | 2788 |  | 
| Jessica Paquette | a3843fe | 2019-05-01 22:39:43 +0000 | [diff] [blame] | 2789 | MachineInstr *AArch64InstructionSelector::emitFMovForFConstant( | 
|  | 2790 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 2791 | assert(I.getOpcode() == TargetOpcode::G_FCONSTANT && | 
|  | 2792 | "Expected a G_FCONSTANT!"); | 
|  | 2793 | MachineOperand &ImmOp = I.getOperand(1); | 
|  | 2794 | unsigned DefSize = MRI.getType(I.getOperand(0).getReg()).getSizeInBits(); | 
|  | 2795 |  | 
|  | 2796 | // Only handle 32 and 64 bit defs for now. | 
|  | 2797 | if (DefSize != 32 && DefSize != 64) | 
|  | 2798 | return nullptr; | 
|  | 2799 |  | 
|  | 2800 | // Don't handle null values using FMOV. | 
|  | 2801 | if (ImmOp.getFPImm()->isNullValue()) | 
|  | 2802 | return nullptr; | 
|  | 2803 |  | 
|  | 2804 | // Get the immediate representation for the FMOV. | 
|  | 2805 | const APFloat &ImmValAPF = ImmOp.getFPImm()->getValueAPF(); | 
|  | 2806 | int Imm = DefSize == 32 ? AArch64_AM::getFP32Imm(ImmValAPF) | 
|  | 2807 | : AArch64_AM::getFP64Imm(ImmValAPF); | 
|  | 2808 |  | 
|  | 2809 | // If this is -1, it means the immediate can't be represented as the requested | 
|  | 2810 | // floating point value. Bail. | 
|  | 2811 | if (Imm == -1) | 
|  | 2812 | return nullptr; | 
|  | 2813 |  | 
|  | 2814 | // Update MI to represent the new FMOV instruction, constrain it, and return. | 
|  | 2815 | ImmOp.ChangeToImmediate(Imm); | 
|  | 2816 | unsigned MovOpc = DefSize == 32 ? AArch64::FMOVSi : AArch64::FMOVDi; | 
|  | 2817 | I.setDesc(TII.get(MovOpc)); | 
|  | 2818 | constrainSelectedInstRegOperands(I, TII, TRI, RBI); | 
|  | 2819 | return &I; | 
|  | 2820 | } | 
|  | 2821 |  | 
| Amara Emerson | c37ff0d | 2019-06-05 23:46:16 +0000 | [diff] [blame^] | 2822 | bool AArch64InstructionSelector::tryOptSelect(MachineInstr &I) const { | 
|  | 2823 | MachineIRBuilder MIB(I); | 
|  | 2824 | MachineRegisterInfo &MRI = *MIB.getMRI(); | 
|  | 2825 | const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo(); | 
|  | 2826 |  | 
|  | 2827 | // We want to recognize this pattern: | 
|  | 2828 | // | 
|  | 2829 | // $z = G_FCMP pred, $x, $y | 
|  | 2830 | // ... | 
|  | 2831 | // $w = G_SELECT $z, $a, $b | 
|  | 2832 | // | 
|  | 2833 | // Where the value of $z is *only* ever used by the G_SELECT (possibly with | 
|  | 2834 | // some copies/truncs in between.) | 
|  | 2835 | // | 
|  | 2836 | // If we see this, then we can emit something like this: | 
|  | 2837 | // | 
|  | 2838 | // fcmp $x, $y | 
|  | 2839 | // fcsel $w, $a, $b, pred | 
|  | 2840 | // | 
|  | 2841 | // Rather than emitting both of the rather long sequences in the standard | 
|  | 2842 | // G_FCMP/G_SELECT select methods. | 
|  | 2843 |  | 
|  | 2844 | // First, check if the condition is defined by a compare. | 
|  | 2845 | MachineInstr *CondDef = MRI.getVRegDef(I.getOperand(1).getReg()); | 
|  | 2846 | while (CondDef) { | 
|  | 2847 | // We can only fold if all of the defs have one use. | 
|  | 2848 | if (!MRI.hasOneUse(CondDef->getOperand(0).getReg())) | 
|  | 2849 | return false; | 
|  | 2850 |  | 
|  | 2851 | // We can skip over G_TRUNC since the condition is 1-bit. | 
|  | 2852 | // Truncating/extending can have no impact on the value. | 
|  | 2853 | unsigned Opc = CondDef->getOpcode(); | 
|  | 2854 | if (Opc != TargetOpcode::COPY && Opc != TargetOpcode::G_TRUNC) | 
|  | 2855 | break; | 
|  | 2856 |  | 
|  | 2857 | CondDef = MRI.getVRegDef(CondDef->getOperand(1).getReg()); | 
|  | 2858 | } | 
|  | 2859 |  | 
|  | 2860 | // Is the condition defined by a compare? | 
|  | 2861 | // TODO: Handle G_ICMP. | 
|  | 2862 | if (!CondDef || CondDef->getOpcode() != TargetOpcode::G_FCMP) | 
|  | 2863 | return false; | 
|  | 2864 |  | 
|  | 2865 | // Get the condition code for the select. | 
|  | 2866 | AArch64CC::CondCode CondCode; | 
|  | 2867 | AArch64CC::CondCode CondCode2; | 
|  | 2868 | changeFCMPPredToAArch64CC( | 
|  | 2869 | (CmpInst::Predicate)CondDef->getOperand(1).getPredicate(), CondCode, | 
|  | 2870 | CondCode2); | 
|  | 2871 |  | 
|  | 2872 | // changeFCMPPredToAArch64CC sets CondCode2 to AL when we require two | 
|  | 2873 | // instructions to emit the comparison. | 
|  | 2874 | // TODO: Handle FCMP_UEQ and FCMP_ONE. After that, this check will be | 
|  | 2875 | // unnecessary. | 
|  | 2876 | if (CondCode2 != AArch64CC::AL) | 
|  | 2877 | return false; | 
|  | 2878 |  | 
|  | 2879 | // Make sure we'll be able to select the compare. | 
|  | 2880 | unsigned CmpOpc = selectFCMPOpc(*CondDef, MRI); | 
|  | 2881 | if (!CmpOpc) | 
|  | 2882 | return false; | 
|  | 2883 |  | 
|  | 2884 | // Emit a new compare. | 
|  | 2885 | auto Cmp = MIB.buildInstr(CmpOpc, {}, {CondDef->getOperand(2).getReg()}); | 
|  | 2886 | if (CmpOpc != AArch64::FCMPSri && CmpOpc != AArch64::FCMPDri) | 
|  | 2887 | Cmp.addUse(CondDef->getOperand(3).getReg()); | 
|  | 2888 |  | 
|  | 2889 | // Emit the select. | 
|  | 2890 | unsigned CSelOpc = selectSelectOpc(I, MRI, RBI); | 
|  | 2891 | auto CSel = | 
|  | 2892 | MIB.buildInstr(CSelOpc, {I.getOperand(0).getReg()}, | 
|  | 2893 | {I.getOperand(2).getReg(), I.getOperand(3).getReg()}) | 
|  | 2894 | .addImm(CondCode); | 
|  | 2895 | constrainSelectedInstRegOperands(*Cmp, TII, TRI, RBI); | 
|  | 2896 | constrainSelectedInstRegOperands(*CSel, TII, TRI, RBI); | 
|  | 2897 | I.eraseFromParent(); | 
|  | 2898 | return true; | 
|  | 2899 | } | 
|  | 2900 |  | 
| Amara Emerson | 761ca2e | 2019-03-19 21:43:05 +0000 | [diff] [blame] | 2901 | bool AArch64InstructionSelector::tryOptVectorDup(MachineInstr &I) const { | 
|  | 2902 | // Try to match a vector splat operation into a dup instruction. | 
|  | 2903 | // We're looking for this pattern: | 
|  | 2904 | //    %scalar:gpr(s64) = COPY $x0 | 
|  | 2905 | //    %undef:fpr(<2 x s64>) = G_IMPLICIT_DEF | 
|  | 2906 | //    %cst0:gpr(s32) = G_CONSTANT i32 0 | 
|  | 2907 | //    %zerovec:fpr(<2 x s32>) = G_BUILD_VECTOR %cst0(s32), %cst0(s32) | 
|  | 2908 | //    %ins:fpr(<2 x s64>) = G_INSERT_VECTOR_ELT %undef, %scalar(s64), %cst0(s32) | 
|  | 2909 | //    %splat:fpr(<2 x s64>) = G_SHUFFLE_VECTOR %ins(<2 x s64>), %undef, | 
|  | 2910 | //                                             %zerovec(<2 x s32>) | 
|  | 2911 | // | 
|  | 2912 | // ...into: | 
|  | 2913 | // %splat = DUP %scalar | 
|  | 2914 | // We use the regbank of the scalar to determine which kind of dup to use. | 
|  | 2915 | MachineIRBuilder MIB(I); | 
|  | 2916 | MachineRegisterInfo &MRI = *MIB.getMRI(); | 
|  | 2917 | const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo(); | 
|  | 2918 | using namespace TargetOpcode; | 
|  | 2919 | using namespace MIPatternMatch; | 
|  | 2920 |  | 
|  | 2921 | // Begin matching the insert. | 
|  | 2922 | auto *InsMI = | 
|  | 2923 | findMIFromReg(I.getOperand(1).getReg(), G_INSERT_VECTOR_ELT, MIB); | 
|  | 2924 | if (!InsMI) | 
|  | 2925 | return false; | 
|  | 2926 | // Match the undef vector operand. | 
|  | 2927 | auto *UndefMI = | 
|  | 2928 | findMIFromReg(InsMI->getOperand(1).getReg(), G_IMPLICIT_DEF, MIB); | 
|  | 2929 | if (!UndefMI) | 
|  | 2930 | return false; | 
|  | 2931 | // Match the scalar being splatted. | 
|  | 2932 | unsigned ScalarReg = InsMI->getOperand(2).getReg(); | 
|  | 2933 | const RegisterBank *ScalarRB = RBI.getRegBank(ScalarReg, MRI, TRI); | 
|  | 2934 | // Match the index constant 0. | 
|  | 2935 | int64_t Index = 0; | 
|  | 2936 | if (!mi_match(InsMI->getOperand(3).getReg(), MRI, m_ICst(Index)) || Index) | 
|  | 2937 | return false; | 
|  | 2938 |  | 
|  | 2939 | // The shuffle's second operand doesn't matter if the mask is all zero. | 
|  | 2940 | auto *ZeroVec = findMIFromReg(I.getOperand(3).getReg(), G_BUILD_VECTOR, MIB); | 
|  | 2941 | if (!ZeroVec) | 
|  | 2942 | return false; | 
|  | 2943 | int64_t Zero = 0; | 
|  | 2944 | if (!mi_match(ZeroVec->getOperand(1).getReg(), MRI, m_ICst(Zero)) || Zero) | 
|  | 2945 | return false; | 
|  | 2946 | for (unsigned i = 1, e = ZeroVec->getNumOperands() - 1; i < e; ++i) { | 
|  | 2947 | if (ZeroVec->getOperand(i).getReg() != ZeroVec->getOperand(1).getReg()) | 
|  | 2948 | return false; // This wasn't an all zeros vector. | 
|  | 2949 | } | 
|  | 2950 |  | 
|  | 2951 | // We're done, now find out what kind of splat we need. | 
|  | 2952 | LLT VecTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 2953 | LLT EltTy = VecTy.getElementType(); | 
|  | 2954 | if (VecTy.getSizeInBits() != 128 || EltTy.getSizeInBits() < 32) { | 
|  | 2955 | LLVM_DEBUG(dbgs() << "Could not optimize splat pattern < 128b yet"); | 
|  | 2956 | return false; | 
|  | 2957 | } | 
|  | 2958 | bool IsFP = ScalarRB->getID() == AArch64::FPRRegBankID; | 
|  | 2959 | static const unsigned OpcTable[2][2] = { | 
|  | 2960 | {AArch64::DUPv4i32gpr, AArch64::DUPv2i64gpr}, | 
|  | 2961 | {AArch64::DUPv4i32lane, AArch64::DUPv2i64lane}}; | 
|  | 2962 | unsigned Opc = OpcTable[IsFP][EltTy.getSizeInBits() == 64]; | 
|  | 2963 |  | 
|  | 2964 | // For FP splats, we need to widen the scalar reg via undef too. | 
|  | 2965 | if (IsFP) { | 
|  | 2966 | MachineInstr *Widen = emitScalarToVector( | 
|  | 2967 | EltTy.getSizeInBits(), &AArch64::FPR128RegClass, ScalarReg, MIB); | 
|  | 2968 | if (!Widen) | 
|  | 2969 | return false; | 
|  | 2970 | ScalarReg = Widen->getOperand(0).getReg(); | 
|  | 2971 | } | 
|  | 2972 | auto Dup = MIB.buildInstr(Opc, {I.getOperand(0).getReg()}, {ScalarReg}); | 
|  | 2973 | if (IsFP) | 
|  | 2974 | Dup.addImm(0); | 
|  | 2975 | constrainSelectedInstRegOperands(*Dup, TII, TRI, RBI); | 
|  | 2976 | I.eraseFromParent(); | 
|  | 2977 | return true; | 
|  | 2978 | } | 
|  | 2979 |  | 
|  | 2980 | bool AArch64InstructionSelector::tryOptVectorShuffle(MachineInstr &I) const { | 
|  | 2981 | if (TM.getOptLevel() == CodeGenOpt::None) | 
|  | 2982 | return false; | 
|  | 2983 | if (tryOptVectorDup(I)) | 
|  | 2984 | return true; | 
|  | 2985 | return false; | 
|  | 2986 | } | 
|  | 2987 |  | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 2988 | bool AArch64InstructionSelector::selectShuffleVector( | 
|  | 2989 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
| Amara Emerson | 761ca2e | 2019-03-19 21:43:05 +0000 | [diff] [blame] | 2990 | if (tryOptVectorShuffle(I)) | 
|  | 2991 | return true; | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 2992 | const LLT DstTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 2993 | unsigned Src1Reg = I.getOperand(1).getReg(); | 
|  | 2994 | const LLT Src1Ty = MRI.getType(Src1Reg); | 
|  | 2995 | unsigned Src2Reg = I.getOperand(2).getReg(); | 
|  | 2996 | const LLT Src2Ty = MRI.getType(Src2Reg); | 
|  | 2997 |  | 
|  | 2998 | MachineBasicBlock &MBB = *I.getParent(); | 
|  | 2999 | MachineFunction &MF = *MBB.getParent(); | 
|  | 3000 | LLVMContext &Ctx = MF.getFunction().getContext(); | 
|  | 3001 |  | 
|  | 3002 | // G_SHUFFLE_VECTOR doesn't really have a strictly enforced constant mask | 
|  | 3003 | // operand, it comes in as a normal vector value which we have to analyze to | 
| Amara Emerson | 2806fd0 | 2019-04-12 21:31:21 +0000 | [diff] [blame] | 3004 | // find the mask indices. If the mask element is undef, then | 
|  | 3005 | // collectShuffleMaskIndices() will add a None entry for that index into | 
|  | 3006 | // the list. | 
|  | 3007 | SmallVector<Optional<int>, 8> Mask; | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 3008 | collectShuffleMaskIndices(I, MRI, Mask); | 
|  | 3009 | assert(!Mask.empty() && "Expected to find mask indices"); | 
|  | 3010 |  | 
|  | 3011 | // G_SHUFFLE_VECTOR is weird in that the source operands can be scalars, if | 
|  | 3012 | // it's originated from a <1 x T> type. Those should have been lowered into | 
|  | 3013 | // G_BUILD_VECTOR earlier. | 
|  | 3014 | if (!Src1Ty.isVector() || !Src2Ty.isVector()) { | 
|  | 3015 | LLVM_DEBUG(dbgs() << "Could not select a \"scalar\" G_SHUFFLE_VECTOR\n"); | 
|  | 3016 | return false; | 
|  | 3017 | } | 
|  | 3018 |  | 
|  | 3019 | unsigned BytesPerElt = DstTy.getElementType().getSizeInBits() / 8; | 
|  | 3020 |  | 
|  | 3021 | SmallVector<Constant *, 64> CstIdxs; | 
| Amara Emerson | 2806fd0 | 2019-04-12 21:31:21 +0000 | [diff] [blame] | 3022 | for (auto &MaybeVal : Mask) { | 
|  | 3023 | // For now, any undef indexes we'll just assume to be 0. This should be | 
|  | 3024 | // optimized in future, e.g. to select DUP etc. | 
|  | 3025 | int Val = MaybeVal.hasValue() ? *MaybeVal : 0; | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 3026 | for (unsigned Byte = 0; Byte < BytesPerElt; ++Byte) { | 
|  | 3027 | unsigned Offset = Byte + Val * BytesPerElt; | 
|  | 3028 | CstIdxs.emplace_back(ConstantInt::get(Type::getInt8Ty(Ctx), Offset)); | 
|  | 3029 | } | 
|  | 3030 | } | 
|  | 3031 |  | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 3032 | MachineIRBuilder MIRBuilder(I); | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 3033 |  | 
|  | 3034 | // Use a constant pool to load the index vector for TBL. | 
|  | 3035 | Constant *CPVal = ConstantVector::get(CstIdxs); | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 3036 | MachineInstr *IndexLoad = emitLoadFromConstantPool(CPVal, MIRBuilder); | 
|  | 3037 | if (!IndexLoad) { | 
|  | 3038 | LLVM_DEBUG(dbgs() << "Could not load from a constant pool"); | 
|  | 3039 | return false; | 
|  | 3040 | } | 
|  | 3041 |  | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 3042 | if (DstTy.getSizeInBits() != 128) { | 
|  | 3043 | assert(DstTy.getSizeInBits() == 64 && "Unexpected shuffle result ty"); | 
|  | 3044 | // This case can be done with TBL1. | 
| Amara Emerson | 2ff2298 | 2019-03-14 22:48:15 +0000 | [diff] [blame] | 3045 | MachineInstr *Concat = emitVectorConcat(None, Src1Reg, Src2Reg, MIRBuilder); | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 3046 | if (!Concat) { | 
|  | 3047 | LLVM_DEBUG(dbgs() << "Could not do vector concat for tbl1"); | 
|  | 3048 | return false; | 
|  | 3049 | } | 
|  | 3050 |  | 
|  | 3051 | // The constant pool load will be 64 bits, so need to convert to FPR128 reg. | 
|  | 3052 | IndexLoad = | 
|  | 3053 | emitScalarToVector(64, &AArch64::FPR128RegClass, | 
|  | 3054 | IndexLoad->getOperand(0).getReg(), MIRBuilder); | 
|  | 3055 |  | 
|  | 3056 | auto TBL1 = MIRBuilder.buildInstr( | 
|  | 3057 | AArch64::TBLv16i8One, {&AArch64::FPR128RegClass}, | 
|  | 3058 | {Concat->getOperand(0).getReg(), IndexLoad->getOperand(0).getReg()}); | 
|  | 3059 | constrainSelectedInstRegOperands(*TBL1, TII, TRI, RBI); | 
|  | 3060 |  | 
| Amara Emerson | 3739a20 | 2019-03-15 21:59:50 +0000 | [diff] [blame] | 3061 | auto Copy = | 
| Amara Emerson | 8627178 | 2019-03-18 19:20:10 +0000 | [diff] [blame] | 3062 | MIRBuilder | 
|  | 3063 | .buildInstr(TargetOpcode::COPY, {I.getOperand(0).getReg()}, {}) | 
|  | 3064 | .addReg(TBL1.getReg(0), 0, AArch64::dsub); | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 3065 | RBI.constrainGenericRegister(Copy.getReg(0), AArch64::FPR64RegClass, MRI); | 
|  | 3066 | I.eraseFromParent(); | 
|  | 3067 | return true; | 
|  | 3068 | } | 
|  | 3069 |  | 
| Amara Emerson | 1abe05c | 2019-02-21 20:20:16 +0000 | [diff] [blame] | 3070 | // For TBL2 we need to emit a REG_SEQUENCE to tie together two consecutive | 
|  | 3071 | // Q registers for regalloc. | 
|  | 3072 | auto RegSeq = MIRBuilder | 
|  | 3073 | .buildInstr(TargetOpcode::REG_SEQUENCE, | 
|  | 3074 | {&AArch64::QQRegClass}, {Src1Reg}) | 
|  | 3075 | .addImm(AArch64::qsub0) | 
|  | 3076 | .addUse(Src2Reg) | 
|  | 3077 | .addImm(AArch64::qsub1); | 
|  | 3078 |  | 
|  | 3079 | auto TBL2 = | 
|  | 3080 | MIRBuilder.buildInstr(AArch64::TBLv16i8Two, {I.getOperand(0).getReg()}, | 
|  | 3081 | {RegSeq, IndexLoad->getOperand(0).getReg()}); | 
|  | 3082 | constrainSelectedInstRegOperands(*RegSeq, TII, TRI, RBI); | 
|  | 3083 | constrainSelectedInstRegOperands(*TBL2, TII, TRI, RBI); | 
|  | 3084 | I.eraseFromParent(); | 
|  | 3085 | return true; | 
|  | 3086 | } | 
|  | 3087 |  | 
| Jessica Paquette | 16d67a3 | 2019-03-13 23:22:23 +0000 | [diff] [blame] | 3088 | MachineInstr *AArch64InstructionSelector::emitLaneInsert( | 
|  | 3089 | Optional<unsigned> DstReg, unsigned SrcReg, unsigned EltReg, | 
|  | 3090 | unsigned LaneIdx, const RegisterBank &RB, | 
|  | 3091 | MachineIRBuilder &MIRBuilder) const { | 
|  | 3092 | MachineInstr *InsElt = nullptr; | 
|  | 3093 | const TargetRegisterClass *DstRC = &AArch64::FPR128RegClass; | 
|  | 3094 | MachineRegisterInfo &MRI = *MIRBuilder.getMRI(); | 
|  | 3095 |  | 
|  | 3096 | // Create a register to define with the insert if one wasn't passed in. | 
|  | 3097 | if (!DstReg) | 
|  | 3098 | DstReg = MRI.createVirtualRegister(DstRC); | 
|  | 3099 |  | 
|  | 3100 | unsigned EltSize = MRI.getType(EltReg).getSizeInBits(); | 
|  | 3101 | unsigned Opc = getInsertVecEltOpInfo(RB, EltSize).first; | 
|  | 3102 |  | 
|  | 3103 | if (RB.getID() == AArch64::FPRRegBankID) { | 
|  | 3104 | auto InsSub = emitScalarToVector(EltSize, DstRC, EltReg, MIRBuilder); | 
|  | 3105 | InsElt = MIRBuilder.buildInstr(Opc, {*DstReg}, {SrcReg}) | 
|  | 3106 | .addImm(LaneIdx) | 
|  | 3107 | .addUse(InsSub->getOperand(0).getReg()) | 
|  | 3108 | .addImm(0); | 
|  | 3109 | } else { | 
|  | 3110 | InsElt = MIRBuilder.buildInstr(Opc, {*DstReg}, {SrcReg}) | 
|  | 3111 | .addImm(LaneIdx) | 
|  | 3112 | .addUse(EltReg); | 
|  | 3113 | } | 
|  | 3114 |  | 
|  | 3115 | constrainSelectedInstRegOperands(*InsElt, TII, TRI, RBI); | 
|  | 3116 | return InsElt; | 
|  | 3117 | } | 
|  | 3118 |  | 
| Jessica Paquette | 5aff1f4 | 2019-03-14 18:01:30 +0000 | [diff] [blame] | 3119 | bool AArch64InstructionSelector::selectInsertElt( | 
|  | 3120 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 3121 | assert(I.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT); | 
|  | 3122 |  | 
|  | 3123 | // Get information on the destination. | 
|  | 3124 | unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 3125 | const LLT DstTy = MRI.getType(DstReg); | 
| Jessica Paquette | d3ffd47 | 2019-03-29 21:39:36 +0000 | [diff] [blame] | 3126 | unsigned VecSize = DstTy.getSizeInBits(); | 
| Jessica Paquette | 5aff1f4 | 2019-03-14 18:01:30 +0000 | [diff] [blame] | 3127 |  | 
|  | 3128 | // Get information on the element we want to insert into the destination. | 
|  | 3129 | unsigned EltReg = I.getOperand(2).getReg(); | 
|  | 3130 | const LLT EltTy = MRI.getType(EltReg); | 
|  | 3131 | unsigned EltSize = EltTy.getSizeInBits(); | 
|  | 3132 | if (EltSize < 16 || EltSize > 64) | 
|  | 3133 | return false; // Don't support all element types yet. | 
|  | 3134 |  | 
|  | 3135 | // Find the definition of the index. Bail out if it's not defined by a | 
|  | 3136 | // G_CONSTANT. | 
|  | 3137 | unsigned IdxReg = I.getOperand(3).getReg(); | 
| Jessica Paquette | 76f64b6 | 2019-04-26 21:53:13 +0000 | [diff] [blame] | 3138 | auto VRegAndVal = getConstantVRegValWithLookThrough(IdxReg, MRI); | 
|  | 3139 | if (!VRegAndVal) | 
| Jessica Paquette | 5aff1f4 | 2019-03-14 18:01:30 +0000 | [diff] [blame] | 3140 | return false; | 
| Jessica Paquette | 76f64b6 | 2019-04-26 21:53:13 +0000 | [diff] [blame] | 3141 | unsigned LaneIdx = VRegAndVal->Value; | 
| Jessica Paquette | 5aff1f4 | 2019-03-14 18:01:30 +0000 | [diff] [blame] | 3142 |  | 
|  | 3143 | // Perform the lane insert. | 
|  | 3144 | unsigned SrcReg = I.getOperand(1).getReg(); | 
|  | 3145 | const RegisterBank &EltRB = *RBI.getRegBank(EltReg, MRI, TRI); | 
|  | 3146 | MachineIRBuilder MIRBuilder(I); | 
| Jessica Paquette | d3ffd47 | 2019-03-29 21:39:36 +0000 | [diff] [blame] | 3147 |  | 
|  | 3148 | if (VecSize < 128) { | 
|  | 3149 | // If the vector we're inserting into is smaller than 128 bits, widen it | 
|  | 3150 | // to 128 to do the insert. | 
|  | 3151 | MachineInstr *ScalarToVec = emitScalarToVector( | 
|  | 3152 | VecSize, &AArch64::FPR128RegClass, SrcReg, MIRBuilder); | 
|  | 3153 | if (!ScalarToVec) | 
|  | 3154 | return false; | 
|  | 3155 | SrcReg = ScalarToVec->getOperand(0).getReg(); | 
|  | 3156 | } | 
|  | 3157 |  | 
|  | 3158 | // Create an insert into a new FPR128 register. | 
|  | 3159 | // Note that if our vector is already 128 bits, we end up emitting an extra | 
|  | 3160 | // register. | 
|  | 3161 | MachineInstr *InsMI = | 
|  | 3162 | emitLaneInsert(None, SrcReg, EltReg, LaneIdx, EltRB, MIRBuilder); | 
|  | 3163 |  | 
|  | 3164 | if (VecSize < 128) { | 
|  | 3165 | // If we had to widen to perform the insert, then we have to demote back to | 
|  | 3166 | // the original size to get the result we want. | 
|  | 3167 | unsigned DemoteVec = InsMI->getOperand(0).getReg(); | 
|  | 3168 | const TargetRegisterClass *RC = | 
|  | 3169 | getMinClassForRegBank(*RBI.getRegBank(DemoteVec, MRI, TRI), VecSize); | 
|  | 3170 | if (RC != &AArch64::FPR32RegClass && RC != &AArch64::FPR64RegClass) { | 
|  | 3171 | LLVM_DEBUG(dbgs() << "Unsupported register class!\n"); | 
|  | 3172 | return false; | 
|  | 3173 | } | 
|  | 3174 | unsigned SubReg = 0; | 
|  | 3175 | if (!getSubRegForClass(RC, TRI, SubReg)) | 
|  | 3176 | return false; | 
|  | 3177 | if (SubReg != AArch64::ssub && SubReg != AArch64::dsub) { | 
|  | 3178 | LLVM_DEBUG(dbgs() << "Unsupported destination size! (" << VecSize | 
|  | 3179 | << "\n"); | 
|  | 3180 | return false; | 
|  | 3181 | } | 
|  | 3182 | MIRBuilder.buildInstr(TargetOpcode::COPY, {DstReg}, {}) | 
|  | 3183 | .addReg(DemoteVec, 0, SubReg); | 
|  | 3184 | RBI.constrainGenericRegister(DstReg, *RC, MRI); | 
|  | 3185 | } else { | 
|  | 3186 | // No widening needed. | 
|  | 3187 | InsMI->getOperand(0).setReg(DstReg); | 
|  | 3188 | constrainSelectedInstRegOperands(*InsMI, TII, TRI, RBI); | 
|  | 3189 | } | 
|  | 3190 |  | 
| Jessica Paquette | 5aff1f4 | 2019-03-14 18:01:30 +0000 | [diff] [blame] | 3191 | I.eraseFromParent(); | 
|  | 3192 | return true; | 
|  | 3193 | } | 
|  | 3194 |  | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 3195 | bool AArch64InstructionSelector::selectBuildVector( | 
|  | 3196 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 3197 | assert(I.getOpcode() == TargetOpcode::G_BUILD_VECTOR); | 
|  | 3198 | // Until we port more of the optimized selections, for now just use a vector | 
|  | 3199 | // insert sequence. | 
|  | 3200 | const LLT DstTy = MRI.getType(I.getOperand(0).getReg()); | 
|  | 3201 | const LLT EltTy = MRI.getType(I.getOperand(1).getReg()); | 
|  | 3202 | unsigned EltSize = EltTy.getSizeInBits(); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 3203 | if (EltSize < 16 || EltSize > 64) | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 3204 | return false; // Don't support all element types yet. | 
|  | 3205 | const RegisterBank &RB = *RBI.getRegBank(I.getOperand(1).getReg(), MRI, TRI); | 
| Amara Emerson | 6bcfa1c | 2019-02-25 18:52:54 +0000 | [diff] [blame] | 3206 | MachineIRBuilder MIRBuilder(I); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 3207 |  | 
|  | 3208 | const TargetRegisterClass *DstRC = &AArch64::FPR128RegClass; | 
| Amara Emerson | 6bcfa1c | 2019-02-25 18:52:54 +0000 | [diff] [blame] | 3209 | MachineInstr *ScalarToVec = | 
| Amara Emerson | 8acb0d9 | 2019-03-04 19:16:00 +0000 | [diff] [blame] | 3210 | emitScalarToVector(DstTy.getElementType().getSizeInBits(), DstRC, | 
|  | 3211 | I.getOperand(1).getReg(), MIRBuilder); | 
| Amara Emerson | 6bcfa1c | 2019-02-25 18:52:54 +0000 | [diff] [blame] | 3212 | if (!ScalarToVec) | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 3213 | return false; | 
|  | 3214 |  | 
| Amara Emerson | 6bcfa1c | 2019-02-25 18:52:54 +0000 | [diff] [blame] | 3215 | unsigned DstVec = ScalarToVec->getOperand(0).getReg(); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 3216 | unsigned DstSize = DstTy.getSizeInBits(); | 
|  | 3217 |  | 
|  | 3218 | // Keep track of the last MI we inserted. Later on, we might be able to save | 
|  | 3219 | // a copy using it. | 
|  | 3220 | MachineInstr *PrevMI = nullptr; | 
|  | 3221 | for (unsigned i = 2, e = DstSize / EltSize + 1; i < e; ++i) { | 
| Jessica Paquette | 16d67a3 | 2019-03-13 23:22:23 +0000 | [diff] [blame] | 3222 | // Note that if we don't do a subregister copy, we can end up making an | 
|  | 3223 | // extra register. | 
|  | 3224 | PrevMI = &*emitLaneInsert(None, DstVec, I.getOperand(i).getReg(), i - 1, RB, | 
|  | 3225 | MIRBuilder); | 
|  | 3226 | DstVec = PrevMI->getOperand(0).getReg(); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 3227 | } | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 3228 |  | 
|  | 3229 | // If DstTy's size in bits is less than 128, then emit a subregister copy | 
|  | 3230 | // from DstVec to the last register we've defined. | 
|  | 3231 | if (DstSize < 128) { | 
| Jessica Paquette | 85ace62 | 2019-03-13 23:29:54 +0000 | [diff] [blame] | 3232 | // Force this to be FPR using the destination vector. | 
|  | 3233 | const TargetRegisterClass *RC = | 
|  | 3234 | getMinClassForRegBank(*RBI.getRegBank(DstVec, MRI, TRI), DstSize); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 3235 | if (!RC) | 
|  | 3236 | return false; | 
| Jessica Paquette | 85ace62 | 2019-03-13 23:29:54 +0000 | [diff] [blame] | 3237 | if (RC != &AArch64::FPR32RegClass && RC != &AArch64::FPR64RegClass) { | 
|  | 3238 | LLVM_DEBUG(dbgs() << "Unsupported register class!\n"); | 
|  | 3239 | return false; | 
|  | 3240 | } | 
|  | 3241 |  | 
|  | 3242 | unsigned SubReg = 0; | 
|  | 3243 | if (!getSubRegForClass(RC, TRI, SubReg)) | 
|  | 3244 | return false; | 
|  | 3245 | if (SubReg != AArch64::ssub && SubReg != AArch64::dsub) { | 
|  | 3246 | LLVM_DEBUG(dbgs() << "Unsupported destination size! (" << DstSize | 
|  | 3247 | << "\n"); | 
|  | 3248 | return false; | 
|  | 3249 | } | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 3250 |  | 
|  | 3251 | unsigned Reg = MRI.createVirtualRegister(RC); | 
|  | 3252 | unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 3253 |  | 
| Amara Emerson | 8627178 | 2019-03-18 19:20:10 +0000 | [diff] [blame] | 3254 | MIRBuilder.buildInstr(TargetOpcode::COPY, {DstReg}, {}) | 
|  | 3255 | .addReg(DstVec, 0, SubReg); | 
| Jessica Paquette | 245047d | 2019-01-24 22:00:41 +0000 | [diff] [blame] | 3256 | MachineOperand &RegOp = I.getOperand(1); | 
|  | 3257 | RegOp.setReg(Reg); | 
|  | 3258 | RBI.constrainGenericRegister(DstReg, *RC, MRI); | 
|  | 3259 | } else { | 
|  | 3260 | // We don't need a subregister copy. Save a copy by re-using the | 
|  | 3261 | // destination register on the final insert. | 
|  | 3262 | assert(PrevMI && "PrevMI was null?"); | 
|  | 3263 | PrevMI->getOperand(0).setReg(I.getOperand(0).getReg()); | 
|  | 3264 | constrainSelectedInstRegOperands(*PrevMI, TII, TRI, RBI); | 
|  | 3265 | } | 
|  | 3266 |  | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 3267 | I.eraseFromParent(); | 
|  | 3268 | return true; | 
|  | 3269 | } | 
|  | 3270 |  | 
| Jessica Paquette | 7f6fe7c | 2019-04-29 20:58:17 +0000 | [diff] [blame] | 3271 | /// Helper function to find an intrinsic ID on an a MachineInstr. Returns the | 
|  | 3272 | /// ID if it exists, and 0 otherwise. | 
|  | 3273 | static unsigned findIntrinsicID(MachineInstr &I) { | 
|  | 3274 | auto IntrinOp = find_if(I.operands(), [&](const MachineOperand &Op) { | 
|  | 3275 | return Op.isIntrinsicID(); | 
|  | 3276 | }); | 
|  | 3277 | if (IntrinOp == I.operands_end()) | 
|  | 3278 | return 0; | 
|  | 3279 | return IntrinOp->getIntrinsicID(); | 
|  | 3280 | } | 
|  | 3281 |  | 
| Jessica Paquette | 22c6215 | 2019-04-02 19:57:26 +0000 | [diff] [blame] | 3282 | /// Helper function to emit the correct opcode for a llvm.aarch64.stlxr | 
|  | 3283 | /// intrinsic. | 
|  | 3284 | static unsigned getStlxrOpcode(unsigned NumBytesToStore) { | 
|  | 3285 | switch (NumBytesToStore) { | 
|  | 3286 | // TODO: 1, 2, and 4 byte stores. | 
|  | 3287 | case 8: | 
|  | 3288 | return AArch64::STLXRX; | 
|  | 3289 | default: | 
|  | 3290 | LLVM_DEBUG(dbgs() << "Unexpected number of bytes to store! (" | 
|  | 3291 | << NumBytesToStore << ")\n"); | 
|  | 3292 | break; | 
|  | 3293 | } | 
|  | 3294 | return 0; | 
|  | 3295 | } | 
|  | 3296 |  | 
|  | 3297 | bool AArch64InstructionSelector::selectIntrinsicWithSideEffects( | 
|  | 3298 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 3299 | // Find the intrinsic ID. | 
| Jessica Paquette | 7f6fe7c | 2019-04-29 20:58:17 +0000 | [diff] [blame] | 3300 | unsigned IntrinID = findIntrinsicID(I); | 
|  | 3301 | if (!IntrinID) | 
| Jessica Paquette | 22c6215 | 2019-04-02 19:57:26 +0000 | [diff] [blame] | 3302 | return false; | 
| Jessica Paquette | 22c6215 | 2019-04-02 19:57:26 +0000 | [diff] [blame] | 3303 | MachineIRBuilder MIRBuilder(I); | 
|  | 3304 |  | 
|  | 3305 | // Select the instruction. | 
|  | 3306 | switch (IntrinID) { | 
|  | 3307 | default: | 
|  | 3308 | return false; | 
|  | 3309 | case Intrinsic::trap: | 
|  | 3310 | MIRBuilder.buildInstr(AArch64::BRK, {}, {}).addImm(1); | 
|  | 3311 | break; | 
|  | 3312 | case Intrinsic::aarch64_stlxr: | 
|  | 3313 | unsigned StatReg = I.getOperand(0).getReg(); | 
|  | 3314 | assert(RBI.getSizeInBits(StatReg, MRI, TRI) == 32 && | 
|  | 3315 | "Status register must be 32 bits!"); | 
|  | 3316 | unsigned SrcReg = I.getOperand(2).getReg(); | 
|  | 3317 |  | 
|  | 3318 | if (RBI.getSizeInBits(SrcReg, MRI, TRI) != 64) { | 
|  | 3319 | LLVM_DEBUG(dbgs() << "Only support 64-bit sources right now.\n"); | 
|  | 3320 | return false; | 
|  | 3321 | } | 
|  | 3322 |  | 
|  | 3323 | unsigned PtrReg = I.getOperand(3).getReg(); | 
|  | 3324 | assert(MRI.getType(PtrReg).isPointer() && "Expected pointer operand"); | 
|  | 3325 |  | 
|  | 3326 | // Expect only one memory operand. | 
|  | 3327 | if (!I.hasOneMemOperand()) | 
|  | 3328 | return false; | 
|  | 3329 |  | 
|  | 3330 | const MachineMemOperand *MemOp = *I.memoperands_begin(); | 
|  | 3331 | unsigned NumBytesToStore = MemOp->getSize(); | 
|  | 3332 | unsigned Opc = getStlxrOpcode(NumBytesToStore); | 
|  | 3333 | if (!Opc) | 
|  | 3334 | return false; | 
|  | 3335 |  | 
|  | 3336 | auto StoreMI = MIRBuilder.buildInstr(Opc, {StatReg}, {SrcReg, PtrReg}); | 
|  | 3337 | constrainSelectedInstRegOperands(*StoreMI, TII, TRI, RBI); | 
|  | 3338 | } | 
|  | 3339 |  | 
|  | 3340 | I.eraseFromParent(); | 
|  | 3341 | return true; | 
|  | 3342 | } | 
|  | 3343 |  | 
| Jessica Paquette | 7f6fe7c | 2019-04-29 20:58:17 +0000 | [diff] [blame] | 3344 | bool AArch64InstructionSelector::selectIntrinsic( | 
|  | 3345 | MachineInstr &I, MachineRegisterInfo &MRI) const { | 
|  | 3346 | unsigned IntrinID = findIntrinsicID(I); | 
|  | 3347 | if (!IntrinID) | 
|  | 3348 | return false; | 
|  | 3349 | MachineIRBuilder MIRBuilder(I); | 
|  | 3350 |  | 
|  | 3351 | switch (IntrinID) { | 
|  | 3352 | default: | 
|  | 3353 | break; | 
|  | 3354 | case Intrinsic::aarch64_crypto_sha1h: | 
|  | 3355 | unsigned DstReg = I.getOperand(0).getReg(); | 
|  | 3356 | unsigned SrcReg = I.getOperand(2).getReg(); | 
|  | 3357 |  | 
|  | 3358 | // FIXME: Should this be an assert? | 
|  | 3359 | if (MRI.getType(DstReg).getSizeInBits() != 32 || | 
|  | 3360 | MRI.getType(SrcReg).getSizeInBits() != 32) | 
|  | 3361 | return false; | 
|  | 3362 |  | 
|  | 3363 | // The operation has to happen on FPRs. Set up some new FPR registers for | 
|  | 3364 | // the source and destination if they are on GPRs. | 
|  | 3365 | if (RBI.getRegBank(SrcReg, MRI, TRI)->getID() != AArch64::FPRRegBankID) { | 
|  | 3366 | SrcReg = MRI.createVirtualRegister(&AArch64::FPR32RegClass); | 
|  | 3367 | MIRBuilder.buildCopy({SrcReg}, {I.getOperand(2)}); | 
|  | 3368 |  | 
|  | 3369 | // Make sure the copy ends up getting constrained properly. | 
|  | 3370 | RBI.constrainGenericRegister(I.getOperand(2).getReg(), | 
|  | 3371 | AArch64::GPR32RegClass, MRI); | 
|  | 3372 | } | 
|  | 3373 |  | 
|  | 3374 | if (RBI.getRegBank(DstReg, MRI, TRI)->getID() != AArch64::FPRRegBankID) | 
|  | 3375 | DstReg = MRI.createVirtualRegister(&AArch64::FPR32RegClass); | 
|  | 3376 |  | 
|  | 3377 | // Actually insert the instruction. | 
|  | 3378 | auto SHA1Inst = MIRBuilder.buildInstr(AArch64::SHA1Hrr, {DstReg}, {SrcReg}); | 
|  | 3379 | constrainSelectedInstRegOperands(*SHA1Inst, TII, TRI, RBI); | 
|  | 3380 |  | 
|  | 3381 | // Did we create a new register for the destination? | 
|  | 3382 | if (DstReg != I.getOperand(0).getReg()) { | 
|  | 3383 | // Yep. Copy the result of the instruction back into the original | 
|  | 3384 | // destination. | 
|  | 3385 | MIRBuilder.buildCopy({I.getOperand(0)}, {DstReg}); | 
|  | 3386 | RBI.constrainGenericRegister(I.getOperand(0).getReg(), | 
|  | 3387 | AArch64::GPR32RegClass, MRI); | 
|  | 3388 | } | 
|  | 3389 |  | 
|  | 3390 | I.eraseFromParent(); | 
|  | 3391 | return true; | 
|  | 3392 | } | 
|  | 3393 | return false; | 
|  | 3394 | } | 
|  | 3395 |  | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 3396 | /// SelectArithImmed - Select an immediate value that can be represented as | 
|  | 3397 | /// a 12-bit value shifted left by either 0 or 12.  If so, return true with | 
|  | 3398 | /// Val set to the 12-bit value and Shift set to the shifter operand. | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 3399 | InstructionSelector::ComplexRendererFns | 
| Daniel Sanders | 2deea18 | 2017-04-22 15:11:04 +0000 | [diff] [blame] | 3400 | AArch64InstructionSelector::selectArithImmed(MachineOperand &Root) const { | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 3401 | MachineInstr &MI = *Root.getParent(); | 
|  | 3402 | MachineBasicBlock &MBB = *MI.getParent(); | 
|  | 3403 | MachineFunction &MF = *MBB.getParent(); | 
|  | 3404 | MachineRegisterInfo &MRI = MF.getRegInfo(); | 
|  | 3405 |  | 
|  | 3406 | // This function is called from the addsub_shifted_imm ComplexPattern, | 
|  | 3407 | // which lists [imm] as the list of opcode it's interested in, however | 
|  | 3408 | // we still need to check whether the operand is actually an immediate | 
|  | 3409 | // here because the ComplexPattern opcode list is only used in | 
|  | 3410 | // root-level opcode matching. | 
|  | 3411 | uint64_t Immed; | 
|  | 3412 | if (Root.isImm()) | 
|  | 3413 | Immed = Root.getImm(); | 
|  | 3414 | else if (Root.isCImm()) | 
|  | 3415 | Immed = Root.getCImm()->getZExtValue(); | 
|  | 3416 | else if (Root.isReg()) { | 
|  | 3417 | MachineInstr *Def = MRI.getVRegDef(Root.getReg()); | 
|  | 3418 | if (Def->getOpcode() != TargetOpcode::G_CONSTANT) | 
| Daniel Sanders | df39cba | 2017-10-15 18:22:54 +0000 | [diff] [blame] | 3419 | return None; | 
| Daniel Sanders | 0e64202 | 2017-03-16 18:04:50 +0000 | [diff] [blame] | 3420 | MachineOperand &Op1 = Def->getOperand(1); | 
|  | 3421 | if (!Op1.isCImm() || Op1.getCImm()->getBitWidth() > 64) | 
| Daniel Sanders | df39cba | 2017-10-15 18:22:54 +0000 | [diff] [blame] | 3422 | return None; | 
| Daniel Sanders | 0e64202 | 2017-03-16 18:04:50 +0000 | [diff] [blame] | 3423 | Immed = Op1.getCImm()->getZExtValue(); | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 3424 | } else | 
| Daniel Sanders | df39cba | 2017-10-15 18:22:54 +0000 | [diff] [blame] | 3425 | return None; | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 3426 |  | 
|  | 3427 | unsigned ShiftAmt; | 
|  | 3428 |  | 
|  | 3429 | if (Immed >> 12 == 0) { | 
|  | 3430 | ShiftAmt = 0; | 
|  | 3431 | } else if ((Immed & 0xfff) == 0 && Immed >> 24 == 0) { | 
|  | 3432 | ShiftAmt = 12; | 
|  | 3433 | Immed = Immed >> 12; | 
|  | 3434 | } else | 
| Daniel Sanders | df39cba | 2017-10-15 18:22:54 +0000 | [diff] [blame] | 3435 | return None; | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 3436 |  | 
|  | 3437 | unsigned ShVal = AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftAmt); | 
| Daniel Sanders | df39cba | 2017-10-15 18:22:54 +0000 | [diff] [blame] | 3438 | return {{ | 
|  | 3439 | [=](MachineInstrBuilder &MIB) { MIB.addImm(Immed); }, | 
|  | 3440 | [=](MachineInstrBuilder &MIB) { MIB.addImm(ShVal); }, | 
|  | 3441 | }}; | 
| Daniel Sanders | 8a4bae9 | 2017-03-14 21:32:08 +0000 | [diff] [blame] | 3442 | } | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 3443 |  | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 3444 | /// Select a "register plus unscaled signed 9-bit immediate" address.  This | 
|  | 3445 | /// should only match when there is an offset that is not valid for a scaled | 
|  | 3446 | /// immediate addressing mode.  The "Size" argument is the size in bytes of the | 
|  | 3447 | /// memory reference, which is needed here to know what is valid for a scaled | 
|  | 3448 | /// immediate. | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 3449 | InstructionSelector::ComplexRendererFns | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 3450 | AArch64InstructionSelector::selectAddrModeUnscaled(MachineOperand &Root, | 
|  | 3451 | unsigned Size) const { | 
|  | 3452 | MachineRegisterInfo &MRI = | 
|  | 3453 | Root.getParent()->getParent()->getParent()->getRegInfo(); | 
|  | 3454 |  | 
|  | 3455 | if (!Root.isReg()) | 
|  | 3456 | return None; | 
|  | 3457 |  | 
|  | 3458 | if (!isBaseWithConstantOffset(Root, MRI)) | 
|  | 3459 | return None; | 
|  | 3460 |  | 
|  | 3461 | MachineInstr *RootDef = MRI.getVRegDef(Root.getReg()); | 
|  | 3462 | if (!RootDef) | 
|  | 3463 | return None; | 
|  | 3464 |  | 
|  | 3465 | MachineOperand &OffImm = RootDef->getOperand(2); | 
|  | 3466 | if (!OffImm.isReg()) | 
|  | 3467 | return None; | 
|  | 3468 | MachineInstr *RHS = MRI.getVRegDef(OffImm.getReg()); | 
|  | 3469 | if (!RHS || RHS->getOpcode() != TargetOpcode::G_CONSTANT) | 
|  | 3470 | return None; | 
|  | 3471 | int64_t RHSC; | 
|  | 3472 | MachineOperand &RHSOp1 = RHS->getOperand(1); | 
|  | 3473 | if (!RHSOp1.isCImm() || RHSOp1.getCImm()->getBitWidth() > 64) | 
|  | 3474 | return None; | 
|  | 3475 | RHSC = RHSOp1.getCImm()->getSExtValue(); | 
|  | 3476 |  | 
|  | 3477 | // If the offset is valid as a scaled immediate, don't match here. | 
|  | 3478 | if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Log2_32(Size))) | 
|  | 3479 | return None; | 
|  | 3480 | if (RHSC >= -256 && RHSC < 256) { | 
|  | 3481 | MachineOperand &Base = RootDef->getOperand(1); | 
|  | 3482 | return {{ | 
|  | 3483 | [=](MachineInstrBuilder &MIB) { MIB.add(Base); }, | 
|  | 3484 | [=](MachineInstrBuilder &MIB) { MIB.addImm(RHSC); }, | 
|  | 3485 | }}; | 
|  | 3486 | } | 
|  | 3487 | return None; | 
|  | 3488 | } | 
|  | 3489 |  | 
|  | 3490 | /// Select a "register plus scaled unsigned 12-bit immediate" address.  The | 
|  | 3491 | /// "Size" argument is the size in bytes of the memory reference, which | 
|  | 3492 | /// determines the scale. | 
| Daniel Sanders | 1e4569f | 2017-10-20 20:55:29 +0000 | [diff] [blame] | 3493 | InstructionSelector::ComplexRendererFns | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 3494 | AArch64InstructionSelector::selectAddrModeIndexed(MachineOperand &Root, | 
|  | 3495 | unsigned Size) const { | 
|  | 3496 | MachineRegisterInfo &MRI = | 
|  | 3497 | Root.getParent()->getParent()->getParent()->getRegInfo(); | 
|  | 3498 |  | 
|  | 3499 | if (!Root.isReg()) | 
|  | 3500 | return None; | 
|  | 3501 |  | 
|  | 3502 | MachineInstr *RootDef = MRI.getVRegDef(Root.getReg()); | 
|  | 3503 | if (!RootDef) | 
|  | 3504 | return None; | 
|  | 3505 |  | 
|  | 3506 | if (RootDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) { | 
|  | 3507 | return {{ | 
|  | 3508 | [=](MachineInstrBuilder &MIB) { MIB.add(RootDef->getOperand(1)); }, | 
|  | 3509 | [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, | 
|  | 3510 | }}; | 
|  | 3511 | } | 
|  | 3512 |  | 
|  | 3513 | if (isBaseWithConstantOffset(Root, MRI)) { | 
|  | 3514 | MachineOperand &LHS = RootDef->getOperand(1); | 
|  | 3515 | MachineOperand &RHS = RootDef->getOperand(2); | 
|  | 3516 | MachineInstr *LHSDef = MRI.getVRegDef(LHS.getReg()); | 
|  | 3517 | MachineInstr *RHSDef = MRI.getVRegDef(RHS.getReg()); | 
|  | 3518 | if (LHSDef && RHSDef) { | 
|  | 3519 | int64_t RHSC = (int64_t)RHSDef->getOperand(1).getCImm()->getZExtValue(); | 
|  | 3520 | unsigned Scale = Log2_32(Size); | 
|  | 3521 | if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Scale)) { | 
|  | 3522 | if (LHSDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) | 
| Daniel Sanders | 01805b6 | 2017-10-16 05:39:30 +0000 | [diff] [blame] | 3523 | return {{ | 
|  | 3524 | [=](MachineInstrBuilder &MIB) { MIB.add(LHSDef->getOperand(1)); }, | 
|  | 3525 | [=](MachineInstrBuilder &MIB) { MIB.addImm(RHSC >> Scale); }, | 
|  | 3526 | }}; | 
|  | 3527 |  | 
| Daniel Sanders | ea8711b | 2017-10-16 03:36:29 +0000 | [diff] [blame] | 3528 | return {{ | 
|  | 3529 | [=](MachineInstrBuilder &MIB) { MIB.add(LHS); }, | 
|  | 3530 | [=](MachineInstrBuilder &MIB) { MIB.addImm(RHSC >> Scale); }, | 
|  | 3531 | }}; | 
|  | 3532 | } | 
|  | 3533 | } | 
|  | 3534 | } | 
|  | 3535 |  | 
|  | 3536 | // Before falling back to our general case, check if the unscaled | 
|  | 3537 | // instructions can handle this. If so, that's preferable. | 
|  | 3538 | if (selectAddrModeUnscaled(Root, Size).hasValue()) | 
|  | 3539 | return None; | 
|  | 3540 |  | 
|  | 3541 | return {{ | 
|  | 3542 | [=](MachineInstrBuilder &MIB) { MIB.add(Root); }, | 
|  | 3543 | [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, | 
|  | 3544 | }}; | 
|  | 3545 | } | 
|  | 3546 |  | 
| Volkan Keles | f7f2568 | 2018-01-16 18:44:05 +0000 | [diff] [blame] | 3547 | void AArch64InstructionSelector::renderTruncImm(MachineInstrBuilder &MIB, | 
|  | 3548 | const MachineInstr &MI) const { | 
|  | 3549 | const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); | 
|  | 3550 | assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT"); | 
|  | 3551 | Optional<int64_t> CstVal = getConstantVRegVal(MI.getOperand(0).getReg(), MRI); | 
|  | 3552 | assert(CstVal && "Expected constant value"); | 
|  | 3553 | MIB.addImm(CstVal.getValue()); | 
|  | 3554 | } | 
|  | 3555 |  | 
| Daniel Sanders | 0b5293f | 2017-04-06 09:49:34 +0000 | [diff] [blame] | 3556 | namespace llvm { | 
|  | 3557 | InstructionSelector * | 
|  | 3558 | createAArch64InstructionSelector(const AArch64TargetMachine &TM, | 
|  | 3559 | AArch64Subtarget &Subtarget, | 
|  | 3560 | AArch64RegisterBankInfo &RBI) { | 
|  | 3561 | return new AArch64InstructionSelector(TM, Subtarget, RBI); | 
|  | 3562 | } | 
|  | 3563 | } |