blob: 1cd570d3c0e7d6f7812d0fb97c2a0cedac7737a9 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "AMDGPUTargetMachine.h"
23#include "InstPrinter/AMDGPUInstPrinter.h"
24#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000025#include "R600Defines.h"
26#include "R600MachineFunctionInfo.h"
27#include "R600RegisterInfo.h"
28#include "SIDefines.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000029#include "SIInstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "SIMachineFunctionInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "SIRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000032#include "Utils/AMDGPUBaseInfo.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000033#include "llvm/BinaryFormat/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000035#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000036#include "llvm/MC/MCContext.h"
37#include "llvm/MC/MCSectionELF.h"
38#include "llvm/MC/MCStreamer.h"
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000039#include "llvm/Support/AMDGPUMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000040#include "llvm/Support/MathExtras.h"
41#include "llvm/Support/TargetRegistry.h"
42#include "llvm/Target/TargetLoweringObjectFile.h"
43
44using namespace llvm;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000045using namespace llvm::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000046
47// TODO: This should get the default rounding mode from the kernel. We just set
48// the default here, but this could change if the OpenCL rounding mode pragmas
49// are used.
50//
51// The denormal mode here should match what is reported by the OpenCL runtime
52// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
53// can also be override to flush with the -cl-denorms-are-zero compiler flag.
54//
55// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
56// precision, and leaves single precision to flush all and does not report
57// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
58// CL_FP_DENORM for both.
59//
60// FIXME: It seems some instructions do not support single precision denormals
61// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
62// and sin_f32, cos_f32 on most parts).
63
64// We want to use these instructions, and using fp32 denormals also causes
65// instructions to run at the double precision rate for the device so it's
66// probably best to just report no single precision denormals.
67static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000068 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000069 // TODO: Is there any real use for the flush in only / flush out only modes?
70
71 uint32_t FP32Denormals =
72 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
73
74 uint32_t FP64Denormals =
75 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
76
77 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
78 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
79 FP_DENORM_MODE_SP(FP32Denormals) |
80 FP_DENORM_MODE_DP(FP64Denormals);
81}
82
83static AsmPrinter *
84createAMDGPUAsmPrinterPass(TargetMachine &tm,
85 std::unique_ptr<MCStreamer> &&Streamer) {
86 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
87}
88
89extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000090 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
91 createAMDGPUAsmPrinterPass);
92 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
93 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000094}
95
96AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
97 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000098 : AsmPrinter(TM, std::move(Streamer)) {
99 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
100 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000101
Mehdi Amini117296c2016-10-01 02:56:57 +0000102StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000103 return "AMDGPU Assembly Printer";
104}
105
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000106const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
107 return TM.getMCSubtargetInfo();
108}
109
110AMDGPUTargetStreamer& AMDGPUAsmPrinter::getTargetStreamer() const {
111 return static_cast<AMDGPUTargetStreamer&>(*OutStreamer->getTargetStreamer());
112}
113
Tom Stellardf4218372016-01-12 17:18:17 +0000114void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000115 AMDGPU::IsaInfo::IsaVersion ISA =
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000116 AMDGPU::IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Yaxun Liud6fbe652016-11-10 21:18:49 +0000117
Tim Renouf72800f02017-10-03 19:03:52 +0000118 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000119 readPALMetadata(M);
Tim Renouf72800f02017-10-03 19:03:52 +0000120 // AMDPAL wants an HSA_ISA .note.
121 getTargetStreamer().EmitDirectiveHSACodeObjectISA(
122 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
123 }
124 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
125 return;
126
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000127 getTargetStreamer().EmitDirectiveHSACodeObjectVersion(2, 1);
128 getTargetStreamer().EmitDirectiveHSACodeObjectISA(
129 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyova63b0f92017-10-11 22:18:53 +0000130 getTargetStreamer().EmitStartOfHSAMetadata(M);
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000131}
132
133void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Renouf72800f02017-10-03 19:03:52 +0000134 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
135 // Copy the PAL metadata from the map where we collected it into a vector,
136 // then write it as a .note.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000137 PALMD::Metadata PALMetadataVector;
138 for (auto i : PALMetadataMap) {
139 PALMetadataVector.push_back(i.first);
140 PALMetadataVector.push_back(i.second);
Tim Renouf72800f02017-10-03 19:03:52 +0000141 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000142 getTargetStreamer().EmitPALMetadata(PALMetadataVector);
Tim Renouf72800f02017-10-03 19:03:52 +0000143 }
144
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000145 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
146 return;
147
Konstantin Zhuravlyova63b0f92017-10-11 22:18:53 +0000148 getTargetStreamer().EmitEndOfHSAMetadata();
Tom Stellardf4218372016-01-12 17:18:17 +0000149}
150
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000151bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
152 const MachineBasicBlock *MBB) const {
153 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
154 return false;
155
156 if (MBB->empty())
157 return true;
158
159 // If this is a block implementing a long branch, an expression relative to
160 // the start of the block is needed. to the start of the block.
161 // XXX - Is there a smarter way to check this?
162 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
163}
164
Tom Stellardf151a452015-06-26 21:14:58 +0000165void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Matt Arsenault021a2182017-04-19 19:38:10 +0000166 const AMDGPUMachineFunction *MFI = MF->getInfo<AMDGPUMachineFunction>();
167 if (!MFI->isEntryFunction())
168 return;
169
Tom Stellardf151a452015-06-26 21:14:58 +0000170 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000171 amd_kernel_code_t KernelCode;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000172 if (STM.isAmdCodeObjectV2(*MF)) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000173 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000174
175 OutStreamer->SwitchSection(getObjFileLowering().getTextSection());
176 getTargetStreamer().EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000177 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000178
179 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
180 return;
Konstantin Zhuravlyova63b0f92017-10-11 22:18:53 +0000181 getTargetStreamer().EmitKernelHSAMetadata(*MF->getFunction(), KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000182}
183
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000184void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
185 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
186 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Matt Arsenault1074cb52017-03-30 23:58:04 +0000187 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(*MF)) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000188 SmallString<128> SymbolName;
189 getNameWithPrefix(SymbolName, MF->getFunction()),
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000190 getTargetStreamer().EmitAMDGPUSymbolType(
191 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000192 }
193
194 AsmPrinter::EmitFunctionEntryLabel();
195}
196
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000197void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
198
Tom Stellard00f2f912015-12-02 19:47:57 +0000199 // Group segment variables aren't emitted in HSA.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000200 if (AMDGPU::isGroupSegment(GV, AMDGPUASI))
Tom Stellard00f2f912015-12-02 19:47:57 +0000201 return;
202
Tom Stellardfcfaea42016-05-05 17:03:33 +0000203 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000204}
205
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000206bool AMDGPUAsmPrinter::doFinalization(Module &M) {
207 CallGraphResourceInfo.clear();
208 return AsmPrinter::doFinalization(M);
209}
210
Tim Renouf72800f02017-10-03 19:03:52 +0000211// For the amdpal OS type, read the amdgpu.pal.metadata supplied by the
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000212// frontend into our PALMetadataMap, ready for per-function modification. It
Tim Renouf72800f02017-10-03 19:03:52 +0000213// is a NamedMD containing an MDTuple containing a number of MDNodes each of
214// which is an integer value, and each two integer values forms a key=value
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000215// pair that we store as PALMetadataMap[key]=value in the map.
216void AMDGPUAsmPrinter::readPALMetadata(Module &M) {
Tim Renouf72800f02017-10-03 19:03:52 +0000217 auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
218 if (!NamedMD || !NamedMD->getNumOperands())
219 return;
220 auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
221 if (!Tuple)
222 return;
223 for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
224 auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
225 auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
226 if (!Key || !Val)
227 continue;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000228 PALMetadataMap[Key->getZExtValue()] = Val->getZExtValue();
Tim Renouf72800f02017-10-03 19:03:52 +0000229 }
230}
231
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000232// Print comments that apply to both callable functions and entry points.
233void AMDGPUAsmPrinter::emitCommonFunctionComments(
234 uint32_t NumVGPR,
235 uint32_t NumSGPR,
236 uint32_t ScratchSize,
237 uint64_t CodeSize) {
238 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
239 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
240 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
241 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
242}
243
Tom Stellard45bb48e2015-06-13 03:28:10 +0000244bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000245 CurrentProgramInfo = SIProgramInfo();
246
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000247 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000248
249 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000250 // Regular functions just need the basic required instruction alignment.
251 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000252
253 SetupMachineFunction(MF);
254
Tom Stellard45bb48e2015-06-13 03:28:10 +0000255 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000256 MCContext &Context = getObjFileLowering().getContext();
257 if (!STM.isAmdHsaOS()) {
258 MCSectionELF *ConfigSection =
259 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
260 OutStreamer->SwitchSection(ConfigSection);
261 }
262
Tom Stellardf151a452015-06-26 21:14:58 +0000263 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000264 if (MFI->isEntryFunction()) {
265 getSIProgramInfo(CurrentProgramInfo, MF);
266 } else {
267 auto I = CallGraphResourceInfo.insert(
268 std::make_pair(MF.getFunction(), SIFunctionResourceInfo()));
269 SIFunctionResourceInfo &Info = I.first->second;
270 assert(I.second && "should only be called once per function");
271 Info = analyzeResourceUsage(MF);
272 }
273
Tim Renouf72800f02017-10-03 19:03:52 +0000274 if (STM.isAmdPalOS())
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000275 EmitPALMetadata(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000276 if (!STM.isAmdHsaOS()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000277 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000278 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000279 } else {
280 EmitProgramInfoR600(MF);
281 }
282
283 DisasmLines.clear();
284 HexLines.clear();
285 DisasmLineMaxLen = 0;
286
287 EmitFunctionBody();
288
289 if (isVerbose()) {
290 MCSectionELF *CommentSection =
291 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
292 OutStreamer->SwitchSection(CommentSection);
293
294 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000295 if (!MFI->isEntryFunction()) {
Matt Arsenault021a2182017-04-19 19:38:10 +0000296 OutStreamer->emitRawComment(" Function info:", false);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000297 SIFunctionResourceInfo &Info = CallGraphResourceInfo[MF.getFunction()];
298 emitCommonFunctionComments(
299 Info.NumVGPR,
300 Info.getTotalNumSGPRs(MF.getSubtarget<SISubtarget>()),
301 Info.PrivateSegmentSize,
302 getFunctionCodeSize(MF));
303 return false;
Matt Arsenault021a2182017-04-19 19:38:10 +0000304 }
305
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000306 OutStreamer->emitRawComment(" Kernel info:", false);
307 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
308 CurrentProgramInfo.NumSGPR,
309 CurrentProgramInfo.ScratchSize,
310 getFunctionCodeSize(MF));
311
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000312 OutStreamer->emitRawComment(
313 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
314 OutStreamer->emitRawComment(
315 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
316 OutStreamer->emitRawComment(
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000317 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
318 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000319
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000320 OutStreamer->emitRawComment(
321 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
322 OutStreamer->emitRawComment(
323 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
Matt Arsenault021a2182017-04-19 19:38:10 +0000324
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000325 OutStreamer->emitRawComment(
326 " NumSGPRsForWavesPerEU: " +
327 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
328 OutStreamer->emitRawComment(
329 " NumVGPRsForWavesPerEU: " +
330 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000331
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000332 OutStreamer->emitRawComment(
333 " ReservedVGPRFirst: " + Twine(CurrentProgramInfo.ReservedVGPRFirst),
334 false);
335 OutStreamer->emitRawComment(
336 " ReservedVGPRCount: " + Twine(CurrentProgramInfo.ReservedVGPRCount),
337 false);
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000338
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000339 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000340 OutStreamer->emitRawComment(
341 " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
342 Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
343 OutStreamer->emitRawComment(
344 " DebuggerPrivateSegmentBufferSGPR: s" +
345 Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000346 }
347
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000348 OutStreamer->emitRawComment(
349 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
350 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
351 OutStreamer->emitRawComment(
352 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
353 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
354 OutStreamer->emitRawComment(
355 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
356 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
357 OutStreamer->emitRawComment(
358 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
359 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
360 OutStreamer->emitRawComment(
361 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
362 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
363 OutStreamer->emitRawComment(
364 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
365 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
366 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000367 } else {
368 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
369 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000370 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000371 }
372 }
373
374 if (STM.dumpCode()) {
375
376 OutStreamer->SwitchSection(
377 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
378
379 for (size_t i = 0; i < DisasmLines.size(); ++i) {
380 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
381 Comment += " ; " + HexLines[i] + "\n";
382
383 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
384 OutStreamer->EmitBytes(StringRef(Comment));
385 }
386 }
387
388 return false;
389}
390
391void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
392 unsigned MaxGPR = 0;
393 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000394 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
395 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000396 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
397
398 for (const MachineBasicBlock &MBB : MF) {
399 for (const MachineInstr &MI : MBB) {
400 if (MI.getOpcode() == AMDGPU::KILLGT)
401 killPixel = true;
402 unsigned numOperands = MI.getNumOperands();
403 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
404 const MachineOperand &MO = MI.getOperand(op_idx);
405 if (!MO.isReg())
406 continue;
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000407 unsigned HWReg = RI->getHWRegIndex(MO.getReg());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000408
409 // Register with value > 127 aren't GPR
410 if (HWReg > 127)
411 continue;
412 MaxGPR = std::max(MaxGPR, HWReg);
413 }
414 }
415 }
416
417 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000418 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000419 // Evergreen / Northern Islands
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000420 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000421 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000422 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
423 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
424 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
425 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000426 }
427 } else {
428 // R600 / R700
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000429 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000430 default: LLVM_FALLTHROUGH;
431 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
432 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000433 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
434 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000435 }
436 }
437
438 OutStreamer->EmitIntValue(RsrcReg, 4);
439 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000440 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000441 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
442 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
443
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000444 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000445 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000446 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000447 }
448}
449
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000450uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000451 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000452 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000453
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000454 uint64_t CodeSize = 0;
455
Tom Stellard45bb48e2015-06-13 03:28:10 +0000456 for (const MachineBasicBlock &MBB : MF) {
457 for (const MachineInstr &MI : MBB) {
458 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000459
460 // TODO: Should we count size of debug info?
461 if (MI.isDebugValue())
462 continue;
463
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000464 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000465 }
466 }
467
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000468 return CodeSize;
469}
470
471static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
472 const SIInstrInfo &TII,
473 unsigned Reg) {
474 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
475 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
476 return true;
477 }
478
479 return false;
480}
481
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000482static unsigned getNumExtraSGPRs(const SISubtarget &ST,
483 bool VCCUsed,
484 bool FlatScrUsed) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000485 unsigned ExtraSGPRs = 0;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000486 if (VCCUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000487 ExtraSGPRs = 2;
488
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000489 if (ST.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
490 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000491 ExtraSGPRs = 4;
492 } else {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000493 if (ST.isXNACKEnabled())
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000494 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000495
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000496 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000497 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000498 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000499
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000500 return ExtraSGPRs;
501}
502
503int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
504 const SISubtarget &ST) const {
505 return NumExplicitSGPR + getNumExtraSGPRs(ST, UsesVCC, UsesFlatScratch);
506}
507
508AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
509 const MachineFunction &MF) const {
510 SIFunctionResourceInfo Info;
511
512 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
513 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
514 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
515 const MachineRegisterInfo &MRI = MF.getRegInfo();
516 const SIInstrInfo *TII = ST.getInstrInfo();
517 const SIRegisterInfo &TRI = TII->getRegisterInfo();
518
519 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
520 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
521
522 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
523 // instructions aren't used to access the scratch buffer. Inline assembly may
524 // need it though.
525 //
526 // If we only have implicit uses of flat_scr on flat instructions, it is not
527 // really needed.
528 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
529 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
530 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
531 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
532 Info.UsesFlatScratch = false;
533 }
534
535 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
536 Info.PrivateSegmentSize = FrameInfo.getStackSize();
537
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000538
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000539 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
540 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000541
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000542 // If there are no calls, MachineRegisterInfo can tell us the used register
543 // count easily.
Matt Arsenault22cdb612017-09-05 18:36:36 +0000544 // A tail call isn't considered a call for MachineFrameInfo's purposes.
545 if (!FrameInfo.hasCalls() && !FrameInfo.hasTailCall()) {
Matt Arsenault2738ede2017-08-02 17:15:01 +0000546 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
547 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
548 if (MRI.isPhysRegUsed(Reg)) {
549 HighestVGPRReg = Reg;
550 break;
551 }
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000552 }
Matt Arsenault2738ede2017-08-02 17:15:01 +0000553
554 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
555 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
556 if (MRI.isPhysRegUsed(Reg)) {
557 HighestSGPRReg = Reg;
558 break;
559 }
560 }
561
562 // We found the maximum register index. They start at 0, so add one to get the
563 // number of registers.
564 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
565 TRI.getHWRegIndex(HighestVGPRReg) + 1;
566 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
567 TRI.getHWRegIndex(HighestSGPRReg) + 1;
568
569 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000570 }
571
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000572 int32_t MaxVGPR = -1;
573 int32_t MaxSGPR = -1;
574 uint32_t CalleeFrameSize = 0;
575
576 for (const MachineBasicBlock &MBB : MF) {
577 for (const MachineInstr &MI : MBB) {
578 // TODO: Check regmasks? Do they occur anywhere except calls?
579 for (const MachineOperand &MO : MI.operands()) {
580 unsigned Width = 0;
581 bool IsSGPR = false;
582
583 if (!MO.isReg())
584 continue;
585
586 unsigned Reg = MO.getReg();
587 switch (Reg) {
588 case AMDGPU::EXEC:
589 case AMDGPU::EXEC_LO:
590 case AMDGPU::EXEC_HI:
591 case AMDGPU::SCC:
592 case AMDGPU::M0:
593 case AMDGPU::SRC_SHARED_BASE:
594 case AMDGPU::SRC_SHARED_LIMIT:
595 case AMDGPU::SRC_PRIVATE_BASE:
596 case AMDGPU::SRC_PRIVATE_LIMIT:
597 continue;
598
599 case AMDGPU::NoRegister:
600 assert(MI.isDebugValue());
601 continue;
602
603 case AMDGPU::VCC:
604 case AMDGPU::VCC_LO:
605 case AMDGPU::VCC_HI:
606 Info.UsesVCC = true;
607 continue;
608
609 case AMDGPU::FLAT_SCR:
610 case AMDGPU::FLAT_SCR_LO:
611 case AMDGPU::FLAT_SCR_HI:
612 continue;
613
614 case AMDGPU::TBA:
615 case AMDGPU::TBA_LO:
616 case AMDGPU::TBA_HI:
617 case AMDGPU::TMA:
618 case AMDGPU::TMA_LO:
619 case AMDGPU::TMA_HI:
620 llvm_unreachable("trap handler registers should not be used");
621
622 default:
623 break;
624 }
625
626 if (AMDGPU::SReg_32RegClass.contains(Reg)) {
627 assert(!AMDGPU::TTMP_32RegClass.contains(Reg) &&
628 "trap handler registers should not be used");
629 IsSGPR = true;
630 Width = 1;
631 } else if (AMDGPU::VGPR_32RegClass.contains(Reg)) {
632 IsSGPR = false;
633 Width = 1;
634 } else if (AMDGPU::SReg_64RegClass.contains(Reg)) {
635 assert(!AMDGPU::TTMP_64RegClass.contains(Reg) &&
636 "trap handler registers should not be used");
637 IsSGPR = true;
638 Width = 2;
639 } else if (AMDGPU::VReg_64RegClass.contains(Reg)) {
640 IsSGPR = false;
641 Width = 2;
642 } else if (AMDGPU::VReg_96RegClass.contains(Reg)) {
643 IsSGPR = false;
644 Width = 3;
645 } else if (AMDGPU::SReg_128RegClass.contains(Reg)) {
646 IsSGPR = true;
647 Width = 4;
648 } else if (AMDGPU::VReg_128RegClass.contains(Reg)) {
649 IsSGPR = false;
650 Width = 4;
651 } else if (AMDGPU::SReg_256RegClass.contains(Reg)) {
652 IsSGPR = true;
653 Width = 8;
654 } else if (AMDGPU::VReg_256RegClass.contains(Reg)) {
655 IsSGPR = false;
656 Width = 8;
657 } else if (AMDGPU::SReg_512RegClass.contains(Reg)) {
658 IsSGPR = true;
659 Width = 16;
660 } else if (AMDGPU::VReg_512RegClass.contains(Reg)) {
661 IsSGPR = false;
662 Width = 16;
663 } else {
664 llvm_unreachable("Unknown register class");
665 }
666 unsigned HWReg = TRI.getHWRegIndex(Reg);
667 int MaxUsed = HWReg + Width - 1;
668 if (IsSGPR) {
669 MaxSGPR = MaxUsed > MaxSGPR ? MaxUsed : MaxSGPR;
670 } else {
671 MaxVGPR = MaxUsed > MaxVGPR ? MaxUsed : MaxVGPR;
672 }
673 }
674
675 if (MI.isCall()) {
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000676 // Pseudo used just to encode the underlying global. Is there a better
677 // way to track this?
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000678
679 const MachineOperand *CalleeOp
680 = TII->getNamedOperand(MI, AMDGPU::OpName::callee);
681 const Function *Callee = cast<Function>(CalleeOp->getGlobal());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000682 if (Callee->isDeclaration()) {
683 // If this is a call to an external function, we can't do much. Make
684 // conservative guesses.
685
686 // 48 SGPRs - vcc, - flat_scr, -xnack
687 int MaxSGPRGuess = 47 - getNumExtraSGPRs(ST, true,
688 ST.hasFlatAddressSpace());
689 MaxSGPR = std::max(MaxSGPR, MaxSGPRGuess);
690 MaxVGPR = std::max(MaxVGPR, 23);
691
692 CalleeFrameSize = std::max(CalleeFrameSize, 16384u);
693 Info.UsesVCC = true;
694 Info.UsesFlatScratch = ST.hasFlatAddressSpace();
695 Info.HasDynamicallySizedStack = true;
696 } else {
697 // We force CodeGen to run in SCC order, so the callee's register
698 // usage etc. should be the cumulative usage of all callees.
699 auto I = CallGraphResourceInfo.find(Callee);
700 assert(I != CallGraphResourceInfo.end() &&
701 "callee should have been handled before caller");
702
703 MaxSGPR = std::max(I->second.NumExplicitSGPR - 1, MaxSGPR);
704 MaxVGPR = std::max(I->second.NumVGPR - 1, MaxVGPR);
705 CalleeFrameSize
706 = std::max(I->second.PrivateSegmentSize, CalleeFrameSize);
707 Info.UsesVCC |= I->second.UsesVCC;
708 Info.UsesFlatScratch |= I->second.UsesFlatScratch;
709 Info.HasDynamicallySizedStack |= I->second.HasDynamicallySizedStack;
710 Info.HasRecursion |= I->second.HasRecursion;
711 }
712
713 if (!Callee->doesNotRecurse())
714 Info.HasRecursion = true;
715 }
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000716 }
717 }
718
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000719 Info.NumExplicitSGPR = MaxSGPR + 1;
720 Info.NumVGPR = MaxVGPR + 1;
721 Info.PrivateSegmentSize += CalleeFrameSize;
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000722
723 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000724}
725
726void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
727 const MachineFunction &MF) {
728 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
729
730 ProgInfo.NumVGPR = Info.NumVGPR;
731 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
732 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
733 ProgInfo.VCCUsed = Info.UsesVCC;
734 ProgInfo.FlatUsed = Info.UsesFlatScratch;
735 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
736
737 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
738 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
739 const SIInstrInfo *TII = STM.getInstrInfo();
740 const SIRegisterInfo *RI = &TII->getRegisterInfo();
741
742 unsigned ExtraSGPRs = getNumExtraSGPRs(STM,
743 ProgInfo.VCCUsed,
744 ProgInfo.FlatUsed);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000745 unsigned ExtraVGPRs = STM.getReservedNumVGPRs(MF);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000746
Marek Olsak91f22fb2016-12-09 19:49:40 +0000747 // Check the addressable register limit before we add ExtraSGPRs.
748 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
749 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000750 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000751 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000752 // This can happen due to a compiler bug or when using inline asm.
753 LLVMContext &Ctx = MF.getFunction()->getContext();
754 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
755 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000756 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000757 DK_ResourceLimit,
758 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000759 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000760 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000761 }
762 }
763
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000764 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000765 ProgInfo.NumSGPR += ExtraSGPRs;
766 ProgInfo.NumVGPR += ExtraVGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000767
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000768 // Adjust number of registers used to meet default/requested minimum/maximum
769 // number of waves per execution unit request.
770 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000771 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000772 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000773 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000774
Marek Olsak91f22fb2016-12-09 19:49:40 +0000775 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
776 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000777 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
778 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
779 // This can happen due to a compiler bug or when using inline asm to use
780 // the registers which are usually reserved for vcc etc.
Marek Olsak91f22fb2016-12-09 19:49:40 +0000781 LLVMContext &Ctx = MF.getFunction()->getContext();
782 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
783 "scalar registers",
784 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000785 DK_ResourceLimit,
786 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000787 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000788 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
789 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000790 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000791 }
792
793 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000794 ProgInfo.NumSGPR =
795 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
796 ProgInfo.NumSGPRsForWavesPerEU =
797 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000798 }
799
Matt Arsenault161e2b42017-04-18 20:59:40 +0000800 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matt Arsenault41003af2015-11-30 21:16:07 +0000801 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000802 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000803 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000804 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000805 }
806
Matt Arsenault52ef4012016-07-26 16:45:58 +0000807 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000808 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000809 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000810 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000811 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000812 }
813
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000814 // SGPRBlocks is actual number of SGPR blocks minus 1.
815 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000816 STM.getSGPREncodingGranule());
817 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / STM.getSGPREncodingGranule() - 1;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000818
819 // VGPRBlocks is actual number of VGPR blocks minus 1.
820 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000821 STM.getVGPREncodingGranule());
822 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / STM.getVGPREncodingGranule() - 1;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000823
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000824 // Record first reserved VGPR and number of reserved VGPRs.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000825 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? ProgInfo.NumVGPR : 0;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000826 ProgInfo.ReservedVGPRCount = STM.getReservedNumVGPRs(MF);
827
828 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
829 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
830 // attribute was requested.
831 if (STM.debuggerEmitPrologue()) {
832 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
833 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
834 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
835 RI->getHWRegIndex(MFI->getScratchRSrcReg());
836 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000837
Tom Stellard45bb48e2015-06-13 03:28:10 +0000838 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
839 // register.
840 ProgInfo.FloatMode = getFPMode(MF);
841
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000842 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000843
Matt Arsenault7293f982016-01-28 20:53:35 +0000844 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000845 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000846
Tom Stellard45bb48e2015-06-13 03:28:10 +0000847 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000848 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000849 // LDS is allocated in 64 dword blocks.
850 LDSAlignShift = 8;
851 } else {
852 // LDS is allocated in 128 dword blocks.
853 LDSAlignShift = 9;
854 }
855
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000856 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000857 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000858
Matt Arsenault52ef4012016-07-26 16:45:58 +0000859 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000860 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000861 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000862
863 // Scratch is allocated in 256 dword blocks.
864 unsigned ScratchAlignShift = 10;
865 // We need to program the hardware with the amount of scratch memory that
866 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
867 // scratch memory used per thread.
868 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000869 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000870 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000871 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000872
873 ProgInfo.ComputePGMRSrc1 =
874 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
875 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
876 S_00B848_PRIORITY(ProgInfo.Priority) |
877 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
878 S_00B848_PRIV(ProgInfo.Priv) |
879 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000880 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000881 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
882
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000883 // 0 = X, 1 = XY, 2 = XYZ
884 unsigned TIDIGCompCnt = 0;
885 if (MFI->hasWorkItemIDZ())
886 TIDIGCompCnt = 2;
887 else if (MFI->hasWorkItemIDY())
888 TIDIGCompCnt = 1;
889
Tom Stellard45bb48e2015-06-13 03:28:10 +0000890 ProgInfo.ComputePGMRSrc2 =
891 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000892 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Wei Ding205bfdb2017-02-10 02:15:29 +0000893 S_00B84C_TRAP_HANDLER(STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000894 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
895 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
896 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
897 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
898 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
899 S_00B84C_EXCP_EN_MSB(0) |
Konstantin Zhuravlyov6ccb0762017-05-05 20:13:55 +0000900 // For AMDHSA, LDS_SIZE must be zero, as it is populated by the CP.
901 S_00B84C_LDS_SIZE(STM.isAmdHsaOS() ? 0 : ProgInfo.LDSBlocks) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000902 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000903}
904
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000905static unsigned getRsrcReg(CallingConv::ID CallConv) {
906 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000907 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000908 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000909 case CallingConv::AMDGPU_LS: return R_00B528_SPI_SHADER_PGM_RSRC1_LS;
Marek Olsaka302a7362017-05-02 15:41:10 +0000910 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000911 case CallingConv::AMDGPU_ES: return R_00B328_SPI_SHADER_PGM_RSRC1_ES;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000912 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000913 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000914 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000915 }
916}
917
918void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000919 const SIProgramInfo &CurrentProgramInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000920 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000921 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000922 unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000923
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000924 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000925 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
926
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000927 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000928
929 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000930 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000931
932 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000933 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000934
935 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
936 // 0" comment but I don't see a corresponding field in the register spec.
937 } else {
938 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000939 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
940 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Tim Renouf13229152017-09-29 09:49:35 +0000941 unsigned Rsrc2Val = 0;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000942 if (STM.isVGPRSpillingEnabled(*MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000943 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000944 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tim Renouf13229152017-09-29 09:49:35 +0000945 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
946 Rsrc2Val = S_00B84C_SCRATCH_EN(CurrentProgramInfo.ScratchBlocks > 0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000947 }
Tim Renouf13229152017-09-29 09:49:35 +0000948 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
949 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
950 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
951 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
952 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
953 Rsrc2Val |= S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
954 }
955 if (Rsrc2Val) {
956 OutStreamer->EmitIntValue(RsrcReg + 4 /*rsrc2*/, 4);
957 OutStreamer->EmitIntValue(Rsrc2Val, 4);
958 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000959 }
Marek Olsak0532c192016-07-13 17:35:15 +0000960
961 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
962 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
963 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
964 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000965}
966
Tim Renouf72800f02017-10-03 19:03:52 +0000967// This is the equivalent of EmitProgramInfoSI above, but for when the OS type
968// is AMDPAL. It stores each compute/SPI register setting and other PAL
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000969// metadata items into the PALMetadataMap, combining with any provided by the
970// frontend as LLVM metadata. Once all functions are written, PALMetadataMap is
Tim Renouf72800f02017-10-03 19:03:52 +0000971// then written as a single block in the .note section.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000972void AMDGPUAsmPrinter::EmitPALMetadata(const MachineFunction &MF,
Tim Renouf72800f02017-10-03 19:03:52 +0000973 const SIProgramInfo &CurrentProgramInfo) {
974 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
975 // Given the calling convention, calculate the register number for rsrc1. In
976 // principle the register number could change in future hardware, but we know
977 // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
978 // we can use the same fixed value that .AMDGPU.config has for Mesa. Note
979 // that we use a register number rather than a byte offset, so we need to
980 // divide by 4.
981 unsigned Rsrc1Reg = getRsrcReg(MF.getFunction()->getCallingConv()) / 4;
982 unsigned Rsrc2Reg = Rsrc1Reg + 1;
983 // Also calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
984 // with a constant offset to access any non-register shader-specific PAL
985 // metadata key.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000986 unsigned ScratchSizeKey = PALMD::Key::CS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +0000987 switch (MF.getFunction()->getCallingConv()) {
988 case CallingConv::AMDGPU_PS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000989 ScratchSizeKey = PALMD::Key::PS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +0000990 break;
991 case CallingConv::AMDGPU_VS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000992 ScratchSizeKey = PALMD::Key::VS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +0000993 break;
994 case CallingConv::AMDGPU_GS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000995 ScratchSizeKey = PALMD::Key::GS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +0000996 break;
997 case CallingConv::AMDGPU_ES:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000998 ScratchSizeKey = PALMD::Key::ES_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +0000999 break;
1000 case CallingConv::AMDGPU_HS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001001 ScratchSizeKey = PALMD::Key::HS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001002 break;
1003 case CallingConv::AMDGPU_LS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001004 ScratchSizeKey = PALMD::Key::LS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001005 break;
1006 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001007 unsigned NumUsedVgprsKey = ScratchSizeKey +
1008 PALMD::Key::VS_NUM_USED_VGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1009 unsigned NumUsedSgprsKey = ScratchSizeKey +
1010 PALMD::Key::VS_NUM_USED_SGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1011 PALMetadataMap[NumUsedVgprsKey] = CurrentProgramInfo.NumVGPRsForWavesPerEU;
1012 PALMetadataMap[NumUsedSgprsKey] = CurrentProgramInfo.NumSGPRsForWavesPerEU;
Tim Renouf72800f02017-10-03 19:03:52 +00001013 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001014 PALMetadataMap[Rsrc1Reg] |= CurrentProgramInfo.ComputePGMRSrc1;
1015 PALMetadataMap[Rsrc2Reg] |= CurrentProgramInfo.ComputePGMRSrc2;
Tim Renouf72800f02017-10-03 19:03:52 +00001016 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001017 PALMetadataMap[ScratchSizeKey] |=
1018 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001019 } else {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001020 PALMetadataMap[Rsrc1Reg] |= S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1021 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks);
Tim Renouf72800f02017-10-03 19:03:52 +00001022 if (CurrentProgramInfo.ScratchBlocks > 0)
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001023 PALMetadataMap[Rsrc2Reg] |= S_00B84C_SCRATCH_EN(1);
Tim Renouf72800f02017-10-03 19:03:52 +00001024 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001025 PALMetadataMap[ScratchSizeKey] |=
1026 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001027 }
1028 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001029 PALMetadataMap[Rsrc2Reg] |=
1030 S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
1031 PALMetadataMap[R_0286CC_SPI_PS_INPUT_ENA / 4] |= MFI->getPSInputEnable();
1032 PALMetadataMap[R_0286D0_SPI_PS_INPUT_ADDR / 4] |= MFI->getPSInputAddr();
Tim Renouf72800f02017-10-03 19:03:52 +00001033 }
1034}
1035
Matt Arsenault24ee0782016-02-12 02:40:47 +00001036// This is supposed to be log2(Size)
1037static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
1038 switch (Size) {
1039 case 4:
1040 return AMD_ELEMENT_4_BYTES;
1041 case 8:
1042 return AMD_ELEMENT_8_BYTES;
1043 case 16:
1044 return AMD_ELEMENT_16_BYTES;
1045 default:
1046 llvm_unreachable("invalid private_element_size");
1047 }
1048}
1049
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001050void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001051 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001052 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001053 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001054 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001055
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001056 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001057
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001058 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001059 CurrentProgramInfo.ComputePGMRSrc1 |
1060 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001061 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001062
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001063 if (CurrentProgramInfo.DynamicCallStack)
1064 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
1065
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001066 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +00001067 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
1068 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
1069
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001070 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001071 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001072 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
1073 }
1074
1075 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001076 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001077
1078 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001079 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001080
1081 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001082 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001083
1084 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001085 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001086
1087 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001088 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001089
1090 if (MFI->hasGridWorkgroupCountX()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001091 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001092 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
1093 }
1094
1095 if (MFI->hasGridWorkgroupCountY()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001096 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001097 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
1098 }
1099
1100 if (MFI->hasGridWorkgroupCountZ()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001101 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001102 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
1103 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001104
Tom Stellard48f29f22015-11-26 00:43:29 +00001105 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001106 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00001107
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001108 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001109 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001110
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001111 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001112 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001113
Matt Arsenault52ef4012016-07-26 16:45:58 +00001114 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001115 Out.kernarg_segment_byte_size =
Tom Stellard2f3f9852017-01-25 01:25:13 +00001116 STM.getKernArgSegmentSize(MF, MFI->getABIArgOffset());
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001117 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
1118 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
1119 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
1120 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
1121 Out.reserved_vgpr_first = CurrentProgramInfo.ReservedVGPRFirst;
1122 Out.reserved_vgpr_count = CurrentProgramInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001123
Tom Stellard175959e2016-12-06 21:53:10 +00001124 // These alignment values are specified in powers of two, so alignment =
1125 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001126 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +00001127 countTrailingZeros(MFI->getMaxKernArgAlign()));
1128
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001129 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001130 Out.debug_wavefront_private_segment_offset_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001131 CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001132 Out.debug_private_segment_buffer_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001133 CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001134 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001135}
1136
1137bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
1138 unsigned AsmVariant,
1139 const char *ExtraCode, raw_ostream &O) {
Matt Arsenault36cd1852017-08-09 20:09:35 +00001140 // First try the generic code, which knows about modifiers like 'c' and 'n'.
1141 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O))
1142 return false;
1143
Tom Stellard45bb48e2015-06-13 03:28:10 +00001144 if (ExtraCode && ExtraCode[0]) {
1145 if (ExtraCode[1] != 0)
1146 return true; // Unknown modifier.
1147
1148 switch (ExtraCode[0]) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001149 case 'r':
1150 break;
Matt Arsenault36cd1852017-08-09 20:09:35 +00001151 default:
1152 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001153 }
1154 }
1155
Matt Arsenault36cd1852017-08-09 20:09:35 +00001156 // TODO: Should be able to support other operand types like globals.
1157 const MachineOperand &MO = MI->getOperand(OpNo);
1158 if (MO.isReg()) {
1159 AMDGPUInstPrinter::printRegOperand(MO.getReg(), O,
1160 *MF->getSubtarget().getRegisterInfo());
1161 return false;
1162 }
1163
1164 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001165}