blob: e3b0f5266747a559a270247a8bb5397dea2f6648 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcAsmPrinter.cpp - Sparc LLVM assembly writer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format SPARC assembly language.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Sparc.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000016#include "InstPrinter/SparcInstPrinter.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000017#include "MCTargetDesc/SparcMCExpr.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000018#include "SparcInstrInfo.h"
19#include "SparcTargetMachine.h"
20#include "SparcTargetStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/SmallString.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000022#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000023#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000024#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000027#include "llvm/IR/Mangler.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000028#include "llvm/MC/MCAsmInfo.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000029#include "llvm/MC/MCContext.h"
30#include "llvm/MC/MCInst.h"
Chris Lattnerff68a422010-02-10 00:36:00 +000031#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000032#include "llvm/MC/MCSymbol.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000033#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000034#include "llvm/Support/raw_ostream.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000035using namespace llvm;
36
Chandler Carruth84e68b22014-04-22 02:41:26 +000037#define DEBUG_TYPE "asm-printer"
38
Chris Lattner1ef9cd42006-12-19 22:59:26 +000039namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000040 class SparcAsmPrinter : public AsmPrinter {
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000041 SparcTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +000042 return static_cast<SparcTargetStreamer &>(
Lang Hames9ff69c82015-04-24 19:11:51 +000043 *OutStreamer->getTargetStreamer());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000044 }
Bill Wendlingc5437ea2009-02-24 08:30:20 +000045 public:
David Blaikie94598322015-01-18 20:29:04 +000046 explicit SparcAsmPrinter(TargetMachine &TM,
47 std::unique_ptr<MCStreamer> Streamer)
48 : AsmPrinter(TM, std::move(Streamer)) {}
Chris Lattner158e1f52006-02-05 05:50:24 +000049
Craig Topperb0c941b2014-04-29 07:57:13 +000050 const char *getPassName() const override {
Chris Lattner158e1f52006-02-05 05:50:24 +000051 return "Sparc Assembly Printer";
52 }
53
Chris Lattner76c564b2010-04-04 04:47:45 +000054 void printOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
55 void printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &OS,
Craig Topper062a2ba2014-04-25 05:30:21 +000056 const char *Modifier = nullptr);
Chris Lattner76c564b2010-04-04 04:47:45 +000057 void printCCOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
Chris Lattner158e1f52006-02-05 05:50:24 +000058
Craig Topperb0c941b2014-04-29 07:57:13 +000059 void EmitFunctionBodyStart() override;
60 void EmitInstruction(const MachineInstr *MI) override;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000061
62 static const char *getRegisterName(unsigned RegNo) {
63 return SparcInstPrinter::getRegisterName(RegNo);
Chris Lattnerfd97a332010-01-28 01:48:52 +000064 }
Chris Lattner06c5eed2009-09-13 20:08:00 +000065
Anton Korobeynikov3db21732008-10-10 10:15:03 +000066 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000067 unsigned AsmVariant, const char *ExtraCode,
Craig Topperb0c941b2014-04-29 07:57:13 +000068 raw_ostream &O) override;
Anton Korobeynikov3db21732008-10-10 10:15:03 +000069 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000070 unsigned AsmVariant, const char *ExtraCode,
Craig Topperb0c941b2014-04-29 07:57:13 +000071 raw_ostream &O) override;
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000072
David Woodhousea86694c2014-01-28 23:38:16 +000073 void LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
74 const MCSubtargetInfo &STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000075
Chris Lattner158e1f52006-02-05 05:50:24 +000076 };
77} // end of anonymous namespace
78
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000079static MCOperand createSparcMCOperand(SparcMCExpr::VariantKind Kind,
80 MCSymbol *Sym, MCContext &OutContext) {
Jim Grosbach13760bd2015-05-30 01:25:56 +000081 const MCSymbolRefExpr *MCSym = MCSymbolRefExpr::create(Sym,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000082 OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +000083 const SparcMCExpr *expr = SparcMCExpr::create(Kind, MCSym, OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +000084 return MCOperand::createExpr(expr);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000085
86}
87static MCOperand createPCXCallOP(MCSymbol *Label,
88 MCContext &OutContext) {
89 return createSparcMCOperand(SparcMCExpr::VK_Sparc_None, Label, OutContext);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000090}
91
92static MCOperand createPCXRelExprOp(SparcMCExpr::VariantKind Kind,
93 MCSymbol *GOTLabel, MCSymbol *StartLabel,
94 MCSymbol *CurLabel,
95 MCContext &OutContext)
96{
Jim Grosbach13760bd2015-05-30 01:25:56 +000097 const MCSymbolRefExpr *GOT = MCSymbolRefExpr::create(GOTLabel, OutContext);
98 const MCSymbolRefExpr *Start = MCSymbolRefExpr::create(StartLabel,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000099 OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000100 const MCSymbolRefExpr *Cur = MCSymbolRefExpr::create(CurLabel,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000101 OutContext);
102
Jim Grosbach13760bd2015-05-30 01:25:56 +0000103 const MCBinaryExpr *Sub = MCBinaryExpr::createSub(Cur, Start, OutContext);
104 const MCBinaryExpr *Add = MCBinaryExpr::createAdd(GOT, Sub, OutContext);
105 const SparcMCExpr *expr = SparcMCExpr::create(Kind,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000106 Add, OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +0000107 return MCOperand::createExpr(expr);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000108}
109
110static void EmitCall(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000111 MCOperand &Callee,
112 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000113{
114 MCInst CallInst;
115 CallInst.setOpcode(SP::CALL);
116 CallInst.addOperand(Callee);
David Woodhousee6c13e42014-01-28 23:12:42 +0000117 OutStreamer.EmitInstruction(CallInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000118}
119
120static void EmitSETHI(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000121 MCOperand &Imm, MCOperand &RD,
122 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000123{
124 MCInst SETHIInst;
125 SETHIInst.setOpcode(SP::SETHIi);
126 SETHIInst.addOperand(RD);
127 SETHIInst.addOperand(Imm);
David Woodhousee6c13e42014-01-28 23:12:42 +0000128 OutStreamer.EmitInstruction(SETHIInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000129}
130
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000131static void EmitBinary(MCStreamer &OutStreamer, unsigned Opcode,
David Woodhousee6c13e42014-01-28 23:12:42 +0000132 MCOperand &RS1, MCOperand &Src2, MCOperand &RD,
133 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000134{
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000135 MCInst Inst;
136 Inst.setOpcode(Opcode);
137 Inst.addOperand(RD);
138 Inst.addOperand(RS1);
139 Inst.addOperand(Src2);
David Woodhousee6c13e42014-01-28 23:12:42 +0000140 OutStreamer.EmitInstruction(Inst, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000141}
142
143static void EmitOR(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000144 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
145 const MCSubtargetInfo &STI) {
146 EmitBinary(OutStreamer, SP::ORri, RS1, Imm, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000147}
148
Benjamin Kramerdb5122f2014-01-05 20:26:05 +0000149static void EmitADD(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000150 MCOperand &RS1, MCOperand &RS2, MCOperand &RD,
151 const MCSubtargetInfo &STI) {
152 EmitBinary(OutStreamer, SP::ADDrr, RS1, RS2, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000153}
154
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000155static void EmitSHL(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000156 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
157 const MCSubtargetInfo &STI) {
158 EmitBinary(OutStreamer, SP::SLLri, RS1, Imm, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000159}
160
161
162static void EmitHiLo(MCStreamer &OutStreamer, MCSymbol *GOTSym,
163 SparcMCExpr::VariantKind HiKind,
164 SparcMCExpr::VariantKind LoKind,
165 MCOperand &RD,
David Woodhousee6c13e42014-01-28 23:12:42 +0000166 MCContext &OutContext,
167 const MCSubtargetInfo &STI) {
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000168
169 MCOperand hi = createSparcMCOperand(HiKind, GOTSym, OutContext);
170 MCOperand lo = createSparcMCOperand(LoKind, GOTSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +0000171 EmitSETHI(OutStreamer, hi, RD, STI);
172 EmitOR(OutStreamer, RD, lo, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000173}
174
David Woodhousee6c13e42014-01-28 23:12:42 +0000175void SparcAsmPrinter::LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
176 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000177{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000178 MCSymbol *GOTLabel =
Jim Grosbach6f482002015-05-18 18:43:14 +0000179 OutContext.getOrCreateSymbol(Twine("_GLOBAL_OFFSET_TABLE_"));
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000180
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000181 const MachineOperand &MO = MI->getOperand(0);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000182 assert(MO.getReg() != SP::O7 &&
183 "%o7 is assigned as destination for getpcx!");
184
Jim Grosbache9119e42015-05-13 18:37:00 +0000185 MCOperand MCRegOP = MCOperand::createReg(MO.getReg());
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000186
187
188 if (TM.getRelocationModel() != Reloc::PIC_) {
189 // Just load the address of GOT to MCRegOP.
190 switch(TM.getCodeModel()) {
191 default:
192 llvm_unreachable("Unsupported absolute code model");
193 case CodeModel::Small:
Lang Hames9ff69c82015-04-24 19:11:51 +0000194 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000195 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000196 MCRegOP, OutContext, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000197 break;
198 case CodeModel::Medium: {
Lang Hames9ff69c82015-04-24 19:11:51 +0000199 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000200 SparcMCExpr::VK_Sparc_H44, SparcMCExpr::VK_Sparc_M44,
David Woodhousea86694c2014-01-28 23:38:16 +0000201 MCRegOP, OutContext, STI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000202 MCOperand imm = MCOperand::createExpr(MCConstantExpr::create(12,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000203 OutContext));
Lang Hames9ff69c82015-04-24 19:11:51 +0000204 EmitSHL(*OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000205 MCOperand lo = createSparcMCOperand(SparcMCExpr::VK_Sparc_L44,
206 GOTLabel, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000207 EmitOR(*OutStreamer, MCRegOP, lo, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000208 break;
209 }
210 case CodeModel::Large: {
Lang Hames9ff69c82015-04-24 19:11:51 +0000211 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000212 SparcMCExpr::VK_Sparc_HH, SparcMCExpr::VK_Sparc_HM,
David Woodhousea86694c2014-01-28 23:38:16 +0000213 MCRegOP, OutContext, STI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000214 MCOperand imm = MCOperand::createExpr(MCConstantExpr::create(32,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000215 OutContext));
Lang Hames9ff69c82015-04-24 19:11:51 +0000216 EmitSHL(*OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000217 // Use register %o7 to load the lower 32 bits.
Jim Grosbache9119e42015-05-13 18:37:00 +0000218 MCOperand RegO7 = MCOperand::createReg(SP::O7);
Lang Hames9ff69c82015-04-24 19:11:51 +0000219 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000220 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000221 RegO7, OutContext, STI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000222 EmitADD(*OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000223 }
224 }
225 return;
226 }
227
Jim Grosbach6f482002015-05-18 18:43:14 +0000228 MCSymbol *StartLabel = OutContext.createTempSymbol();
229 MCSymbol *EndLabel = OutContext.createTempSymbol();
230 MCSymbol *SethiLabel = OutContext.createTempSymbol();
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000231
Jim Grosbache9119e42015-05-13 18:37:00 +0000232 MCOperand RegO7 = MCOperand::createReg(SP::O7);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000233
234 // <StartLabel>:
235 // call <EndLabel>
236 // <SethiLabel>:
237 // sethi %hi(_GLOBAL_OFFSET_TABLE_+(<SethiLabel>-<StartLabel>)), <MO>
238 // <EndLabel>:
239 // or <MO>, %lo(_GLOBAL_OFFSET_TABLE_+(<EndLabel>-<StartLabel>))), <MO>
240 // add <MO>, %o7, <MO>
241
Lang Hames9ff69c82015-04-24 19:11:51 +0000242 OutStreamer->EmitLabel(StartLabel);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000243 MCOperand Callee = createPCXCallOP(EndLabel, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000244 EmitCall(*OutStreamer, Callee, STI);
245 OutStreamer->EmitLabel(SethiLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000246 MCOperand hiImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC22,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000247 GOTLabel, StartLabel, SethiLabel,
248 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000249 EmitSETHI(*OutStreamer, hiImm, MCRegOP, STI);
250 OutStreamer->EmitLabel(EndLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000251 MCOperand loImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC10,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000252 GOTLabel, StartLabel, EndLabel,
253 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000254 EmitOR(*OutStreamer, MCRegOP, loImm, MCRegOP, STI);
255 EmitADD(*OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000256}
257
258void SparcAsmPrinter::EmitInstruction(const MachineInstr *MI)
259{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000260
261 switch (MI->getOpcode()) {
262 default: break;
263 case TargetOpcode::DBG_VALUE:
264 // FIXME: Debug Value.
265 return;
266 case SP::GETPCX:
David Woodhousee6c13e42014-01-28 23:12:42 +0000267 LowerGETPCXAndEmitMCInsts(MI, getSubtargetInfo());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000268 return;
269 }
Duncan P. N. Exon Smithc3f79882015-10-20 00:59:43 +0000270 MachineBasicBlock::const_instr_iterator I = MI->getIterator();
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000271 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
272 do {
273 MCInst TmpInst;
Duncan P. N. Exon Smithc3f79882015-10-20 00:59:43 +0000274 LowerSparcMachineInstrToMCInst(&*I, TmpInst, *this);
Lang Hames9ff69c82015-04-24 19:11:51 +0000275 EmitToStreamer(*OutStreamer, TmpInst);
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000276 } while ((++I != E) && I->isInsideBundle()); // Delay slot check.
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000277}
Chris Lattner158e1f52006-02-05 05:50:24 +0000278
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000279void SparcAsmPrinter::EmitFunctionBodyStart() {
Eric Christopherf5e94062015-01-30 23:46:43 +0000280 if (!MF->getSubtarget<SparcSubtarget>().is64Bit())
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000281 return;
282
283 const MachineRegisterInfo &MRI = MF->getRegInfo();
284 const unsigned globalRegs[] = { SP::G2, SP::G3, SP::G6, SP::G7, 0 };
285 for (unsigned i = 0; globalRegs[i] != 0; ++i) {
286 unsigned reg = globalRegs[i];
Venkatraman Govindarajuf79528c2013-11-24 18:41:49 +0000287 if (MRI.use_empty(reg))
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000288 continue;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000289
290 if (reg == SP::G6 || reg == SP::G7)
291 getTargetStreamer().emitSparcRegisterIgnore(reg);
292 else
293 getTargetStreamer().emitSparcRegisterScratch(reg);
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000294 }
295}
296
Chris Lattner76c564b2010-04-04 04:47:45 +0000297void SparcAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
298 raw_ostream &O) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000299 const DataLayout &DL = getDataLayout();
Chris Lattner158e1f52006-02-05 05:50:24 +0000300 const MachineOperand &MO = MI->getOperand (opNum);
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000301 SparcMCExpr::VariantKind TF = (SparcMCExpr::VariantKind) MO.getTargetFlags();
302
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000303#ifndef NDEBUG
304 // Verify the target flags.
305 if (MO.isGlobal() || MO.isSymbol() || MO.isCPI()) {
306 if (MI->getOpcode() == SP::CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000307 assert(TF == SparcMCExpr::VK_Sparc_None &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000308 "Cannot handle target flags on call address");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000309 else if (MI->getOpcode() == SP::SETHIi || MI->getOpcode() == SP::SETHIXi)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000310 assert((TF == SparcMCExpr::VK_Sparc_HI
311 || TF == SparcMCExpr::VK_Sparc_H44
312 || TF == SparcMCExpr::VK_Sparc_HH
313 || TF == SparcMCExpr::VK_Sparc_TLS_GD_HI22
314 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_HI22
315 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_HIX22
316 || TF == SparcMCExpr::VK_Sparc_TLS_IE_HI22
317 || TF == SparcMCExpr::VK_Sparc_TLS_LE_HIX22) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000318 "Invalid target flags for address operand on sethi");
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000319 else if (MI->getOpcode() == SP::TLS_CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000320 assert((TF == SparcMCExpr::VK_Sparc_None
321 || TF == SparcMCExpr::VK_Sparc_TLS_GD_CALL
322 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_CALL) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000323 "Cannot handle target flags on tls call address");
324 else if (MI->getOpcode() == SP::TLS_ADDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000325 assert((TF == SparcMCExpr::VK_Sparc_TLS_GD_ADD
326 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_ADD
327 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_ADD
328 || TF == SparcMCExpr::VK_Sparc_TLS_IE_ADD) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000329 "Cannot handle target flags on add for TLS");
330 else if (MI->getOpcode() == SP::TLS_LDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000331 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LD &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000332 "Cannot handle target flags on ld for TLS");
333 else if (MI->getOpcode() == SP::TLS_LDXrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000334 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LDX &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000335 "Cannot handle target flags on ldx for TLS");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000336 else if (MI->getOpcode() == SP::XORri || MI->getOpcode() == SP::XORXri)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000337 assert((TF == SparcMCExpr::VK_Sparc_TLS_LDO_LOX10
338 || TF == SparcMCExpr::VK_Sparc_TLS_LE_LOX10) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000339 "Cannot handle target flags on xor for TLS");
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000340 else
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000341 assert((TF == SparcMCExpr::VK_Sparc_LO
342 || TF == SparcMCExpr::VK_Sparc_M44
343 || TF == SparcMCExpr::VK_Sparc_L44
344 || TF == SparcMCExpr::VK_Sparc_HM
345 || TF == SparcMCExpr::VK_Sparc_TLS_GD_LO10
346 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_LO10
347 || TF == SparcMCExpr::VK_Sparc_TLS_IE_LO10 ) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000348 "Invalid target flags for small address operand");
Chris Lattner158e1f52006-02-05 05:50:24 +0000349 }
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000350#endif
351
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000352
353 bool CloseParen = SparcMCExpr::printVariantKind(O, TF);
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000354
Chris Lattner158e1f52006-02-05 05:50:24 +0000355 switch (MO.getType()) {
Chris Lattner10b71c02006-05-04 18:05:43 +0000356 case MachineOperand::MO_Register:
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000357 O << "%" << StringRef(getRegisterName(MO.getReg())).lower();
Chris Lattner158e1f52006-02-05 05:50:24 +0000358 break;
359
Chris Lattnerfef7a2d2006-05-04 17:21:20 +0000360 case MachineOperand::MO_Immediate:
Chris Lattner5c463782007-12-30 20:49:49 +0000361 O << (int)MO.getImm();
Chris Lattner158e1f52006-02-05 05:50:24 +0000362 break;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000363 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000364 MO.getMBB()->getSymbol()->print(O, MAI);
Chris Lattner158e1f52006-02-05 05:50:24 +0000365 return;
Chris Lattner158e1f52006-02-05 05:50:24 +0000366 case MachineOperand::MO_GlobalAddress:
Matt Arsenault8b643552015-06-09 00:31:39 +0000367 getSymbol(MO.getGlobal())->print(O, MAI);
Chris Lattner158e1f52006-02-05 05:50:24 +0000368 break;
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +0000369 case MachineOperand::MO_BlockAddress:
370 O << GetBlockAddressSymbol(MO.getBlockAddress())->getName();
371 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000372 case MachineOperand::MO_ExternalSymbol:
373 O << MO.getSymbolName();
374 break;
375 case MachineOperand::MO_ConstantPoolIndex:
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000376 O << DL.getPrivateGlobalPrefix() << "CPI" << getFunctionNumber() << "_"
Chris Lattnera5bb3702007-12-30 23:10:15 +0000377 << MO.getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +0000378 break;
379 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000380 llvm_unreachable("<unknown operand type>");
Chris Lattner158e1f52006-02-05 05:50:24 +0000381 }
382 if (CloseParen) O << ")";
383}
384
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000385void SparcAsmPrinter::printMemOperand(const MachineInstr *MI, int opNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000386 raw_ostream &O, const char *Modifier) {
387 printOperand(MI, opNum, O);
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000388
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000389 // If this is an ADD operand, emit it like normal operands.
390 if (Modifier && !strcmp(Modifier, "arith")) {
391 O << ", ";
Chris Lattner76c564b2010-04-04 04:47:45 +0000392 printOperand(MI, opNum+1, O);
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000393 return;
394 }
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000395
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000396 if (MI->getOperand(opNum+1).isReg() &&
Chris Lattner158e1f52006-02-05 05:50:24 +0000397 MI->getOperand(opNum+1).getReg() == SP::G0)
398 return; // don't print "+%g0"
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000399 if (MI->getOperand(opNum+1).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +0000400 MI->getOperand(opNum+1).getImm() == 0)
Chris Lattner158e1f52006-02-05 05:50:24 +0000401 return; // don't print "+0"
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000402
Chris Lattner158e1f52006-02-05 05:50:24 +0000403 O << "+";
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000404 printOperand(MI, opNum+1, O);
Chris Lattner158e1f52006-02-05 05:50:24 +0000405}
406
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000407/// PrintAsmOperand - Print out an operand for an inline asm expression.
408///
409bool SparcAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
410 unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000411 const char *ExtraCode,
412 raw_ostream &O) {
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000413 if (ExtraCode && ExtraCode[0]) {
414 if (ExtraCode[1] != 0) return true; // Unknown modifier.
415
416 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000417 default:
418 // See if this is a generic print operand
419 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000420 case 'r':
421 break;
422 }
423 }
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000424
Chris Lattner76c564b2010-04-04 04:47:45 +0000425 printOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000426
427 return false;
428}
429
430bool SparcAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Chris Lattner3bb09762010-04-04 05:29:35 +0000431 unsigned OpNo, unsigned AsmVariant,
432 const char *ExtraCode,
433 raw_ostream &O) {
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000434 if (ExtraCode && ExtraCode[0])
435 return true; // Unknown modifier
436
437 O << '[';
Chris Lattner76c564b2010-04-04 04:47:45 +0000438 printMemOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000439 O << ']';
440
441 return false;
442}
Douglas Gregor1b731d52009-06-16 20:12:29 +0000443
Bob Wilson5a495fe2009-06-23 23:59:40 +0000444// Force static initialization.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000445extern "C" void LLVMInitializeSparcAsmPrinter() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +0000446 RegisterAsmPrinter<SparcAsmPrinter> X(TheSparcTarget);
Chris Lattner8228b112010-02-04 06:34:01 +0000447 RegisterAsmPrinter<SparcAsmPrinter> Y(TheSparcV9Target);
Douglas Katzman9160e782015-04-29 20:30:57 +0000448 RegisterAsmPrinter<SparcAsmPrinter> Z(TheSparcelTarget);
Daniel Dunbare8338102009-07-15 20:24:03 +0000449}