blob: 3be1b25b363a9ef711cca8bedd6322c84747cc4e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000024#include "llvm/MC/MCInstrDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025
26using namespace llvm;
27
Tom Stellard2e59a452014-06-13 01:32:00 +000028SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
29 : AMDGPUInstrInfo(st),
30 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Tom Stellard82166022013-11-13 23:36:37 +000032//===----------------------------------------------------------------------===//
33// TargetInstrInfo callbacks
34//===----------------------------------------------------------------------===//
35
Matt Arsenaultc10853f2014-08-06 00:29:43 +000036static unsigned getNumOperandsNoGlue(SDNode *Node) {
37 unsigned N = Node->getNumOperands();
38 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
39 --N;
40 return N;
41}
42
43static SDValue findChainOperand(SDNode *Load) {
44 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
45 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
46 return LastOp;
47}
48
Tom Stellard155bbb72014-08-11 22:18:17 +000049/// \brief Returns true if both nodes have the same value for the given
50/// operand \p Op, or if both nodes do not have this operand.
51static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
52 unsigned Opc0 = N0->getMachineOpcode();
53 unsigned Opc1 = N1->getMachineOpcode();
54
55 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
56 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
57
58 if (Op0Idx == -1 && Op1Idx == -1)
59 return true;
60
61
62 if ((Op0Idx == -1 && Op1Idx != -1) ||
63 (Op1Idx == -1 && Op0Idx != -1))
64 return false;
65
66 // getNamedOperandIdx returns the index for the MachineInstr's operands,
67 // which includes the result as the first operand. We are indexing into the
68 // MachineSDNode's operands, so we need to skip the result operand to get
69 // the real index.
70 --Op0Idx;
71 --Op1Idx;
72
73 return N0->getOperand(Op0Idx) == N0->getOperand(Op1Idx);
74}
75
Matt Arsenaultc10853f2014-08-06 00:29:43 +000076bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
77 int64_t &Offset0,
78 int64_t &Offset1) const {
79 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
80 return false;
81
82 unsigned Opc0 = Load0->getMachineOpcode();
83 unsigned Opc1 = Load1->getMachineOpcode();
84
85 // Make sure both are actually loads.
86 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
87 return false;
88
89 if (isDS(Opc0) && isDS(Opc1)) {
90 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
91
92 // TODO: Also shouldn't see read2st
93 assert(Opc0 != AMDGPU::DS_READ2_B32 &&
94 Opc0 != AMDGPU::DS_READ2_B64 &&
95 Opc1 != AMDGPU::DS_READ2_B32 &&
96 Opc1 != AMDGPU::DS_READ2_B64);
97
98 // Check base reg.
99 if (Load0->getOperand(1) != Load1->getOperand(1))
100 return false;
101
102 // Check chain.
103 if (findChainOperand(Load0) != findChainOperand(Load1))
104 return false;
105
106 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
107 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
108 return true;
109 }
110
111 if (isSMRD(Opc0) && isSMRD(Opc1)) {
112 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
113
114 // Check base reg.
115 if (Load0->getOperand(0) != Load1->getOperand(0))
116 return false;
117
118 // Check chain.
119 if (findChainOperand(Load0) != findChainOperand(Load1))
120 return false;
121
122 Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue();
123 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue();
124 return true;
125 }
126
127 // MUBUF and MTBUF can access the same addresses.
128 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000129
130 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000131 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
132 findChainOperand(Load0) != findChainOperand(Load1) ||
133 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
134 !nodesHaveSameOperandValue(Load1, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000135 return false;
136
Tom Stellard155bbb72014-08-11 22:18:17 +0000137 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
138 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
139
140 if (OffIdx0 == -1 || OffIdx1 == -1)
141 return false;
142
143 // getNamedOperandIdx returns the index for MachineInstrs. Since they
144 // inlcude the output in the operand list, but SDNodes don't, we need to
145 // subtract the index by one.
146 --OffIdx0;
147 --OffIdx1;
148
149 SDValue Off0 = Load0->getOperand(OffIdx0);
150 SDValue Off1 = Load1->getOperand(OffIdx1);
151
152 // The offset might be a FrameIndexSDNode.
153 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
154 return false;
155
156 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
157 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000158 return true;
159 }
160
161 return false;
162}
163
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000164bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
165 unsigned &BaseReg, unsigned &Offset,
166 const TargetRegisterInfo *TRI) const {
167 unsigned Opc = LdSt->getOpcode();
168 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000169 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
170 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000171 if (OffsetImm) {
172 // Normal, single offset LDS instruction.
173 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
174 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000175
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000176 BaseReg = AddrReg->getReg();
177 Offset = OffsetImm->getImm();
178 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000179 }
180
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000181 // The 2 offset instructions use offset0 and offset1 instead. We can treat
182 // these as a load with a single offset if the 2 offsets are consecutive. We
183 // will use this for some partially aligned loads.
184 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
185 AMDGPU::OpName::offset0);
186 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
187 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000188
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000189 uint8_t Offset0 = Offset0Imm->getImm();
190 uint8_t Offset1 = Offset1Imm->getImm();
191 assert(Offset1 > Offset0);
192
193 if (Offset1 - Offset0 == 1) {
194 // Each of these offsets is in element sized units, so we need to convert
195 // to bytes of the individual reads.
196
197 unsigned EltSize;
198 if (LdSt->mayLoad())
199 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
200 else {
201 assert(LdSt->mayStore());
202 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
203 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
204 }
205
206 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
207 AMDGPU::OpName::addr);
208 BaseReg = AddrReg->getReg();
209 Offset = EltSize * Offset0;
210 return true;
211 }
212
213 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000214 }
215
216 if (isMUBUF(Opc) || isMTBUF(Opc)) {
217 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
218 return false;
219
220 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
221 AMDGPU::OpName::vaddr);
222 if (!AddrReg)
223 return false;
224
225 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
226 AMDGPU::OpName::offset);
227 BaseReg = AddrReg->getReg();
228 Offset = OffsetImm->getImm();
229 return true;
230 }
231
232 if (isSMRD(Opc)) {
233 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
234 AMDGPU::OpName::offset);
235 if (!OffsetImm)
236 return false;
237
238 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
239 AMDGPU::OpName::sbase);
240 BaseReg = SBaseReg->getReg();
241 Offset = OffsetImm->getImm();
242 return true;
243 }
244
245 return false;
246}
247
Tom Stellard75aadc22012-12-11 21:25:42 +0000248void
249SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000250 MachineBasicBlock::iterator MI, DebugLoc DL,
251 unsigned DestReg, unsigned SrcReg,
252 bool KillSrc) const {
253
Tom Stellard75aadc22012-12-11 21:25:42 +0000254 // If we are trying to copy to or from SCC, there is a bug somewhere else in
255 // the backend. While it may be theoretically possible to do this, it should
256 // never be necessary.
257 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
258
Craig Topper0afd0ab2013-07-15 06:39:13 +0000259 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000260 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
261 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
262 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
263 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
264 };
265
Craig Topper0afd0ab2013-07-15 06:39:13 +0000266 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000267 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
268 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
269 };
270
Craig Topper0afd0ab2013-07-15 06:39:13 +0000271 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000272 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
273 };
274
Craig Topper0afd0ab2013-07-15 06:39:13 +0000275 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000276 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
277 };
278
Craig Topper0afd0ab2013-07-15 06:39:13 +0000279 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000280 AMDGPU::sub0, AMDGPU::sub1, 0
281 };
282
283 unsigned Opcode;
284 const int16_t *SubIndices;
285
Christian Konig082c6612013-03-26 14:04:12 +0000286 if (AMDGPU::M0 == DestReg) {
287 // Check if M0 isn't already set to this value
288 for (MachineBasicBlock::reverse_iterator E = MBB.rend(),
289 I = MachineBasicBlock::reverse_iterator(MI); I != E; ++I) {
290
291 if (!I->definesRegister(AMDGPU::M0))
292 continue;
293
294 unsigned Opc = I->getOpcode();
295 if (Opc != TargetOpcode::COPY && Opc != AMDGPU::S_MOV_B32)
296 break;
297
298 if (!I->readsRegister(SrcReg))
299 break;
300
301 // The copy isn't necessary
302 return;
303 }
304 }
305
Christian Konigd0e3da12013-03-01 09:46:27 +0000306 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
307 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
308 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
309 .addReg(SrcReg, getKillRegState(KillSrc));
310 return;
311
Tom Stellardaac18892013-02-07 19:39:43 +0000312 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000313 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
314 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
315 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000316 return;
317
318 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
319 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
320 Opcode = AMDGPU::S_MOV_B32;
321 SubIndices = Sub0_3;
322
323 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
324 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
325 Opcode = AMDGPU::S_MOV_B32;
326 SubIndices = Sub0_7;
327
328 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
329 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
330 Opcode = AMDGPU::S_MOV_B32;
331 SubIndices = Sub0_15;
332
Tom Stellard75aadc22012-12-11 21:25:42 +0000333 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
334 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000335 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000336 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
337 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000338 return;
339
340 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
341 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000342 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000343 Opcode = AMDGPU::V_MOV_B32_e32;
344 SubIndices = Sub0_1;
345
Christian Konig8b1ed282013-04-10 08:39:16 +0000346 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
347 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
348 Opcode = AMDGPU::V_MOV_B32_e32;
349 SubIndices = Sub0_2;
350
Christian Konigd0e3da12013-03-01 09:46:27 +0000351 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
352 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000353 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000354 Opcode = AMDGPU::V_MOV_B32_e32;
355 SubIndices = Sub0_3;
356
357 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
358 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000359 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000360 Opcode = AMDGPU::V_MOV_B32_e32;
361 SubIndices = Sub0_7;
362
363 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
364 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000365 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000366 Opcode = AMDGPU::V_MOV_B32_e32;
367 SubIndices = Sub0_15;
368
Tom Stellard75aadc22012-12-11 21:25:42 +0000369 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000370 llvm_unreachable("Can't copy register!");
371 }
372
373 while (unsigned SubIdx = *SubIndices++) {
374 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
375 get(Opcode), RI.getSubReg(DestReg, SubIdx));
376
377 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
378
379 if (*SubIndices)
380 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000381 }
382}
383
Christian Konig3c145802013-03-27 09:12:59 +0000384unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000385 int NewOpc;
386
387 // Try to map original to commuted opcode
388 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
389 return NewOpc;
390
391 // Try to map commuted to original opcode
392 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
393 return NewOpc;
394
395 return Opcode;
396}
397
Tom Stellardc149dc02013-11-27 21:23:35 +0000398void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
399 MachineBasicBlock::iterator MI,
400 unsigned SrcReg, bool isKill,
401 int FrameIndex,
402 const TargetRegisterClass *RC,
403 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000404 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000405 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000406 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellardc149dc02013-11-27 21:23:35 +0000407
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000408 if (RI.hasVGPRs(RC)) {
409 LLVMContext &Ctx = MF->getFunction()->getContext();
410 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Can't spill VGPR!");
411 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
412 .addReg(SrcReg);
Tom Stellardeba61072014-05-02 15:41:42 +0000413 } else if (RI.isSGPRClass(RC)) {
414 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000415 // registers, so we need to use pseudo instruction for spilling
416 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000417 unsigned Opcode;
418 switch (RC->getSize() * 8) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000419 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
Tom Stellardeba61072014-05-02 15:41:42 +0000420 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
421 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
422 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
423 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
424 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000425 }
Tom Stellardeba61072014-05-02 15:41:42 +0000426
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000427 FrameInfo->setObjectAlignment(FrameIndex, 4);
428 BuildMI(MBB, MI, DL, get(Opcode))
Tom Stellardeba61072014-05-02 15:41:42 +0000429 .addReg(SrcReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000430 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000431 } else {
432 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000433 }
434}
435
436void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
437 MachineBasicBlock::iterator MI,
438 unsigned DestReg, int FrameIndex,
439 const TargetRegisterClass *RC,
440 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000441 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000442 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000443 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000444
445 if (RI.hasVGPRs(RC)) {
446 LLVMContext &Ctx = MF->getFunction()->getContext();
447 Ctx.emitError("SIInstrInfo::loadRegToStackSlot - Can't retrieve spilled VGPR!");
448 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
449 .addImm(0);
450 } else if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000451 unsigned Opcode;
452 switch(RC->getSize() * 8) {
Tom Stellard060ae392014-06-10 21:20:38 +0000453 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
Tom Stellardeba61072014-05-02 15:41:42 +0000454 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
455 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
456 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
457 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
458 default: llvm_unreachable("Cannot spill register class");
Tom Stellardc149dc02013-11-27 21:23:35 +0000459 }
Tom Stellardeba61072014-05-02 15:41:42 +0000460
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000461 FrameInfo->setObjectAlignment(FrameIndex, 4);
Tom Stellardeba61072014-05-02 15:41:42 +0000462 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000463 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000464 } else {
465 llvm_unreachable("VGPR spilling not supported");
Tom Stellardc149dc02013-11-27 21:23:35 +0000466 }
467}
468
Tom Stellardeba61072014-05-02 15:41:42 +0000469void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
470 int Count) const {
471 while (Count > 0) {
472 int Arg;
473 if (Count >= 8)
474 Arg = 7;
475 else
476 Arg = Count - 1;
477 Count -= 8;
478 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
479 .addImm(Arg);
480 }
481}
482
483bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000484 MachineBasicBlock &MBB = *MI->getParent();
485 DebugLoc DL = MBB.findDebugLoc(MI);
486 switch (MI->getOpcode()) {
487 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
488
Tom Stellard067c8152014-07-21 14:01:14 +0000489 case AMDGPU::SI_CONSTDATA_PTR: {
490 unsigned Reg = MI->getOperand(0).getReg();
491 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
492 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
493
494 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
495
496 // Add 32-bit offset from this instruction to the start of the constant data.
497 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_I32), RegLo)
498 .addReg(RegLo)
499 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
500 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
501 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
502 .addReg(RegHi)
503 .addImm(0)
504 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
505 .addReg(AMDGPU::SCC, RegState::Implicit);
506 MI->eraseFromParent();
507 break;
508 }
Tom Stellardeba61072014-05-02 15:41:42 +0000509 }
510 return true;
511}
512
Christian Konig76edd4f2013-02-26 17:52:29 +0000513MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
514 bool NewMI) const {
515
Tom Stellard82166022013-11-13 23:36:37 +0000516 if (MI->getNumOperands() < 3 || !MI->getOperand(1).isReg())
Craig Topper062a2ba2014-04-25 05:30:21 +0000517 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000518
Tom Stellard0e975cf2014-08-01 00:32:35 +0000519 // Make sure it s legal to commute operands for VOP2.
520 if (isVOP2(MI->getOpcode()) &&
521 (!isOperandLegal(MI, 1, &MI->getOperand(2)) ||
522 !isOperandLegal(MI, 2, &MI->getOperand(1))))
523 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000524
525 if (!MI->getOperand(2).isReg()) {
526 // XXX: Commute instructions with FPImm operands
527 if (NewMI || MI->getOperand(2).isFPImm() ||
528 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000529 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000530 }
531
Tom Stellardb4a313a2014-08-01 00:32:39 +0000532 // XXX: Commute VOP3 instructions with abs and neg set .
533 const MachineOperand *Abs = getNamedOperand(*MI, AMDGPU::OpName::abs);
534 const MachineOperand *Neg = getNamedOperand(*MI, AMDGPU::OpName::neg);
535 const MachineOperand *Src0Mods = getNamedOperand(*MI,
536 AMDGPU::OpName::src0_modifiers);
537 const MachineOperand *Src1Mods = getNamedOperand(*MI,
538 AMDGPU::OpName::src1_modifiers);
539 const MachineOperand *Src2Mods = getNamedOperand(*MI,
540 AMDGPU::OpName::src2_modifiers);
541
542 if ((Abs && Abs->getImm()) || (Neg && Neg->getImm()) ||
543 (Src0Mods && Src0Mods->getImm()) || (Src1Mods && Src1Mods->getImm()) ||
544 (Src2Mods && Src2Mods->getImm()))
Craig Topper062a2ba2014-04-25 05:30:21 +0000545 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000546
547 unsigned Reg = MI->getOperand(1).getReg();
Andrew Tricke3398282013-12-17 04:50:45 +0000548 unsigned SubReg = MI->getOperand(1).getSubReg();
Tom Stellard82166022013-11-13 23:36:37 +0000549 MI->getOperand(1).ChangeToImmediate(MI->getOperand(2).getImm());
550 MI->getOperand(2).ChangeToRegister(Reg, false);
Andrew Tricke3398282013-12-17 04:50:45 +0000551 MI->getOperand(2).setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000552 } else {
553 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
554 }
Christian Konig3c145802013-03-27 09:12:59 +0000555
556 if (MI)
557 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
558
559 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000560}
561
Tom Stellard26a3b672013-10-22 18:19:10 +0000562MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
563 MachineBasicBlock::iterator I,
564 unsigned DstReg,
565 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000566 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
567 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000568}
569
Tom Stellard75aadc22012-12-11 21:25:42 +0000570bool SIInstrInfo::isMov(unsigned Opcode) const {
571 switch(Opcode) {
572 default: return false;
573 case AMDGPU::S_MOV_B32:
574 case AMDGPU::S_MOV_B64:
575 case AMDGPU::V_MOV_B32_e32:
576 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000577 return true;
578 }
579}
580
581bool
582SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
583 return RC != &AMDGPU::EXECRegRegClass;
584}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000585
Tom Stellard30f59412014-03-31 14:01:56 +0000586bool
587SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
588 AliasAnalysis *AA) const {
589 switch(MI->getOpcode()) {
590 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
591 case AMDGPU::S_MOV_B32:
592 case AMDGPU::S_MOV_B64:
593 case AMDGPU::V_MOV_B32_e32:
594 return MI->getOperand(1).isImm();
595 }
596}
597
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000598namespace llvm {
599namespace AMDGPU {
600// Helper function generated by tablegen. We are wrapping this with
Matt Arsenault57e74d22014-07-29 00:02:40 +0000601// an SIInstrInfo function that returns bool rather than int.
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000602int isDS(uint16_t Opcode);
603}
604}
605
606bool SIInstrInfo::isDS(uint16_t Opcode) const {
607 return ::AMDGPU::isDS(Opcode) != -1;
608}
609
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000610bool SIInstrInfo::isMIMG(uint16_t Opcode) const {
Tom Stellard16a9a202013-08-14 23:24:17 +0000611 return get(Opcode).TSFlags & SIInstrFlags::MIMG;
612}
613
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000614bool SIInstrInfo::isSMRD(uint16_t Opcode) const {
Michel Danzer20680b12013-08-16 16:19:24 +0000615 return get(Opcode).TSFlags & SIInstrFlags::SMRD;
616}
617
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000618bool SIInstrInfo::isMUBUF(uint16_t Opcode) const {
619 return get(Opcode).TSFlags & SIInstrFlags::MUBUF;
620}
621
622bool SIInstrInfo::isMTBUF(uint16_t Opcode) const {
623 return get(Opcode).TSFlags & SIInstrFlags::MTBUF;
624}
625
Tom Stellard93fabce2013-10-10 17:11:55 +0000626bool SIInstrInfo::isVOP1(uint16_t Opcode) const {
627 return get(Opcode).TSFlags & SIInstrFlags::VOP1;
628}
629
630bool SIInstrInfo::isVOP2(uint16_t Opcode) const {
631 return get(Opcode).TSFlags & SIInstrFlags::VOP2;
632}
633
634bool SIInstrInfo::isVOP3(uint16_t Opcode) const {
635 return get(Opcode).TSFlags & SIInstrFlags::VOP3;
636}
637
638bool SIInstrInfo::isVOPC(uint16_t Opcode) const {
639 return get(Opcode).TSFlags & SIInstrFlags::VOPC;
640}
641
Tom Stellard82166022013-11-13 23:36:37 +0000642bool SIInstrInfo::isSALUInstr(const MachineInstr &MI) const {
643 return get(MI.getOpcode()).TSFlags & SIInstrFlags::SALU;
644}
645
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000646bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
647 int32_t Val = Imm.getSExtValue();
648 if (Val >= -16 && Val <= 64)
649 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000650
651 // The actual type of the operand does not seem to matter as long
652 // as the bits match one of the inline immediate values. For example:
653 //
654 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
655 // so it is a legal inline immediate.
656 //
657 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
658 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000659
660 return (APInt::floatToBits(0.0f) == Imm) ||
661 (APInt::floatToBits(1.0f) == Imm) ||
662 (APInt::floatToBits(-1.0f) == Imm) ||
663 (APInt::floatToBits(0.5f) == Imm) ||
664 (APInt::floatToBits(-0.5f) == Imm) ||
665 (APInt::floatToBits(2.0f) == Imm) ||
666 (APInt::floatToBits(-2.0f) == Imm) ||
667 (APInt::floatToBits(4.0f) == Imm) ||
668 (APInt::floatToBits(-4.0f) == Imm);
669}
670
671bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
672 if (MO.isImm())
673 return isInlineConstant(APInt(32, MO.getImm(), true));
674
675 if (MO.isFPImm()) {
676 APFloat FpImm = MO.getFPImm()->getValueAPF();
677 return isInlineConstant(FpImm.bitcastToAPInt());
678 }
679
680 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000681}
682
683bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
684 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
685}
686
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000687static bool compareMachineOp(const MachineOperand &Op0,
688 const MachineOperand &Op1) {
689 if (Op0.getType() != Op1.getType())
690 return false;
691
692 switch (Op0.getType()) {
693 case MachineOperand::MO_Register:
694 return Op0.getReg() == Op1.getReg();
695 case MachineOperand::MO_Immediate:
696 return Op0.getImm() == Op1.getImm();
697 case MachineOperand::MO_FPImmediate:
698 return Op0.getFPImm() == Op1.getFPImm();
699 default:
700 llvm_unreachable("Didn't expect to be comparing these operand types");
701 }
702}
703
Tom Stellardb02094e2014-07-21 15:45:01 +0000704bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
705 const MachineOperand &MO) const {
706 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
707
708 assert(MO.isImm() || MO.isFPImm());
709
710 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
711 return true;
712
713 if (OpInfo.RegClass < 0)
714 return false;
715
716 return RI.regClassCanUseImmediate(OpInfo.RegClass);
717}
718
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000719bool SIInstrInfo::canFoldOffset(unsigned OffsetSize, unsigned AS) {
720 switch (AS) {
721 case AMDGPUAS::GLOBAL_ADDRESS: {
722 // MUBUF instructions a 12-bit offset in bytes.
723 return isUInt<12>(OffsetSize);
724 }
725 case AMDGPUAS::CONSTANT_ADDRESS: {
726 // SMRD instructions have an 8-bit offset in dwords.
727 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
728 }
729 case AMDGPUAS::LOCAL_ADDRESS:
730 case AMDGPUAS::REGION_ADDRESS: {
731 // The single offset versions have a 16-bit offset in bytes.
732 return isUInt<16>(OffsetSize);
733 }
734 case AMDGPUAS::PRIVATE_ADDRESS:
735 // Indirect register addressing does not use any offsets.
736 default:
737 return 0;
738 }
739}
740
Tom Stellard86d12eb2014-08-01 00:32:28 +0000741bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
742 return AMDGPU::getVOPe32(Opcode) != -1;
743}
744
Tom Stellardb4a313a2014-08-01 00:32:39 +0000745bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
746 // The src0_modifier operand is present on all instructions
747 // that have modifiers.
748
749 return AMDGPU::getNamedOperandIdx(Opcode,
750 AMDGPU::OpName::src0_modifiers) != -1;
751}
752
Tom Stellard93fabce2013-10-10 17:11:55 +0000753bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
754 StringRef &ErrInfo) const {
755 uint16_t Opcode = MI->getOpcode();
756 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
757 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
758 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
759
Tom Stellardca700e42014-03-17 17:03:49 +0000760 // Make sure the number of operands is correct.
761 const MCInstrDesc &Desc = get(Opcode);
762 if (!Desc.isVariadic() &&
763 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
764 ErrInfo = "Instruction has wrong number of operands.";
765 return false;
766 }
767
768 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +0000769 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardca700e42014-03-17 17:03:49 +0000770 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +0000771 case MCOI::OPERAND_REGISTER: {
772 int RegClass = Desc.OpInfo[i].RegClass;
773 if (!RI.regClassCanUseImmediate(RegClass) &&
774 (MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm())) {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000775 // Handle some special cases:
776 // Src0 can of VOP1, VOP2, VOPC can be an immediate no matter what
777 // the register class.
778 if (i != Src0Idx || (!isVOP1(Opcode) && !isVOP2(Opcode) &&
779 !isVOPC(Opcode))) {
780 ErrInfo = "Expected register, but got immediate";
781 return false;
782 }
Tom Stellarda305f932014-07-02 20:53:44 +0000783 }
784 }
Tom Stellardca700e42014-03-17 17:03:49 +0000785 break;
786 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +0000787 // Check if this operand is an immediate.
788 // FrameIndex operands will be replaced by immediates, so they are
789 // allowed.
790 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() &&
791 !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +0000792 ErrInfo = "Expected immediate, but got non-immediate";
793 return false;
794 }
795 // Fall-through
796 default:
797 continue;
798 }
799
800 if (!MI->getOperand(i).isReg())
801 continue;
802
803 int RegClass = Desc.OpInfo[i].RegClass;
804 if (RegClass != -1) {
805 unsigned Reg = MI->getOperand(i).getReg();
806 if (TargetRegisterInfo::isVirtualRegister(Reg))
807 continue;
808
809 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
810 if (!RC->contains(Reg)) {
811 ErrInfo = "Operand has incorrect register class.";
812 return false;
813 }
814 }
815 }
816
817
Tom Stellard93fabce2013-10-10 17:11:55 +0000818 // Verify VOP*
819 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
820 unsigned ConstantBusCount = 0;
821 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +0000822 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
823 const MachineOperand &MO = MI->getOperand(i);
824 if (MO.isReg() && MO.isUse() &&
825 !TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
826
827 // EXEC register uses the constant bus.
828 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
829 ++ConstantBusCount;
830
831 // SGPRs use the constant bus
832 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
833 (!MO.isImplicit() &&
834 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
835 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
836 if (SGPRUsed != MO.getReg()) {
837 ++ConstantBusCount;
838 SGPRUsed = MO.getReg();
839 }
840 }
841 }
842 // Literal constants use the constant bus.
843 if (isLiteralConstant(MO))
844 ++ConstantBusCount;
845 }
846 if (ConstantBusCount > 1) {
847 ErrInfo = "VOP* instruction uses the constant bus more than once";
848 return false;
849 }
850 }
851
852 // Verify SRC1 for VOP2 and VOPC
853 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
854 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +0000855 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +0000856 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
857 return false;
858 }
859 }
860
861 // Verify VOP3
862 if (isVOP3(Opcode)) {
863 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
864 ErrInfo = "VOP3 src0 cannot be a literal constant.";
865 return false;
866 }
867 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
868 ErrInfo = "VOP3 src1 cannot be a literal constant.";
869 return false;
870 }
871 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
872 ErrInfo = "VOP3 src2 cannot be a literal constant.";
873 return false;
874 }
875 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000876
877 // Verify misc. restrictions on specific instructions.
878 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
879 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
880 MI->dump();
881
882 const MachineOperand &Src0 = MI->getOperand(2);
883 const MachineOperand &Src1 = MI->getOperand(3);
884 const MachineOperand &Src2 = MI->getOperand(4);
885 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
886 if (!compareMachineOp(Src0, Src1) &&
887 !compareMachineOp(Src0, Src2)) {
888 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
889 return false;
890 }
891 }
892 }
893
Tom Stellard93fabce2013-10-10 17:11:55 +0000894 return true;
895}
896
Matt Arsenaultf14032a2013-11-15 22:02:28 +0000897unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +0000898 switch (MI.getOpcode()) {
899 default: return AMDGPU::INSTRUCTION_LIST_END;
900 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
901 case AMDGPU::COPY: return AMDGPU::COPY;
902 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +0000903 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +0000904 case AMDGPU::S_MOV_B32:
905 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +0000906 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +0000907 case AMDGPU::S_ADD_I32: return AMDGPU::V_ADD_I32_e32;
908 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
909 case AMDGPU::S_SUB_I32: return AMDGPU::V_SUB_I32_e32;
910 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000911 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
912 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
913 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
914 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
915 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
916 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
917 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +0000918 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
919 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
920 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
921 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
922 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
923 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000924 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
925 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +0000926 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
927 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +0000928 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +0000929 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +0000930 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000931 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
932 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
933 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
934 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
935 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
936 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +0000937 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000938 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +0000939 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000940 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +0000941 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +0000942 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000943 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000944 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +0000945 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +0000946 }
947}
948
949bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
950 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
951}
952
953const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
954 unsigned OpNo) const {
955 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
956 const MCInstrDesc &Desc = get(MI.getOpcode());
957 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
958 Desc.OpInfo[OpNo].RegClass == -1)
959 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
960
961 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
962 return RI.getRegClass(RCID);
963}
964
965bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
966 switch (MI.getOpcode()) {
967 case AMDGPU::COPY:
968 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +0000969 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +0000970 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +0000971 return RI.hasVGPRs(getOpRegClass(MI, 0));
972 default:
973 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
974 }
975}
976
977void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
978 MachineBasicBlock::iterator I = MI;
979 MachineOperand &MO = MI->getOperand(OpIdx);
980 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
981 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
982 const TargetRegisterClass *RC = RI.getRegClass(RCID);
983 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
984 if (MO.isReg()) {
985 Opcode = AMDGPU::COPY;
986 } else if (RI.isSGPRClass(RC)) {
Matt Arsenault671a0052013-11-14 10:08:50 +0000987 Opcode = AMDGPU::S_MOV_B32;
Tom Stellard82166022013-11-13 23:36:37 +0000988 }
989
Matt Arsenault3a4d86a2013-11-18 20:09:55 +0000990 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
991 unsigned Reg = MRI.createVirtualRegister(VRC);
Tom Stellard82166022013-11-13 23:36:37 +0000992 BuildMI(*MI->getParent(), I, MI->getParent()->findDebugLoc(I), get(Opcode),
993 Reg).addOperand(MO);
994 MO.ChangeToRegister(Reg, false);
995}
996
Tom Stellard15834092014-03-21 15:51:57 +0000997unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
998 MachineRegisterInfo &MRI,
999 MachineOperand &SuperReg,
1000 const TargetRegisterClass *SuperRC,
1001 unsigned SubIdx,
1002 const TargetRegisterClass *SubRC)
1003 const {
1004 assert(SuperReg.isReg());
1005
1006 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1007 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1008
1009 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001010 // value so we don't need to worry about merging its subreg index with the
1011 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001012 // eliminate this extra copy.
1013 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1014 NewSuperReg)
1015 .addOperand(SuperReg);
1016
1017 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1018 SubReg)
1019 .addReg(NewSuperReg, 0, SubIdx);
1020 return SubReg;
1021}
1022
Matt Arsenault248b7b62014-03-24 20:08:09 +00001023MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1024 MachineBasicBlock::iterator MII,
1025 MachineRegisterInfo &MRI,
1026 MachineOperand &Op,
1027 const TargetRegisterClass *SuperRC,
1028 unsigned SubIdx,
1029 const TargetRegisterClass *SubRC) const {
1030 if (Op.isImm()) {
1031 // XXX - Is there a better way to do this?
1032 if (SubIdx == AMDGPU::sub0)
1033 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1034 if (SubIdx == AMDGPU::sub1)
1035 return MachineOperand::CreateImm(Op.getImm() >> 32);
1036
1037 llvm_unreachable("Unhandled register index for immediate");
1038 }
1039
1040 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1041 SubIdx, SubRC);
1042 return MachineOperand::CreateReg(SubReg, false);
1043}
1044
Matt Arsenaultbd995802014-03-24 18:26:52 +00001045unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
1046 MachineBasicBlock::iterator MI,
1047 MachineRegisterInfo &MRI,
1048 const TargetRegisterClass *RC,
1049 const MachineOperand &Op) const {
1050 MachineBasicBlock *MBB = MI->getParent();
1051 DebugLoc DL = MI->getDebugLoc();
1052 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1053 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1054 unsigned Dst = MRI.createVirtualRegister(RC);
1055
1056 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1057 LoDst)
1058 .addImm(Op.getImm() & 0xFFFFFFFF);
1059 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1060 HiDst)
1061 .addImm(Op.getImm() >> 32);
1062
1063 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
1064 .addReg(LoDst)
1065 .addImm(AMDGPU::sub0)
1066 .addReg(HiDst)
1067 .addImm(AMDGPU::sub1);
1068
1069 Worklist.push_back(Lo);
1070 Worklist.push_back(Hi);
1071
1072 return Dst;
1073}
1074
Tom Stellard0e975cf2014-08-01 00:32:35 +00001075bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1076 const MachineOperand *MO) const {
1077 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1078 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1079 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1080 const TargetRegisterClass *DefinedRC =
1081 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1082 if (!MO)
1083 MO = &MI->getOperand(OpIdx);
1084
1085 if (MO->isReg()) {
1086 assert(DefinedRC);
1087 const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg());
1088 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass));
1089 }
1090
1091
1092 // Handle non-register types that are treated like immediates.
1093 assert(MO->isImm() || MO->isFPImm() || MO->isTargetIndex() || MO->isFI());
1094
1095 if (!DefinedRC)
1096 // This opperand expects an immediate
1097 return true;
1098
1099 return RI.regClassCanUseImmediate(DefinedRC);
1100}
1101
Tom Stellard82166022013-11-13 23:36:37 +00001102void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1103 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001104
Tom Stellard82166022013-11-13 23:36:37 +00001105 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1106 AMDGPU::OpName::src0);
1107 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1108 AMDGPU::OpName::src1);
1109 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1110 AMDGPU::OpName::src2);
1111
1112 // Legalize VOP2
1113 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001114 // Legalize src0
1115 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001116 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001117
1118 // Legalize src1
1119 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001120 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001121
1122 // Usually src0 of VOP2 instructions allow more types of inputs
1123 // than src1, so try to commute the instruction to decrease our
1124 // chances of having to insert a MOV instruction to legalize src1.
1125 if (MI->isCommutable()) {
1126 if (commuteInstruction(MI))
1127 // If we are successful in commuting, then we know MI is legal, so
1128 // we are done.
1129 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001130 }
1131
Tom Stellard0e975cf2014-08-01 00:32:35 +00001132 legalizeOpWithMove(MI, Src1Idx);
1133 return;
Tom Stellard82166022013-11-13 23:36:37 +00001134 }
1135
Matt Arsenault08f7e372013-11-18 20:09:50 +00001136 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001137 // Legalize VOP3
1138 if (isVOP3(MI->getOpcode())) {
1139 int VOP3Idx[3] = {Src0Idx, Src1Idx, Src2Idx};
1140 unsigned SGPRReg = AMDGPU::NoRegister;
1141 for (unsigned i = 0; i < 3; ++i) {
1142 int Idx = VOP3Idx[i];
1143 if (Idx == -1)
1144 continue;
1145 MachineOperand &MO = MI->getOperand(Idx);
1146
1147 if (MO.isReg()) {
1148 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1149 continue; // VGPRs are legal
1150
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001151 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1152
Tom Stellard82166022013-11-13 23:36:37 +00001153 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1154 SGPRReg = MO.getReg();
1155 // We can use one SGPR in each VOP3 instruction.
1156 continue;
1157 }
1158 } else if (!isLiteralConstant(MO)) {
1159 // If it is not a register and not a literal constant, then it must be
1160 // an inline constant which is always legal.
1161 continue;
1162 }
1163 // If we make it this far, then the operand is not legal and we must
1164 // legalize it.
1165 legalizeOpWithMove(MI, Idx);
1166 }
1167 }
1168
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001169 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001170 // The register class of the operands much be the same type as the register
1171 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001172 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1173 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001174 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001175 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1176 if (!MI->getOperand(i).isReg() ||
1177 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1178 continue;
1179 const TargetRegisterClass *OpRC =
1180 MRI.getRegClass(MI->getOperand(i).getReg());
1181 if (RI.hasVGPRs(OpRC)) {
1182 VRC = OpRC;
1183 } else {
1184 SRC = OpRC;
1185 }
1186 }
1187
1188 // If any of the operands are VGPR registers, then they all most be
1189 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1190 // them.
1191 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1192 if (!VRC) {
1193 assert(SRC);
1194 VRC = RI.getEquivalentVGPRClass(SRC);
1195 }
1196 RC = VRC;
1197 } else {
1198 RC = SRC;
1199 }
1200
1201 // Update all the operands so they have the same type.
1202 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1203 if (!MI->getOperand(i).isReg() ||
1204 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1205 continue;
1206 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001207 MachineBasicBlock *InsertBB;
1208 MachineBasicBlock::iterator Insert;
1209 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1210 InsertBB = MI->getParent();
1211 Insert = MI;
1212 } else {
1213 // MI is a PHI instruction.
1214 InsertBB = MI->getOperand(i + 1).getMBB();
1215 Insert = InsertBB->getFirstTerminator();
1216 }
1217 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001218 get(AMDGPU::COPY), DstReg)
1219 .addOperand(MI->getOperand(i));
1220 MI->getOperand(i).setReg(DstReg);
1221 }
1222 }
Tom Stellard15834092014-03-21 15:51:57 +00001223
Tom Stellarda5687382014-05-15 14:41:55 +00001224 // Legalize INSERT_SUBREG
1225 // src0 must have the same register class as dst
1226 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1227 unsigned Dst = MI->getOperand(0).getReg();
1228 unsigned Src0 = MI->getOperand(1).getReg();
1229 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1230 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1231 if (DstRC != Src0RC) {
1232 MachineBasicBlock &MBB = *MI->getParent();
1233 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1234 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1235 .addReg(Src0);
1236 MI->getOperand(1).setReg(NewSrc0);
1237 }
1238 return;
1239 }
1240
Tom Stellard15834092014-03-21 15:51:57 +00001241 // Legalize MUBUF* instructions
1242 // FIXME: If we start using the non-addr64 instructions for compute, we
1243 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001244 int SRsrcIdx =
1245 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1246 if (SRsrcIdx != -1) {
1247 // We have an MUBUF instruction
1248 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1249 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1250 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1251 RI.getRegClass(SRsrcRC))) {
1252 // The operands are legal.
1253 // FIXME: We may need to legalize operands besided srsrc.
1254 return;
1255 }
Tom Stellard15834092014-03-21 15:51:57 +00001256
Tom Stellard155bbb72014-08-11 22:18:17 +00001257 MachineBasicBlock &MBB = *MI->getParent();
1258 // Extract the the ptr from the resource descriptor.
Tom Stellard15834092014-03-21 15:51:57 +00001259
Tom Stellard155bbb72014-08-11 22:18:17 +00001260 // SRsrcPtrLo = srsrc:sub0
1261 unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc,
1262 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001263
Tom Stellard155bbb72014-08-11 22:18:17 +00001264 // SRsrcPtrHi = srsrc:sub1
1265 unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc,
1266 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001267
Tom Stellard155bbb72014-08-11 22:18:17 +00001268 // Create an empty resource descriptor
1269 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1270 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1271 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1272 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001273
Tom Stellard155bbb72014-08-11 22:18:17 +00001274 // Zero64 = 0
1275 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1276 Zero64)
1277 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001278
Tom Stellard155bbb72014-08-11 22:18:17 +00001279 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1280 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1281 SRsrcFormatLo)
1282 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001283
Tom Stellard155bbb72014-08-11 22:18:17 +00001284 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1285 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1286 SRsrcFormatHi)
1287 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001288
Tom Stellard155bbb72014-08-11 22:18:17 +00001289 // NewSRsrc = {Zero64, SRsrcFormat}
1290 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1291 NewSRsrc)
1292 .addReg(Zero64)
1293 .addImm(AMDGPU::sub0_sub1)
1294 .addReg(SRsrcFormatLo)
1295 .addImm(AMDGPU::sub2)
1296 .addReg(SRsrcFormatHi)
1297 .addImm(AMDGPU::sub3);
1298
1299 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1300 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1301 unsigned NewVAddrLo;
1302 unsigned NewVAddrHi;
1303 if (VAddr) {
1304 // This is already an ADDR64 instruction so we need to add the pointer
1305 // extracted from the resource descriptor to the current value of VAddr.
1306 NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1307 NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1308
1309 // NewVaddrLo = SRsrcPtrLo + VAddr:sub0
Tom Stellard15834092014-03-21 15:51:57 +00001310 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1311 NewVAddrLo)
1312 .addReg(SRsrcPtrLo)
Tom Stellard155bbb72014-08-11 22:18:17 +00001313 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
1314 .addReg(AMDGPU::VCC, RegState::ImplicitDefine);
Tom Stellard15834092014-03-21 15:51:57 +00001315
Tom Stellard155bbb72014-08-11 22:18:17 +00001316 // NewVaddrHi = SRsrcPtrHi + VAddr:sub1
Tom Stellard15834092014-03-21 15:51:57 +00001317 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1318 NewVAddrHi)
1319 .addReg(SRsrcPtrHi)
Tom Stellard155bbb72014-08-11 22:18:17 +00001320 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
Tom Stellard15834092014-03-21 15:51:57 +00001321 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1322 .addReg(AMDGPU::VCC, RegState::Implicit);
1323
Tom Stellard155bbb72014-08-11 22:18:17 +00001324 } else {
1325 // This instructions is the _OFFSET variant, so we need to convert it to
1326 // ADDR64.
1327 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1328 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1329 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
1330 assert(SOffset->isImm() && SOffset->getImm() == 0 && "Legalizing MUBUF "
1331 "with non-zero soffset is not implemented");
NAKAMURA Takumi5f79ee52014-08-11 23:03:38 +00001332 (void)SOffset;
Tom Stellard15834092014-03-21 15:51:57 +00001333
Tom Stellard155bbb72014-08-11 22:18:17 +00001334 // Create the new instruction.
1335 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1336 MachineInstr *Addr64 =
1337 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1338 .addOperand(*VData)
1339 .addOperand(*SRsrc)
1340 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1341 // This will be replaced later
1342 // with the new value of vaddr.
1343 .addOperand(*Offset);
Tom Stellard15834092014-03-21 15:51:57 +00001344
Tom Stellard155bbb72014-08-11 22:18:17 +00001345 MI->removeFromParent();
1346 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001347
Tom Stellard155bbb72014-08-11 22:18:17 +00001348 NewVAddrLo = SRsrcPtrLo;
1349 NewVAddrHi = SRsrcPtrHi;
1350 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1351 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001352 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001353
1354 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1355 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1356 NewVAddr)
1357 .addReg(NewVAddrLo)
1358 .addImm(AMDGPU::sub0)
1359 .addReg(NewVAddrHi)
1360 .addImm(AMDGPU::sub1);
1361
1362
1363 // Update the instruction to use NewVaddr
1364 VAddr->setReg(NewVAddr);
1365 // Update the instruction to use NewSRsrc
1366 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001367 }
Tom Stellard82166022013-11-13 23:36:37 +00001368}
1369
Tom Stellard0c354f22014-04-30 15:31:29 +00001370void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1371 MachineBasicBlock *MBB = MI->getParent();
1372 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001373 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001374 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001375 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001376 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001377 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001378 case AMDGPU::S_LOAD_DWORDX4_SGPR:
1379 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001380 unsigned RegOffset;
1381 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001382
Tom Stellard4c00b522014-05-09 16:42:22 +00001383 if (MI->getOperand(2).isReg()) {
1384 RegOffset = MI->getOperand(2).getReg();
1385 ImmOffset = 0;
1386 } else {
1387 assert(MI->getOperand(2).isImm());
1388 // SMRD instructions take a dword offsets and MUBUF instructions
1389 // take a byte offset.
1390 ImmOffset = MI->getOperand(2).getImm() << 2;
1391 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1392 if (isUInt<12>(ImmOffset)) {
1393 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1394 RegOffset)
1395 .addImm(0);
1396 } else {
1397 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1398 RegOffset)
1399 .addImm(ImmOffset);
1400 ImmOffset = 0;
1401 }
1402 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001403
1404 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001405 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001406 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1407 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1408 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1409
1410 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1411 .addImm(0);
1412 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
1413 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1414 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
1415 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1416 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1417 .addReg(DWord0)
1418 .addImm(AMDGPU::sub0)
1419 .addReg(DWord1)
1420 .addImm(AMDGPU::sub1)
1421 .addReg(DWord2)
1422 .addImm(AMDGPU::sub2)
1423 .addReg(DWord3)
1424 .addImm(AMDGPU::sub3);
1425 MI->setDesc(get(NewOpcode));
Tom Stellard4c00b522014-05-09 16:42:22 +00001426 if (MI->getOperand(2).isReg()) {
1427 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1428 } else {
1429 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1430 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001431 MI->getOperand(1).setReg(SRsrc);
Tom Stellard4c00b522014-05-09 16:42:22 +00001432 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
Tom Stellard0c354f22014-04-30 15:31:29 +00001433 }
1434}
1435
Tom Stellard82166022013-11-13 23:36:37 +00001436void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1437 SmallVector<MachineInstr *, 128> Worklist;
1438 Worklist.push_back(&TopInst);
1439
1440 while (!Worklist.empty()) {
1441 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001442 MachineBasicBlock *MBB = Inst->getParent();
1443 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1444
Matt Arsenault27cc9582014-04-18 01:53:18 +00001445 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001446 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001447
Tom Stellarde0387202014-03-21 15:51:54 +00001448 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001449 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001450 default:
1451 if (isSMRD(Inst->getOpcode())) {
1452 moveSMRDToVALU(Inst, MRI);
1453 }
1454 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001455 case AMDGPU::S_MOV_B64: {
1456 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001457
Matt Arsenaultbd995802014-03-24 18:26:52 +00001458 // If the source operand is a register we can replace this with a
1459 // copy.
1460 if (Inst->getOperand(1).isReg()) {
1461 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1462 .addOperand(Inst->getOperand(0))
1463 .addOperand(Inst->getOperand(1));
1464 Worklist.push_back(Copy);
1465 } else {
1466 // Otherwise, we need to split this into two movs, because there is
1467 // no 64-bit VALU move instruction.
1468 unsigned Reg = Inst->getOperand(0).getReg();
1469 unsigned Dst = split64BitImm(Worklist,
1470 Inst,
1471 MRI,
1472 MRI.getRegClass(Reg),
1473 Inst->getOperand(1));
1474 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001475 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001476 Inst->eraseFromParent();
1477 continue;
1478 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001479 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001480 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001481 Inst->eraseFromParent();
1482 continue;
1483
1484 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001485 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001486 Inst->eraseFromParent();
1487 continue;
1488
1489 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001490 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001491 Inst->eraseFromParent();
1492 continue;
1493
1494 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001495 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001496 Inst->eraseFromParent();
1497 continue;
1498
Matt Arsenault8333e432014-06-10 19:18:24 +00001499 case AMDGPU::S_BCNT1_I32_B64:
1500 splitScalar64BitBCNT(Worklist, Inst);
1501 Inst->eraseFromParent();
1502 continue;
1503
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001504 case AMDGPU::S_BFE_U64:
1505 case AMDGPU::S_BFE_I64:
1506 case AMDGPU::S_BFM_B64:
1507 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001508 }
1509
Tom Stellard15834092014-03-21 15:51:57 +00001510 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1511 // We cannot move this instruction to the VALU, so we should try to
1512 // legalize its operands instead.
1513 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001514 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001515 }
Tom Stellard82166022013-11-13 23:36:37 +00001516
Tom Stellard82166022013-11-13 23:36:37 +00001517 // Use the new VALU Opcode.
1518 const MCInstrDesc &NewDesc = get(NewOpcode);
1519 Inst->setDesc(NewDesc);
1520
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001521 // Remove any references to SCC. Vector instructions can't read from it, and
1522 // We're just about to add the implicit use / defs of VCC, and we don't want
1523 // both.
1524 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
1525 MachineOperand &Op = Inst->getOperand(i);
1526 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
1527 Inst->RemoveOperand(i);
1528 }
1529
Matt Arsenault27cc9582014-04-18 01:53:18 +00001530 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
1531 // We are converting these to a BFE, so we need to add the missing
1532 // operands for the size and offset.
1533 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
1534 Inst->addOperand(MachineOperand::CreateImm(0));
1535 Inst->addOperand(MachineOperand::CreateImm(Size));
1536
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001537 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
1538 // The VALU version adds the second operand to the result, so insert an
1539 // extra 0 operand.
1540 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00001541 }
1542
Matt Arsenault27cc9582014-04-18 01:53:18 +00001543 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001544
Matt Arsenault78b86702014-04-18 05:19:26 +00001545 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
1546 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
1547 // If we need to move this to VGPRs, we need to unpack the second operand
1548 // back into the 2 separate ones for bit offset and width.
1549 assert(OffsetWidthOp.isImm() &&
1550 "Scalar BFE is only implemented for constant width and offset");
1551 uint32_t Imm = OffsetWidthOp.getImm();
1552
1553 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
1554 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00001555 Inst->RemoveOperand(2); // Remove old immediate.
1556 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001557 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00001558 }
1559
Tom Stellard82166022013-11-13 23:36:37 +00001560 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00001561
Tom Stellard82166022013-11-13 23:36:37 +00001562 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
1563
Matt Arsenault27cc9582014-04-18 01:53:18 +00001564 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00001565 // For target instructions, getOpRegClass just returns the virtual
1566 // register class associated with the operand, so we need to find an
1567 // equivalent VGPR register class in order to move the instruction to the
1568 // VALU.
1569 case AMDGPU::COPY:
1570 case AMDGPU::PHI:
1571 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00001572 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001573 if (RI.hasVGPRs(NewDstRC))
1574 continue;
1575 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
1576 if (!NewDstRC)
1577 continue;
1578 break;
1579 default:
1580 break;
1581 }
1582
1583 unsigned DstReg = Inst->getOperand(0).getReg();
1584 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1585 MRI.replaceRegWith(DstReg, NewDstReg);
1586
Tom Stellarde1a24452014-04-17 21:00:01 +00001587 // Legalize the operands
1588 legalizeOperands(Inst);
1589
Tom Stellard82166022013-11-13 23:36:37 +00001590 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
1591 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00001592 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001593 if (!canReadVGPR(UseMI, I.getOperandNo())) {
1594 Worklist.push_back(&UseMI);
1595 }
1596 }
1597 }
1598}
1599
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001600//===----------------------------------------------------------------------===//
1601// Indirect addressing callbacks
1602//===----------------------------------------------------------------------===//
1603
1604unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
1605 unsigned Channel) const {
1606 assert(Channel == 0);
1607 return RegIndex;
1608}
1609
Tom Stellard26a3b672013-10-22 18:19:10 +00001610const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001611 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001612}
1613
Matt Arsenault689f3252014-06-09 16:36:31 +00001614void SIInstrInfo::splitScalar64BitUnaryOp(
1615 SmallVectorImpl<MachineInstr *> &Worklist,
1616 MachineInstr *Inst,
1617 unsigned Opcode) const {
1618 MachineBasicBlock &MBB = *Inst->getParent();
1619 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1620
1621 MachineOperand &Dest = Inst->getOperand(0);
1622 MachineOperand &Src0 = Inst->getOperand(1);
1623 DebugLoc DL = Inst->getDebugLoc();
1624
1625 MachineBasicBlock::iterator MII = Inst;
1626
1627 const MCInstrDesc &InstDesc = get(Opcode);
1628 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1629 MRI.getRegClass(Src0.getReg()) :
1630 &AMDGPU::SGPR_32RegClass;
1631
1632 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1633
1634 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1635 AMDGPU::sub0, Src0SubRC);
1636
1637 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1638 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1639
1640 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
1641 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
1642 .addOperand(SrcReg0Sub0);
1643
1644 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1645 AMDGPU::sub1, Src0SubRC);
1646
1647 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
1648 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
1649 .addOperand(SrcReg0Sub1);
1650
1651 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
1652 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1653 .addReg(DestSub0)
1654 .addImm(AMDGPU::sub0)
1655 .addReg(DestSub1)
1656 .addImm(AMDGPU::sub1);
1657
1658 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1659
1660 // Try to legalize the operands in case we need to swap the order to keep it
1661 // valid.
1662 Worklist.push_back(LoHalf);
1663 Worklist.push_back(HiHalf);
1664}
1665
1666void SIInstrInfo::splitScalar64BitBinaryOp(
1667 SmallVectorImpl<MachineInstr *> &Worklist,
1668 MachineInstr *Inst,
1669 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001670 MachineBasicBlock &MBB = *Inst->getParent();
1671 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1672
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001673 MachineOperand &Dest = Inst->getOperand(0);
1674 MachineOperand &Src0 = Inst->getOperand(1);
1675 MachineOperand &Src1 = Inst->getOperand(2);
1676 DebugLoc DL = Inst->getDebugLoc();
1677
1678 MachineBasicBlock::iterator MII = Inst;
1679
1680 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00001681 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1682 MRI.getRegClass(Src0.getReg()) :
1683 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001684
Matt Arsenault684dc802014-03-24 20:08:13 +00001685 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1686 const TargetRegisterClass *Src1RC = Src1.isReg() ?
1687 MRI.getRegClass(Src1.getReg()) :
1688 &AMDGPU::SGPR_32RegClass;
1689
1690 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
1691
1692 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1693 AMDGPU::sub0, Src0SubRC);
1694 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1695 AMDGPU::sub0, Src1SubRC);
1696
1697 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1698 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1699
1700 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001701 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001702 .addOperand(SrcReg0Sub0)
1703 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001704
Matt Arsenault684dc802014-03-24 20:08:13 +00001705 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1706 AMDGPU::sub1, Src0SubRC);
1707 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
1708 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001709
Matt Arsenault684dc802014-03-24 20:08:13 +00001710 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001711 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00001712 .addOperand(SrcReg0Sub1)
1713 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001714
Matt Arsenault684dc802014-03-24 20:08:13 +00001715 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001716 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1717 .addReg(DestSub0)
1718 .addImm(AMDGPU::sub0)
1719 .addReg(DestSub1)
1720 .addImm(AMDGPU::sub1);
1721
1722 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1723
1724 // Try to legalize the operands in case we need to swap the order to keep it
1725 // valid.
1726 Worklist.push_back(LoHalf);
1727 Worklist.push_back(HiHalf);
1728}
1729
Matt Arsenault8333e432014-06-10 19:18:24 +00001730void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
1731 MachineInstr *Inst) const {
1732 MachineBasicBlock &MBB = *Inst->getParent();
1733 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1734
1735 MachineBasicBlock::iterator MII = Inst;
1736 DebugLoc DL = Inst->getDebugLoc();
1737
1738 MachineOperand &Dest = Inst->getOperand(0);
1739 MachineOperand &Src = Inst->getOperand(1);
1740
1741 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
1742 const TargetRegisterClass *SrcRC = Src.isReg() ?
1743 MRI.getRegClass(Src.getReg()) :
1744 &AMDGPU::SGPR_32RegClass;
1745
1746 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1747 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1748
1749 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
1750
1751 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
1752 AMDGPU::sub0, SrcSubRC);
1753 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
1754 AMDGPU::sub1, SrcSubRC);
1755
1756 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
1757 .addOperand(SrcRegSub0)
1758 .addImm(0);
1759
1760 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
1761 .addOperand(SrcRegSub1)
1762 .addReg(MidReg);
1763
1764 MRI.replaceRegWith(Dest.getReg(), ResultReg);
1765
1766 Worklist.push_back(First);
1767 Worklist.push_back(Second);
1768}
1769
Matt Arsenault27cc9582014-04-18 01:53:18 +00001770void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
1771 MachineInstr *Inst) const {
1772 // Add the implict and explicit register definitions.
1773 if (NewDesc.ImplicitUses) {
1774 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
1775 unsigned Reg = NewDesc.ImplicitUses[i];
1776 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
1777 }
1778 }
1779
1780 if (NewDesc.ImplicitDefs) {
1781 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
1782 unsigned Reg = NewDesc.ImplicitDefs[i];
1783 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
1784 }
1785 }
1786}
1787
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001788MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
1789 MachineBasicBlock *MBB,
1790 MachineBasicBlock::iterator I,
1791 unsigned ValueReg,
1792 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001793 const DebugLoc &DL = MBB->findDebugLoc(I);
1794 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1795 getIndirectIndexBegin(*MBB->getParent()));
1796
1797 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
1798 .addReg(IndirectBaseReg, RegState::Define)
1799 .addOperand(I->getOperand(0))
1800 .addReg(IndirectBaseReg)
1801 .addReg(OffsetReg)
1802 .addImm(0)
1803 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001804}
1805
1806MachineInstrBuilder SIInstrInfo::buildIndirectRead(
1807 MachineBasicBlock *MBB,
1808 MachineBasicBlock::iterator I,
1809 unsigned ValueReg,
1810 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001811 const DebugLoc &DL = MBB->findDebugLoc(I);
1812 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
1813 getIndirectIndexBegin(*MBB->getParent()));
1814
1815 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
1816 .addOperand(I->getOperand(0))
1817 .addOperand(I->getOperand(1))
1818 .addReg(IndirectBaseReg)
1819 .addReg(OffsetReg)
1820 .addImm(0);
1821
1822}
1823
1824void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
1825 const MachineFunction &MF) const {
1826 int End = getIndirectIndexEnd(MF);
1827 int Begin = getIndirectIndexBegin(MF);
1828
1829 if (End == -1)
1830 return;
1831
1832
1833 for (int Index = Begin; Index <= End; ++Index)
1834 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
1835
Tom Stellard415ef6d2013-11-13 23:58:51 +00001836 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001837 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
1838
Tom Stellard415ef6d2013-11-13 23:58:51 +00001839 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001840 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
1841
Tom Stellard415ef6d2013-11-13 23:58:51 +00001842 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001843 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
1844
Tom Stellard415ef6d2013-11-13 23:58:51 +00001845 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001846 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
1847
Tom Stellard415ef6d2013-11-13 23:58:51 +00001848 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00001849 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001850}
Tom Stellard1aaad692014-07-21 16:55:33 +00001851
Tom Stellard6407e1e2014-08-01 00:32:33 +00001852MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Tom Stellard1aaad692014-07-21 16:55:33 +00001853 unsigned OperandName) const {
1854 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
1855 if (Idx == -1)
1856 return nullptr;
1857
1858 return &MI.getOperand(Idx);
1859}