blob: 2f3e18c99c54465ec8280b307f864e873b0880bd [file] [log] [blame]
Eugene Zelenkoe4fc6ee2017-07-26 23:20:35 +00001//===- HexagonFrameLowering.cpp - Define frame lowering -------------------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//
9//===----------------------------------------------------------------------===//
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000010
Craig Topperb25fda92012-03-17 18:46:09 +000011#include "HexagonFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000012#include "HexagonBlockRanges.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000013#include "HexagonInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "HexagonMachineFunctionInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000015#include "HexagonRegisterInfo.h"
16#include "HexagonSubtarget.h"
17#include "HexagonTargetMachine.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000018#include "MCTargetDesc/HexagonBaseInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000019#include "llvm/ADT/BitVector.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000020#include "llvm/ADT/DenseMap.h"
21#include "llvm/ADT/None.h"
22#include "llvm/ADT/Optional.h"
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +000023#include "llvm/ADT/PostOrderIterator.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallSet.h"
26#include "llvm/ADT/SmallVector.h"
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +000027#include "llvm/CodeGen/LivePhysRegs.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +000029#include "llvm/CodeGen/MachineDominators.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000033#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000035#include "llvm/CodeGen/MachineMemOperand.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000037#include "llvm/CodeGen/MachineOperand.h"
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +000038#include "llvm/CodeGen/MachinePostDominators.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
40#include "llvm/CodeGen/RegisterScavenging.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000041#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenkoe4fc6ee2017-07-26 23:20:35 +000042#include "llvm/IR/Attributes.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000043#include "llvm/IR/DebugLoc.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000044#include "llvm/IR/Function.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000045#include "llvm/MC/MCDwarf.h"
46#include "llvm/MC/MCRegisterInfo.h"
47#include "llvm/Pass.h"
48#include "llvm/Support/CodeGen.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Support/CommandLine.h"
Eugene Zelenkoe4fc6ee2017-07-26 23:20:35 +000050#include "llvm/Support/Compiler.h"
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +000051#include "llvm/Support/Debug.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000052#include "llvm/Support/ErrorHandling.h"
53#include "llvm/Support/MathExtras.h"
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +000054#include "llvm/Support/raw_ostream.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000055#include "llvm/Target/TargetMachine.h"
Eugene Zelenkoe4fc6ee2017-07-26 23:20:35 +000056#include "llvm/Target/TargetOptions.h"
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000057#include <algorithm>
58#include <cassert>
59#include <cstdint>
60#include <iterator>
61#include <limits>
62#include <map>
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +000063#include <utility>
64#include <vector>
Tony Linthicum1213a7a2011-12-12 21:14:40 +000065
Jakub Kuderski34327d22017-07-13 20:26:45 +000066#define DEBUG_TYPE "hexagon-pei"
67
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +000068// Hexagon stack frame layout as defined by the ABI:
69//
70// Incoming arguments
71// passed via stack
72// |
73// |
74// SP during function's FP during function's |
75// +-- runtime (top of stack) runtime (bottom) --+ |
76// | | |
77// --++---------------------+------------------+-----------------++-+-------
78// | parameter area for | variable-size | fixed-size |LR| arg
79// | called functions | local objects | local objects |FP|
80// --+----------------------+------------------+-----------------+--+-------
81// <- size known -> <- size unknown -> <- size known ->
82//
83// Low address High address
84//
85// <--- stack growth
86//
87//
88// - In any circumstances, the outgoing function arguments are always accessi-
89// ble using the SP, and the incoming arguments are accessible using the FP.
90// - If the local objects are not aligned, they can always be accessed using
91// the FP.
92// - If there are no variable-sized objects, the local objects can always be
93// accessed using the SP, regardless whether they are aligned or not. (The
94// alignment padding will be at the bottom of the stack (highest address),
95// and so the offset with respect to the SP will be known at the compile-
96// -time.)
97//
98// The only complication occurs if there are both, local aligned objects, and
99// dynamically allocated (variable-sized) objects. The alignment pad will be
100// placed between the FP and the local objects, thus preventing the use of the
101// FP to access the local objects. At the same time, the variable-sized objects
102// will be between the SP and the local objects, thus introducing an unknown
103// distance from the SP to the locals.
104//
105// To avoid this problem, a new register is created that holds the aligned
106// address of the bottom of the stack, referred in the sources as AP (aligned
107// pointer). The AP will be equal to "FP-p", where "p" is the smallest pad
108// that aligns AP to the required boundary (a maximum of the alignments of
109// all stack objects, fixed- and variable-sized). All local objects[1] will
110// then use AP as the base pointer.
111// [1] The exception is with "fixed" stack objects. "Fixed" stack objects get
112// their name from being allocated at fixed locations on the stack, relative
113// to the FP. In the presence of dynamic allocation and local alignment, such
114// objects can only be accessed through the FP.
115//
116// Illustration of the AP:
117// FP --+
118// |
119// ---------------+---------------------+-----+-----------------------++-+--
120// Rest of the | Local stack objects | Pad | Fixed stack objects |LR|
121// stack frame | (aligned) | | (CSR, spills, etc.) |FP|
122// ---------------+---------------------+-----+-----------------+-----+--+--
123// |<-- Multiple of the -->|
124// stack alignment +-- AP
125//
126// The AP is set up at the beginning of the function. Since it is not a dedi-
127// cated (reserved) register, it needs to be kept live throughout the function
128// to be available as the base register for local object accesses.
129// Normally, an address of a stack objects is obtained by a pseudo-instruction
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +0000130// PS_fi. To access local objects with the AP register present, a different
131// pseudo-instruction needs to be used: PS_fia. The PS_fia takes one extra
132// argument compared to PS_fi: the first input register is the AP register.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000133// This keeps the register live between its definition and its uses.
134
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +0000135// The AP register is originally set up using pseudo-instruction PS_aligna:
136// AP = PS_aligna A
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000137// where
138// A - required stack alignment
139// The alignment value must be the maximum of all alignments required by
140// any stack object.
141
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +0000142// The dynamic allocation uses a pseudo-instruction PS_alloca:
143// Rd = PS_alloca Rs, A
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000144// where
145// Rd - address of the allocated space
146// Rs - minimum size (the actual allocated can be larger to accommodate
147// alignment)
148// A - required alignment
149
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000150using namespace llvm;
151
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000152static cl::opt<bool> DisableDeallocRet("disable-hexagon-dealloc-ret",
153 cl::Hidden, cl::desc("Disable Dealloc Return for Hexagon target"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000154
Krzysztof Parzyszeka5bd29542016-05-16 18:02:28 +0000155static cl::opt<unsigned> NumberScavengerSlots("number-scavenger-slots",
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000156 cl::Hidden, cl::desc("Set the number of scavenger slots"), cl::init(2),
157 cl::ZeroOrMore);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000158
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000159static cl::opt<int> SpillFuncThreshold("spill-func-threshold",
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000160 cl::Hidden, cl::desc("Specify O2(not Os) spill func threshold"),
161 cl::init(6), cl::ZeroOrMore);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000162
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000163static cl::opt<int> SpillFuncThresholdOs("spill-func-threshold-Os",
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000164 cl::Hidden, cl::desc("Specify Os spill func threshold"),
165 cl::init(1), cl::ZeroOrMore);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000166
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +0000167static cl::opt<bool> EnableStackOVFSanitizer("enable-stackovf-sanitizer",
168 cl::Hidden, cl::desc("Enable runtime checks for stack overflow."),
169 cl::init(false), cl::ZeroOrMore);
170
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000171static cl::opt<bool> EnableShrinkWrapping("hexagon-shrink-frame",
172 cl::init(true), cl::Hidden, cl::ZeroOrMore,
173 cl::desc("Enable stack frame shrink wrapping"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000174
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000175static cl::opt<unsigned> ShrinkLimit("shrink-frame-limit",
176 cl::init(std::numeric_limits<unsigned>::max()), cl::Hidden, cl::ZeroOrMore,
177 cl::desc("Max count of stack frame shrink-wraps"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000178
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000179static cl::opt<bool> EnableSaveRestoreLong("enable-save-restore-long",
180 cl::Hidden, cl::desc("Enable long calls for save-restore stubs."),
181 cl::init(false), cl::ZeroOrMore);
182
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000183static cl::opt<bool> EliminateFramePointer("hexagon-fp-elim", cl::init(true),
184 cl::Hidden, cl::desc("Refrain from using FP whenever possible"));
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000185
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +0000186static cl::opt<bool> OptimizeSpillSlots("hexagon-opt-spill", cl::Hidden,
187 cl::init(true), cl::desc("Optimize spill slots"));
188
Krzysztof Parzyszekdc421642016-07-27 20:58:43 +0000189#ifndef NDEBUG
190static cl::opt<unsigned> SpillOptMax("spill-opt-max", cl::Hidden,
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000191 cl::init(std::numeric_limits<unsigned>::max()));
Krzysztof Parzyszekdc421642016-07-27 20:58:43 +0000192static unsigned SpillOptCount = 0;
193#endif
194
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000195namespace llvm {
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000196
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000197 void initializeHexagonCallFrameInformationPass(PassRegistry&);
198 FunctionPass *createHexagonCallFrameInformation();
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000199
200} // end namespace llvm
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000201
202namespace {
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000203
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000204 class HexagonCallFrameInformation : public MachineFunctionPass {
205 public:
206 static char ID;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000207
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000208 HexagonCallFrameInformation() : MachineFunctionPass(ID) {
209 PassRegistry &PR = *PassRegistry::getPassRegistry();
210 initializeHexagonCallFrameInformationPass(PR);
211 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000212
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000213 bool runOnMachineFunction(MachineFunction &MF) override;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000214
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000215 MachineFunctionProperties getRequiredProperties() const override {
216 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +0000217 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000218 }
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000219 };
220
221 char HexagonCallFrameInformation::ID = 0;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000222
223} // end anonymous namespace
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000224
225bool HexagonCallFrameInformation::runOnMachineFunction(MachineFunction &MF) {
226 auto &HFI = *MF.getSubtarget<HexagonSubtarget>().getFrameLowering();
227 bool NeedCFI = MF.getMMI().hasDebugInfo() ||
Matthias Braunf1caa282017-12-15 22:22:58 +0000228 MF.getFunction().needsUnwindTableEntry();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000229
230 if (!NeedCFI)
231 return false;
232 HFI.insertCFIInstructions(MF);
233 return true;
234}
235
236INITIALIZE_PASS(HexagonCallFrameInformation, "hexagon-cfi",
237 "Hexagon call frame information", false, false)
238
239FunctionPass *llvm::createHexagonCallFrameInformation() {
240 return new HexagonCallFrameInformation();
241}
242
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000243/// Map a register pair Reg to the subregister that has the greater "number",
244/// i.e. D3 (aka R7:6) will be mapped to R7, etc.
245static unsigned getMax32BitSubRegister(unsigned Reg,
246 const TargetRegisterInfo &TRI,
247 bool hireg = true) {
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000248 if (Reg < Hexagon::D0 || Reg > Hexagon::D15)
249 return Reg;
250
251 unsigned RegNo = 0;
252 for (MCSubRegIterator SubRegs(Reg, &TRI); SubRegs.isValid(); ++SubRegs) {
253 if (hireg) {
254 if (*SubRegs > RegNo)
255 RegNo = *SubRegs;
256 } else {
257 if (!RegNo || *SubRegs < RegNo)
258 RegNo = *SubRegs;
259 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000260 }
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000261 return RegNo;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000262}
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000263
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000264/// Returns the callee saved register with the largest id in the vector.
265static unsigned getMaxCalleeSavedReg(const std::vector<CalleeSavedInfo> &CSI,
266 const TargetRegisterInfo &TRI) {
Benjamin Kramer3e9a5d32016-05-27 11:36:04 +0000267 static_assert(Hexagon::R1 > 0,
268 "Assume physical registers are encoded as positive integers");
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000269 if (CSI.empty())
270 return 0;
271
272 unsigned Max = getMax32BitSubRegister(CSI[0].getReg(), TRI);
273 for (unsigned I = 1, E = CSI.size(); I < E; ++I) {
274 unsigned Reg = getMax32BitSubRegister(CSI[I].getReg(), TRI);
275 if (Reg > Max)
276 Max = Reg;
277 }
278 return Max;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000279}
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000280
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000281/// Checks if the basic block contains any instruction that needs a stack
282/// frame to be already in place.
283static bool needsStackFrame(const MachineBasicBlock &MBB, const BitVector &CSR,
284 const HexagonRegisterInfo &HRI) {
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000285 for (auto &I : MBB) {
286 const MachineInstr *MI = &I;
287 if (MI->isCall())
288 return true;
289 unsigned Opc = MI->getOpcode();
290 switch (Opc) {
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +0000291 case Hexagon::PS_alloca:
292 case Hexagon::PS_aligna:
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000293 return true;
294 default:
295 break;
296 }
297 // Check individual operands.
Matthias Braune41e1462015-05-29 02:56:46 +0000298 for (const MachineOperand &MO : MI->operands()) {
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000299 // While the presence of a frame index does not prove that a stack
300 // frame will be required, all frame indexes should be within alloc-
301 // frame/deallocframe. Otherwise, the code that translates a frame
302 // index into an offset would have to be aware of the placement of
303 // the frame creation/destruction instructions.
Matthias Braune41e1462015-05-29 02:56:46 +0000304 if (MO.isFI())
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000305 return true;
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000306 if (MO.isReg()) {
307 unsigned R = MO.getReg();
308 // Virtual registers will need scavenging, which then may require
309 // a stack slot.
310 if (TargetRegisterInfo::isVirtualRegister(R))
Rafael Espindola6eab4042017-02-17 02:08:58 +0000311 return true;
Krzysztof Parzyszek1aaf41a2017-02-17 22:14:51 +0000312 for (MCSubRegIterator S(R, &HRI, true); S.isValid(); ++S)
313 if (CSR[*S])
314 return true;
315 continue;
316 }
317 if (MO.isRegMask()) {
318 // A regmask would normally have all callee-saved registers marked
319 // as preserved, so this check would not be needed, but in case of
320 // ever having other regmasks (for other calling conventions),
321 // make sure they would be processed correctly.
322 const uint32_t *BM = MO.getRegMask();
323 for (int x = CSR.find_first(); x >= 0; x = CSR.find_next(x)) {
324 unsigned R = x;
325 // If this regmask does not preserve a CSR, a frame will be needed.
326 if (!(BM[R/32] & (1u << (R%32))))
327 return true;
328 }
329 }
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000330 }
331 }
332 return false;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000333}
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000334
335 /// Returns true if MBB has a machine instructions that indicates a tail call
336 /// in the block.
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000337static bool hasTailCall(const MachineBasicBlock &MBB) {
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000338 MachineBasicBlock::const_iterator I = MBB.getLastNonDebugInstr();
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000339 if (I == MBB.end())
340 return false;
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000341 unsigned RetOpc = I->getOpcode();
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +0000342 return RetOpc == Hexagon::PS_tailcall_i || RetOpc == Hexagon::PS_tailcall_r;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000343}
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000344
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000345/// Returns true if MBB contains an instruction that returns.
346static bool hasReturn(const MachineBasicBlock &MBB) {
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000347 for (auto I = MBB.getFirstTerminator(), E = MBB.end(); I != E; ++I)
348 if (I->isReturn())
349 return true;
350 return false;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000351}
Krzysztof Parzyszeka34901a2016-03-28 14:42:03 +0000352
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000353/// Returns the "return" instruction from this block, or nullptr if there
354/// isn't any.
355static MachineInstr *getReturn(MachineBasicBlock &MBB) {
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000356 for (auto &I : MBB)
357 if (I.isReturn())
358 return &I;
359 return nullptr;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000360}
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000361
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000362static bool isRestoreCall(unsigned Opc) {
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000363 switch (Opc) {
364 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4:
365 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC:
Krzysztof Parzyszekfae79862016-07-27 18:47:25 +0000366 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_EXT:
367 case Hexagon::RESTORE_DEALLOC_RET_JMP_V4_EXT_PIC:
368 case Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4_EXT:
369 case Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4_EXT_PIC:
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000370 case Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4:
371 case Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4_PIC:
372 return true;
373 }
374 return false;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000375}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000376
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000377static inline bool isOptNone(const MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000378 return MF.getFunction().hasFnAttribute(Attribute::OptimizeNone) ||
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000379 MF.getTarget().getOptLevel() == CodeGenOpt::None;
380}
381
382static inline bool isOptSize(const MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000383 const Function &F = MF.getFunction();
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000384 return F.optForSize() && !F.optForMinSize();
385}
386
387static inline bool isMinSize(const MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000388 return MF.getFunction().optForMinSize();
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000389}
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000390
391/// Implements shrink-wrapping of the stack frame. By default, stack frame
392/// is created in the function entry block, and is cleaned up in every block
393/// that returns. This function finds alternate blocks: one for the frame
394/// setup (prolog) and one for the cleanup (epilog).
395void HexagonFrameLowering::findShrunkPrologEpilog(MachineFunction &MF,
396 MachineBasicBlock *&PrologB, MachineBasicBlock *&EpilogB) const {
397 static unsigned ShrinkCounter = 0;
398
399 if (ShrinkLimit.getPosition()) {
400 if (ShrinkCounter >= ShrinkLimit)
401 return;
402 ShrinkCounter++;
403 }
404
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000405 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000406
407 MachineDominatorTree MDT;
408 MDT.runOnMachineFunction(MF);
409 MachinePostDominatorTree MPT;
410 MPT.runOnMachineFunction(MF);
411
Eugene Zelenkoe4fc6ee2017-07-26 23:20:35 +0000412 using UnsignedMap = DenseMap<unsigned, unsigned>;
413 using RPOTType = ReversePostOrderTraversal<const MachineFunction *>;
414
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000415 UnsignedMap RPO;
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000416 RPOTType RPOT(&MF);
417 unsigned RPON = 0;
418 for (RPOTType::rpo_iterator I = RPOT.begin(), E = RPOT.end(); I != E; ++I)
419 RPO[(*I)->getNumber()] = RPON++;
420
421 // Don't process functions that have loops, at least for now. Placement
422 // of prolog and epilog must take loop structure into account. For simpli-
423 // city don't do it right now.
424 for (auto &I : MF) {
425 unsigned BN = RPO[I.getNumber()];
426 for (auto SI = I.succ_begin(), SE = I.succ_end(); SI != SE; ++SI) {
427 // If found a back-edge, return.
428 if (RPO[(*SI)->getNumber()] <= BN)
429 return;
430 }
431 }
432
433 // Collect the set of blocks that need a stack frame to execute. Scan
434 // each block for uses/defs of callee-saved registers, calls, etc.
435 SmallVector<MachineBasicBlock*,16> SFBlocks;
436 BitVector CSR(Hexagon::NUM_TARGET_REGS);
437 for (const MCPhysReg *P = HRI.getCalleeSavedRegs(&MF); *P; ++P)
Krzysztof Parzyszek01598de2016-03-24 20:31:41 +0000438 for (MCSubRegIterator S(*P, &HRI, true); S.isValid(); ++S)
439 CSR[*S] = true;
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000440
441 for (auto &I : MF)
Krzysztof Parzyszek01598de2016-03-24 20:31:41 +0000442 if (needsStackFrame(I, CSR, HRI))
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000443 SFBlocks.push_back(&I);
444
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000445 LLVM_DEBUG({
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000446 dbgs() << "Blocks needing SF: {";
447 for (auto &B : SFBlocks)
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000448 dbgs() << " " << printMBBReference(*B);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000449 dbgs() << " }\n";
450 });
451 // No frame needed?
452 if (SFBlocks.empty())
453 return;
454
455 // Pick a common dominator and a common post-dominator.
456 MachineBasicBlock *DomB = SFBlocks[0];
457 for (unsigned i = 1, n = SFBlocks.size(); i < n; ++i) {
458 DomB = MDT.findNearestCommonDominator(DomB, SFBlocks[i]);
459 if (!DomB)
460 break;
461 }
462 MachineBasicBlock *PDomB = SFBlocks[0];
463 for (unsigned i = 1, n = SFBlocks.size(); i < n; ++i) {
464 PDomB = MPT.findNearestCommonDominator(PDomB, SFBlocks[i]);
465 if (!PDomB)
466 break;
467 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000468 LLVM_DEBUG({
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000469 dbgs() << "Computed dom block: ";
470 if (DomB)
471 dbgs() << printMBBReference(*DomB);
472 else
473 dbgs() << "<null>";
474 dbgs() << ", computed pdom block: ";
475 if (PDomB)
476 dbgs() << printMBBReference(*PDomB);
477 else
478 dbgs() << "<null>";
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000479 dbgs() << "\n";
480 });
481 if (!DomB || !PDomB)
482 return;
483
484 // Make sure that DomB dominates PDomB and PDomB post-dominates DomB.
485 if (!MDT.dominates(DomB, PDomB)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000486 LLVM_DEBUG(dbgs() << "Dom block does not dominate pdom block\n");
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000487 return;
488 }
489 if (!MPT.dominates(PDomB, DomB)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000490 LLVM_DEBUG(dbgs() << "PDom block does not post-dominate dom block\n");
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000491 return;
492 }
493
494 // Finally, everything seems right.
495 PrologB = DomB;
496 EpilogB = PDomB;
497}
498
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000499/// Perform most of the PEI work here:
500/// - saving/restoring of the callee-saved registers,
501/// - stack frame creation and destruction.
502/// Normally, this work is distributed among various functions, but doing it
503/// in one place allows shrink-wrapping of the stack frame.
Quentin Colombet61b305e2015-05-05 17:38:16 +0000504void HexagonFrameLowering::emitPrologue(MachineFunction &MF,
505 MachineBasicBlock &MBB) const {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +0000506 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000507
Matthias Braun941a7052016-07-28 18:40:00 +0000508 MachineFrameInfo &MFI = MF.getFrameInfo();
509 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000510
511 MachineBasicBlock *PrologB = &MF.front(), *EpilogB = nullptr;
512 if (EnableShrinkWrapping)
513 findShrunkPrologEpilog(MF, PrologB, EpilogB);
514
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +0000515 bool PrologueStubs = false;
516 insertCSRSpillsInBlock(*PrologB, CSI, HRI, PrologueStubs);
517 insertPrologueInBlock(*PrologB, PrologueStubs);
Krzysztof Parzyszeka34d6392016-07-27 16:26:39 +0000518 updateEntryPaths(MF, *PrologB);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000519
520 if (EpilogB) {
521 insertCSRRestoresInBlock(*EpilogB, CSI, HRI);
522 insertEpilogueInBlock(*EpilogB);
523 } else {
524 for (auto &B : MF)
Matthias Braunc2d4bef2015-09-25 21:25:19 +0000525 if (B.isReturnBlock())
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000526 insertCSRRestoresInBlock(B, CSI, HRI);
527
528 for (auto &B : MF)
Matthias Braunc2d4bef2015-09-25 21:25:19 +0000529 if (B.isReturnBlock())
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000530 insertEpilogueInBlock(B);
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000531
532 for (auto &B : MF) {
533 if (B.empty())
534 continue;
535 MachineInstr *RetI = getReturn(B);
536 if (!RetI || isRestoreCall(RetI->getOpcode()))
537 continue;
538 for (auto &R : CSI)
539 RetI->addOperand(MachineOperand::CreateReg(R.getReg(), false, true));
540 }
541 }
542
543 if (EpilogB) {
544 // If there is an epilog block, it may not have a return instruction.
545 // In such case, we need to add the callee-saved registers as live-ins
546 // in all blocks on all paths from the epilog to any return block.
Krzysztof Parzyszeka34d6392016-07-27 16:26:39 +0000547 unsigned MaxBN = MF.getNumBlockIDs();
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000548 BitVector DoneT(MaxBN+1), DoneF(MaxBN+1), Path(MaxBN+1);
Krzysztof Parzyszeka34d6392016-07-27 16:26:39 +0000549 updateExitPaths(*EpilogB, *EpilogB, DoneT, DoneF, Path);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000550 }
551}
552
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +0000553void HexagonFrameLowering::insertPrologueInBlock(MachineBasicBlock &MBB,
554 bool PrologueStubs) const {
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000555 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000556 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000557 auto &HST = MF.getSubtarget<HexagonSubtarget>();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000558 auto &HII = *HST.getInstrInfo();
559 auto &HRI = *HST.getRegisterInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000560
Krzysztof Parzyszek71702172017-06-23 19:47:04 +0000561 unsigned MaxAlign = std::max(MFI.getMaxAlignment(), getStackAlignment());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000562
563 // Calculate the total stack frame size.
564 // Get the number of bytes to allocate from the FrameInfo.
Matthias Braun941a7052016-07-28 18:40:00 +0000565 unsigned FrameSize = MFI.getStackSize();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000566 // Round up the max call frame size to the max alignment on the stack.
Matthias Braun941a7052016-07-28 18:40:00 +0000567 unsigned MaxCFA = alignTo(MFI.getMaxCallFrameSize(), MaxAlign);
568 MFI.setMaxCallFrameSize(MaxCFA);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000569
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000570 FrameSize = MaxCFA + alignTo(FrameSize, MaxAlign);
Matthias Braun941a7052016-07-28 18:40:00 +0000571 MFI.setStackSize(FrameSize);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000572
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000573 bool AlignStack = (MaxAlign > getStackAlignment());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000574
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000575 // Get the number of bytes to allocate from the FrameInfo.
Matthias Braun941a7052016-07-28 18:40:00 +0000576 unsigned NumBytes = MFI.getStackSize();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000577 unsigned SP = HRI.getStackRegister();
Matthias Braun941a7052016-07-28 18:40:00 +0000578 unsigned MaxCF = MFI.getMaxCallFrameSize();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000579 MachineBasicBlock::iterator InsertPt = MBB.begin();
580
Krzysztof Parzyszek8849a512016-08-19 18:46:13 +0000581 SmallVector<MachineInstr *, 4> AdjustRegs;
582 for (auto &MBB : MF)
583 for (auto &MI : MBB)
584 if (MI.getOpcode() == Hexagon::PS_alloca)
585 AdjustRegs.push_back(&MI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000586
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000587 for (auto MI : AdjustRegs) {
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +0000588 assert((MI->getOpcode() == Hexagon::PS_alloca) && "Expected alloca");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000589 expandAlloca(MI, HII, SP, MaxCF);
590 MI->eraseFromParent();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000591 }
592
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000593 DebugLoc dl = MBB.findDebugLoc(InsertPt);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000594
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000595 if (hasFP(MF)) {
596 insertAllocframe(MBB, InsertPt, NumBytes);
597 if (AlignStack) {
598 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::A2_andir), SP)
599 .addReg(SP)
600 .addImm(-int64_t(MaxAlign));
601 }
602 // If the stack-checking is enabled, and we spilled the callee-saved
603 // registers inline (i.e. did not use a spill function), then call
604 // the stack checker directly.
605 if (EnableStackOVFSanitizer && !PrologueStubs)
606 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::PS_call_stk))
607 .addExternalSymbol("__runtime_stack_check");
608 } else if (NumBytes > 0) {
609 assert(alignTo(NumBytes, 8) == NumBytes);
610 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::A2_addi), SP)
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000611 .addReg(SP)
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000612 .addImm(-int(NumBytes));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000613 }
614}
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000615
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000616void HexagonFrameLowering::insertEpilogueInBlock(MachineBasicBlock &MBB) const {
617 MachineFunction &MF = *MBB.getParent();
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +0000618 auto &HST = MF.getSubtarget<HexagonSubtarget>();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000619 auto &HII = *HST.getInstrInfo();
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000620 auto &HRI = *HST.getRegisterInfo();
621 unsigned SP = HRI.getStackRegister();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000622
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000623 MachineBasicBlock::iterator InsertPt = MBB.getFirstTerminator();
624 DebugLoc dl = MBB.findDebugLoc(InsertPt);
625
626 if (!hasFP(MF)) {
627 MachineFrameInfo &MFI = MF.getFrameInfo();
628 if (unsigned NumBytes = MFI.getStackSize()) {
629 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::A2_addi), SP)
630 .addReg(SP)
631 .addImm(NumBytes);
632 }
633 return;
634 }
635
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000636 MachineInstr *RetI = getReturn(MBB);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000637 unsigned RetOpc = RetI ? RetI->getOpcode() : 0;
638
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000639 // Handle EH_RETURN.
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000640 if (RetOpc == Hexagon::EH_RETURN_JMPR) {
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000641 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::L2_deallocframe))
642 .addDef(Hexagon::D15)
643 .addReg(Hexagon::R30);
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000644 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::A2_add), SP)
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000645 .addReg(SP)
646 .addReg(Hexagon::R28);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000647 return;
648 }
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000649
650 // Check for RESTORE_DEALLOC_RET* tail call. Don't emit an extra dealloc-
651 // frame instruction if we encounter it.
Krzysztof Parzyszek181fdbd2016-03-24 19:18:48 +0000652 if (RetOpc == Hexagon::RESTORE_DEALLOC_RET_JMP_V4 ||
Krzysztof Parzyszekfae79862016-07-27 18:47:25 +0000653 RetOpc == Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC ||
654 RetOpc == Hexagon::RESTORE_DEALLOC_RET_JMP_V4_EXT ||
655 RetOpc == Hexagon::RESTORE_DEALLOC_RET_JMP_V4_EXT_PIC) {
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000656 MachineBasicBlock::iterator It = RetI;
657 ++It;
658 // Delete all instructions after the RESTORE (except labels).
659 while (It != MBB.end()) {
660 if (!It->isLabel())
661 It = MBB.erase(It);
662 else
663 ++It;
Jyotsna Verma300f0b92013-05-10 20:27:34 +0000664 }
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000665 return;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000666 }
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000667
668 // It is possible that the restoring code is a call to a library function.
669 // All of the restore* functions include "deallocframe", so we need to make
670 // sure that we don't add an extra one.
671 bool NeedsDeallocframe = true;
672 if (!MBB.empty() && InsertPt != MBB.begin()) {
673 MachineBasicBlock::iterator PrevIt = std::prev(InsertPt);
674 unsigned COpc = PrevIt->getOpcode();
Krzysztof Parzyszek181fdbd2016-03-24 19:18:48 +0000675 if (COpc == Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4 ||
Krzysztof Parzyszekfae79862016-07-27 18:47:25 +0000676 COpc == Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4_PIC ||
677 COpc == Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4_EXT ||
678 COpc == Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4_EXT_PIC ||
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +0000679 COpc == Hexagon::PS_call_nr || COpc == Hexagon::PS_callr_nr)
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000680 NeedsDeallocframe = false;
681 }
682
683 if (!NeedsDeallocframe)
684 return;
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +0000685 // If the returning instruction is PS_jmpret, replace it with dealloc_return,
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000686 // otherwise just add deallocframe. The function could be returning via a
687 // tail call.
Krzysztof Parzyszekbe976d42016-08-12 11:12:02 +0000688 if (RetOpc != Hexagon::PS_jmpret || DisableDeallocRet) {
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000689 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::L2_deallocframe))
690 .addDef(Hexagon::D15)
691 .addReg(Hexagon::R30);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000692 return;
693 }
694 unsigned NewOpc = Hexagon::L4_return;
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000695 MachineInstr *NewI = BuildMI(MBB, RetI, dl, HII.get(NewOpc))
696 .addDef(Hexagon::D15)
697 .addReg(Hexagon::R30);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000698 // Transfer the function live-out registers.
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000699 NewI->copyImplicitOps(MF, *RetI);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000700 MBB.erase(RetI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000701}
702
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000703void HexagonFrameLowering::insertAllocframe(MachineBasicBlock &MBB,
704 MachineBasicBlock::iterator InsertPt, unsigned NumBytes) const {
705 MachineFunction &MF = *MBB.getParent();
706 auto &HST = MF.getSubtarget<HexagonSubtarget>();
707 auto &HII = *HST.getInstrInfo();
708 auto &HRI = *HST.getRegisterInfo();
709
710 // Check for overflow.
711 // Hexagon_TODO: Ugh! hardcoding. Is there an API that can be used?
712 const unsigned int ALLOCFRAME_MAX = 16384;
713
714 // Create a dummy memory operand to avoid allocframe from being treated as
715 // a volatile memory reference.
716 auto *MMO = MF.getMachineMemOperand(MachinePointerInfo::getStack(MF, 0),
717 MachineMemOperand::MOStore, 4, 4);
718
719 DebugLoc dl = MBB.findDebugLoc(InsertPt);
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000720 unsigned SP = HRI.getStackRegister();
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000721
722 if (NumBytes >= ALLOCFRAME_MAX) {
723 // Emit allocframe(#0).
724 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::S2_allocframe))
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000725 .addDef(SP)
726 .addReg(SP)
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000727 .addImm(0)
728 .addMemOperand(MMO);
729
730 // Subtract the size from the stack pointer.
731 unsigned SP = HRI.getStackRegister();
732 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::A2_addi), SP)
733 .addReg(SP)
734 .addImm(-int(NumBytes));
735 } else {
736 BuildMI(MBB, InsertPt, dl, HII.get(Hexagon::S2_allocframe))
Krzysztof Parzyszeka8ab1b72017-12-11 18:57:54 +0000737 .addDef(SP)
738 .addReg(SP)
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000739 .addImm(NumBytes)
740 .addMemOperand(MMO);
741 }
742}
743
Krzysztof Parzyszeka34d6392016-07-27 16:26:39 +0000744void HexagonFrameLowering::updateEntryPaths(MachineFunction &MF,
745 MachineBasicBlock &SaveB) const {
746 SetVector<unsigned> Worklist;
747
748 MachineBasicBlock &EntryB = MF.front();
749 Worklist.insert(EntryB.getNumber());
750
751 unsigned SaveN = SaveB.getNumber();
Matthias Braun941a7052016-07-28 18:40:00 +0000752 auto &CSI = MF.getFrameInfo().getCalleeSavedInfo();
Krzysztof Parzyszeka34d6392016-07-27 16:26:39 +0000753
754 for (unsigned i = 0; i < Worklist.size(); ++i) {
755 unsigned BN = Worklist[i];
756 MachineBasicBlock &MBB = *MF.getBlockNumbered(BN);
757 for (auto &R : CSI)
758 if (!MBB.isLiveIn(R.getReg()))
759 MBB.addLiveIn(R.getReg());
760 if (BN != SaveN)
761 for (auto &SB : MBB.successors())
762 Worklist.insert(SB->getNumber());
763 }
764}
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +0000765
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000766bool HexagonFrameLowering::updateExitPaths(MachineBasicBlock &MBB,
Krzysztof Parzyszeka34d6392016-07-27 16:26:39 +0000767 MachineBasicBlock &RestoreB, BitVector &DoneT, BitVector &DoneF,
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000768 BitVector &Path) const {
769 assert(MBB.getNumber() >= 0);
770 unsigned BN = MBB.getNumber();
771 if (Path[BN] || DoneF[BN])
772 return false;
773 if (DoneT[BN])
774 return true;
775
Matthias Braun941a7052016-07-28 18:40:00 +0000776 auto &CSI = MBB.getParent()->getFrameInfo().getCalleeSavedInfo();
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000777
778 Path[BN] = true;
779 bool ReachedExit = false;
780 for (auto &SB : MBB.successors())
781 ReachedExit |= updateExitPaths(*SB, RestoreB, DoneT, DoneF, Path);
782
783 if (!MBB.empty() && MBB.back().isReturn()) {
784 // Add implicit uses of all callee-saved registers to the reached
785 // return instructions. This is to prevent the anti-dependency breaker
786 // from renaming these registers.
787 MachineInstr &RetI = MBB.back();
788 if (!isRestoreCall(RetI.getOpcode()))
789 for (auto &R : CSI)
790 RetI.addOperand(MachineOperand::CreateReg(R.getReg(), false, true));
791 ReachedExit = true;
792 }
793
794 // We don't want to add unnecessary live-ins to the restore block: since
795 // the callee-saved registers are being defined in it, the entry of the
796 // restore block cannot be on the path from the definitions to any exit.
Krzysztof Parzyszeka34d6392016-07-27 16:26:39 +0000797 if (ReachedExit && &MBB != &RestoreB) {
Krzysztof Parzyszekda0b9a92016-05-26 19:44:28 +0000798 for (auto &R : CSI)
799 if (!MBB.isLiveIn(R.getReg()))
800 MBB.addLiveIn(R.getReg());
801 DoneT[BN] = true;
802 }
803 if (!ReachedExit)
804 DoneF[BN] = true;
805
806 Path[BN] = false;
807 return ReachedExit;
808}
809
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +0000810static Optional<MachineBasicBlock::iterator>
811findCFILocation(MachineBasicBlock &B) {
Krzysztof Parzyszekc43644d2016-07-28 19:13:46 +0000812 // The CFI instructions need to be inserted right after allocframe.
813 // An exception to this is a situation where allocframe is bundled
814 // with a call: then the CFI instructions need to be inserted before
815 // the packet with the allocframe+call (in case the call throws an
816 // exception).
817 auto End = B.instr_end();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000818
Krzysztof Parzyszekc43644d2016-07-28 19:13:46 +0000819 for (MachineInstr &I : B) {
820 MachineBasicBlock::iterator It = I.getIterator();
821 if (!I.isBundle()) {
822 if (I.getOpcode() == Hexagon::S2_allocframe)
823 return std::next(It);
824 continue;
825 }
826 // I is a bundle.
827 bool HasCall = false, HasAllocFrame = false;
828 auto T = It.getInstrIterator();
829 while (++T != End && T->isBundled()) {
830 if (T->getOpcode() == Hexagon::S2_allocframe)
831 HasAllocFrame = true;
832 else if (T->isCall())
833 HasCall = true;
834 }
835 if (HasAllocFrame)
836 return HasCall ? It : std::next(It);
837 }
838 return None;
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000839}
840
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000841void HexagonFrameLowering::insertCFIInstructions(MachineFunction &MF) const {
842 for (auto &B : MF) {
Krzysztof Parzyszekc43644d2016-07-28 19:13:46 +0000843 auto At = findCFILocation(B);
844 if (At.hasValue())
845 insertCFIInstructionsAt(B, At.getValue());
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000846 }
847}
848
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000849void HexagonFrameLowering::insertCFIInstructionsAt(MachineBasicBlock &MBB,
850 MachineBasicBlock::iterator At) const {
851 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000852 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000853 MachineModuleInfo &MMI = MF.getMMI();
854 auto &HST = MF.getSubtarget<HexagonSubtarget>();
855 auto &HII = *HST.getInstrInfo();
856 auto &HRI = *HST.getRegisterInfo();
857
858 // If CFI instructions have debug information attached, something goes
859 // wrong with the final assembly generation: the prolog_end is placed
860 // in a wrong location.
861 DebugLoc DL;
862 const MCInstrDesc &CFID = HII.get(TargetOpcode::CFI_INSTRUCTION);
863
864 MCSymbol *FrameLabel = MMI.getContext().createTempSymbol();
Krzysztof Parzyszekc2c78682016-05-11 14:53:07 +0000865 bool HasFP = hasFP(MF);
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000866
Krzysztof Parzyszekc2c78682016-05-11 14:53:07 +0000867 if (HasFP) {
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000868 unsigned DwFPReg = HRI.getDwarfRegNum(HRI.getFrameRegister(), true);
869 unsigned DwRAReg = HRI.getDwarfRegNum(HRI.getRARegister(), true);
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000870
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000871 // Define CFA via an offset from the value of FP.
872 //
873 // -8 -4 0 (SP)
874 // --+----+----+---------------------
875 // | FP | LR | increasing addresses -->
876 // --+----+----+---------------------
877 // | +-- Old SP (before allocframe)
878 // +-- New FP (after allocframe)
879 //
880 // MCCFIInstruction::createDefCfa subtracts the offset from the register.
881 // MCCFIInstruction::createOffset takes the offset without sign change.
882 auto DefCfa = MCCFIInstruction::createDefCfa(FrameLabel, DwFPReg, -8);
883 BuildMI(MBB, At, DL, CFID)
Matthias Braunf23ef432016-11-30 23:48:42 +0000884 .addCFIIndex(MF.addFrameInst(DefCfa));
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000885 // R31 (return addr) = CFA - 4
886 auto OffR31 = MCCFIInstruction::createOffset(FrameLabel, DwRAReg, -4);
887 BuildMI(MBB, At, DL, CFID)
Matthias Braunf23ef432016-11-30 23:48:42 +0000888 .addCFIIndex(MF.addFrameInst(OffR31));
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000889 // R30 (frame ptr) = CFA - 8
890 auto OffR30 = MCCFIInstruction::createOffset(FrameLabel, DwFPReg, -8);
891 BuildMI(MBB, At, DL, CFID)
Matthias Braunf23ef432016-11-30 23:48:42 +0000892 .addCFIIndex(MF.addFrameInst(OffR30));
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000893 }
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000894
895 static unsigned int RegsToMove[] = {
896 Hexagon::R1, Hexagon::R0, Hexagon::R3, Hexagon::R2,
897 Hexagon::R17, Hexagon::R16, Hexagon::R19, Hexagon::R18,
898 Hexagon::R21, Hexagon::R20, Hexagon::R23, Hexagon::R22,
899 Hexagon::R25, Hexagon::R24, Hexagon::R27, Hexagon::R26,
900 Hexagon::D0, Hexagon::D1, Hexagon::D8, Hexagon::D9,
901 Hexagon::D10, Hexagon::D11, Hexagon::D12, Hexagon::D13,
902 Hexagon::NoRegister
903 };
904
Krzysztof Parzyszekc2c78682016-05-11 14:53:07 +0000905 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000906
907 for (unsigned i = 0; RegsToMove[i] != Hexagon::NoRegister; ++i) {
908 unsigned Reg = RegsToMove[i];
909 auto IfR = [Reg] (const CalleeSavedInfo &C) -> bool {
910 return C.getReg() == Reg;
911 };
David Majnemer562e8292016-08-12 00:18:03 +0000912 auto F = find_if(CSI, IfR);
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000913 if (F == CSI.end())
914 continue;
915
Krzysztof Parzyszekc2c78682016-05-11 14:53:07 +0000916 int64_t Offset;
917 if (HasFP) {
918 // If the function has a frame pointer (i.e. has an allocframe),
919 // then the CFA has been defined in terms of FP. Any offsets in
920 // the following CFI instructions have to be defined relative
921 // to FP, which points to the bottom of the stack frame.
922 // The function getFrameIndexReference can still choose to use SP
923 // for the offset calculation, so we cannot simply call it here.
924 // Instead, get the offset (relative to the FP) directly.
925 Offset = MFI.getObjectOffset(F->getFrameIdx());
926 } else {
927 unsigned FrameReg;
928 Offset = getFrameIndexReference(MF, F->getFrameIdx(), FrameReg);
929 }
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000930 // Subtract 8 to make room for R30 and R31, which are added above.
Krzysztof Parzyszekc2c78682016-05-11 14:53:07 +0000931 Offset -= 8;
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000932
933 if (Reg < Hexagon::D0 || Reg > Hexagon::D15) {
934 unsigned DwarfReg = HRI.getDwarfRegNum(Reg, true);
935 auto OffReg = MCCFIInstruction::createOffset(FrameLabel, DwarfReg,
936 Offset);
937 BuildMI(MBB, At, DL, CFID)
Matthias Braunf23ef432016-11-30 23:48:42 +0000938 .addCFIIndex(MF.addFrameInst(OffReg));
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000939 } else {
940 // Split the double regs into subregs, and generate appropriate
941 // cfi_offsets.
942 // The only reason, we are split double regs is, llvm-mc does not
943 // understand paired registers for cfi_offset.
944 // Eg .cfi_offset r1:0, -64
945
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000946 unsigned HiReg = HRI.getSubReg(Reg, Hexagon::isub_hi);
947 unsigned LoReg = HRI.getSubReg(Reg, Hexagon::isub_lo);
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000948 unsigned HiDwarfReg = HRI.getDwarfRegNum(HiReg, true);
949 unsigned LoDwarfReg = HRI.getDwarfRegNum(LoReg, true);
950 auto OffHi = MCCFIInstruction::createOffset(FrameLabel, HiDwarfReg,
951 Offset+4);
952 BuildMI(MBB, At, DL, CFID)
Matthias Braunf23ef432016-11-30 23:48:42 +0000953 .addCFIIndex(MF.addFrameInst(OffHi));
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000954 auto OffLo = MCCFIInstruction::createOffset(FrameLabel, LoDwarfReg,
955 Offset);
956 BuildMI(MBB, At, DL, CFID)
Matthias Braunf23ef432016-11-30 23:48:42 +0000957 .addCFIIndex(MF.addFrameInst(OffLo));
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000958 }
959 }
960}
961
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000962bool HexagonFrameLowering::hasFP(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000963 if (MF.getFunction().hasFnAttribute(Attribute::Naked))
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000964 return false;
965
Matthias Braun941a7052016-07-28 18:40:00 +0000966 auto &MFI = MF.getFrameInfo();
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000967 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000968 bool HasExtraAlign = HRI.needsStackRealignment(MF);
969 bool HasAlloca = MFI.hasVarSizedObjects();
970
971 // Insert ALLOCFRAME if we need to or at -O0 for the debugger. Think
972 // that this shouldn't be required, but doing so now because gcc does and
973 // gdb can't break at the start of the function without it. Will remove if
974 // this turns out to be a gdb bug.
975 //
976 if (MF.getTarget().getOptLevel() == CodeGenOpt::None)
977 return true;
978
979 // By default we want to use SP (since it's always there). FP requires
980 // some setup (i.e. ALLOCFRAME).
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000981 // Both, alloca and stack alignment modify the stack pointer by an
982 // undetermined value, so we need to save it at the entry to the function
983 // (i.e. use allocframe).
984 if (HasAlloca || HasExtraAlign)
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000985 return true;
986
987 if (MFI.getStackSize() > 0) {
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000988 // If FP-elimination is disabled, we have to use FP at this point.
989 const TargetMachine &TM = MF.getTarget();
990 if (TM.Options.DisableFramePointerElim(MF) || !EliminateFramePointer)
991 return true;
992 if (EnableStackOVFSanitizer)
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +0000993 return true;
994 }
995
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +0000996 const auto &HMFI = *MF.getInfo<HexagonMachineFunctionInfo>();
997 if (MFI.hasCalls() || HMFI.hasClobberLR())
998 return true;
999
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001000 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001001}
1002
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001003enum SpillKind {
1004 SK_ToMem,
1005 SK_FromMem,
1006 SK_FromMemTailcall
1007};
1008
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +00001009static const char *getSpillFunctionFor(unsigned MaxReg, SpillKind SpillType,
1010 bool Stkchk = false) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001011 const char * V4SpillToMemoryFunctions[] = {
1012 "__save_r16_through_r17",
1013 "__save_r16_through_r19",
1014 "__save_r16_through_r21",
1015 "__save_r16_through_r23",
1016 "__save_r16_through_r25",
1017 "__save_r16_through_r27" };
1018
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +00001019 const char * V4SpillToMemoryStkchkFunctions[] = {
1020 "__save_r16_through_r17_stkchk",
1021 "__save_r16_through_r19_stkchk",
1022 "__save_r16_through_r21_stkchk",
1023 "__save_r16_through_r23_stkchk",
1024 "__save_r16_through_r25_stkchk",
1025 "__save_r16_through_r27_stkchk" };
1026
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001027 const char * V4SpillFromMemoryFunctions[] = {
1028 "__restore_r16_through_r17_and_deallocframe",
1029 "__restore_r16_through_r19_and_deallocframe",
1030 "__restore_r16_through_r21_and_deallocframe",
1031 "__restore_r16_through_r23_and_deallocframe",
1032 "__restore_r16_through_r25_and_deallocframe",
1033 "__restore_r16_through_r27_and_deallocframe" };
1034
1035 const char * V4SpillFromMemoryTailcallFunctions[] = {
1036 "__restore_r16_through_r17_and_deallocframe_before_tailcall",
1037 "__restore_r16_through_r19_and_deallocframe_before_tailcall",
1038 "__restore_r16_through_r21_and_deallocframe_before_tailcall",
1039 "__restore_r16_through_r23_and_deallocframe_before_tailcall",
1040 "__restore_r16_through_r25_and_deallocframe_before_tailcall",
1041 "__restore_r16_through_r27_and_deallocframe_before_tailcall"
1042 };
1043
1044 const char **SpillFunc = nullptr;
1045
1046 switch(SpillType) {
1047 case SK_ToMem:
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +00001048 SpillFunc = Stkchk ? V4SpillToMemoryStkchkFunctions
1049 : V4SpillToMemoryFunctions;
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001050 break;
1051 case SK_FromMem:
1052 SpillFunc = V4SpillFromMemoryFunctions;
1053 break;
1054 case SK_FromMemTailcall:
1055 SpillFunc = V4SpillFromMemoryTailcallFunctions;
1056 break;
1057 }
1058 assert(SpillFunc && "Unknown spill kind");
1059
1060 // Spill all callee-saved registers up to the highest register used.
1061 switch (MaxReg) {
1062 case Hexagon::R17:
1063 return SpillFunc[0];
1064 case Hexagon::R19:
1065 return SpillFunc[1];
1066 case Hexagon::R21:
1067 return SpillFunc[2];
1068 case Hexagon::R23:
1069 return SpillFunc[3];
1070 case Hexagon::R25:
1071 return SpillFunc[4];
1072 case Hexagon::R27:
1073 return SpillFunc[5];
1074 default:
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001075 llvm_unreachable("Unhandled maximum callee save register");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001076 }
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +00001077 return nullptr;
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001078}
1079
James Y Knight5567baf2015-08-15 02:32:35 +00001080int HexagonFrameLowering::getFrameIndexReference(const MachineFunction &MF,
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001081 int FI, unsigned &FrameReg) const {
Matthias Braun941a7052016-07-28 18:40:00 +00001082 auto &MFI = MF.getFrameInfo();
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001083 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001084
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001085 int Offset = MFI.getObjectOffset(FI);
1086 bool HasAlloca = MFI.hasVarSizedObjects();
1087 bool HasExtraAlign = HRI.needsStackRealignment(MF);
1088 bool NoOpt = MF.getTarget().getOptLevel() == CodeGenOpt::None;
James Y Knight5567baf2015-08-15 02:32:35 +00001089
Krzysztof Parzyszeka34901a2016-03-28 14:42:03 +00001090 auto &HMFI = *MF.getInfo<HexagonMachineFunctionInfo>();
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +00001091 unsigned FrameSize = MFI.getStackSize();
1092 unsigned SP = HRI.getStackRegister();
1093 unsigned FP = HRI.getFrameRegister();
Krzysztof Parzyszeka34901a2016-03-28 14:42:03 +00001094 unsigned AP = HMFI.getStackAlignBasePhysReg();
Krzysztof Parzyszek918e6d72017-06-26 14:17:58 +00001095 // It may happen that AP will be absent even HasAlloca && HasExtraAlign
1096 // is true. HasExtraAlign may be set because of vector spills, without
1097 // aligned locals or aligned outgoing function arguments. Since vector
1098 // spills will ultimately be "unaligned", it is safe to use FP as the
1099 // base register.
1100 // In fact, in such a scenario the stack is actually not required to be
1101 // aligned, although it may end up being aligned anyway, since this
1102 // particular case is not easily detectable. The alignment will be
1103 // unnecessary, but not incorrect.
1104 // Unfortunately there is no quick way to verify that the above is
1105 // indeed the case (and that it's not a result of an error), so just
1106 // assume that missing AP will be replaced by FP.
1107 // (A better fix would be to rematerialize AP from FP and always align
1108 // vector spills.)
1109 if (AP == 0)
1110 AP = FP;
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001111
1112 bool UseFP = false, UseAP = false; // Default: use SP (except at -O0).
1113 // Use FP at -O0, except when there are objects with extra alignment.
1114 // That additional alignment requirement may cause a pad to be inserted,
1115 // which will make it impossible to use FP to access objects located
1116 // past the pad.
1117 if (NoOpt && !HasExtraAlign)
1118 UseFP = true;
1119 if (MFI.isFixedObjectIndex(FI) || MFI.isObjectPreAllocated(FI)) {
1120 // Fixed and preallocated objects will be located before any padding
1121 // so FP must be used to access them.
1122 UseFP |= (HasAlloca || HasExtraAlign);
1123 } else {
1124 if (HasAlloca) {
1125 if (HasExtraAlign)
1126 UseAP = true;
1127 else
1128 UseFP = true;
1129 }
1130 }
1131
1132 // If FP was picked, then there had better be FP.
1133 bool HasFP = hasFP(MF);
1134 assert((HasFP || !UseFP) && "This function must have frame pointer");
1135
1136 // Having FP implies allocframe. Allocframe will store extra 8 bytes:
1137 // FP/LR. If the base register is used to access an object across these
1138 // 8 bytes, then the offset will need to be adjusted by 8.
1139 //
1140 // After allocframe:
1141 // HexagonISelLowering adds 8 to ---+
1142 // the offsets of all stack-based |
1143 // arguments (*) |
1144 // |
1145 // getObjectOffset < 0 0 8 getObjectOffset >= 8
1146 // ------------------------+-----+------------------------> increasing
1147 // <local objects> |FP/LR| <input arguments> addresses
1148 // -----------------+------+-----+------------------------>
1149 // | |
1150 // SP/AP point --+ +-- FP points here (**)
1151 // somewhere on
1152 // this side of FP/LR
1153 //
1154 // (*) See LowerFormalArguments. The FP/LR is assumed to be present.
1155 // (**) *FP == old-FP. FP+0..7 are the bytes of FP/LR.
1156
1157 // The lowering assumes that FP/LR is present, and so the offsets of
1158 // the formal arguments start at 8. If FP/LR is not there we need to
1159 // reduce the offset by 8.
1160 if (Offset > 0 && !HasFP)
1161 Offset -= 8;
1162
1163 if (UseFP)
1164 FrameReg = FP;
1165 else if (UseAP)
1166 FrameReg = AP;
1167 else
1168 FrameReg = SP;
1169
1170 // Calculate the actual offset in the instruction. If there is no FP
1171 // (in other words, no allocframe), then SP will not be adjusted (i.e.
1172 // there will be no SP -= FrameSize), so the frame size should not be
1173 // added to the calculated offset.
1174 int RealOffset = Offset;
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +00001175 if (!UseFP && !UseAP)
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001176 RealOffset = FrameSize+Offset;
1177 return RealOffset;
Jakob Stoklund Olesen0b97dbc2012-05-30 22:40:03 +00001178}
1179
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001180bool HexagonFrameLowering::insertCSRSpillsInBlock(MachineBasicBlock &MBB,
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +00001181 const CSIVect &CSI, const HexagonRegisterInfo &HRI,
1182 bool &PrologueStubs) const {
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001183 if (CSI.empty())
1184 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001185
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001186 MachineBasicBlock::iterator MI = MBB.begin();
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +00001187 PrologueStubs = false;
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001188 MachineFunction &MF = *MBB.getParent();
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +00001189 auto &HST = MF.getSubtarget<HexagonSubtarget>();
1190 auto &HII = *HST.getInstrInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001191
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001192 if (useSpillFunction(MF, CSI)) {
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +00001193 PrologueStubs = true;
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001194 unsigned MaxReg = getMaxCalleeSavedReg(CSI, HRI);
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +00001195 bool StkOvrFlowEnabled = EnableStackOVFSanitizer;
1196 const char *SpillFun = getSpillFunctionFor(MaxReg, SK_ToMem,
1197 StkOvrFlowEnabled);
Krzysztof Parzyszek181fdbd2016-03-24 19:18:48 +00001198 auto &HTM = static_cast<const HexagonTargetMachine&>(MF.getTarget());
Rafael Espindolab1556c42016-06-28 20:13:36 +00001199 bool IsPIC = HTM.isPositionIndependent();
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +00001200 bool LongCalls = HST.useLongCalls() || EnableSaveRestoreLong;
Krzysztof Parzyszek181fdbd2016-03-24 19:18:48 +00001201
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001202 // Call spill function.
1203 DebugLoc DL = MI != MBB.end() ? MI->getDebugLoc() : DebugLoc();
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +00001204 unsigned SpillOpc;
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +00001205 if (StkOvrFlowEnabled) {
1206 if (LongCalls)
1207 SpillOpc = IsPIC ? Hexagon::SAVE_REGISTERS_CALL_V4STK_EXT_PIC
1208 : Hexagon::SAVE_REGISTERS_CALL_V4STK_EXT;
1209 else
1210 SpillOpc = IsPIC ? Hexagon::SAVE_REGISTERS_CALL_V4STK_PIC
1211 : Hexagon::SAVE_REGISTERS_CALL_V4STK;
1212 } else {
1213 if (LongCalls)
1214 SpillOpc = IsPIC ? Hexagon::SAVE_REGISTERS_CALL_V4_EXT_PIC
1215 : Hexagon::SAVE_REGISTERS_CALL_V4_EXT;
1216 else
1217 SpillOpc = IsPIC ? Hexagon::SAVE_REGISTERS_CALL_V4_PIC
1218 : Hexagon::SAVE_REGISTERS_CALL_V4;
1219 }
Krzysztof Parzyszek181fdbd2016-03-24 19:18:48 +00001220
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001221 MachineInstr *SaveRegsCall =
Krzysztof Parzyszek181fdbd2016-03-24 19:18:48 +00001222 BuildMI(MBB, MI, DL, HII.get(SpillOpc))
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001223 .addExternalSymbol(SpillFun);
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +00001224
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001225 // Add callee-saved registers as use.
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001226 addCalleeSaveRegistersAsImpOperand(SaveRegsCall, CSI, false, true);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001227 // Add live in registers.
1228 for (unsigned I = 0; I < CSI.size(); ++I)
1229 MBB.addLiveIn(CSI[I].getReg());
1230 return true;
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001231 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001232
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001233 for (unsigned i = 0, n = CSI.size(); i < n; ++i) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001234 unsigned Reg = CSI[i].getReg();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001235 // Add live in registers. We treat eh_return callee saved register r0 - r3
1236 // specially. They are not really callee saved registers as they are not
1237 // supposed to be killed.
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001238 bool IsKill = !HRI.isEHReturnCalleeSaveReg(Reg);
1239 int FI = CSI[i].getFrameIdx();
1240 const TargetRegisterClass *RC = HRI.getMinimalPhysRegClass(Reg);
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +00001241 HII.storeRegToStackSlot(MBB, MI, Reg, IsKill, FI, RC, &HRI);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001242 if (IsKill)
1243 MBB.addLiveIn(Reg);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001244 }
1245 return true;
1246}
1247
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001248bool HexagonFrameLowering::insertCSRRestoresInBlock(MachineBasicBlock &MBB,
1249 const CSIVect &CSI, const HexagonRegisterInfo &HRI) const {
1250 if (CSI.empty())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001251 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001252
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001253 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
1254 MachineFunction &MF = *MBB.getParent();
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +00001255 auto &HST = MF.getSubtarget<HexagonSubtarget>();
1256 auto &HII = *HST.getInstrInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001257
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001258 if (useRestoreFunction(MF, CSI)) {
1259 bool HasTC = hasTailCall(MBB) || !hasReturn(MBB);
1260 unsigned MaxR = getMaxCalleeSavedReg(CSI, HRI);
1261 SpillKind Kind = HasTC ? SK_FromMemTailcall : SK_FromMem;
1262 const char *RestoreFn = getSpillFunctionFor(MaxR, Kind);
Krzysztof Parzyszek181fdbd2016-03-24 19:18:48 +00001263 auto &HTM = static_cast<const HexagonTargetMachine&>(MF.getTarget());
Rafael Espindolab1556c42016-06-28 20:13:36 +00001264 bool IsPIC = HTM.isPositionIndependent();
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +00001265 bool LongCalls = HST.useLongCalls() || EnableSaveRestoreLong;
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001266
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001267 // Call spill function.
1268 DebugLoc DL = MI != MBB.end() ? MI->getDebugLoc()
Krzysztof Parzyszek4cef4622018-08-31 22:10:04 +00001269 : MBB.findDebugLoc(MBB.end());
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001270 MachineInstr *DeallocCall = nullptr;
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001271
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001272 if (HasTC) {
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +00001273 unsigned RetOpc;
1274 if (LongCalls)
1275 RetOpc = IsPIC ? Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4_EXT_PIC
1276 : Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4_EXT;
1277 else
1278 RetOpc = IsPIC ? Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4_PIC
1279 : Hexagon::RESTORE_DEALLOC_BEFORE_TAILCALL_V4;
1280 DeallocCall = BuildMI(MBB, MI, DL, HII.get(RetOpc))
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001281 .addExternalSymbol(RestoreFn);
1282 } else {
1283 // The block has a return.
1284 MachineBasicBlock::iterator It = MBB.getFirstTerminator();
1285 assert(It->isReturn() && std::next(It) == MBB.end());
Krzysztof Parzyszek080bebd2016-07-25 14:42:11 +00001286 unsigned RetOpc;
1287 if (LongCalls)
1288 RetOpc = IsPIC ? Hexagon::RESTORE_DEALLOC_RET_JMP_V4_EXT_PIC
1289 : Hexagon::RESTORE_DEALLOC_RET_JMP_V4_EXT;
1290 else
1291 RetOpc = IsPIC ? Hexagon::RESTORE_DEALLOC_RET_JMP_V4_PIC
1292 : Hexagon::RESTORE_DEALLOC_RET_JMP_V4;
1293 DeallocCall = BuildMI(MBB, It, DL, HII.get(RetOpc))
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001294 .addExternalSymbol(RestoreFn);
1295 // Transfer the function live-out registers.
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001296 DeallocCall->copyImplicitOps(MF, *It);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001297 }
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001298 addCalleeSaveRegistersAsImpOperand(DeallocCall, CSI, true, false);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001299 return true;
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001300 }
1301
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001302 for (unsigned i = 0; i < CSI.size(); ++i) {
1303 unsigned Reg = CSI[i].getReg();
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001304 const TargetRegisterClass *RC = HRI.getMinimalPhysRegClass(Reg);
1305 int FI = CSI[i].getFrameIdx();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +00001306 HII.loadRegFromStackSlot(MBB, MI, Reg, FI, RC, &HRI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001307 }
Krzysztof Parzyszekc9d4caa2016-03-24 20:20:07 +00001308
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001309 return true;
1310}
1311
Hans Wennborge1a2e902016-03-31 18:33:38 +00001312MachineBasicBlock::iterator HexagonFrameLowering::eliminateCallFramePseudoInstr(
1313 MachineFunction &MF, MachineBasicBlock &MBB,
1314 MachineBasicBlock::iterator I) const {
Eli Bendersky8da87162013-02-21 20:05:00 +00001315 MachineInstr &MI = *I;
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001316 unsigned Opc = MI.getOpcode();
Krzysztof Parzyszeke5689672015-04-23 20:26:21 +00001317 (void)Opc; // Silence compiler warning.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001318 assert((Opc == Hexagon::ADJCALLSTACKDOWN || Opc == Hexagon::ADJCALLSTACKUP) &&
1319 "Cannot handle this call frame pseudo instruction");
Hans Wennborge1a2e902016-03-31 18:33:38 +00001320 return MBB.erase(I);
Eli Bendersky8da87162013-02-21 20:05:00 +00001321}
1322
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001323void HexagonFrameLowering::processFunctionBeforeFrameFinalized(
1324 MachineFunction &MF, RegScavenger *RS) const {
1325 // If this function has uses aligned stack and also has variable sized stack
1326 // objects, then we need to map all spill slots to fixed positions, so that
1327 // they can be accessed through FP. Otherwise they would have to be accessed
1328 // via AP, which may not be available at the particular place in the program.
Matthias Braun941a7052016-07-28 18:40:00 +00001329 MachineFrameInfo &MFI = MF.getFrameInfo();
1330 bool HasAlloca = MFI.hasVarSizedObjects();
1331 bool NeedsAlign = (MFI.getMaxAlignment() > getStackAlignment());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001332
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001333 if (!HasAlloca || !NeedsAlign)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001334 return;
1335
Matthias Braun941a7052016-07-28 18:40:00 +00001336 unsigned LFS = MFI.getLocalFrameSize();
1337 for (int i = 0, e = MFI.getObjectIndexEnd(); i != e; ++i) {
1338 if (!MFI.isSpillSlotObjectIndex(i) || MFI.isDeadObjectIndex(i))
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001339 continue;
Matthias Braun941a7052016-07-28 18:40:00 +00001340 unsigned S = MFI.getObjectSize(i);
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00001341 // Reduce the alignment to at most 8. This will require unaligned vector
1342 // stores if they happen here.
Matthias Braun941a7052016-07-28 18:40:00 +00001343 unsigned A = std::max(MFI.getObjectAlignment(i), 8U);
1344 MFI.setObjectAlignment(i, 8);
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00001345 LFS = alignTo(LFS+S, A);
Matthias Braun941a7052016-07-28 18:40:00 +00001346 MFI.mapLocalFrameObject(i, -LFS);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001347 }
1348
Matthias Braun941a7052016-07-28 18:40:00 +00001349 MFI.setLocalFrameSize(LFS);
1350 unsigned A = MFI.getLocalFrameMaxAlign();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001351 assert(A <= 8 && "Unexpected local frame alignment");
1352 if (A == 0)
Matthias Braun941a7052016-07-28 18:40:00 +00001353 MFI.setLocalFrameMaxAlign(8);
1354 MFI.setUseLocalStackAllocationBlock(true);
Krzysztof Parzyszeka34901a2016-03-28 14:42:03 +00001355
1356 // Set the physical aligned-stack base address register.
1357 unsigned AP = 0;
1358 if (const MachineInstr *AI = getAlignaInstr(MF))
1359 AP = AI->getOperand(0).getReg();
1360 auto &HMFI = *MF.getInfo<HexagonMachineFunctionInfo>();
1361 HMFI.setStackAlignBasePhysReg(AP);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001362}
1363
Krzysztof Parzyszeka5bd29542016-05-16 18:02:28 +00001364/// Returns true if there are no caller-saved registers available in class RC.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001365static bool needToReserveScavengingSpillSlots(MachineFunction &MF,
Krzysztof Parzyszeka5bd29542016-05-16 18:02:28 +00001366 const HexagonRegisterInfo &HRI, const TargetRegisterClass *RC) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001367 MachineRegisterInfo &MRI = MF.getRegInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001368
Krzysztof Parzyszek6514a882016-03-21 19:57:08 +00001369 auto IsUsed = [&HRI,&MRI] (unsigned Reg) -> bool {
1370 for (MCRegAliasIterator AI(Reg, &HRI, true); AI.isValid(); ++AI)
1371 if (MRI.isPhysRegUsed(*AI))
1372 return true;
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001373 return false;
Krzysztof Parzyszek6514a882016-03-21 19:57:08 +00001374 };
1375
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001376 // Check for an unused caller-saved register. Callee-saved registers
1377 // have become pristine by now.
Krzysztof Parzyszeka5bd29542016-05-16 18:02:28 +00001378 for (const MCPhysReg *P = HRI.getCallerSavedRegs(&MF, RC); *P; ++P)
Krzysztof Parzyszek6514a882016-03-21 19:57:08 +00001379 if (!IsUsed(*P))
1380 return false;
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001381
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001382 // All caller-saved registers are used.
1383 return true;
1384}
1385
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001386#ifndef NDEBUG
Krzysztof Parzyszeke5689672015-04-23 20:26:21 +00001387static void dump_registers(BitVector &Regs, const TargetRegisterInfo &TRI) {
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001388 dbgs() << '{';
1389 for (int x = Regs.find_first(); x >= 0; x = Regs.find_next(x)) {
1390 unsigned R = x;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +00001391 dbgs() << ' ' << printReg(R, &TRI);
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001392 }
1393 dbgs() << " }";
1394}
1395#endif
1396
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001397bool HexagonFrameLowering::assignCalleeSavedSpillSlots(MachineFunction &MF,
1398 const TargetRegisterInfo *TRI, std::vector<CalleeSavedInfo> &CSI) const {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001399 LLVM_DEBUG(dbgs() << __func__ << " on " << MF.getName() << '\n');
Matthias Braun941a7052016-07-28 18:40:00 +00001400 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001401 BitVector SRegs(Hexagon::NUM_TARGET_REGS);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001402
1403 // Generate a set of unique, callee-saved registers (SRegs), where each
1404 // register in the set is maximal in terms of sub-/super-register relation,
1405 // i.e. for each R in SRegs, no proper super-register of R is also in SRegs.
1406
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001407 // (1) For each callee-saved register, add that register and all of its
1408 // sub-registers to SRegs.
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001409 LLVM_DEBUG(dbgs() << "Initial CS registers: {");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001410 for (unsigned i = 0, n = CSI.size(); i < n; ++i) {
1411 unsigned R = CSI[i].getReg();
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001412 LLVM_DEBUG(dbgs() << ' ' << printReg(R, TRI));
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001413 for (MCSubRegIterator SR(R, TRI, true); SR.isValid(); ++SR)
1414 SRegs[*SR] = true;
1415 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001416 LLVM_DEBUG(dbgs() << " }\n");
1417 LLVM_DEBUG(dbgs() << "SRegs.1: "; dump_registers(SRegs, *TRI);
1418 dbgs() << "\n");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001419
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001420 // (2) For each reserved register, remove that register and all of its
1421 // sub- and super-registers from SRegs.
1422 BitVector Reserved = TRI->getReservedRegs(MF);
1423 for (int x = Reserved.find_first(); x >= 0; x = Reserved.find_next(x)) {
1424 unsigned R = x;
1425 for (MCSuperRegIterator SR(R, TRI, true); SR.isValid(); ++SR)
1426 SRegs[*SR] = false;
1427 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001428 LLVM_DEBUG(dbgs() << "Res: "; dump_registers(Reserved, *TRI);
1429 dbgs() << "\n");
1430 LLVM_DEBUG(dbgs() << "SRegs.2: "; dump_registers(SRegs, *TRI);
1431 dbgs() << "\n");
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001432
1433 // (3) Collect all registers that have at least one sub-register in SRegs,
1434 // and also have no sub-registers that are reserved. These will be the can-
1435 // didates for saving as a whole instead of their individual sub-registers.
1436 // (Saving R17:16 instead of R16 is fine, but only if R17 was not reserved.)
1437 BitVector TmpSup(Hexagon::NUM_TARGET_REGS);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001438 for (int x = SRegs.find_first(); x >= 0; x = SRegs.find_next(x)) {
1439 unsigned R = x;
1440 for (MCSuperRegIterator SR(R, TRI); SR.isValid(); ++SR)
1441 TmpSup[*SR] = true;
1442 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001443 for (int x = TmpSup.find_first(); x >= 0; x = TmpSup.find_next(x)) {
1444 unsigned R = x;
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001445 for (MCSubRegIterator SR(R, TRI, true); SR.isValid(); ++SR) {
1446 if (!Reserved[*SR])
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001447 continue;
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001448 TmpSup[R] = false;
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001449 break;
1450 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001451 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001452 LLVM_DEBUG(dbgs() << "TmpSup: "; dump_registers(TmpSup, *TRI);
1453 dbgs() << "\n");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001454
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001455 // (4) Include all super-registers found in (3) into SRegs.
1456 SRegs |= TmpSup;
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001457 LLVM_DEBUG(dbgs() << "SRegs.4: "; dump_registers(SRegs, *TRI);
1458 dbgs() << "\n");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001459
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00001460 // (5) For each register R in SRegs, if any super-register of R is in SRegs,
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001461 // remove R from SRegs.
1462 for (int x = SRegs.find_first(); x >= 0; x = SRegs.find_next(x)) {
1463 unsigned R = x;
1464 for (MCSuperRegIterator SR(R, TRI); SR.isValid(); ++SR) {
1465 if (!SRegs[*SR])
1466 continue;
1467 SRegs[R] = false;
1468 break;
1469 }
1470 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001471 LLVM_DEBUG(dbgs() << "SRegs.5: "; dump_registers(SRegs, *TRI);
1472 dbgs() << "\n");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001473
1474 // Now, for each register that has a fixed stack slot, create the stack
1475 // object for it.
1476 CSI.clear();
1477
Eugene Zelenkoe4fc6ee2017-07-26 23:20:35 +00001478 using SpillSlot = TargetFrameLowering::SpillSlot;
1479
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001480 unsigned NumFixed;
1481 int MinOffset = 0; // CS offsets are negative.
1482 const SpillSlot *FixedSlots = getCalleeSavedSpillSlots(NumFixed);
1483 for (const SpillSlot *S = FixedSlots; S != FixedSlots+NumFixed; ++S) {
1484 if (!SRegs[S->Reg])
1485 continue;
1486 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(S->Reg);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001487 int FI = MFI.CreateFixedSpillStackObject(TRI->getSpillSize(*RC), S->Offset);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001488 MinOffset = std::min(MinOffset, S->Offset);
1489 CSI.push_back(CalleeSavedInfo(S->Reg, FI));
1490 SRegs[S->Reg] = false;
1491 }
1492
1493 // There can be some registers that don't have fixed slots. For example,
1494 // we need to store R0-R3 in functions with exception handling. For each
1495 // such register, create a non-fixed stack object.
1496 for (int x = SRegs.find_first(); x >= 0; x = SRegs.find_next(x)) {
1497 unsigned R = x;
1498 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(R);
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001499 unsigned Size = TRI->getSpillSize(*RC);
1500 int Off = MinOffset - Size;
1501 unsigned Align = std::min(TRI->getSpillAlignment(*RC), getStackAlignment());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001502 assert(isPowerOf2_32(Align));
1503 Off &= -Align;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001504 int FI = MFI.CreateFixedSpillStackObject(Size, Off);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001505 MinOffset = std::min(MinOffset, Off);
1506 CSI.push_back(CalleeSavedInfo(R, FI));
1507 SRegs[R] = false;
1508 }
1509
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001510 LLVM_DEBUG({
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001511 dbgs() << "CS information: {";
1512 for (unsigned i = 0, n = CSI.size(); i < n; ++i) {
1513 int FI = CSI[i].getFrameIdx();
Matthias Braun941a7052016-07-28 18:40:00 +00001514 int Off = MFI.getObjectOffset(FI);
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +00001515 dbgs() << ' ' << printReg(CSI[i].getReg(), TRI) << ":fi#" << FI << ":sp";
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001516 if (Off >= 0)
1517 dbgs() << '+';
1518 dbgs() << Off;
1519 }
1520 dbgs() << " }\n";
1521 });
1522
1523#ifndef NDEBUG
1524 // Verify that all registers were handled.
1525 bool MissedReg = false;
1526 for (int x = SRegs.find_first(); x >= 0; x = SRegs.find_next(x)) {
1527 unsigned R = x;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +00001528 dbgs() << printReg(R, TRI) << ' ';
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001529 MissedReg = true;
1530 }
1531 if (MissedReg)
1532 llvm_unreachable("...there are unhandled callee-saved registers!");
1533#endif
1534
1535 return true;
1536}
1537
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001538bool HexagonFrameLowering::expandCopy(MachineBasicBlock &B,
1539 MachineBasicBlock::iterator It, MachineRegisterInfo &MRI,
1540 const HexagonInstrInfo &HII, SmallVectorImpl<unsigned> &NewRegs) const {
1541 MachineInstr *MI = &*It;
1542 DebugLoc DL = MI->getDebugLoc();
1543 unsigned DstR = MI->getOperand(0).getReg();
1544 unsigned SrcR = MI->getOperand(1).getReg();
1545 if (!Hexagon::ModRegsRegClass.contains(DstR) ||
1546 !Hexagon::ModRegsRegClass.contains(SrcR))
1547 return false;
1548
1549 unsigned TmpR = MRI.createVirtualRegister(&Hexagon::IntRegsRegClass);
Diana Picus116bbab2017-01-13 09:58:52 +00001550 BuildMI(B, It, DL, HII.get(TargetOpcode::COPY), TmpR).add(MI->getOperand(1));
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001551 BuildMI(B, It, DL, HII.get(TargetOpcode::COPY), DstR)
1552 .addReg(TmpR, RegState::Kill);
1553
1554 NewRegs.push_back(TmpR);
1555 B.erase(It);
1556 return true;
1557}
1558
1559bool HexagonFrameLowering::expandStoreInt(MachineBasicBlock &B,
1560 MachineBasicBlock::iterator It, MachineRegisterInfo &MRI,
1561 const HexagonInstrInfo &HII, SmallVectorImpl<unsigned> &NewRegs) const {
1562 MachineInstr *MI = &*It;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001563 if (!MI->getOperand(0).isFI())
1564 return false;
1565
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001566 DebugLoc DL = MI->getDebugLoc();
1567 unsigned Opc = MI->getOpcode();
1568 unsigned SrcR = MI->getOperand(2).getReg();
1569 bool IsKill = MI->getOperand(2).isKill();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001570 int FI = MI->getOperand(0).getIndex();
1571
1572 // TmpR = C2_tfrpr SrcR if SrcR is a predicate register
1573 // TmpR = A2_tfrcrr SrcR if SrcR is a modifier register
1574 unsigned TmpR = MRI.createVirtualRegister(&Hexagon::IntRegsRegClass);
1575 unsigned TfrOpc = (Opc == Hexagon::STriw_pred) ? Hexagon::C2_tfrpr
1576 : Hexagon::A2_tfrcrr;
1577 BuildMI(B, It, DL, HII.get(TfrOpc), TmpR)
1578 .addReg(SrcR, getKillRegState(IsKill));
1579
1580 // S2_storeri_io FI, 0, TmpR
1581 BuildMI(B, It, DL, HII.get(Hexagon::S2_storeri_io))
Chandler Carruthc73c0302018-08-16 21:30:05 +00001582 .addFrameIndex(FI)
1583 .addImm(0)
1584 .addReg(TmpR, RegState::Kill)
1585 .cloneMemRefs(*MI);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001586
1587 NewRegs.push_back(TmpR);
1588 B.erase(It);
1589 return true;
1590}
1591
1592bool HexagonFrameLowering::expandLoadInt(MachineBasicBlock &B,
1593 MachineBasicBlock::iterator It, MachineRegisterInfo &MRI,
1594 const HexagonInstrInfo &HII, SmallVectorImpl<unsigned> &NewRegs) const {
1595 MachineInstr *MI = &*It;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001596 if (!MI->getOperand(1).isFI())
1597 return false;
1598
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001599 DebugLoc DL = MI->getDebugLoc();
1600 unsigned Opc = MI->getOpcode();
1601 unsigned DstR = MI->getOperand(0).getReg();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001602 int FI = MI->getOperand(1).getIndex();
1603
1604 // TmpR = L2_loadri_io FI, 0
1605 unsigned TmpR = MRI.createVirtualRegister(&Hexagon::IntRegsRegClass);
1606 BuildMI(B, It, DL, HII.get(Hexagon::L2_loadri_io), TmpR)
Chandler Carruthc73c0302018-08-16 21:30:05 +00001607 .addFrameIndex(FI)
1608 .addImm(0)
1609 .cloneMemRefs(*MI);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001610
1611 // DstR = C2_tfrrp TmpR if DstR is a predicate register
1612 // DstR = A2_tfrrcr TmpR if DstR is a modifier register
1613 unsigned TfrOpc = (Opc == Hexagon::LDriw_pred) ? Hexagon::C2_tfrrp
1614 : Hexagon::A2_tfrrcr;
1615 BuildMI(B, It, DL, HII.get(TfrOpc), DstR)
1616 .addReg(TmpR, RegState::Kill);
1617
1618 NewRegs.push_back(TmpR);
1619 B.erase(It);
1620 return true;
1621}
1622
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001623bool HexagonFrameLowering::expandStoreVecPred(MachineBasicBlock &B,
1624 MachineBasicBlock::iterator It, MachineRegisterInfo &MRI,
1625 const HexagonInstrInfo &HII, SmallVectorImpl<unsigned> &NewRegs) const {
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001626 MachineInstr *MI = &*It;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001627 if (!MI->getOperand(0).isFI())
1628 return false;
1629
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001630 DebugLoc DL = MI->getDebugLoc();
1631 unsigned SrcR = MI->getOperand(2).getReg();
1632 bool IsKill = MI->getOperand(2).isKill();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001633 int FI = MI->getOperand(0).getIndex();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001634 auto *RC = &Hexagon::HvxVRRegClass;
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001635
1636 // Insert transfer to general vector register.
1637 // TmpR0 = A2_tfrsi 0x01010101
1638 // TmpR1 = V6_vandqrt Qx, TmpR0
1639 // store FI, 0, TmpR1
1640 unsigned TmpR0 = MRI.createVirtualRegister(&Hexagon::IntRegsRegClass);
1641 unsigned TmpR1 = MRI.createVirtualRegister(RC);
1642
1643 BuildMI(B, It, DL, HII.get(Hexagon::A2_tfrsi), TmpR0)
1644 .addImm(0x01010101);
1645
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001646 BuildMI(B, It, DL, HII.get(Hexagon::V6_vandqrt), TmpR1)
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001647 .addReg(SrcR, getKillRegState(IsKill))
1648 .addReg(TmpR0, RegState::Kill);
1649
1650 auto *HRI = B.getParent()->getSubtarget<HexagonSubtarget>().getRegisterInfo();
1651 HII.storeRegToStackSlot(B, It, TmpR1, true, FI, RC, HRI);
1652 expandStoreVec(B, std::prev(It), MRI, HII, NewRegs);
1653
1654 NewRegs.push_back(TmpR0);
1655 NewRegs.push_back(TmpR1);
1656 B.erase(It);
1657 return true;
1658}
1659
1660bool HexagonFrameLowering::expandLoadVecPred(MachineBasicBlock &B,
1661 MachineBasicBlock::iterator It, MachineRegisterInfo &MRI,
1662 const HexagonInstrInfo &HII, SmallVectorImpl<unsigned> &NewRegs) const {
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001663 MachineInstr *MI = &*It;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001664 if (!MI->getOperand(1).isFI())
1665 return false;
1666
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001667 DebugLoc DL = MI->getDebugLoc();
1668 unsigned DstR = MI->getOperand(0).getReg();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001669 int FI = MI->getOperand(1).getIndex();
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001670 auto *RC = &Hexagon::HvxVRRegClass;
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001671
1672 // TmpR0 = A2_tfrsi 0x01010101
1673 // TmpR1 = load FI, 0
1674 // DstR = V6_vandvrt TmpR1, TmpR0
1675 unsigned TmpR0 = MRI.createVirtualRegister(&Hexagon::IntRegsRegClass);
1676 unsigned TmpR1 = MRI.createVirtualRegister(RC);
1677
1678 BuildMI(B, It, DL, HII.get(Hexagon::A2_tfrsi), TmpR0)
1679 .addImm(0x01010101);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001680 MachineFunction &MF = *B.getParent();
1681 auto *HRI = MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001682 HII.loadRegFromStackSlot(B, It, TmpR1, FI, RC, HRI);
1683 expandLoadVec(B, std::prev(It), MRI, HII, NewRegs);
1684
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001685 BuildMI(B, It, DL, HII.get(Hexagon::V6_vandvrt), DstR)
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001686 .addReg(TmpR1, RegState::Kill)
1687 .addReg(TmpR0, RegState::Kill);
1688
1689 NewRegs.push_back(TmpR0);
1690 NewRegs.push_back(TmpR1);
1691 B.erase(It);
1692 return true;
1693}
1694
1695bool HexagonFrameLowering::expandStoreVec2(MachineBasicBlock &B,
1696 MachineBasicBlock::iterator It, MachineRegisterInfo &MRI,
1697 const HexagonInstrInfo &HII, SmallVectorImpl<unsigned> &NewRegs) const {
1698 MachineFunction &MF = *B.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +00001699 auto &MFI = MF.getFrameInfo();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001700 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
1701 MachineInstr *MI = &*It;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001702 if (!MI->getOperand(0).isFI())
1703 return false;
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001704
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001705 // It is possible that the double vector being stored is only partially
1706 // defined. From the point of view of the liveness tracking, it is ok to
1707 // store it as a whole, but if we break it up we may end up storing a
1708 // register that is entirely undefined.
Matthias Braunac4307c2017-05-26 21:51:00 +00001709 LivePhysRegs LPR(HRI);
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001710 LPR.addLiveIns(B);
Matthias Braunc6613872018-11-06 19:00:11 +00001711 SmallVector<std::pair<MCPhysReg, const MachineOperand*>,2> Clobbers;
Krzysztof Parzyszek954dd8d2017-01-18 23:11:40 +00001712 for (auto R = B.begin(); R != It; ++R) {
1713 Clobbers.clear();
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001714 LPR.stepForward(*R, Clobbers);
Krzysztof Parzyszek954dd8d2017-01-18 23:11:40 +00001715 }
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001716
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001717 DebugLoc DL = MI->getDebugLoc();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001718 unsigned SrcR = MI->getOperand(2).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001719 unsigned SrcLo = HRI.getSubReg(SrcR, Hexagon::vsub_lo);
1720 unsigned SrcHi = HRI.getSubReg(SrcR, Hexagon::vsub_hi);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001721 bool IsKill = MI->getOperand(2).isKill();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001722 int FI = MI->getOperand(0).getIndex();
1723
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001724 unsigned Size = HRI.getSpillSize(Hexagon::HvxVRRegClass);
1725 unsigned NeedAlign = HRI.getSpillAlignment(Hexagon::HvxVRRegClass);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001726 unsigned HasAlign = MFI.getObjectAlignment(FI);
1727 unsigned StoreOpc;
1728
1729 // Store low part.
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001730 if (LPR.contains(SrcLo)) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001731 StoreOpc = NeedAlign <= HasAlign ? Hexagon::V6_vS32b_ai
1732 : Hexagon::V6_vS32Ub_ai;
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001733 BuildMI(B, It, DL, HII.get(StoreOpc))
Chandler Carruthc73c0302018-08-16 21:30:05 +00001734 .addFrameIndex(FI)
1735 .addImm(0)
1736 .addReg(SrcLo, getKillRegState(IsKill))
1737 .cloneMemRefs(*MI);
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001738 }
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001739
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001740 // Store high part.
1741 if (LPR.contains(SrcHi)) {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001742 StoreOpc = NeedAlign <= MinAlign(HasAlign, Size) ? Hexagon::V6_vS32b_ai
1743 : Hexagon::V6_vS32Ub_ai;
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001744 BuildMI(B, It, DL, HII.get(StoreOpc))
Chandler Carruthc73c0302018-08-16 21:30:05 +00001745 .addFrameIndex(FI)
1746 .addImm(Size)
1747 .addReg(SrcHi, getKillRegState(IsKill))
1748 .cloneMemRefs(*MI);
Krzysztof Parzyszekb71085b2016-10-21 16:38:29 +00001749 }
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001750
1751 B.erase(It);
1752 return true;
1753}
1754
1755bool HexagonFrameLowering::expandLoadVec2(MachineBasicBlock &B,
1756 MachineBasicBlock::iterator It, MachineRegisterInfo &MRI,
1757 const HexagonInstrInfo &HII, SmallVectorImpl<unsigned> &NewRegs) const {
1758 MachineFunction &MF = *B.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +00001759 auto &MFI = MF.getFrameInfo();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001760 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
1761 MachineInstr *MI = &*It;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001762 if (!MI->getOperand(1).isFI())
1763 return false;
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001764
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001765 DebugLoc DL = MI->getDebugLoc();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001766 unsigned DstR = MI->getOperand(0).getReg();
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00001767 unsigned DstHi = HRI.getSubReg(DstR, Hexagon::vsub_hi);
1768 unsigned DstLo = HRI.getSubReg(DstR, Hexagon::vsub_lo);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001769 int FI = MI->getOperand(1).getIndex();
1770
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001771 unsigned Size = HRI.getSpillSize(Hexagon::HvxVRRegClass);
1772 unsigned NeedAlign = HRI.getSpillAlignment(Hexagon::HvxVRRegClass);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001773 unsigned HasAlign = MFI.getObjectAlignment(FI);
1774 unsigned LoadOpc;
1775
1776 // Load low part.
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001777 LoadOpc = NeedAlign <= HasAlign ? Hexagon::V6_vL32b_ai
1778 : Hexagon::V6_vL32Ub_ai;
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001779 BuildMI(B, It, DL, HII.get(LoadOpc), DstLo)
Chandler Carruthc73c0302018-08-16 21:30:05 +00001780 .addFrameIndex(FI)
1781 .addImm(0)
1782 .cloneMemRefs(*MI);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001783
1784 // Load high part.
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001785 LoadOpc = NeedAlign <= MinAlign(HasAlign, Size) ? Hexagon::V6_vL32b_ai
1786 : Hexagon::V6_vL32Ub_ai;
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001787 BuildMI(B, It, DL, HII.get(LoadOpc), DstHi)
Chandler Carruthc73c0302018-08-16 21:30:05 +00001788 .addFrameIndex(FI)
1789 .addImm(Size)
1790 .cloneMemRefs(*MI);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001791
1792 B.erase(It);
1793 return true;
1794}
1795
1796bool HexagonFrameLowering::expandStoreVec(MachineBasicBlock &B,
1797 MachineBasicBlock::iterator It, MachineRegisterInfo &MRI,
1798 const HexagonInstrInfo &HII, SmallVectorImpl<unsigned> &NewRegs) const {
1799 MachineFunction &MF = *B.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +00001800 auto &MFI = MF.getFrameInfo();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001801 MachineInstr *MI = &*It;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001802 if (!MI->getOperand(0).isFI())
1803 return false;
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001804
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001805 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001806 DebugLoc DL = MI->getDebugLoc();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001807 unsigned SrcR = MI->getOperand(2).getReg();
1808 bool IsKill = MI->getOperand(2).isKill();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001809 int FI = MI->getOperand(0).getIndex();
1810
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001811 unsigned NeedAlign = HRI.getSpillAlignment(Hexagon::HvxVRRegClass);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001812 unsigned HasAlign = MFI.getObjectAlignment(FI);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001813 unsigned StoreOpc = NeedAlign <= HasAlign ? Hexagon::V6_vS32b_ai
1814 : Hexagon::V6_vS32Ub_ai;
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001815 BuildMI(B, It, DL, HII.get(StoreOpc))
Chandler Carruthc73c0302018-08-16 21:30:05 +00001816 .addFrameIndex(FI)
1817 .addImm(0)
1818 .addReg(SrcR, getKillRegState(IsKill))
1819 .cloneMemRefs(*MI);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001820
1821 B.erase(It);
1822 return true;
1823}
1824
1825bool HexagonFrameLowering::expandLoadVec(MachineBasicBlock &B,
1826 MachineBasicBlock::iterator It, MachineRegisterInfo &MRI,
1827 const HexagonInstrInfo &HII, SmallVectorImpl<unsigned> &NewRegs) const {
1828 MachineFunction &MF = *B.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +00001829 auto &MFI = MF.getFrameInfo();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001830 MachineInstr *MI = &*It;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001831 if (!MI->getOperand(1).isFI())
1832 return false;
1833
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001834 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001835 DebugLoc DL = MI->getDebugLoc();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001836 unsigned DstR = MI->getOperand(0).getReg();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001837 int FI = MI->getOperand(1).getIndex();
1838
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001839 unsigned NeedAlign = HRI.getSpillAlignment(Hexagon::HvxVRRegClass);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001840 unsigned HasAlign = MFI.getObjectAlignment(FI);
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001841 unsigned LoadOpc = NeedAlign <= HasAlign ? Hexagon::V6_vL32b_ai
1842 : Hexagon::V6_vL32Ub_ai;
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001843 BuildMI(B, It, DL, HII.get(LoadOpc), DstR)
Chandler Carruthc73c0302018-08-16 21:30:05 +00001844 .addFrameIndex(FI)
1845 .addImm(0)
1846 .cloneMemRefs(*MI);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001847
1848 B.erase(It);
1849 return true;
1850}
1851
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001852bool HexagonFrameLowering::expandSpillMacros(MachineFunction &MF,
1853 SmallVectorImpl<unsigned> &NewRegs) const {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001854 auto &HII = *MF.getSubtarget<HexagonSubtarget>().getInstrInfo();
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00001855 MachineRegisterInfo &MRI = MF.getRegInfo();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001856 bool Changed = false;
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00001857
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001858 for (auto &B : MF) {
1859 // Traverse the basic block.
1860 MachineBasicBlock::iterator NextI;
1861 for (auto I = B.begin(), E = B.end(); I != E; I = NextI) {
1862 MachineInstr *MI = &*I;
1863 NextI = std::next(I);
1864 unsigned Opc = MI->getOpcode();
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00001865
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001866 switch (Opc) {
1867 case TargetOpcode::COPY:
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001868 Changed |= expandCopy(B, I, MRI, HII, NewRegs);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001869 break;
1870 case Hexagon::STriw_pred:
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001871 case Hexagon::STriw_ctr:
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001872 Changed |= expandStoreInt(B, I, MRI, HII, NewRegs);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001873 break;
1874 case Hexagon::LDriw_pred:
Krzysztof Parzyszek440ba3a2018-03-28 19:38:29 +00001875 case Hexagon::LDriw_ctr:
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001876 Changed |= expandLoadInt(B, I, MRI, HII, NewRegs);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001877 break;
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00001878 case Hexagon::PS_vstorerq_ai:
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001879 Changed |= expandStoreVecPred(B, I, MRI, HII, NewRegs);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001880 break;
Krzysztof Parzyszek17aa4132016-08-16 15:43:54 +00001881 case Hexagon::PS_vloadrq_ai:
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001882 Changed |= expandLoadVecPred(B, I, MRI, HII, NewRegs);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001883 break;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001884 case Hexagon::PS_vloadrw_ai:
1885 case Hexagon::PS_vloadrwu_ai:
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001886 Changed |= expandLoadVec2(B, I, MRI, HII, NewRegs);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001887 break;
Krzysztof Parzyszekf2859632016-08-12 21:05:05 +00001888 case Hexagon::PS_vstorerw_ai:
1889 case Hexagon::PS_vstorerwu_ai:
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00001890 Changed |= expandStoreVec2(B, I, MRI, HII, NewRegs);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001891 break;
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00001892 }
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00001893 }
1894 }
1895
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001896 return Changed;
Krzysztof Parzyszek7b413c62016-01-22 19:15:58 +00001897}
1898
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001899void HexagonFrameLowering::determineCalleeSaves(MachineFunction &MF,
1900 BitVector &SavedRegs,
1901 RegScavenger *RS) const {
Krzysztof Parzyszek55772972017-09-15 15:46:05 +00001902 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001903
1904 SavedRegs.resize(HRI.getNumRegs());
1905
1906 // If we have a function containing __builtin_eh_return we want to spill and
1907 // restore all callee saved registers. Pretend that they are used.
1908 if (MF.getInfo<HexagonMachineFunctionInfo>()->hasEHReturn())
1909 for (const MCPhysReg *R = HRI.getCalleeSavedRegs(&MF); *R; ++R)
1910 SavedRegs.set(*R);
1911
1912 // Replace predicate register pseudo spill code.
1913 SmallVector<unsigned,8> NewRegs;
1914 expandSpillMacros(MF, NewRegs);
Krzysztof Parzyszeka34901a2016-03-28 14:42:03 +00001915 if (OptimizeSpillSlots && !isOptNone(MF))
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00001916 optimizeSpillSlots(MF, NewRegs);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001917
Hiroshi Inoue7f9f92f2018-02-22 07:48:29 +00001918 // We need to reserve a spill slot if scavenging could potentially require
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001919 // spilling a scavenged register.
Krzysztof Parzyszekddafa2c2016-08-01 17:15:30 +00001920 if (!NewRegs.empty() || mayOverflowFrameOffset(MF)) {
Matthias Braun941a7052016-07-28 18:40:00 +00001921 MachineFrameInfo &MFI = MF.getFrameInfo();
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001922 MachineRegisterInfo &MRI = MF.getRegInfo();
1923 SetVector<const TargetRegisterClass*> SpillRCs;
Krzysztof Parzyszeka5bd29542016-05-16 18:02:28 +00001924 // Reserve an int register in any case, because it could be used to hold
1925 // the stack offset in case it does not fit into a spill instruction.
1926 SpillRCs.insert(&Hexagon::IntRegsRegClass);
1927
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001928 for (unsigned VR : NewRegs)
1929 SpillRCs.insert(MRI.getRegClass(VR));
1930
Krzysztof Parzyszeka5bd29542016-05-16 18:02:28 +00001931 for (auto *RC : SpillRCs) {
1932 if (!needToReserveScavengingSpillSlots(MF, HRI, RC))
1933 continue;
1934 unsigned Num = RC == &Hexagon::IntRegsRegClass ? NumberScavengerSlots : 1;
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +00001935 unsigned S = HRI.getSpillSize(*RC), A = HRI.getSpillAlignment(*RC);
Krzysztof Parzyszeka5bd29542016-05-16 18:02:28 +00001936 for (unsigned i = 0; i < Num; i++) {
1937 int NewFI = MFI.CreateSpillStackObject(S, A);
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001938 RS->addScavengingFrameIndex(NewFI);
1939 }
1940 }
Krzysztof Parzyszek996ad1f2016-02-12 18:19:53 +00001941 }
1942
1943 TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
1944}
1945
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00001946unsigned HexagonFrameLowering::findPhysReg(MachineFunction &MF,
1947 HexagonBlockRanges::IndexRange &FIR,
1948 HexagonBlockRanges::InstrIndexMap &IndexMap,
1949 HexagonBlockRanges::RegToRangeMap &DeadMap,
1950 const TargetRegisterClass *RC) const {
1951 auto &HRI = *MF.getSubtarget<HexagonSubtarget>().getRegisterInfo();
1952 auto &MRI = MF.getRegInfo();
1953
1954 auto isDead = [&FIR,&DeadMap] (unsigned Reg) -> bool {
1955 auto F = DeadMap.find({Reg,0});
1956 if (F == DeadMap.end())
1957 return false;
1958 for (auto &DR : F->second)
1959 if (DR.contains(FIR))
1960 return true;
1961 return false;
1962 };
1963
1964 for (unsigned Reg : RC->getRawAllocationOrder(MF)) {
1965 bool Dead = true;
1966 for (auto R : HexagonBlockRanges::expandToSubRegs({Reg,0}, MRI, HRI)) {
1967 if (isDead(R.Reg))
1968 continue;
1969 Dead = false;
1970 break;
1971 }
1972 if (Dead)
1973 return Reg;
1974 }
1975 return 0;
1976}
1977
1978void HexagonFrameLowering::optimizeSpillSlots(MachineFunction &MF,
1979 SmallVectorImpl<unsigned> &VRegs) const {
1980 auto &HST = MF.getSubtarget<HexagonSubtarget>();
1981 auto &HII = *HST.getInstrInfo();
1982 auto &HRI = *HST.getRegisterInfo();
1983 auto &MRI = MF.getRegInfo();
1984 HexagonBlockRanges HBR(MF);
1985
Eugene Zelenkoe4fc6ee2017-07-26 23:20:35 +00001986 using BlockIndexMap =
1987 std::map<MachineBasicBlock *, HexagonBlockRanges::InstrIndexMap>;
1988 using BlockRangeMap =
1989 std::map<MachineBasicBlock *, HexagonBlockRanges::RangeList>;
1990 using IndexType = HexagonBlockRanges::IndexType;
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00001991
1992 struct SlotInfo {
1993 BlockRangeMap Map;
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +00001994 unsigned Size = 0;
1995 const TargetRegisterClass *RC = nullptr;
NAKAMURA Takumic2cc8702016-02-13 07:29:49 +00001996
Eugene Zelenko26e8c7d2016-12-16 01:00:40 +00001997 SlotInfo() = default;
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00001998 };
1999
2000 BlockIndexMap BlockIndexes;
2001 SmallSet<int,4> BadFIs;
2002 std::map<int,SlotInfo> FIRangeMap;
2003
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002004 // Accumulate register classes: get a common class for a pre-existing
2005 // class HaveRC and a new class NewRC. Return nullptr if a common class
2006 // cannot be found, otherwise return the resulting class. If HaveRC is
2007 // nullptr, assume that it is still unset.
Malcolm Parsons17d266b2017-01-13 17:12:16 +00002008 auto getCommonRC =
2009 [](const TargetRegisterClass *HaveRC,
2010 const TargetRegisterClass *NewRC) -> const TargetRegisterClass * {
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002011 if (HaveRC == nullptr || HaveRC == NewRC)
2012 return NewRC;
2013 // Different classes, both non-null. Pick the more general one.
2014 if (HaveRC->hasSubClassEq(NewRC))
2015 return HaveRC;
2016 if (NewRC->hasSubClassEq(HaveRC))
2017 return NewRC;
2018 return nullptr;
2019 };
2020
2021 // Scan all blocks in the function. Check all occurrences of frame indexes,
2022 // and collect relevant information.
2023 for (auto &B : MF) {
2024 std::map<int,IndexType> LastStore, LastLoad;
Krzysztof Parzyszek280a50e2016-02-13 14:06:01 +00002025 // Emplace appears not to be supported in gcc 4.7.2-4.
2026 //auto P = BlockIndexes.emplace(&B, HexagonBlockRanges::InstrIndexMap(B));
Krzysztof Parzyszekde697d42016-02-17 15:02:07 +00002027 auto P = BlockIndexes.insert(
2028 std::make_pair(&B, HexagonBlockRanges::InstrIndexMap(B)));
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002029 auto &IndexMap = P.first->second;
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002030 LLVM_DEBUG(dbgs() << "Index map for " << printMBBReference(B) << "\n"
2031 << IndexMap << '\n');
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002032
2033 for (auto &In : B) {
2034 int LFI, SFI;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002035 bool Load = HII.isLoadFromStackSlot(In, LFI) && !HII.isPredicated(In);
2036 bool Store = HII.isStoreToStackSlot(In, SFI) && !HII.isPredicated(In);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002037 if (Load && Store) {
2038 // If it's both a load and a store, then we won't handle it.
2039 BadFIs.insert(LFI);
2040 BadFIs.insert(SFI);
2041 continue;
2042 }
2043 // Check for register classes of the register used as the source for
2044 // the store, and the register used as the destination for the load.
2045 // Also, only accept base+imm_offset addressing modes. Other addressing
2046 // modes can have side-effects (post-increments, etc.). For stack
2047 // slots they are very unlikely, so there is not much loss due to
2048 // this restriction.
2049 if (Load || Store) {
2050 int TFI = Load ? LFI : SFI;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002051 unsigned AM = HII.getAddrMode(In);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002052 SlotInfo &SI = FIRangeMap[TFI];
2053 bool Bad = (AM != HexagonII::BaseImmOffset);
2054 if (!Bad) {
2055 // If the addressing mode is ok, check the register class.
Krzysztof Parzyszek5241b8e2016-07-27 20:50:42 +00002056 unsigned OpNum = Load ? 0 : 2;
2057 auto *RC = HII.getRegClass(In.getDesc(), OpNum, &HRI, MF);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002058 RC = getCommonRC(SI.RC, RC);
2059 if (RC == nullptr)
2060 Bad = true;
2061 else
2062 SI.RC = RC;
2063 }
2064 if (!Bad) {
2065 // Check sizes.
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00002066 unsigned S = HII.getMemAccessSize(In);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002067 if (SI.Size != 0 && SI.Size != S)
2068 Bad = true;
2069 else
2070 SI.Size = S;
2071 }
Krzysztof Parzyszek5241b8e2016-07-27 20:50:42 +00002072 if (!Bad) {
2073 for (auto *Mo : In.memoperands()) {
2074 if (!Mo->isVolatile())
2075 continue;
2076 Bad = true;
2077 break;
2078 }
2079 }
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002080 if (Bad)
2081 BadFIs.insert(TFI);
2082 }
2083
2084 // Locate uses of frame indices.
2085 for (unsigned i = 0, n = In.getNumOperands(); i < n; ++i) {
2086 const MachineOperand &Op = In.getOperand(i);
2087 if (!Op.isFI())
2088 continue;
2089 int FI = Op.getIndex();
2090 // Make sure that the following operand is an immediate and that
2091 // it is 0. This is the offset in the stack object.
2092 if (i+1 >= n || !In.getOperand(i+1).isImm() ||
2093 In.getOperand(i+1).getImm() != 0)
2094 BadFIs.insert(FI);
2095 if (BadFIs.count(FI))
2096 continue;
2097
2098 IndexType Index = IndexMap.getIndex(&In);
2099 if (Load) {
2100 if (LastStore[FI] == IndexType::None)
2101 LastStore[FI] = IndexType::Entry;
2102 LastLoad[FI] = Index;
2103 } else if (Store) {
2104 HexagonBlockRanges::RangeList &RL = FIRangeMap[FI].Map[&B];
2105 if (LastStore[FI] != IndexType::None)
2106 RL.add(LastStore[FI], LastLoad[FI], false, false);
2107 else if (LastLoad[FI] != IndexType::None)
2108 RL.add(IndexType::Entry, LastLoad[FI], false, false);
2109 LastLoad[FI] = IndexType::None;
2110 LastStore[FI] = Index;
2111 } else {
2112 BadFIs.insert(FI);
2113 }
2114 }
2115 }
2116
2117 for (auto &I : LastLoad) {
2118 IndexType LL = I.second;
2119 if (LL == IndexType::None)
2120 continue;
2121 auto &RL = FIRangeMap[I.first].Map[&B];
2122 IndexType &LS = LastStore[I.first];
2123 if (LS != IndexType::None)
2124 RL.add(LS, LL, false, false);
2125 else
2126 RL.add(IndexType::Entry, LL, false, false);
2127 LS = IndexType::None;
2128 }
2129 for (auto &I : LastStore) {
2130 IndexType LS = I.second;
2131 if (LS == IndexType::None)
2132 continue;
2133 auto &RL = FIRangeMap[I.first].Map[&B];
2134 RL.add(LS, IndexType::None, false, false);
2135 }
2136 }
2137
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002138 LLVM_DEBUG({
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002139 for (auto &P : FIRangeMap) {
2140 dbgs() << "fi#" << P.first;
2141 if (BadFIs.count(P.first))
2142 dbgs() << " (bad)";
2143 dbgs() << " RC: ";
2144 if (P.second.RC != nullptr)
2145 dbgs() << HRI.getRegClassName(P.second.RC) << '\n';
2146 else
2147 dbgs() << "<null>\n";
2148 for (auto &R : P.second.Map)
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00002149 dbgs() << " " << printMBBReference(*R.first) << " { " << R.second
2150 << "}\n";
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002151 }
2152 });
2153
2154 // When a slot is loaded from in a block without being stored to in the
2155 // same block, it is live-on-entry to this block. To avoid CFG analysis,
2156 // consider this slot to be live-on-exit from all blocks.
2157 SmallSet<int,4> LoxFIs;
2158
2159 std::map<MachineBasicBlock*,std::vector<int>> BlockFIMap;
2160
2161 for (auto &P : FIRangeMap) {
2162 // P = pair(FI, map: BB->RangeList)
2163 if (BadFIs.count(P.first))
2164 continue;
2165 for (auto &B : MF) {
2166 auto F = P.second.Map.find(&B);
2167 // F = pair(BB, RangeList)
2168 if (F == P.second.Map.end() || F->second.empty())
2169 continue;
2170 HexagonBlockRanges::IndexRange &IR = F->second.front();
2171 if (IR.start() == IndexType::Entry)
2172 LoxFIs.insert(P.first);
2173 BlockFIMap[&B].push_back(P.first);
2174 }
2175 }
2176
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002177 LLVM_DEBUG({
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002178 dbgs() << "Block-to-FI map (* -- live-on-exit):\n";
2179 for (auto &P : BlockFIMap) {
2180 auto &FIs = P.second;
2181 if (FIs.empty())
2182 continue;
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00002183 dbgs() << " " << printMBBReference(*P.first) << ": {";
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002184 for (auto I : FIs) {
2185 dbgs() << " fi#" << I;
2186 if (LoxFIs.count(I))
2187 dbgs() << '*';
2188 }
2189 dbgs() << " }\n";
2190 }
2191 });
2192
Krzysztof Parzyszekdc421642016-07-27 20:58:43 +00002193#ifndef NDEBUG
2194 bool HasOptLimit = SpillOptMax.getPosition();
2195#endif
2196
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002197 // eliminate loads, when all loads eliminated, eliminate all stores.
2198 for (auto &B : MF) {
2199 auto F = BlockIndexes.find(&B);
2200 assert(F != BlockIndexes.end());
2201 HexagonBlockRanges::InstrIndexMap &IM = F->second;
2202 HexagonBlockRanges::RegToRangeMap LM = HBR.computeLiveMap(IM);
2203 HexagonBlockRanges::RegToRangeMap DM = HBR.computeDeadMap(IM, LM);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002204 LLVM_DEBUG(dbgs() << printMBBReference(B) << " dead map\n"
2205 << HexagonBlockRanges::PrintRangeMap(DM, HRI));
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002206
2207 for (auto FI : BlockFIMap[&B]) {
2208 if (BadFIs.count(FI))
2209 continue;
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002210 LLVM_DEBUG(dbgs() << "Working on fi#" << FI << '\n');
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002211 HexagonBlockRanges::RangeList &RL = FIRangeMap[FI].Map[&B];
2212 for (auto &Range : RL) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002213 LLVM_DEBUG(dbgs() << "--Examining range:" << RL << '\n');
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002214 if (!IndexType::isInstr(Range.start()) ||
2215 !IndexType::isInstr(Range.end()))
2216 continue;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002217 MachineInstr &SI = *IM.getInstr(Range.start());
2218 MachineInstr &EI = *IM.getInstr(Range.end());
2219 assert(SI.mayStore() && "Unexpected start instruction");
2220 assert(EI.mayLoad() && "Unexpected end instruction");
2221 MachineOperand &SrcOp = SI.getOperand(2);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002222
2223 HexagonBlockRanges::RegisterRef SrcRR = { SrcOp.getReg(),
2224 SrcOp.getSubReg() };
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002225 auto *RC = HII.getRegClass(SI.getDesc(), 2, &HRI, MF);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002226 // The this-> is needed to unconfuse MSVC.
2227 unsigned FoundR = this->findPhysReg(MF, Range, IM, DM, RC);
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002228 LLVM_DEBUG(dbgs() << "Replacement reg:" << printReg(FoundR, &HRI)
2229 << '\n');
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002230 if (FoundR == 0)
2231 continue;
Krzysztof Parzyszekdc421642016-07-27 20:58:43 +00002232#ifndef NDEBUG
2233 if (HasOptLimit) {
2234 if (SpillOptCount >= SpillOptMax)
2235 return;
2236 SpillOptCount++;
2237 }
2238#endif
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002239
2240 // Generate the copy-in: "FoundR = COPY SrcR" at the store location.
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002241 MachineBasicBlock::iterator StartIt = SI.getIterator(), NextIt;
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002242 MachineInstr *CopyIn = nullptr;
2243 if (SrcRR.Reg != FoundR || SrcRR.Sub != 0) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002244 const DebugLoc &DL = SI.getDebugLoc();
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002245 CopyIn = BuildMI(B, StartIt, DL, HII.get(TargetOpcode::COPY), FoundR)
Diana Picus116bbab2017-01-13 09:58:52 +00002246 .add(SrcOp);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002247 }
2248
2249 ++StartIt;
2250 // Check if this is a last store and the FI is live-on-exit.
2251 if (LoxFIs.count(FI) && (&Range == &RL.back())) {
2252 // Update store's source register.
2253 if (unsigned SR = SrcOp.getSubReg())
2254 SrcOp.setReg(HRI.getSubReg(FoundR, SR));
2255 else
2256 SrcOp.setReg(FoundR);
2257 SrcOp.setSubReg(0);
2258 // We are keeping this register live.
2259 SrcOp.setIsKill(false);
2260 } else {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002261 B.erase(&SI);
2262 IM.replaceInstr(&SI, CopyIn);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002263 }
2264
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002265 auto EndIt = std::next(EI.getIterator());
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002266 for (auto It = StartIt; It != EndIt; It = NextIt) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002267 MachineInstr &MI = *It;
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002268 NextIt = std::next(It);
2269 int TFI;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002270 if (!HII.isLoadFromStackSlot(MI, TFI) || TFI != FI)
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002271 continue;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002272 unsigned DstR = MI.getOperand(0).getReg();
2273 assert(MI.getOperand(0).getSubReg() == 0);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002274 MachineInstr *CopyOut = nullptr;
2275 if (DstR != FoundR) {
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002276 DebugLoc DL = MI.getDebugLoc();
Krzysztof Parzyszek473d02d2017-09-14 12:06:40 +00002277 unsigned MemSize = HII.getMemAccessSize(MI);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002278 assert(HII.getAddrMode(MI) == HexagonII::BaseImmOffset);
2279 unsigned CopyOpc = TargetOpcode::COPY;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002280 if (HII.isSignExtendingLoad(MI))
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002281 CopyOpc = (MemSize == 1) ? Hexagon::A2_sxtb : Hexagon::A2_sxth;
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002282 else if (HII.isZeroExtendingLoad(MI))
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002283 CopyOpc = (MemSize == 1) ? Hexagon::A2_zxtb : Hexagon::A2_zxth;
2284 CopyOut = BuildMI(B, It, DL, HII.get(CopyOpc), DstR)
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002285 .addReg(FoundR, getKillRegState(&MI == &EI));
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002286 }
Krzysztof Parzyszekf0b34a52016-07-29 21:49:42 +00002287 IM.replaceInstr(&MI, CopyOut);
Krzysztof Parzyszek7793ddb2016-02-12 22:53:35 +00002288 B.erase(It);
2289 }
2290
2291 // Update the dead map.
2292 HexagonBlockRanges::RegisterRef FoundRR = { FoundR, 0 };
2293 for (auto RR : HexagonBlockRanges::expandToSubRegs(FoundRR, MRI, HRI))
2294 DM[RR].subtract(Range);
2295 } // for Range in range list
2296 }
2297 }
2298}
2299
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002300void HexagonFrameLowering::expandAlloca(MachineInstr *AI,
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002301 const HexagonInstrInfo &HII, unsigned SP, unsigned CF) const {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002302 MachineBasicBlock &MB = *AI->getParent();
2303 DebugLoc DL = AI->getDebugLoc();
2304 unsigned A = AI->getOperand(2).getImm();
2305
2306 // Have
2307 // Rd = alloca Rs, #A
2308 //
2309 // If Rs and Rd are different registers, use this sequence:
2310 // Rd = sub(r29, Rs)
2311 // r29 = sub(r29, Rs)
2312 // Rd = and(Rd, #-A) ; if necessary
2313 // r29 = and(r29, #-A) ; if necessary
2314 // Rd = add(Rd, #CF) ; CF size aligned to at most A
2315 // otherwise, do
2316 // Rd = sub(r29, Rs)
2317 // Rd = and(Rd, #-A) ; if necessary
2318 // r29 = Rd
2319 // Rd = add(Rd, #CF) ; CF size aligned to at most A
2320
2321 MachineOperand &RdOp = AI->getOperand(0);
2322 MachineOperand &RsOp = AI->getOperand(1);
2323 unsigned Rd = RdOp.getReg(), Rs = RsOp.getReg();
2324
2325 // Rd = sub(r29, Rs)
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002326 BuildMI(MB, AI, DL, HII.get(Hexagon::A2_sub), Rd)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002327 .addReg(SP)
2328 .addReg(Rs);
2329 if (Rs != Rd) {
2330 // r29 = sub(r29, Rs)
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002331 BuildMI(MB, AI, DL, HII.get(Hexagon::A2_sub), SP)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002332 .addReg(SP)
2333 .addReg(Rs);
2334 }
2335 if (A > 8) {
2336 // Rd = and(Rd, #-A)
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002337 BuildMI(MB, AI, DL, HII.get(Hexagon::A2_andir), Rd)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002338 .addReg(Rd)
2339 .addImm(-int64_t(A));
2340 if (Rs != Rd)
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002341 BuildMI(MB, AI, DL, HII.get(Hexagon::A2_andir), SP)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002342 .addReg(SP)
2343 .addImm(-int64_t(A));
2344 }
2345 if (Rs == Rd) {
2346 // r29 = Rd
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002347 BuildMI(MB, AI, DL, HII.get(TargetOpcode::COPY), SP)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002348 .addReg(Rd);
2349 }
2350 if (CF > 0) {
2351 // Rd = add(Rd, #CF)
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002352 BuildMI(MB, AI, DL, HII.get(Hexagon::A2_addi), Rd)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002353 .addReg(Rd)
2354 .addImm(CF);
2355 }
2356}
2357
2358bool HexagonFrameLowering::needsAligna(const MachineFunction &MF) const {
Matthias Braun941a7052016-07-28 18:40:00 +00002359 const MachineFrameInfo &MFI = MF.getFrameInfo();
2360 if (!MFI.hasVarSizedObjects())
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002361 return false;
Krzysztof Parzyszek71702172017-06-23 19:47:04 +00002362 unsigned MaxA = MFI.getMaxAlignment();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002363 if (MaxA <= getStackAlignment())
2364 return false;
2365 return true;
2366}
2367
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00002368const MachineInstr *HexagonFrameLowering::getAlignaInstr(
2369 const MachineFunction &MF) const {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002370 for (auto &B : MF)
2371 for (auto &I : B)
Krzysztof Parzyszek1d01a792016-08-16 18:08:40 +00002372 if (I.getOpcode() == Hexagon::PS_aligna)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002373 return &I;
2374 return nullptr;
2375}
2376
Krzysztof Parzyszeke8e754d2016-04-25 17:49:44 +00002377/// Adds all callee-saved registers as implicit uses or defs to the
2378/// instruction.
2379void HexagonFrameLowering::addCalleeSaveRegistersAsImpOperand(MachineInstr *MI,
2380 const CSIVect &CSI, bool IsDef, bool IsKill) const {
2381 // Add the callee-saved registers as implicit uses.
2382 for (auto &R : CSI)
2383 MI->addOperand(MachineOperand::CreateReg(R.getReg(), IsDef, true, IsKill));
2384}
2385
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002386/// Determine whether the callee-saved register saves and restores should
2387/// be generated via inline code. If this function returns "true", inline
2388/// code will be generated. If this function returns "false", additional
2389/// checks are performed, which may still lead to the inline code.
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +00002390bool HexagonFrameLowering::shouldInlineCSR(const MachineFunction &MF,
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002391 const CSIVect &CSI) const {
2392 if (MF.getInfo<HexagonMachineFunctionInfo>()->hasEHReturn())
2393 return true;
Krzysztof Parzyszekf67cd822017-07-11 17:11:54 +00002394 if (!hasFP(MF))
2395 return true;
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002396 if (!isOptSize(MF) && !isMinSize(MF))
2397 if (MF.getTarget().getOptLevel() > CodeGenOpt::Default)
2398 return true;
2399
2400 // Check if CSI only has double registers, and if the registers form
2401 // a contiguous block starting from D8.
2402 BitVector Regs(Hexagon::NUM_TARGET_REGS);
2403 for (unsigned i = 0, n = CSI.size(); i < n; ++i) {
2404 unsigned R = CSI[i].getReg();
2405 if (!Hexagon::DoubleRegsRegClass.contains(R))
2406 return true;
2407 Regs[R] = true;
2408 }
2409 int F = Regs.find_first();
2410 if (F != Hexagon::D8)
2411 return true;
2412 while (F >= 0) {
2413 int N = Regs.find_next(F);
2414 if (N >= 0 && N != F+1)
2415 return true;
2416 F = N;
2417 }
2418
2419 return false;
2420}
2421
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +00002422bool HexagonFrameLowering::useSpillFunction(const MachineFunction &MF,
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002423 const CSIVect &CSI) const {
2424 if (shouldInlineCSR(MF, CSI))
2425 return false;
2426 unsigned NumCSI = CSI.size();
2427 if (NumCSI <= 1)
2428 return false;
2429
2430 unsigned Threshold = isOptSize(MF) ? SpillFuncThresholdOs
2431 : SpillFuncThreshold;
2432 return Threshold < NumCSI;
2433}
2434
Krzysztof Parzyszek9eb75c42017-06-30 21:21:40 +00002435bool HexagonFrameLowering::useRestoreFunction(const MachineFunction &MF,
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002436 const CSIVect &CSI) const {
2437 if (shouldInlineCSR(MF, CSI))
2438 return false;
Krzysztof Parzyszekbb63f662016-03-28 14:52:21 +00002439 // The restore functions do a bit more than just restoring registers.
2440 // The non-returning versions will go back directly to the caller's
2441 // caller, others will clean up the stack frame in preparation for
2442 // a tail call. Using them can still save code size even if only one
2443 // register is getting restores. Make the decision based on -Oz:
2444 // using -Os will use inline restore for a single register.
2445 if (isMinSize(MF))
2446 return true;
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002447 unsigned NumCSI = CSI.size();
Krzysztof Parzyszekbb63f662016-03-28 14:52:21 +00002448 if (NumCSI <= 1)
2449 return false;
2450
Krzysztof Parzyszek876a19d2015-04-23 16:05:39 +00002451 unsigned Threshold = isOptSize(MF) ? SpillFuncThresholdOs-1
2452 : SpillFuncThreshold;
2453 return Threshold < NumCSI;
2454}
Krzysztof Parzyszekddafa2c2016-08-01 17:15:30 +00002455
Krzysztof Parzyszekddafa2c2016-08-01 17:15:30 +00002456bool HexagonFrameLowering::mayOverflowFrameOffset(MachineFunction &MF) const {
2457 unsigned StackSize = MF.getFrameInfo().estimateStackSize(MF);
2458 auto &HST = MF.getSubtarget<HexagonSubtarget>();
2459 // A fairly simplistic guess as to whether a potential load/store to a
Krzysztof Parzyszek69ffba42017-06-22 14:11:23 +00002460 // stack location could require an extra register.
2461 if (HST.useHVXOps() && StackSize > 256)
2462 return true;
2463
2464 // Check if the function has store-immediate instructions that access
2465 // the stack. Since the offset field is not extendable, if the stack
2466 // size exceeds the offset limit (6 bits, shifted), the stores will
2467 // require a new base register.
2468 bool HasImmStack = false;
2469 unsigned MinLS = ~0u; // Log_2 of the memory access size.
2470
2471 for (const MachineBasicBlock &B : MF) {
2472 for (const MachineInstr &MI : B) {
2473 unsigned LS = 0;
2474 switch (MI.getOpcode()) {
2475 case Hexagon::S4_storeirit_io:
2476 case Hexagon::S4_storeirif_io:
2477 case Hexagon::S4_storeiri_io:
2478 ++LS;
2479 LLVM_FALLTHROUGH;
2480 case Hexagon::S4_storeirht_io:
2481 case Hexagon::S4_storeirhf_io:
2482 case Hexagon::S4_storeirh_io:
2483 ++LS;
2484 LLVM_FALLTHROUGH;
2485 case Hexagon::S4_storeirbt_io:
2486 case Hexagon::S4_storeirbf_io:
2487 case Hexagon::S4_storeirb_io:
2488 if (MI.getOperand(0).isFI())
2489 HasImmStack = true;
2490 MinLS = std::min(MinLS, LS);
2491 break;
2492 }
2493 }
2494 }
2495
2496 if (HasImmStack)
2497 return !isUInt<6>(StackSize >> MinLS);
2498
Krzysztof Parzyszekddafa2c2016-08-01 17:15:30 +00002499 return false;
2500}