Sam Kolton | f51f4b8 | 2016-03-04 12:29:14 +0000 | [diff] [blame] | 1 | //===-- AMDGPUAsmParser.cpp - Parse SI asm to MCInst instructions ---------===// |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Benjamin Kramer | b3e8a6d | 2016-01-27 10:01:28 +0000 | [diff] [blame] | 10 | #include "AMDKernelCodeT.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 11 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 12 | #include "MCTargetDesc/AMDGPUTargetStreamer.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 13 | #include "SIDefines.h" |
Benjamin Kramer | b3e8a6d | 2016-01-27 10:01:28 +0000 | [diff] [blame] | 14 | #include "Utils/AMDGPUBaseInfo.h" |
Valery Pykhtin | dc11054 | 2016-03-06 20:25:36 +0000 | [diff] [blame] | 15 | #include "Utils/AMDKernelCodeTUtils.h" |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 16 | #include "Utils/AMDGPUAsmUtils.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/APFloat.h" |
Benjamin Kramer | b3e8a6d | 2016-01-27 10:01:28 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/STLExtras.h" |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/SmallBitVector.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/SmallString.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/StringSwitch.h" |
| 22 | #include "llvm/ADT/Twine.h" |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineValueType.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCContext.h" |
| 25 | #include "llvm/MC/MCExpr.h" |
| 26 | #include "llvm/MC/MCInst.h" |
| 27 | #include "llvm/MC/MCInstrInfo.h" |
| 28 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 29 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 30 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Benjamin Kramer | b3e8a6d | 2016-01-27 10:01:28 +0000 | [diff] [blame] | 31 | #include "llvm/MC/MCParser/MCTargetAsmParser.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 32 | #include "llvm/MC/MCRegisterInfo.h" |
| 33 | #include "llvm/MC/MCStreamer.h" |
| 34 | #include "llvm/MC/MCSubtargetInfo.h" |
Tom Stellard | 1e1b05d | 2015-11-06 11:45:14 +0000 | [diff] [blame] | 35 | #include "llvm/MC/MCSymbolELF.h" |
Benjamin Kramer | b3e8a6d | 2016-01-27 10:01:28 +0000 | [diff] [blame] | 36 | #include "llvm/Support/Debug.h" |
Tom Stellard | 1e1b05d | 2015-11-06 11:45:14 +0000 | [diff] [blame] | 37 | #include "llvm/Support/ELF.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 38 | #include "llvm/Support/SourceMgr.h" |
| 39 | #include "llvm/Support/TargetRegistry.h" |
| 40 | #include "llvm/Support/raw_ostream.h" |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 41 | #include "llvm/Support/MathExtras.h" |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 42 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 43 | using namespace llvm; |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 44 | using namespace llvm::AMDGPU; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 45 | |
| 46 | namespace { |
| 47 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 48 | class AMDGPUAsmParser; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 49 | struct OptionalOperand; |
| 50 | |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 51 | enum RegisterKind { IS_UNKNOWN, IS_VGPR, IS_SGPR, IS_TTMP, IS_SPECIAL }; |
| 52 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 53 | //===----------------------------------------------------------------------===// |
| 54 | // Operand |
| 55 | //===----------------------------------------------------------------------===// |
| 56 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 57 | class AMDGPUOperand : public MCParsedAsmOperand { |
| 58 | enum KindTy { |
| 59 | Token, |
| 60 | Immediate, |
| 61 | Register, |
| 62 | Expression |
| 63 | } Kind; |
| 64 | |
| 65 | SMLoc StartLoc, EndLoc; |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 66 | const AMDGPUAsmParser *AsmParser; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 67 | |
| 68 | public: |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 69 | AMDGPUOperand(enum KindTy Kind_, const AMDGPUAsmParser *AsmParser_) |
| 70 | : MCParsedAsmOperand(), Kind(Kind_), AsmParser(AsmParser_) {} |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 71 | |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 72 | typedef std::unique_ptr<AMDGPUOperand> Ptr; |
| 73 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 74 | struct Modifiers { |
Matt Arsenault | b55f620 | 2016-12-03 18:22:49 +0000 | [diff] [blame] | 75 | bool Abs = false; |
| 76 | bool Neg = false; |
| 77 | bool Sext = false; |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 78 | |
| 79 | bool hasFPModifiers() const { return Abs || Neg; } |
| 80 | bool hasIntModifiers() const { return Sext; } |
| 81 | bool hasModifiers() const { return hasFPModifiers() || hasIntModifiers(); } |
| 82 | |
| 83 | int64_t getFPModifiersOperand() const { |
| 84 | int64_t Operand = 0; |
| 85 | Operand |= Abs ? SISrcMods::ABS : 0; |
| 86 | Operand |= Neg ? SISrcMods::NEG : 0; |
| 87 | return Operand; |
| 88 | } |
| 89 | |
| 90 | int64_t getIntModifiersOperand() const { |
| 91 | int64_t Operand = 0; |
| 92 | Operand |= Sext ? SISrcMods::SEXT : 0; |
| 93 | return Operand; |
| 94 | } |
| 95 | |
| 96 | int64_t getModifiersOperand() const { |
| 97 | assert(!(hasFPModifiers() && hasIntModifiers()) |
| 98 | && "fp and int modifiers should not be used simultaneously"); |
| 99 | if (hasFPModifiers()) { |
| 100 | return getFPModifiersOperand(); |
| 101 | } else if (hasIntModifiers()) { |
| 102 | return getIntModifiersOperand(); |
| 103 | } else { |
| 104 | return 0; |
| 105 | } |
| 106 | } |
| 107 | |
| 108 | friend raw_ostream &operator <<(raw_ostream &OS, AMDGPUOperand::Modifiers Mods); |
| 109 | }; |
| 110 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 111 | enum ImmTy { |
| 112 | ImmTyNone, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 113 | ImmTyGDS, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 114 | ImmTyOffen, |
| 115 | ImmTyIdxen, |
| 116 | ImmTyAddr64, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 117 | ImmTyOffset, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 118 | ImmTyOffset0, |
| 119 | ImmTyOffset1, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 120 | ImmTyGLC, |
| 121 | ImmTySLC, |
| 122 | ImmTyTFE, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 123 | ImmTyClampSI, |
| 124 | ImmTyOModSI, |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 125 | ImmTyDppCtrl, |
| 126 | ImmTyDppRowMask, |
| 127 | ImmTyDppBankMask, |
| 128 | ImmTyDppBoundCtrl, |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 129 | ImmTySdwaDstSel, |
| 130 | ImmTySdwaSrc0Sel, |
| 131 | ImmTySdwaSrc1Sel, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 132 | ImmTySdwaDstUnused, |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 133 | ImmTyDMask, |
| 134 | ImmTyUNorm, |
| 135 | ImmTyDA, |
| 136 | ImmTyR128, |
| 137 | ImmTyLWE, |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 138 | ImmTyExpTgt, |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 139 | ImmTyExpCompr, |
| 140 | ImmTyExpVM, |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 141 | ImmTyHwreg, |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 142 | ImmTyOff, |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 143 | ImmTySendMsg, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 144 | }; |
| 145 | |
| 146 | struct TokOp { |
| 147 | const char *Data; |
| 148 | unsigned Length; |
| 149 | }; |
| 150 | |
| 151 | struct ImmOp { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 152 | int64_t Val; |
Matt Arsenault | 7f19298 | 2016-08-16 20:28:06 +0000 | [diff] [blame] | 153 | ImmTy Type; |
| 154 | bool IsFPImm; |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 155 | Modifiers Mods; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 156 | }; |
| 157 | |
| 158 | struct RegOp { |
Matt Arsenault | 7f19298 | 2016-08-16 20:28:06 +0000 | [diff] [blame] | 159 | unsigned RegNo; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 160 | bool IsForcedVOP3; |
Matt Arsenault | 7f19298 | 2016-08-16 20:28:06 +0000 | [diff] [blame] | 161 | Modifiers Mods; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 162 | }; |
| 163 | |
| 164 | union { |
| 165 | TokOp Tok; |
| 166 | ImmOp Imm; |
| 167 | RegOp Reg; |
| 168 | const MCExpr *Expr; |
| 169 | }; |
| 170 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 171 | bool isToken() const override { |
Tom Stellard | 8904970 | 2016-06-15 02:54:14 +0000 | [diff] [blame] | 172 | if (Kind == Token) |
| 173 | return true; |
| 174 | |
| 175 | if (Kind != Expression || !Expr) |
| 176 | return false; |
| 177 | |
| 178 | // When parsing operands, we can't always tell if something was meant to be |
| 179 | // a token, like 'gds', or an expression that references a global variable. |
| 180 | // In this case, we assume the string is an expression, and if we need to |
| 181 | // interpret is a token, then we treat the symbol name as the token. |
| 182 | return isa<MCSymbolRefExpr>(Expr); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 183 | } |
| 184 | |
| 185 | bool isImm() const override { |
| 186 | return Kind == Immediate; |
| 187 | } |
| 188 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 189 | bool isInlinableImm(MVT type) const; |
| 190 | bool isLiteralImm(MVT type) const; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 191 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 192 | bool isRegKind() const { |
| 193 | return Kind == Register; |
| 194 | } |
| 195 | |
| 196 | bool isReg() const override { |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 197 | return isRegKind() && !Reg.Mods.hasModifiers(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 198 | } |
| 199 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 200 | bool isRegOrImmWithInputMods(MVT type) const { |
| 201 | return isRegKind() || isInlinableImm(type); |
| 202 | } |
| 203 | |
| 204 | bool isRegOrImmWithInt32InputMods() const { |
| 205 | return isRegOrImmWithInputMods(MVT::i32); |
| 206 | } |
| 207 | |
| 208 | bool isRegOrImmWithInt64InputMods() const { |
| 209 | return isRegOrImmWithInputMods(MVT::i64); |
| 210 | } |
| 211 | |
| 212 | bool isRegOrImmWithFP32InputMods() const { |
| 213 | return isRegOrImmWithInputMods(MVT::f32); |
| 214 | } |
| 215 | |
| 216 | bool isRegOrImmWithFP64InputMods() const { |
| 217 | return isRegOrImmWithInputMods(MVT::f64); |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 218 | } |
| 219 | |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 220 | bool isVReg32OrOff() const { |
| 221 | return isOff() || isRegClass(AMDGPU::VGPR_32RegClassID); |
| 222 | } |
| 223 | |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 224 | bool isImmTy(ImmTy ImmT) const { |
| 225 | return isImm() && Imm.Type == ImmT; |
| 226 | } |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 227 | |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 228 | bool isImmModifier() const { |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 229 | return isImm() && Imm.Type != ImmTyNone; |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 230 | } |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 231 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 232 | bool isClampSI() const { return isImmTy(ImmTyClampSI); } |
| 233 | bool isOModSI() const { return isImmTy(ImmTyOModSI); } |
| 234 | bool isDMask() const { return isImmTy(ImmTyDMask); } |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 235 | bool isUNorm() const { return isImmTy(ImmTyUNorm); } |
| 236 | bool isDA() const { return isImmTy(ImmTyDA); } |
| 237 | bool isR128() const { return isImmTy(ImmTyUNorm); } |
| 238 | bool isLWE() const { return isImmTy(ImmTyLWE); } |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 239 | bool isOff() const { return isImmTy(ImmTyOff); } |
| 240 | bool isExpTgt() const { return isImmTy(ImmTyExpTgt); } |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 241 | bool isExpVM() const { return isImmTy(ImmTyExpVM); } |
| 242 | bool isExpCompr() const { return isImmTy(ImmTyExpCompr); } |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 243 | bool isOffen() const { return isImmTy(ImmTyOffen); } |
| 244 | bool isIdxen() const { return isImmTy(ImmTyIdxen); } |
| 245 | bool isAddr64() const { return isImmTy(ImmTyAddr64); } |
| 246 | bool isOffset() const { return isImmTy(ImmTyOffset) && isUInt<16>(getImm()); } |
| 247 | bool isOffset0() const { return isImmTy(ImmTyOffset0) && isUInt<16>(getImm()); } |
| 248 | bool isOffset1() const { return isImmTy(ImmTyOffset1) && isUInt<8>(getImm()); } |
Nikolay Haustov | ea8febd | 2016-03-01 08:34:43 +0000 | [diff] [blame] | 249 | bool isGDS() const { return isImmTy(ImmTyGDS); } |
| 250 | bool isGLC() const { return isImmTy(ImmTyGLC); } |
| 251 | bool isSLC() const { return isImmTy(ImmTySLC); } |
| 252 | bool isTFE() const { return isImmTy(ImmTyTFE); } |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 253 | bool isBankMask() const { return isImmTy(ImmTyDppBankMask); } |
| 254 | bool isRowMask() const { return isImmTy(ImmTyDppRowMask); } |
| 255 | bool isBoundCtrl() const { return isImmTy(ImmTyDppBoundCtrl); } |
| 256 | bool isSDWADstSel() const { return isImmTy(ImmTySdwaDstSel); } |
| 257 | bool isSDWASrc0Sel() const { return isImmTy(ImmTySdwaSrc0Sel); } |
| 258 | bool isSDWASrc1Sel() const { return isImmTy(ImmTySdwaSrc1Sel); } |
| 259 | bool isSDWADstUnused() const { return isImmTy(ImmTySdwaDstUnused); } |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 260 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 261 | bool isMod() const { |
| 262 | return isClampSI() || isOModSI(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 263 | } |
| 264 | |
| 265 | bool isRegOrImm() const { |
| 266 | return isReg() || isImm(); |
| 267 | } |
| 268 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 269 | bool isRegClass(unsigned RCID) const; |
| 270 | |
| 271 | bool isSCSrcB32() const { |
| 272 | return isRegClass(AMDGPU::SReg_32RegClassID) || isInlinableImm(MVT::i32); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 273 | } |
| 274 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 275 | bool isSCSrcB64() const { |
| 276 | return isRegClass(AMDGPU::SReg_64RegClassID) || isInlinableImm(MVT::i64); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 277 | } |
| 278 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 279 | bool isSCSrcF32() const { |
| 280 | return isRegClass(AMDGPU::SReg_32RegClassID) || isInlinableImm(MVT::f32); |
Tom Stellard | d93a34f | 2016-02-22 19:17:56 +0000 | [diff] [blame] | 281 | } |
| 282 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 283 | bool isSCSrcF64() const { |
| 284 | return isRegClass(AMDGPU::SReg_64RegClassID) || isInlinableImm(MVT::f64); |
Tom Stellard | d93a34f | 2016-02-22 19:17:56 +0000 | [diff] [blame] | 285 | } |
| 286 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 287 | bool isSSrcB32() const { |
| 288 | return isSCSrcB32() || isLiteralImm(MVT::i32) || isExpr(); |
| 289 | } |
| 290 | |
| 291 | bool isSSrcB64() const { |
Tom Stellard | d93a34f | 2016-02-22 19:17:56 +0000 | [diff] [blame] | 292 | // TODO: Find out how SALU supports extension of 32-bit literals to 64 bits. |
| 293 | // See isVSrc64(). |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 294 | return isSCSrcB64() || isLiteralImm(MVT::i64); |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 295 | } |
| 296 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 297 | bool isSSrcF32() const { |
| 298 | return isSCSrcB32() || isLiteralImm(MVT::f32) || isExpr(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 299 | } |
| 300 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 301 | bool isSSrcF64() const { |
| 302 | return isSCSrcB64() || isLiteralImm(MVT::f64); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 303 | } |
| 304 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 305 | bool isVCSrcB32() const { |
| 306 | return isRegClass(AMDGPU::VS_32RegClassID) || isInlinableImm(MVT::i32); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 307 | } |
| 308 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 309 | bool isVCSrcB64() const { |
| 310 | return isRegClass(AMDGPU::VS_64RegClassID) || isInlinableImm(MVT::i64); |
| 311 | } |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 312 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 313 | bool isVCSrcF32() const { |
| 314 | return isRegClass(AMDGPU::VS_32RegClassID) || isInlinableImm(MVT::f32); |
| 315 | } |
| 316 | |
| 317 | bool isVCSrcF64() const { |
| 318 | return isRegClass(AMDGPU::VS_64RegClassID) || isInlinableImm(MVT::f64); |
| 319 | } |
| 320 | |
| 321 | bool isVSrcB32() const { |
| 322 | return isVCSrcF32() || isLiteralImm(MVT::i32); |
| 323 | } |
| 324 | |
| 325 | bool isVSrcB64() const { |
| 326 | return isVCSrcF64() || isLiteralImm(MVT::i64); |
| 327 | } |
| 328 | |
| 329 | bool isVSrcF32() const { |
| 330 | return isVCSrcF32() || isLiteralImm(MVT::f32); |
| 331 | } |
| 332 | |
| 333 | bool isVSrcF64() const { |
| 334 | return isVCSrcF64() || isLiteralImm(MVT::f64); |
| 335 | } |
| 336 | |
| 337 | bool isKImmFP32() const { |
| 338 | return isLiteralImm(MVT::f32); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 339 | } |
| 340 | |
| 341 | bool isMem() const override { |
| 342 | return false; |
| 343 | } |
| 344 | |
| 345 | bool isExpr() const { |
| 346 | return Kind == Expression; |
| 347 | } |
| 348 | |
| 349 | bool isSoppBrTarget() const { |
| 350 | return isExpr() || isImm(); |
| 351 | } |
| 352 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 353 | bool isSWaitCnt() const; |
| 354 | bool isHwreg() const; |
| 355 | bool isSendMsg() const; |
Artem Tamazov | 54bfd54 | 2016-10-31 16:07:39 +0000 | [diff] [blame] | 356 | bool isSMRDOffset8() const; |
| 357 | bool isSMRDOffset20() const; |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 358 | bool isSMRDLiteralOffset() const; |
| 359 | bool isDPPCtrl() const; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 360 | bool isGPRIdxMode() const; |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 361 | |
Tom Stellard | 8904970 | 2016-06-15 02:54:14 +0000 | [diff] [blame] | 362 | StringRef getExpressionAsToken() const { |
| 363 | assert(isExpr()); |
| 364 | const MCSymbolRefExpr *S = cast<MCSymbolRefExpr>(Expr); |
| 365 | return S->getSymbol().getName(); |
| 366 | } |
| 367 | |
| 368 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 369 | StringRef getToken() const { |
Tom Stellard | 8904970 | 2016-06-15 02:54:14 +0000 | [diff] [blame] | 370 | assert(isToken()); |
| 371 | |
| 372 | if (Kind == Expression) |
| 373 | return getExpressionAsToken(); |
| 374 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 375 | return StringRef(Tok.Data, Tok.Length); |
| 376 | } |
| 377 | |
| 378 | int64_t getImm() const { |
| 379 | assert(isImm()); |
| 380 | return Imm.Val; |
| 381 | } |
| 382 | |
| 383 | enum ImmTy getImmTy() const { |
| 384 | assert(isImm()); |
| 385 | return Imm.Type; |
| 386 | } |
| 387 | |
| 388 | unsigned getReg() const override { |
| 389 | return Reg.RegNo; |
| 390 | } |
| 391 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 392 | SMLoc getStartLoc() const override { |
| 393 | return StartLoc; |
| 394 | } |
| 395 | |
Peter Collingbourne | 0da8630 | 2016-10-10 22:49:37 +0000 | [diff] [blame] | 396 | SMLoc getEndLoc() const override { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 397 | return EndLoc; |
| 398 | } |
| 399 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 400 | Modifiers getModifiers() const { |
| 401 | assert(isRegKind() || isImmTy(ImmTyNone)); |
| 402 | return isRegKind() ? Reg.Mods : Imm.Mods; |
| 403 | } |
| 404 | |
| 405 | void setModifiers(Modifiers Mods) { |
| 406 | assert(isRegKind() || isImmTy(ImmTyNone)); |
| 407 | if (isRegKind()) |
| 408 | Reg.Mods = Mods; |
| 409 | else |
| 410 | Imm.Mods = Mods; |
| 411 | } |
| 412 | |
| 413 | bool hasModifiers() const { |
| 414 | return getModifiers().hasModifiers(); |
| 415 | } |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 416 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 417 | bool hasFPModifiers() const { |
| 418 | return getModifiers().hasFPModifiers(); |
| 419 | } |
| 420 | |
| 421 | bool hasIntModifiers() const { |
| 422 | return getModifiers().hasIntModifiers(); |
| 423 | } |
| 424 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 425 | void addImmOperands(MCInst &Inst, unsigned N, bool ApplyModifiers = true) const; |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 426 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 427 | void addLiteralImmOperand(MCInst &Inst, int64_t Val) const; |
| 428 | |
| 429 | void addKImmFP32Operands(MCInst &Inst, unsigned N) const; |
| 430 | |
| 431 | void addRegOperands(MCInst &Inst, unsigned N) const; |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 432 | |
| 433 | void addRegOrImmOperands(MCInst &Inst, unsigned N) const { |
| 434 | if (isRegKind()) |
| 435 | addRegOperands(Inst, N); |
Tom Stellard | 8904970 | 2016-06-15 02:54:14 +0000 | [diff] [blame] | 436 | else if (isExpr()) |
| 437 | Inst.addOperand(MCOperand::createExpr(Expr)); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 438 | else |
| 439 | addImmOperands(Inst, N); |
| 440 | } |
| 441 | |
| 442 | void addRegOrImmWithInputModsOperands(MCInst &Inst, unsigned N) const { |
| 443 | Modifiers Mods = getModifiers(); |
| 444 | Inst.addOperand(MCOperand::createImm(Mods.getModifiersOperand())); |
| 445 | if (isRegKind()) { |
| 446 | addRegOperands(Inst, N); |
| 447 | } else { |
| 448 | addImmOperands(Inst, N, false); |
| 449 | } |
| 450 | } |
| 451 | |
| 452 | void addRegOrImmWithFPInputModsOperands(MCInst &Inst, unsigned N) const { |
| 453 | assert(!hasIntModifiers()); |
| 454 | addRegOrImmWithInputModsOperands(Inst, N); |
| 455 | } |
| 456 | |
| 457 | void addRegOrImmWithIntInputModsOperands(MCInst &Inst, unsigned N) const { |
| 458 | assert(!hasFPModifiers()); |
| 459 | addRegOrImmWithInputModsOperands(Inst, N); |
| 460 | } |
| 461 | |
| 462 | void addSoppBrTargetOperands(MCInst &Inst, unsigned N) const { |
| 463 | if (isImm()) |
| 464 | addImmOperands(Inst, N); |
| 465 | else { |
| 466 | assert(isExpr()); |
| 467 | Inst.addOperand(MCOperand::createExpr(Expr)); |
| 468 | } |
| 469 | } |
| 470 | |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 471 | static void printImmTy(raw_ostream& OS, ImmTy Type) { |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 472 | switch (Type) { |
| 473 | case ImmTyNone: OS << "None"; break; |
| 474 | case ImmTyGDS: OS << "GDS"; break; |
| 475 | case ImmTyOffen: OS << "Offen"; break; |
| 476 | case ImmTyIdxen: OS << "Idxen"; break; |
| 477 | case ImmTyAddr64: OS << "Addr64"; break; |
| 478 | case ImmTyOffset: OS << "Offset"; break; |
| 479 | case ImmTyOffset0: OS << "Offset0"; break; |
| 480 | case ImmTyOffset1: OS << "Offset1"; break; |
| 481 | case ImmTyGLC: OS << "GLC"; break; |
| 482 | case ImmTySLC: OS << "SLC"; break; |
| 483 | case ImmTyTFE: OS << "TFE"; break; |
| 484 | case ImmTyClampSI: OS << "ClampSI"; break; |
| 485 | case ImmTyOModSI: OS << "OModSI"; break; |
| 486 | case ImmTyDppCtrl: OS << "DppCtrl"; break; |
| 487 | case ImmTyDppRowMask: OS << "DppRowMask"; break; |
| 488 | case ImmTyDppBankMask: OS << "DppBankMask"; break; |
| 489 | case ImmTyDppBoundCtrl: OS << "DppBoundCtrl"; break; |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 490 | case ImmTySdwaDstSel: OS << "SdwaDstSel"; break; |
| 491 | case ImmTySdwaSrc0Sel: OS << "SdwaSrc0Sel"; break; |
| 492 | case ImmTySdwaSrc1Sel: OS << "SdwaSrc1Sel"; break; |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 493 | case ImmTySdwaDstUnused: OS << "SdwaDstUnused"; break; |
| 494 | case ImmTyDMask: OS << "DMask"; break; |
| 495 | case ImmTyUNorm: OS << "UNorm"; break; |
| 496 | case ImmTyDA: OS << "DA"; break; |
| 497 | case ImmTyR128: OS << "R128"; break; |
| 498 | case ImmTyLWE: OS << "LWE"; break; |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 499 | case ImmTyOff: OS << "Off"; break; |
| 500 | case ImmTyExpTgt: OS << "ExpTgt"; break; |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 501 | case ImmTyExpCompr: OS << "ExpCompr"; break; |
| 502 | case ImmTyExpVM: OS << "ExpVM"; break; |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 503 | case ImmTyHwreg: OS << "Hwreg"; break; |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 504 | case ImmTySendMsg: OS << "SendMsg"; break; |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 505 | } |
| 506 | } |
| 507 | |
Matt Arsenault | cbd7537 | 2015-08-08 00:41:51 +0000 | [diff] [blame] | 508 | void print(raw_ostream &OS) const override { |
| 509 | switch (Kind) { |
| 510 | case Register: |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 511 | OS << "<register " << getReg() << " mods: " << Reg.Mods << '>'; |
Matt Arsenault | cbd7537 | 2015-08-08 00:41:51 +0000 | [diff] [blame] | 512 | break; |
| 513 | case Immediate: |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 514 | OS << '<' << getImm(); |
| 515 | if (getImmTy() != ImmTyNone) { |
| 516 | OS << " type: "; printImmTy(OS, getImmTy()); |
| 517 | } |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 518 | OS << " mods: " << Imm.Mods << '>'; |
Matt Arsenault | cbd7537 | 2015-08-08 00:41:51 +0000 | [diff] [blame] | 519 | break; |
| 520 | case Token: |
| 521 | OS << '\'' << getToken() << '\''; |
| 522 | break; |
| 523 | case Expression: |
| 524 | OS << "<expr " << *Expr << '>'; |
| 525 | break; |
| 526 | } |
| 527 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 528 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 529 | static AMDGPUOperand::Ptr CreateImm(const AMDGPUAsmParser *AsmParser, |
| 530 | int64_t Val, SMLoc Loc, |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 531 | enum ImmTy Type = ImmTyNone, |
| 532 | bool IsFPImm = false) { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 533 | auto Op = llvm::make_unique<AMDGPUOperand>(Immediate, AsmParser); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 534 | Op->Imm.Val = Val; |
| 535 | Op->Imm.IsFPImm = IsFPImm; |
| 536 | Op->Imm.Type = Type; |
Matt Arsenault | b55f620 | 2016-12-03 18:22:49 +0000 | [diff] [blame] | 537 | Op->Imm.Mods = Modifiers(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 538 | Op->StartLoc = Loc; |
| 539 | Op->EndLoc = Loc; |
| 540 | return Op; |
| 541 | } |
| 542 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 543 | static AMDGPUOperand::Ptr CreateToken(const AMDGPUAsmParser *AsmParser, |
| 544 | StringRef Str, SMLoc Loc, |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 545 | bool HasExplicitEncodingSize = true) { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 546 | auto Res = llvm::make_unique<AMDGPUOperand>(Token, AsmParser); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 547 | Res->Tok.Data = Str.data(); |
| 548 | Res->Tok.Length = Str.size(); |
| 549 | Res->StartLoc = Loc; |
| 550 | Res->EndLoc = Loc; |
| 551 | return Res; |
| 552 | } |
| 553 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 554 | static AMDGPUOperand::Ptr CreateReg(const AMDGPUAsmParser *AsmParser, |
| 555 | unsigned RegNo, SMLoc S, |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 556 | SMLoc E, |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 557 | bool ForceVOP3) { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 558 | auto Op = llvm::make_unique<AMDGPUOperand>(Register, AsmParser); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 559 | Op->Reg.RegNo = RegNo; |
Matt Arsenault | b55f620 | 2016-12-03 18:22:49 +0000 | [diff] [blame] | 560 | Op->Reg.Mods = Modifiers(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 561 | Op->Reg.IsForcedVOP3 = ForceVOP3; |
| 562 | Op->StartLoc = S; |
| 563 | Op->EndLoc = E; |
| 564 | return Op; |
| 565 | } |
| 566 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 567 | static AMDGPUOperand::Ptr CreateExpr(const AMDGPUAsmParser *AsmParser, |
| 568 | const class MCExpr *Expr, SMLoc S) { |
| 569 | auto Op = llvm::make_unique<AMDGPUOperand>(Expression, AsmParser); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 570 | Op->Expr = Expr; |
| 571 | Op->StartLoc = S; |
| 572 | Op->EndLoc = S; |
| 573 | return Op; |
| 574 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 575 | }; |
| 576 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 577 | raw_ostream &operator <<(raw_ostream &OS, AMDGPUOperand::Modifiers Mods) { |
| 578 | OS << "abs:" << Mods.Abs << " neg: " << Mods.Neg << " sext:" << Mods.Sext; |
| 579 | return OS; |
| 580 | } |
| 581 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 582 | //===----------------------------------------------------------------------===// |
| 583 | // AsmParser |
| 584 | //===----------------------------------------------------------------------===// |
| 585 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 586 | class AMDGPUAsmParser : public MCTargetAsmParser { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 587 | const MCInstrInfo &MII; |
| 588 | MCAsmParser &Parser; |
| 589 | |
| 590 | unsigned ForcedEncodingSize; |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 591 | bool ForcedDPP; |
| 592 | bool ForcedSDWA; |
Matt Arsenault | 68802d3 | 2015-11-05 03:11:27 +0000 | [diff] [blame] | 593 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 594 | /// @name Auto-generated Match Functions |
| 595 | /// { |
| 596 | |
| 597 | #define GET_ASSEMBLER_HEADER |
| 598 | #include "AMDGPUGenAsmMatcher.inc" |
| 599 | |
| 600 | /// } |
| 601 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 602 | private: |
| 603 | bool ParseDirectiveMajorMinor(uint32_t &Major, uint32_t &Minor); |
| 604 | bool ParseDirectiveHSACodeObjectVersion(); |
| 605 | bool ParseDirectiveHSACodeObjectISA(); |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 606 | bool ParseAMDKernelCodeTValue(StringRef ID, amd_kernel_code_t &Header); |
| 607 | bool ParseDirectiveAMDKernelCodeT(); |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 608 | bool ParseSectionDirectiveHSAText(); |
Matt Arsenault | 68802d3 | 2015-11-05 03:11:27 +0000 | [diff] [blame] | 609 | bool subtargetHasRegister(const MCRegisterInfo &MRI, unsigned RegNo) const; |
Tom Stellard | 1e1b05d | 2015-11-06 11:45:14 +0000 | [diff] [blame] | 610 | bool ParseDirectiveAMDGPUHsaKernel(); |
Tom Stellard | 00f2f91 | 2015-12-02 19:47:57 +0000 | [diff] [blame] | 611 | bool ParseDirectiveAMDGPUHsaModuleGlobal(); |
| 612 | bool ParseDirectiveAMDGPUHsaProgramGlobal(); |
| 613 | bool ParseSectionDirectiveHSADataGlobalAgent(); |
| 614 | bool ParseSectionDirectiveHSADataGlobalProgram(); |
Tom Stellard | 9760f03 | 2015-12-03 03:34:32 +0000 | [diff] [blame] | 615 | bool ParseSectionDirectiveHSARodataReadonlyAgent(); |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 616 | bool AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind, unsigned Reg1, unsigned RegNum); |
| 617 | bool ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth); |
Artem Tamazov | 8ce1f71 | 2016-05-19 12:22:39 +0000 | [diff] [blame] | 618 | void cvtMubufImpl(MCInst &Inst, const OperandVector &Operands, bool IsAtomic, bool IsAtomicReturn); |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 619 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 620 | public: |
Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 621 | enum AMDGPUMatchResultTy { |
| 622 | Match_PreferE32 = FIRST_TARGET_MATCH_RESULT_TY |
| 623 | }; |
| 624 | |
Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 625 | AMDGPUAsmParser(const MCSubtargetInfo &STI, MCAsmParser &_Parser, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 626 | const MCInstrInfo &MII, |
| 627 | const MCTargetOptions &Options) |
Akira Hatanaka | bd9fc28 | 2015-11-14 05:20:05 +0000 | [diff] [blame] | 628 | : MCTargetAsmParser(Options, STI), MII(MII), Parser(_Parser), |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 629 | ForcedEncodingSize(0), |
| 630 | ForcedDPP(false), |
| 631 | ForcedSDWA(false) { |
Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 632 | MCAsmParserExtension::Initialize(Parser); |
| 633 | |
Akira Hatanaka | bd9fc28 | 2015-11-14 05:20:05 +0000 | [diff] [blame] | 634 | if (getSTI().getFeatureBits().none()) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 635 | // Set default features. |
Akira Hatanaka | b11ef08 | 2015-11-14 06:35:56 +0000 | [diff] [blame] | 636 | copySTI().ToggleFeature("SOUTHERN_ISLANDS"); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 637 | } |
| 638 | |
Akira Hatanaka | bd9fc28 | 2015-11-14 05:20:05 +0000 | [diff] [blame] | 639 | setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits())); |
Artem Tamazov | 1709136 | 2016-06-14 15:03:59 +0000 | [diff] [blame] | 640 | |
| 641 | { |
| 642 | // TODO: make those pre-defined variables read-only. |
| 643 | // Currently there is none suitable machinery in the core llvm-mc for this. |
| 644 | // MCSymbol::isRedefinable is intended for another purpose, and |
| 645 | // AsmParser::parseDirectiveSet() cannot be specialized for specific target. |
| 646 | AMDGPU::IsaVersion Isa = AMDGPU::getIsaVersion(getSTI().getFeatureBits()); |
| 647 | MCContext &Ctx = getContext(); |
| 648 | MCSymbol *Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_major")); |
| 649 | Sym->setVariableValue(MCConstantExpr::create(Isa.Major, Ctx)); |
| 650 | Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_minor")); |
| 651 | Sym->setVariableValue(MCConstantExpr::create(Isa.Minor, Ctx)); |
| 652 | Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_stepping")); |
| 653 | Sym->setVariableValue(MCConstantExpr::create(Isa.Stepping, Ctx)); |
| 654 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 655 | } |
| 656 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 657 | bool isSI() const { |
| 658 | return AMDGPU::isSI(getSTI()); |
| 659 | } |
| 660 | |
| 661 | bool isCI() const { |
| 662 | return AMDGPU::isCI(getSTI()); |
| 663 | } |
| 664 | |
| 665 | bool isVI() const { |
| 666 | return AMDGPU::isVI(getSTI()); |
| 667 | } |
| 668 | |
| 669 | bool hasSGPR102_SGPR103() const { |
| 670 | return !isVI(); |
| 671 | } |
| 672 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 673 | AMDGPUTargetStreamer &getTargetStreamer() { |
| 674 | MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer(); |
| 675 | return static_cast<AMDGPUTargetStreamer &>(TS); |
| 676 | } |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 677 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 678 | const MCRegisterInfo *getMRI() const { |
| 679 | // We need this const_cast because for some reason getContext() is not const |
| 680 | // in MCAsmParser. |
| 681 | return const_cast<AMDGPUAsmParser*>(this)->getContext().getRegisterInfo(); |
| 682 | } |
| 683 | |
| 684 | const MCInstrInfo *getMII() const { |
| 685 | return &MII; |
| 686 | } |
| 687 | |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 688 | void setForcedEncodingSize(unsigned Size) { ForcedEncodingSize = Size; } |
| 689 | void setForcedDPP(bool ForceDPP_) { ForcedDPP = ForceDPP_; } |
| 690 | void setForcedSDWA(bool ForceSDWA_) { ForcedSDWA = ForceSDWA_; } |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 691 | |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 692 | unsigned getForcedEncodingSize() const { return ForcedEncodingSize; } |
| 693 | bool isForcedVOP3() const { return ForcedEncodingSize == 64; } |
| 694 | bool isForcedDPP() const { return ForcedDPP; } |
| 695 | bool isForcedSDWA() const { return ForcedSDWA; } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 696 | |
Valery Pykhtin | 0f97f17 | 2016-03-14 07:43:42 +0000 | [diff] [blame] | 697 | std::unique_ptr<AMDGPUOperand> parseRegister(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 698 | bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override; |
| 699 | unsigned checkTargetMatchPredicate(MCInst &Inst) override; |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 700 | unsigned validateTargetOperandClass(MCParsedAsmOperand &Op, |
| 701 | unsigned Kind) override; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 702 | bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode, |
| 703 | OperandVector &Operands, MCStreamer &Out, |
| 704 | uint64_t &ErrorInfo, |
| 705 | bool MatchingInlineAsm) override; |
| 706 | bool ParseDirective(AsmToken DirectiveID) override; |
| 707 | OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Mnemonic); |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 708 | StringRef parseMnemonicSuffix(StringRef Name); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 709 | bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name, |
| 710 | SMLoc NameLoc, OperandVector &Operands) override; |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 711 | //bool ProcessInstruction(MCInst &Inst); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 712 | |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 713 | OperandMatchResultTy parseIntWithPrefix(const char *Prefix, int64_t &Int); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 714 | OperandMatchResultTy parseIntWithPrefix(const char *Prefix, |
| 715 | OperandVector &Operands, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 716 | enum AMDGPUOperand::ImmTy ImmTy = AMDGPUOperand::ImmTyNone, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 717 | bool (*ConvertResult)(int64_t&) = 0); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 718 | OperandMatchResultTy parseNamedBit(const char *Name, OperandVector &Operands, |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 719 | enum AMDGPUOperand::ImmTy ImmTy = AMDGPUOperand::ImmTyNone); |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 720 | OperandMatchResultTy parseStringWithPrefix(StringRef Prefix, StringRef &Value); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 721 | |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 722 | OperandMatchResultTy parseImm(OperandVector &Operands); |
| 723 | OperandMatchResultTy parseRegOrImm(OperandVector &Operands); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 724 | OperandMatchResultTy parseRegOrImmWithFPInputMods(OperandVector &Operands); |
| 725 | OperandMatchResultTy parseRegOrImmWithIntInputMods(OperandVector &Operands); |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 726 | OperandMatchResultTy parseVReg32OrOff(OperandVector &Operands); |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 727 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 728 | void cvtDSOffset01(MCInst &Inst, const OperandVector &Operands); |
| 729 | void cvtDS(MCInst &Inst, const OperandVector &Operands); |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 730 | void cvtExp(MCInst &Inst, const OperandVector &Operands); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 731 | |
| 732 | bool parseCnt(int64_t &IntVal); |
| 733 | OperandMatchResultTy parseSWaitCntOps(OperandVector &Operands); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 734 | OperandMatchResultTy parseHwreg(OperandVector &Operands); |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 735 | |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 736 | private: |
| 737 | struct OperandInfoTy { |
| 738 | int64_t Id; |
| 739 | bool IsSymbolic; |
| 740 | OperandInfoTy(int64_t Id_) : Id(Id_), IsSymbolic(false) { } |
| 741 | }; |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 742 | |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 743 | bool parseSendMsgConstruct(OperandInfoTy &Msg, OperandInfoTy &Operation, int64_t &StreamId); |
| 744 | bool parseHwregConstruct(OperandInfoTy &HwReg, int64_t &Offset, int64_t &Width); |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 745 | |
| 746 | void errorExpTgt(); |
| 747 | OperandMatchResultTy parseExpTgtImpl(StringRef Str, uint8_t &Val); |
| 748 | |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 749 | public: |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 750 | OperandMatchResultTy parseOptionalOperand(OperandVector &Operands); |
| 751 | |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 752 | OperandMatchResultTy parseExpTgt(OperandVector &Operands); |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 753 | OperandMatchResultTy parseSendMsgOp(OperandVector &Operands); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 754 | OperandMatchResultTy parseSOppBrTarget(OperandVector &Operands); |
| 755 | |
Artem Tamazov | 8ce1f71 | 2016-05-19 12:22:39 +0000 | [diff] [blame] | 756 | void cvtMubuf(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, false, false); } |
| 757 | void cvtMubufAtomic(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, true, false); } |
| 758 | void cvtMubufAtomicReturn(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, true, true); } |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 759 | AMDGPUOperand::Ptr defaultGLC() const; |
| 760 | AMDGPUOperand::Ptr defaultSLC() const; |
| 761 | AMDGPUOperand::Ptr defaultTFE() const; |
| 762 | |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 763 | AMDGPUOperand::Ptr defaultDMask() const; |
| 764 | AMDGPUOperand::Ptr defaultUNorm() const; |
| 765 | AMDGPUOperand::Ptr defaultDA() const; |
| 766 | AMDGPUOperand::Ptr defaultR128() const; |
| 767 | AMDGPUOperand::Ptr defaultLWE() const; |
Artem Tamazov | 54bfd54 | 2016-10-31 16:07:39 +0000 | [diff] [blame] | 768 | AMDGPUOperand::Ptr defaultSMRDOffset8() const; |
| 769 | AMDGPUOperand::Ptr defaultSMRDOffset20() const; |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 770 | AMDGPUOperand::Ptr defaultSMRDLiteralOffset() const; |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 771 | AMDGPUOperand::Ptr defaultExpTgt() const; |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 772 | AMDGPUOperand::Ptr defaultExpCompr() const; |
| 773 | AMDGPUOperand::Ptr defaultExpVM() const; |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 774 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 775 | OperandMatchResultTy parseOModOperand(OperandVector &Operands); |
| 776 | |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 777 | void cvtId(MCInst &Inst, const OperandVector &Operands); |
| 778 | void cvtVOP3_2_mod(MCInst &Inst, const OperandVector &Operands); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 779 | void cvtVOP3(MCInst &Inst, const OperandVector &Operands); |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 780 | |
| 781 | void cvtMIMG(MCInst &Inst, const OperandVector &Operands); |
Nikolay Haustov | 5bf46ac1 | 2016-03-04 10:39:50 +0000 | [diff] [blame] | 782 | void cvtMIMGAtomic(MCInst &Inst, const OperandVector &Operands); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 783 | |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 784 | OperandMatchResultTy parseDPPCtrl(OperandVector &Operands); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 785 | AMDGPUOperand::Ptr defaultRowMask() const; |
| 786 | AMDGPUOperand::Ptr defaultBankMask() const; |
| 787 | AMDGPUOperand::Ptr defaultBoundCtrl() const; |
| 788 | void cvtDPP(MCInst &Inst, const OperandVector &Operands); |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 789 | |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 790 | OperandMatchResultTy parseSDWASel(OperandVector &Operands, StringRef Prefix, |
| 791 | AMDGPUOperand::ImmTy Type); |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 792 | OperandMatchResultTy parseSDWADstUnused(OperandVector &Operands); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 793 | void cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands); |
| 794 | void cvtSdwaVOP2(MCInst &Inst, const OperandVector &Operands); |
Sam Kolton | 5196b88 | 2016-07-01 09:59:21 +0000 | [diff] [blame] | 795 | void cvtSdwaVOPC(MCInst &Inst, const OperandVector &Operands); |
| 796 | void cvtSDWA(MCInst &Inst, const OperandVector &Operands, |
| 797 | uint64_t BasicInstType); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 798 | }; |
| 799 | |
| 800 | struct OptionalOperand { |
| 801 | const char *Name; |
| 802 | AMDGPUOperand::ImmTy Type; |
| 803 | bool IsBit; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 804 | bool (*ConvertResult)(int64_t&); |
| 805 | }; |
| 806 | |
Matt Arsenault | c7f28a5 | 2016-12-05 22:07:21 +0000 | [diff] [blame^] | 807 | // May be called with integer type with equivalent bitwidth. |
| 808 | static const fltSemantics *getFltSemantics(MVT VT) { |
| 809 | switch (VT.getSizeInBits()) { |
| 810 | case 32: |
| 811 | return &APFloat::IEEEsingle; |
| 812 | case 64: |
| 813 | return &APFloat::IEEEdouble; |
| 814 | case 16: |
| 815 | return &APFloat::IEEEhalf; |
| 816 | default: |
| 817 | llvm_unreachable("unsupported fp type"); |
| 818 | } |
| 819 | } |
| 820 | |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 821 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 822 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 823 | //===----------------------------------------------------------------------===// |
| 824 | // Operand |
| 825 | //===----------------------------------------------------------------------===// |
| 826 | |
Matt Arsenault | c7f28a5 | 2016-12-05 22:07:21 +0000 | [diff] [blame^] | 827 | static bool canLosslesslyConvertToFPType(APFloat &FPLiteral, MVT VT) { |
| 828 | bool Lost; |
| 829 | |
| 830 | // Convert literal to single precision |
| 831 | APFloat::opStatus Status = FPLiteral.convert(*getFltSemantics(VT), |
| 832 | APFloat::rmNearestTiesToEven, |
| 833 | &Lost); |
| 834 | // We allow precision lost but not overflow or underflow |
| 835 | if (Status != APFloat::opOK && |
| 836 | Lost && |
| 837 | ((Status & APFloat::opOverflow) != 0 || |
| 838 | (Status & APFloat::opUnderflow) != 0)) { |
| 839 | return false; |
| 840 | } |
| 841 | |
| 842 | return true; |
| 843 | } |
| 844 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 845 | bool AMDGPUOperand::isInlinableImm(MVT type) const { |
| 846 | if (!isImmTy(ImmTyNone)) { |
| 847 | // Only plain immediates are inlinable (e.g. "clamp" attribute is not) |
| 848 | return false; |
| 849 | } |
| 850 | // TODO: We should avoid using host float here. It would be better to |
| 851 | // check the float bit values which is what a few other places do. |
| 852 | // We've had bot failures before due to weird NaN support on mips hosts. |
| 853 | |
| 854 | APInt Literal(64, Imm.Val); |
| 855 | |
| 856 | if (Imm.IsFPImm) { // We got fp literal token |
| 857 | if (type == MVT::f64 || type == MVT::i64) { // Expected 64-bit operand |
| 858 | return AMDGPU::isInlinableLiteral64(Imm.Val, AsmParser->isVI()); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 859 | } |
Matt Arsenault | c7f28a5 | 2016-12-05 22:07:21 +0000 | [diff] [blame^] | 860 | |
| 861 | APFloat FPLiteral(APFloat::IEEEdouble, APInt(64, Imm.Val)); |
| 862 | if (!canLosslesslyConvertToFPType(FPLiteral, type)) |
| 863 | return false; |
| 864 | |
| 865 | // Check if single precision literal is inlinable |
| 866 | return AMDGPU::isInlinableLiteral32( |
| 867 | static_cast<int32_t>(FPLiteral.bitcastToAPInt().getZExtValue()), |
| 868 | AsmParser->isVI()); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 869 | } |
Matt Arsenault | c7f28a5 | 2016-12-05 22:07:21 +0000 | [diff] [blame^] | 870 | |
| 871 | |
| 872 | // We got int literal token. |
| 873 | if (type == MVT::f64 || type == MVT::i64) { // Expected 64-bit operand |
| 874 | return AMDGPU::isInlinableLiteral64(Imm.Val, AsmParser->isVI()); |
| 875 | } |
| 876 | |
| 877 | return AMDGPU::isInlinableLiteral32( |
| 878 | static_cast<int32_t>(Literal.getLoBits(32).getZExtValue()), |
| 879 | AsmParser->isVI()); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 880 | } |
| 881 | |
| 882 | bool AMDGPUOperand::isLiteralImm(MVT type) const { |
| 883 | // Check that this imediate can be added as literal |
| 884 | if (!isImmTy(ImmTyNone)) { |
| 885 | return false; |
| 886 | } |
| 887 | |
Matt Arsenault | c7f28a5 | 2016-12-05 22:07:21 +0000 | [diff] [blame^] | 888 | if (!Imm.IsFPImm) { |
| 889 | // We got int literal token. |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 890 | |
Matt Arsenault | c7f28a5 | 2016-12-05 22:07:21 +0000 | [diff] [blame^] | 891 | // FIXME: 64-bit operands can zero extend, sign extend, or pad zeroes for FP |
| 892 | // types. |
| 893 | return isUInt<32>(Imm.Val) || isInt<32>(Imm.Val); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 894 | } |
Matt Arsenault | c7f28a5 | 2016-12-05 22:07:21 +0000 | [diff] [blame^] | 895 | |
| 896 | // We got fp literal token |
| 897 | if (type == MVT::f64) { // Expected 64-bit fp operand |
| 898 | // We would set low 64-bits of literal to zeroes but we accept this literals |
| 899 | return true; |
| 900 | } |
| 901 | |
| 902 | if (type == MVT::i64) { // Expected 64-bit int operand |
| 903 | // We don't allow fp literals in 64-bit integer instructions. It is |
| 904 | // unclear how we should encode them. |
| 905 | return false; |
| 906 | } |
| 907 | |
| 908 | APFloat FPLiteral(APFloat::IEEEdouble, APInt(64, Imm.Val)); |
| 909 | return canLosslesslyConvertToFPType(FPLiteral, type); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 910 | } |
| 911 | |
| 912 | bool AMDGPUOperand::isRegClass(unsigned RCID) const { |
| 913 | return isReg() && AsmParser->getMRI()->getRegClass(RCID).contains(getReg()); |
| 914 | } |
| 915 | |
| 916 | void AMDGPUOperand::addImmOperands(MCInst &Inst, unsigned N, bool ApplyModifiers) const { |
| 917 | int64_t Val = Imm.Val; |
| 918 | if (isImmTy(ImmTyNone) && ApplyModifiers && Imm.Mods.hasFPModifiers() && Imm.Mods.Neg) { |
| 919 | // Apply modifiers to immediate value. Only negate can get here |
| 920 | if (Imm.IsFPImm) { |
| 921 | APFloat F(BitsToDouble(Val)); |
| 922 | F.changeSign(); |
| 923 | Val = F.bitcastToAPInt().getZExtValue(); |
| 924 | } else { |
| 925 | Val = -Val; |
| 926 | } |
| 927 | } |
| 928 | |
| 929 | if (AMDGPU::isSISrcOperand(AsmParser->getMII()->get(Inst.getOpcode()), Inst.getNumOperands())) { |
| 930 | addLiteralImmOperand(Inst, Val); |
| 931 | } else { |
| 932 | Inst.addOperand(MCOperand::createImm(Val)); |
| 933 | } |
| 934 | } |
| 935 | |
| 936 | void AMDGPUOperand::addLiteralImmOperand(MCInst &Inst, int64_t Val) const { |
| 937 | const auto& InstDesc = AsmParser->getMII()->get(Inst.getOpcode()); |
| 938 | auto OpNum = Inst.getNumOperands(); |
| 939 | // Check that this operand accepts literals |
| 940 | assert(AMDGPU::isSISrcOperand(InstDesc, OpNum)); |
| 941 | |
| 942 | APInt Literal(64, Val); |
| 943 | auto OpSize = AMDGPU::getRegOperandSize(AsmParser->getMRI(), InstDesc, OpNum); // expected operand size |
| 944 | |
| 945 | if (Imm.IsFPImm) { // We got fp literal token |
| 946 | if (OpSize == 8) { // Expected 64-bit operand |
| 947 | // Check if literal is inlinable |
| 948 | if (AMDGPU::isInlinableLiteral64(Literal.getZExtValue(), AsmParser->isVI())) { |
| 949 | Inst.addOperand(MCOperand::createImm(Literal.getZExtValue())); |
| 950 | } else if (AMDGPU::isSISrcFPOperand(InstDesc, OpNum)) { // Expected 64-bit fp operand |
| 951 | // For fp operands we check if low 32 bits are zeros |
| 952 | if (Literal.getLoBits(32) != 0) { |
| 953 | const_cast<AMDGPUAsmParser *>(AsmParser)->Warning(Inst.getLoc(), |
| 954 | "Can't encode literal as exact 64-bit" |
| 955 | " floating-point operand. Low 32-bits will be" |
| 956 | " set to zero"); |
| 957 | } |
| 958 | Inst.addOperand(MCOperand::createImm(Literal.lshr(32).getZExtValue())); |
| 959 | } else { |
| 960 | // We don't allow fp literals in 64-bit integer instructions. It is |
| 961 | // unclear how we should encode them. This case should be checked earlier |
| 962 | // in predicate methods (isLiteralImm()) |
| 963 | llvm_unreachable("fp literal in 64-bit integer instruction."); |
| 964 | } |
| 965 | } else { // Expected 32-bit operand |
| 966 | bool lost; |
| 967 | APFloat FPLiteral(APFloat::IEEEdouble, Literal); |
| 968 | // Convert literal to single precision |
| 969 | FPLiteral.convert(APFloat::IEEEsingle, APFloat::rmNearestTiesToEven, &lost); |
| 970 | // We allow precision lost but not overflow or underflow. This should be |
| 971 | // checked earlier in isLiteralImm() |
| 972 | Inst.addOperand(MCOperand::createImm(FPLiteral.bitcastToAPInt().getZExtValue())); |
| 973 | } |
| 974 | } else { // We got int literal token |
| 975 | if (OpSize == 8) { // Expected 64-bit operand |
| 976 | auto LiteralVal = Literal.getZExtValue(); |
| 977 | if (AMDGPU::isInlinableLiteral64(LiteralVal, AsmParser->isVI())) { |
| 978 | Inst.addOperand(MCOperand::createImm(LiteralVal)); |
| 979 | return; |
| 980 | } |
| 981 | } else { // Expected 32-bit operand |
| 982 | auto LiteralVal = static_cast<int32_t>(Literal.getLoBits(32).getZExtValue()); |
| 983 | if (AMDGPU::isInlinableLiteral32(LiteralVal, AsmParser->isVI())) { |
| 984 | Inst.addOperand(MCOperand::createImm(LiteralVal)); |
| 985 | return; |
| 986 | } |
| 987 | } |
| 988 | Inst.addOperand(MCOperand::createImm(Literal.getLoBits(32).getZExtValue())); |
| 989 | } |
| 990 | } |
| 991 | |
| 992 | void AMDGPUOperand::addKImmFP32Operands(MCInst &Inst, unsigned N) const { |
| 993 | APInt Literal(64, Imm.Val); |
| 994 | if (Imm.IsFPImm) { // We got fp literal |
| 995 | bool lost; |
| 996 | APFloat FPLiteral(APFloat::IEEEdouble, Literal); |
| 997 | FPLiteral.convert(APFloat::IEEEsingle, APFloat::rmNearestTiesToEven, &lost); |
| 998 | Inst.addOperand(MCOperand::createImm(FPLiteral.bitcastToAPInt().getZExtValue())); |
| 999 | } else { // We got int literal token |
| 1000 | Inst.addOperand(MCOperand::createImm(Literal.getLoBits(32).getZExtValue())); |
| 1001 | } |
| 1002 | } |
| 1003 | |
| 1004 | void AMDGPUOperand::addRegOperands(MCInst &Inst, unsigned N) const { |
| 1005 | Inst.addOperand(MCOperand::createReg(AMDGPU::getMCReg(getReg(), AsmParser->getSTI()))); |
| 1006 | } |
| 1007 | |
| 1008 | //===----------------------------------------------------------------------===// |
| 1009 | // AsmParser |
| 1010 | //===----------------------------------------------------------------------===// |
| 1011 | |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 1012 | static int getRegClass(RegisterKind Is, unsigned RegWidth) { |
| 1013 | if (Is == IS_VGPR) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1014 | switch (RegWidth) { |
Matt Arsenault | 967c2f5 | 2015-11-03 22:50:32 +0000 | [diff] [blame] | 1015 | default: return -1; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1016 | case 1: return AMDGPU::VGPR_32RegClassID; |
| 1017 | case 2: return AMDGPU::VReg_64RegClassID; |
| 1018 | case 3: return AMDGPU::VReg_96RegClassID; |
| 1019 | case 4: return AMDGPU::VReg_128RegClassID; |
| 1020 | case 8: return AMDGPU::VReg_256RegClassID; |
| 1021 | case 16: return AMDGPU::VReg_512RegClassID; |
| 1022 | } |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 1023 | } else if (Is == IS_TTMP) { |
| 1024 | switch (RegWidth) { |
| 1025 | default: return -1; |
| 1026 | case 1: return AMDGPU::TTMP_32RegClassID; |
| 1027 | case 2: return AMDGPU::TTMP_64RegClassID; |
Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 1028 | case 4: return AMDGPU::TTMP_128RegClassID; |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 1029 | } |
| 1030 | } else if (Is == IS_SGPR) { |
| 1031 | switch (RegWidth) { |
| 1032 | default: return -1; |
| 1033 | case 1: return AMDGPU::SGPR_32RegClassID; |
| 1034 | case 2: return AMDGPU::SGPR_64RegClassID; |
Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 1035 | case 4: return AMDGPU::SGPR_128RegClassID; |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 1036 | case 8: return AMDGPU::SReg_256RegClassID; |
| 1037 | case 16: return AMDGPU::SReg_512RegClassID; |
| 1038 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1039 | } |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 1040 | return -1; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1041 | } |
| 1042 | |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1043 | static unsigned getSpecialRegForName(StringRef RegName) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1044 | return StringSwitch<unsigned>(RegName) |
| 1045 | .Case("exec", AMDGPU::EXEC) |
| 1046 | .Case("vcc", AMDGPU::VCC) |
Matt Arsenault | aac9b49 | 2015-11-03 22:50:34 +0000 | [diff] [blame] | 1047 | .Case("flat_scratch", AMDGPU::FLAT_SCR) |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1048 | .Case("m0", AMDGPU::M0) |
| 1049 | .Case("scc", AMDGPU::SCC) |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1050 | .Case("tba", AMDGPU::TBA) |
| 1051 | .Case("tma", AMDGPU::TMA) |
Matt Arsenault | aac9b49 | 2015-11-03 22:50:34 +0000 | [diff] [blame] | 1052 | .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO) |
| 1053 | .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI) |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1054 | .Case("vcc_lo", AMDGPU::VCC_LO) |
| 1055 | .Case("vcc_hi", AMDGPU::VCC_HI) |
| 1056 | .Case("exec_lo", AMDGPU::EXEC_LO) |
| 1057 | .Case("exec_hi", AMDGPU::EXEC_HI) |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 1058 | .Case("tma_lo", AMDGPU::TMA_LO) |
| 1059 | .Case("tma_hi", AMDGPU::TMA_HI) |
| 1060 | .Case("tba_lo", AMDGPU::TBA_LO) |
| 1061 | .Case("tba_hi", AMDGPU::TBA_HI) |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1062 | .Default(0); |
| 1063 | } |
| 1064 | |
| 1065 | bool AMDGPUAsmParser::ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) { |
Valery Pykhtin | 0f97f17 | 2016-03-14 07:43:42 +0000 | [diff] [blame] | 1066 | auto R = parseRegister(); |
| 1067 | if (!R) return true; |
| 1068 | assert(R->isReg()); |
| 1069 | RegNo = R->getReg(); |
| 1070 | StartLoc = R->getStartLoc(); |
| 1071 | EndLoc = R->getEndLoc(); |
| 1072 | return false; |
| 1073 | } |
| 1074 | |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1075 | bool AMDGPUAsmParser::AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind, unsigned Reg1, unsigned RegNum) |
| 1076 | { |
| 1077 | switch (RegKind) { |
| 1078 | case IS_SPECIAL: |
| 1079 | if (Reg == AMDGPU::EXEC_LO && Reg1 == AMDGPU::EXEC_HI) { Reg = AMDGPU::EXEC; RegWidth = 2; return true; } |
| 1080 | if (Reg == AMDGPU::FLAT_SCR_LO && Reg1 == AMDGPU::FLAT_SCR_HI) { Reg = AMDGPU::FLAT_SCR; RegWidth = 2; return true; } |
| 1081 | if (Reg == AMDGPU::VCC_LO && Reg1 == AMDGPU::VCC_HI) { Reg = AMDGPU::VCC; RegWidth = 2; return true; } |
| 1082 | if (Reg == AMDGPU::TBA_LO && Reg1 == AMDGPU::TBA_HI) { Reg = AMDGPU::TBA; RegWidth = 2; return true; } |
| 1083 | if (Reg == AMDGPU::TMA_LO && Reg1 == AMDGPU::TMA_HI) { Reg = AMDGPU::TMA; RegWidth = 2; return true; } |
| 1084 | return false; |
| 1085 | case IS_VGPR: |
| 1086 | case IS_SGPR: |
| 1087 | case IS_TTMP: |
| 1088 | if (Reg1 != Reg + RegWidth) { return false; } |
| 1089 | RegWidth++; |
| 1090 | return true; |
| 1091 | default: |
Matt Arsenault | 92b355b | 2016-11-15 19:34:37 +0000 | [diff] [blame] | 1092 | llvm_unreachable("unexpected register kind"); |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1093 | } |
| 1094 | } |
| 1095 | |
| 1096 | bool AMDGPUAsmParser::ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth) |
| 1097 | { |
| 1098 | const MCRegisterInfo *TRI = getContext().getRegisterInfo(); |
| 1099 | if (getLexer().is(AsmToken::Identifier)) { |
| 1100 | StringRef RegName = Parser.getTok().getString(); |
| 1101 | if ((Reg = getSpecialRegForName(RegName))) { |
| 1102 | Parser.Lex(); |
| 1103 | RegKind = IS_SPECIAL; |
| 1104 | } else { |
| 1105 | unsigned RegNumIndex = 0; |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1106 | if (RegName[0] == 'v') { |
| 1107 | RegNumIndex = 1; |
| 1108 | RegKind = IS_VGPR; |
| 1109 | } else if (RegName[0] == 's') { |
| 1110 | RegNumIndex = 1; |
| 1111 | RegKind = IS_SGPR; |
| 1112 | } else if (RegName.startswith("ttmp")) { |
| 1113 | RegNumIndex = strlen("ttmp"); |
| 1114 | RegKind = IS_TTMP; |
| 1115 | } else { |
| 1116 | return false; |
| 1117 | } |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1118 | if (RegName.size() > RegNumIndex) { |
| 1119 | // Single 32-bit register: vXX. |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1120 | if (RegName.substr(RegNumIndex).getAsInteger(10, RegNum)) |
| 1121 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1122 | Parser.Lex(); |
| 1123 | RegWidth = 1; |
| 1124 | } else { |
Artem Tamazov | 7da9b82 | 2016-05-27 12:50:13 +0000 | [diff] [blame] | 1125 | // Range of registers: v[XX:YY]. ":YY" is optional. |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1126 | Parser.Lex(); |
| 1127 | int64_t RegLo, RegHi; |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1128 | if (getLexer().isNot(AsmToken::LBrac)) |
| 1129 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1130 | Parser.Lex(); |
| 1131 | |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1132 | if (getParser().parseAbsoluteExpression(RegLo)) |
| 1133 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1134 | |
Artem Tamazov | 7da9b82 | 2016-05-27 12:50:13 +0000 | [diff] [blame] | 1135 | const bool isRBrace = getLexer().is(AsmToken::RBrac); |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1136 | if (!isRBrace && getLexer().isNot(AsmToken::Colon)) |
| 1137 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1138 | Parser.Lex(); |
| 1139 | |
Artem Tamazov | 7da9b82 | 2016-05-27 12:50:13 +0000 | [diff] [blame] | 1140 | if (isRBrace) { |
| 1141 | RegHi = RegLo; |
| 1142 | } else { |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1143 | if (getParser().parseAbsoluteExpression(RegHi)) |
| 1144 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1145 | |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1146 | if (getLexer().isNot(AsmToken::RBrac)) |
| 1147 | return false; |
Artem Tamazov | 7da9b82 | 2016-05-27 12:50:13 +0000 | [diff] [blame] | 1148 | Parser.Lex(); |
| 1149 | } |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1150 | RegNum = (unsigned) RegLo; |
| 1151 | RegWidth = (RegHi - RegLo) + 1; |
| 1152 | } |
| 1153 | } |
| 1154 | } else if (getLexer().is(AsmToken::LBrac)) { |
| 1155 | // List of consecutive registers: [s0,s1,s2,s3] |
| 1156 | Parser.Lex(); |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1157 | if (!ParseAMDGPURegister(RegKind, Reg, RegNum, RegWidth)) |
| 1158 | return false; |
| 1159 | if (RegWidth != 1) |
| 1160 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1161 | RegisterKind RegKind1; |
| 1162 | unsigned Reg1, RegNum1, RegWidth1; |
| 1163 | do { |
| 1164 | if (getLexer().is(AsmToken::Comma)) { |
| 1165 | Parser.Lex(); |
| 1166 | } else if (getLexer().is(AsmToken::RBrac)) { |
| 1167 | Parser.Lex(); |
| 1168 | break; |
| 1169 | } else if (ParseAMDGPURegister(RegKind1, Reg1, RegNum1, RegWidth1)) { |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1170 | if (RegWidth1 != 1) { |
| 1171 | return false; |
| 1172 | } |
| 1173 | if (RegKind1 != RegKind) { |
| 1174 | return false; |
| 1175 | } |
| 1176 | if (!AddNextRegisterToList(Reg, RegWidth, RegKind1, Reg1, RegNum1)) { |
| 1177 | return false; |
| 1178 | } |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1179 | } else { |
| 1180 | return false; |
| 1181 | } |
| 1182 | } while (true); |
| 1183 | } else { |
| 1184 | return false; |
| 1185 | } |
| 1186 | switch (RegKind) { |
| 1187 | case IS_SPECIAL: |
| 1188 | RegNum = 0; |
| 1189 | RegWidth = 1; |
| 1190 | break; |
| 1191 | case IS_VGPR: |
| 1192 | case IS_SGPR: |
| 1193 | case IS_TTMP: |
| 1194 | { |
| 1195 | unsigned Size = 1; |
| 1196 | if (RegKind == IS_SGPR || RegKind == IS_TTMP) { |
| 1197 | // SGPR and TTMP registers must be are aligned. Max required alignment is 4 dwords. |
| 1198 | Size = std::min(RegWidth, 4u); |
| 1199 | } |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1200 | if (RegNum % Size != 0) |
| 1201 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1202 | RegNum = RegNum / Size; |
| 1203 | int RCID = getRegClass(RegKind, RegWidth); |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1204 | if (RCID == -1) |
| 1205 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1206 | const MCRegisterClass RC = TRI->getRegClass(RCID); |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1207 | if (RegNum >= RC.getNumRegs()) |
| 1208 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1209 | Reg = RC.getRegister(RegNum); |
| 1210 | break; |
| 1211 | } |
| 1212 | |
| 1213 | default: |
Matt Arsenault | 92b355b | 2016-11-15 19:34:37 +0000 | [diff] [blame] | 1214 | llvm_unreachable("unexpected register kind"); |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1215 | } |
| 1216 | |
Artem Tamazov | f88397c | 2016-06-03 14:41:17 +0000 | [diff] [blame] | 1217 | if (!subtargetHasRegister(*TRI, Reg)) |
| 1218 | return false; |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1219 | return true; |
| 1220 | } |
| 1221 | |
Valery Pykhtin | 0f97f17 | 2016-03-14 07:43:42 +0000 | [diff] [blame] | 1222 | std::unique_ptr<AMDGPUOperand> AMDGPUAsmParser::parseRegister() { |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1223 | const auto &Tok = Parser.getTok(); |
Valery Pykhtin | 0f97f17 | 2016-03-14 07:43:42 +0000 | [diff] [blame] | 1224 | SMLoc StartLoc = Tok.getLoc(); |
| 1225 | SMLoc EndLoc = Tok.getEndLoc(); |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1226 | RegisterKind RegKind; |
| 1227 | unsigned Reg, RegNum, RegWidth; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1228 | |
Nikolay Haustov | fb5c307 | 2016-04-20 09:34:48 +0000 | [diff] [blame] | 1229 | if (!ParseAMDGPURegister(RegKind, Reg, RegNum, RegWidth)) { |
| 1230 | return nullptr; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1231 | } |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1232 | return AMDGPUOperand::CreateReg(this, Reg, StartLoc, EndLoc, false); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1233 | } |
| 1234 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1235 | OperandMatchResultTy |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1236 | AMDGPUAsmParser::parseImm(OperandVector &Operands) { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1237 | // TODO: add syntactic sugar for 1/(2*PI) |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1238 | bool Minus = false; |
| 1239 | if (getLexer().getKind() == AsmToken::Minus) { |
| 1240 | Minus = true; |
| 1241 | Parser.Lex(); |
| 1242 | } |
| 1243 | |
| 1244 | SMLoc S = Parser.getTok().getLoc(); |
| 1245 | switch(getLexer().getKind()) { |
| 1246 | case AsmToken::Integer: { |
| 1247 | int64_t IntVal; |
| 1248 | if (getParser().parseAbsoluteExpression(IntVal)) |
| 1249 | return MatchOperand_ParseFail; |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1250 | if (Minus) |
| 1251 | IntVal *= -1; |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1252 | Operands.push_back(AMDGPUOperand::CreateImm(this, IntVal, S)); |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1253 | return MatchOperand_Success; |
| 1254 | } |
| 1255 | case AsmToken::Real: { |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1256 | int64_t IntVal; |
| 1257 | if (getParser().parseAbsoluteExpression(IntVal)) |
| 1258 | return MatchOperand_ParseFail; |
| 1259 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1260 | APFloat F(BitsToDouble(IntVal)); |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1261 | if (Minus) |
| 1262 | F.changeSign(); |
| 1263 | Operands.push_back( |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1264 | AMDGPUOperand::CreateImm(this, F.bitcastToAPInt().getZExtValue(), S, |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1265 | AMDGPUOperand::ImmTyNone, true)); |
| 1266 | return MatchOperand_Success; |
| 1267 | } |
| 1268 | default: |
| 1269 | return Minus ? MatchOperand_ParseFail : MatchOperand_NoMatch; |
| 1270 | } |
| 1271 | } |
| 1272 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1273 | OperandMatchResultTy |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1274 | AMDGPUAsmParser::parseRegOrImm(OperandVector &Operands) { |
| 1275 | auto res = parseImm(Operands); |
| 1276 | if (res != MatchOperand_NoMatch) { |
| 1277 | return res; |
| 1278 | } |
| 1279 | |
| 1280 | if (auto R = parseRegister()) { |
| 1281 | assert(R->isReg()); |
| 1282 | R->Reg.IsForcedVOP3 = isForcedVOP3(); |
| 1283 | Operands.push_back(std::move(R)); |
| 1284 | return MatchOperand_Success; |
| 1285 | } |
| 1286 | return MatchOperand_ParseFail; |
| 1287 | } |
| 1288 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1289 | OperandMatchResultTy |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1290 | AMDGPUAsmParser::parseRegOrImmWithFPInputMods(OperandVector &Operands) { |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 1291 | // XXX: During parsing we can't determine if minus sign means |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1292 | // negate-modifier or negative immediate value. |
| 1293 | // By default we suppose it is modifier. |
| 1294 | bool Negate = false, Abs = false, Abs2 = false; |
| 1295 | |
| 1296 | if (getLexer().getKind()== AsmToken::Minus) { |
| 1297 | Parser.Lex(); |
| 1298 | Negate = true; |
| 1299 | } |
| 1300 | |
| 1301 | if (getLexer().getKind() == AsmToken::Identifier && Parser.getTok().getString() == "abs") { |
| 1302 | Parser.Lex(); |
| 1303 | Abs2 = true; |
| 1304 | if (getLexer().isNot(AsmToken::LParen)) { |
| 1305 | Error(Parser.getTok().getLoc(), "expected left paren after abs"); |
| 1306 | return MatchOperand_ParseFail; |
| 1307 | } |
| 1308 | Parser.Lex(); |
| 1309 | } |
| 1310 | |
| 1311 | if (getLexer().getKind() == AsmToken::Pipe) { |
| 1312 | if (Abs2) { |
| 1313 | Error(Parser.getTok().getLoc(), "expected register or immediate"); |
| 1314 | return MatchOperand_ParseFail; |
| 1315 | } |
| 1316 | Parser.Lex(); |
| 1317 | Abs = true; |
| 1318 | } |
| 1319 | |
| 1320 | auto Res = parseRegOrImm(Operands); |
| 1321 | if (Res != MatchOperand_Success) { |
| 1322 | return Res; |
| 1323 | } |
| 1324 | |
Matt Arsenault | b55f620 | 2016-12-03 18:22:49 +0000 | [diff] [blame] | 1325 | AMDGPUOperand::Modifiers Mods; |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1326 | if (Negate) { |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1327 | Mods.Neg = true; |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1328 | } |
| 1329 | if (Abs) { |
| 1330 | if (getLexer().getKind() != AsmToken::Pipe) { |
| 1331 | Error(Parser.getTok().getLoc(), "expected vertical bar"); |
| 1332 | return MatchOperand_ParseFail; |
| 1333 | } |
| 1334 | Parser.Lex(); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1335 | Mods.Abs = true; |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1336 | } |
| 1337 | if (Abs2) { |
| 1338 | if (getLexer().isNot(AsmToken::RParen)) { |
| 1339 | Error(Parser.getTok().getLoc(), "expected closing parentheses"); |
| 1340 | return MatchOperand_ParseFail; |
| 1341 | } |
| 1342 | Parser.Lex(); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1343 | Mods.Abs = true; |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1344 | } |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 1345 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1346 | if (Mods.hasFPModifiers()) { |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1347 | AMDGPUOperand &Op = static_cast<AMDGPUOperand &>(*Operands.back()); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1348 | Op.setModifiers(Mods); |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1349 | } |
| 1350 | return MatchOperand_Success; |
| 1351 | } |
| 1352 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1353 | OperandMatchResultTy |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1354 | AMDGPUAsmParser::parseRegOrImmWithIntInputMods(OperandVector &Operands) { |
| 1355 | bool Sext = false; |
| 1356 | |
| 1357 | if (getLexer().getKind() == AsmToken::Identifier && Parser.getTok().getString() == "sext") { |
| 1358 | Parser.Lex(); |
| 1359 | Sext = true; |
| 1360 | if (getLexer().isNot(AsmToken::LParen)) { |
| 1361 | Error(Parser.getTok().getLoc(), "expected left paren after sext"); |
| 1362 | return MatchOperand_ParseFail; |
| 1363 | } |
| 1364 | Parser.Lex(); |
| 1365 | } |
| 1366 | |
| 1367 | auto Res = parseRegOrImm(Operands); |
| 1368 | if (Res != MatchOperand_Success) { |
| 1369 | return Res; |
| 1370 | } |
| 1371 | |
Matt Arsenault | b55f620 | 2016-12-03 18:22:49 +0000 | [diff] [blame] | 1372 | AMDGPUOperand::Modifiers Mods; |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1373 | if (Sext) { |
| 1374 | if (getLexer().isNot(AsmToken::RParen)) { |
| 1375 | Error(Parser.getTok().getLoc(), "expected closing parentheses"); |
| 1376 | return MatchOperand_ParseFail; |
| 1377 | } |
| 1378 | Parser.Lex(); |
| 1379 | Mods.Sext = true; |
| 1380 | } |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 1381 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1382 | if (Mods.hasIntModifiers()) { |
Sam Kolton | a9cd6aa | 2016-07-05 14:01:11 +0000 | [diff] [blame] | 1383 | AMDGPUOperand &Op = static_cast<AMDGPUOperand &>(*Operands.back()); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1384 | Op.setModifiers(Mods); |
| 1385 | } |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 1386 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 1387 | return MatchOperand_Success; |
| 1388 | } |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1389 | |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 1390 | OperandMatchResultTy AMDGPUAsmParser::parseVReg32OrOff(OperandVector &Operands) { |
| 1391 | std::unique_ptr<AMDGPUOperand> Reg = parseRegister(); |
| 1392 | if (Reg) { |
| 1393 | Operands.push_back(std::move(Reg)); |
| 1394 | return MatchOperand_Success; |
| 1395 | } |
| 1396 | |
| 1397 | const AsmToken &Tok = Parser.getTok(); |
| 1398 | if (Tok.getString() == "off") { |
| 1399 | Operands.push_back(AMDGPUOperand::CreateImm(this, 0, Tok.getLoc(), |
| 1400 | AMDGPUOperand::ImmTyOff, false)); |
| 1401 | Parser.Lex(); |
| 1402 | return MatchOperand_Success; |
| 1403 | } |
| 1404 | |
| 1405 | return MatchOperand_NoMatch; |
| 1406 | } |
| 1407 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1408 | unsigned AMDGPUAsmParser::checkTargetMatchPredicate(MCInst &Inst) { |
| 1409 | |
| 1410 | uint64_t TSFlags = MII.get(Inst.getOpcode()).TSFlags; |
| 1411 | |
| 1412 | if ((getForcedEncodingSize() == 32 && (TSFlags & SIInstrFlags::VOP3)) || |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 1413 | (getForcedEncodingSize() == 64 && !(TSFlags & SIInstrFlags::VOP3)) || |
| 1414 | (isForcedDPP() && !(TSFlags & SIInstrFlags::DPP)) || |
| 1415 | (isForcedSDWA() && !(TSFlags & SIInstrFlags::SDWA)) ) |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1416 | return Match_InvalidOperand; |
| 1417 | |
Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 1418 | if ((TSFlags & SIInstrFlags::VOP3) && |
| 1419 | (TSFlags & SIInstrFlags::VOPAsmPrefer32Bit) && |
| 1420 | getForcedEncodingSize() != 64) |
| 1421 | return Match_PreferE32; |
| 1422 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 1423 | if (Inst.getOpcode() == AMDGPU::V_MAC_F32_sdwa || |
| 1424 | Inst.getOpcode() == AMDGPU::V_MAC_F16_sdwa) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 1425 | // v_mac_f32/16 allow only dst_sel == DWORD; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 1426 | auto OpNum = |
| 1427 | AMDGPU::getNamedOperandIdx(Inst.getOpcode(), AMDGPU::OpName::dst_sel); |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 1428 | const auto &Op = Inst.getOperand(OpNum); |
| 1429 | if (!Op.isImm() || Op.getImm() != AMDGPU::SDWA::SdwaSel::DWORD) { |
| 1430 | return Match_InvalidOperand; |
| 1431 | } |
| 1432 | } |
| 1433 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1434 | return Match_Success; |
| 1435 | } |
| 1436 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1437 | bool AMDGPUAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode, |
| 1438 | OperandVector &Operands, |
| 1439 | MCStreamer &Out, |
| 1440 | uint64_t &ErrorInfo, |
| 1441 | bool MatchingInlineAsm) { |
Sam Kolton | d63d8a7 | 2016-09-09 09:37:51 +0000 | [diff] [blame] | 1442 | // What asm variants we should check |
| 1443 | std::vector<unsigned> MatchedVariants; |
| 1444 | if (getForcedEncodingSize() == 32) { |
| 1445 | MatchedVariants = {AMDGPUAsmVariants::DEFAULT}; |
| 1446 | } else if (isForcedVOP3()) { |
| 1447 | MatchedVariants = {AMDGPUAsmVariants::VOP3}; |
| 1448 | } else if (isForcedSDWA()) { |
| 1449 | MatchedVariants = {AMDGPUAsmVariants::SDWA}; |
| 1450 | } else if (isForcedDPP()) { |
| 1451 | MatchedVariants = {AMDGPUAsmVariants::DPP}; |
| 1452 | } else { |
| 1453 | MatchedVariants = {AMDGPUAsmVariants::DEFAULT, |
| 1454 | AMDGPUAsmVariants::VOP3, |
| 1455 | AMDGPUAsmVariants::SDWA, |
| 1456 | AMDGPUAsmVariants::DPP}; |
| 1457 | } |
| 1458 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1459 | MCInst Inst; |
Sam Kolton | d63d8a7 | 2016-09-09 09:37:51 +0000 | [diff] [blame] | 1460 | unsigned Result = Match_Success; |
| 1461 | for (auto Variant : MatchedVariants) { |
| 1462 | uint64_t EI; |
| 1463 | auto R = MatchInstructionImpl(Operands, Inst, EI, MatchingInlineAsm, |
| 1464 | Variant); |
| 1465 | // We order match statuses from least to most specific. We use most specific |
| 1466 | // status as resulting |
| 1467 | // Match_MnemonicFail < Match_InvalidOperand < Match_MissingFeature < Match_PreferE32 |
| 1468 | if ((R == Match_Success) || |
| 1469 | (R == Match_PreferE32) || |
| 1470 | (R == Match_MissingFeature && Result != Match_PreferE32) || |
| 1471 | (R == Match_InvalidOperand && Result != Match_MissingFeature |
| 1472 | && Result != Match_PreferE32) || |
| 1473 | (R == Match_MnemonicFail && Result != Match_InvalidOperand |
| 1474 | && Result != Match_MissingFeature |
| 1475 | && Result != Match_PreferE32)) { |
| 1476 | Result = R; |
| 1477 | ErrorInfo = EI; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1478 | } |
Sam Kolton | d63d8a7 | 2016-09-09 09:37:51 +0000 | [diff] [blame] | 1479 | if (R == Match_Success) |
| 1480 | break; |
| 1481 | } |
| 1482 | |
| 1483 | switch (Result) { |
| 1484 | default: break; |
| 1485 | case Match_Success: |
| 1486 | Inst.setLoc(IDLoc); |
| 1487 | Out.EmitInstruction(Inst, getSTI()); |
| 1488 | return false; |
| 1489 | |
| 1490 | case Match_MissingFeature: |
| 1491 | return Error(IDLoc, "instruction not supported on this GPU"); |
| 1492 | |
| 1493 | case Match_MnemonicFail: |
| 1494 | return Error(IDLoc, "unrecognized instruction mnemonic"); |
| 1495 | |
| 1496 | case Match_InvalidOperand: { |
| 1497 | SMLoc ErrorLoc = IDLoc; |
| 1498 | if (ErrorInfo != ~0ULL) { |
| 1499 | if (ErrorInfo >= Operands.size()) { |
| 1500 | return Error(IDLoc, "too few operands for instruction"); |
| 1501 | } |
| 1502 | ErrorLoc = ((AMDGPUOperand &)*Operands[ErrorInfo]).getStartLoc(); |
| 1503 | if (ErrorLoc == SMLoc()) |
| 1504 | ErrorLoc = IDLoc; |
| 1505 | } |
| 1506 | return Error(ErrorLoc, "invalid operand for instruction"); |
| 1507 | } |
| 1508 | |
| 1509 | case Match_PreferE32: |
| 1510 | return Error(IDLoc, "internal error: instruction without _e64 suffix " |
| 1511 | "should be encoded as e32"); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1512 | } |
| 1513 | llvm_unreachable("Implement any new match types added!"); |
| 1514 | } |
| 1515 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 1516 | bool AMDGPUAsmParser::ParseDirectiveMajorMinor(uint32_t &Major, |
| 1517 | uint32_t &Minor) { |
| 1518 | if (getLexer().isNot(AsmToken::Integer)) |
| 1519 | return TokError("invalid major version"); |
| 1520 | |
| 1521 | Major = getLexer().getTok().getIntVal(); |
| 1522 | Lex(); |
| 1523 | |
| 1524 | if (getLexer().isNot(AsmToken::Comma)) |
| 1525 | return TokError("minor version number required, comma expected"); |
| 1526 | Lex(); |
| 1527 | |
| 1528 | if (getLexer().isNot(AsmToken::Integer)) |
| 1529 | return TokError("invalid minor version"); |
| 1530 | |
| 1531 | Minor = getLexer().getTok().getIntVal(); |
| 1532 | Lex(); |
| 1533 | |
| 1534 | return false; |
| 1535 | } |
| 1536 | |
| 1537 | bool AMDGPUAsmParser::ParseDirectiveHSACodeObjectVersion() { |
| 1538 | |
| 1539 | uint32_t Major; |
| 1540 | uint32_t Minor; |
| 1541 | |
| 1542 | if (ParseDirectiveMajorMinor(Major, Minor)) |
| 1543 | return true; |
| 1544 | |
| 1545 | getTargetStreamer().EmitDirectiveHSACodeObjectVersion(Major, Minor); |
| 1546 | return false; |
| 1547 | } |
| 1548 | |
| 1549 | bool AMDGPUAsmParser::ParseDirectiveHSACodeObjectISA() { |
| 1550 | |
| 1551 | uint32_t Major; |
| 1552 | uint32_t Minor; |
| 1553 | uint32_t Stepping; |
| 1554 | StringRef VendorName; |
| 1555 | StringRef ArchName; |
| 1556 | |
| 1557 | // If this directive has no arguments, then use the ISA version for the |
| 1558 | // targeted GPU. |
| 1559 | if (getLexer().is(AsmToken::EndOfStatement)) { |
Akira Hatanaka | bd9fc28 | 2015-11-14 05:20:05 +0000 | [diff] [blame] | 1560 | AMDGPU::IsaVersion Isa = AMDGPU::getIsaVersion(getSTI().getFeatureBits()); |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 1561 | getTargetStreamer().EmitDirectiveHSACodeObjectISA(Isa.Major, Isa.Minor, |
| 1562 | Isa.Stepping, |
| 1563 | "AMD", "AMDGPU"); |
| 1564 | return false; |
| 1565 | } |
| 1566 | |
| 1567 | |
| 1568 | if (ParseDirectiveMajorMinor(Major, Minor)) |
| 1569 | return true; |
| 1570 | |
| 1571 | if (getLexer().isNot(AsmToken::Comma)) |
| 1572 | return TokError("stepping version number required, comma expected"); |
| 1573 | Lex(); |
| 1574 | |
| 1575 | if (getLexer().isNot(AsmToken::Integer)) |
| 1576 | return TokError("invalid stepping version"); |
| 1577 | |
| 1578 | Stepping = getLexer().getTok().getIntVal(); |
| 1579 | Lex(); |
| 1580 | |
| 1581 | if (getLexer().isNot(AsmToken::Comma)) |
| 1582 | return TokError("vendor name required, comma expected"); |
| 1583 | Lex(); |
| 1584 | |
| 1585 | if (getLexer().isNot(AsmToken::String)) |
| 1586 | return TokError("invalid vendor name"); |
| 1587 | |
| 1588 | VendorName = getLexer().getTok().getStringContents(); |
| 1589 | Lex(); |
| 1590 | |
| 1591 | if (getLexer().isNot(AsmToken::Comma)) |
| 1592 | return TokError("arch name required, comma expected"); |
| 1593 | Lex(); |
| 1594 | |
| 1595 | if (getLexer().isNot(AsmToken::String)) |
| 1596 | return TokError("invalid arch name"); |
| 1597 | |
| 1598 | ArchName = getLexer().getTok().getStringContents(); |
| 1599 | Lex(); |
| 1600 | |
| 1601 | getTargetStreamer().EmitDirectiveHSACodeObjectISA(Major, Minor, Stepping, |
| 1602 | VendorName, ArchName); |
| 1603 | return false; |
| 1604 | } |
| 1605 | |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 1606 | bool AMDGPUAsmParser::ParseAMDKernelCodeTValue(StringRef ID, |
| 1607 | amd_kernel_code_t &Header) { |
Valery Pykhtin | dc11054 | 2016-03-06 20:25:36 +0000 | [diff] [blame] | 1608 | SmallString<40> ErrStr; |
| 1609 | raw_svector_ostream Err(ErrStr); |
Valery Pykhtin | a852d69 | 2016-06-23 14:13:06 +0000 | [diff] [blame] | 1610 | if (!parseAmdKernelCodeField(ID, getParser(), Header, Err)) { |
Valery Pykhtin | dc11054 | 2016-03-06 20:25:36 +0000 | [diff] [blame] | 1611 | return TokError(Err.str()); |
| 1612 | } |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 1613 | Lex(); |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 1614 | return false; |
| 1615 | } |
| 1616 | |
| 1617 | bool AMDGPUAsmParser::ParseDirectiveAMDKernelCodeT() { |
| 1618 | |
| 1619 | amd_kernel_code_t Header; |
Akira Hatanaka | bd9fc28 | 2015-11-14 05:20:05 +0000 | [diff] [blame] | 1620 | AMDGPU::initDefaultAMDKernelCodeT(Header, getSTI().getFeatureBits()); |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 1621 | |
| 1622 | while (true) { |
| 1623 | |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 1624 | // Lex EndOfStatement. This is in a while loop, because lexing a comment |
| 1625 | // will set the current token to EndOfStatement. |
| 1626 | while(getLexer().is(AsmToken::EndOfStatement)) |
| 1627 | Lex(); |
| 1628 | |
| 1629 | if (getLexer().isNot(AsmToken::Identifier)) |
| 1630 | return TokError("expected value identifier or .end_amd_kernel_code_t"); |
| 1631 | |
| 1632 | StringRef ID = getLexer().getTok().getIdentifier(); |
| 1633 | Lex(); |
| 1634 | |
| 1635 | if (ID == ".end_amd_kernel_code_t") |
| 1636 | break; |
| 1637 | |
| 1638 | if (ParseAMDKernelCodeTValue(ID, Header)) |
| 1639 | return true; |
| 1640 | } |
| 1641 | |
| 1642 | getTargetStreamer().EmitAMDKernelCodeT(Header); |
| 1643 | |
| 1644 | return false; |
| 1645 | } |
| 1646 | |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 1647 | bool AMDGPUAsmParser::ParseSectionDirectiveHSAText() { |
| 1648 | getParser().getStreamer().SwitchSection( |
| 1649 | AMDGPU::getHSATextSection(getContext())); |
| 1650 | return false; |
| 1651 | } |
| 1652 | |
Tom Stellard | 1e1b05d | 2015-11-06 11:45:14 +0000 | [diff] [blame] | 1653 | bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaKernel() { |
| 1654 | if (getLexer().isNot(AsmToken::Identifier)) |
| 1655 | return TokError("expected symbol name"); |
| 1656 | |
| 1657 | StringRef KernelName = Parser.getTok().getString(); |
| 1658 | |
| 1659 | getTargetStreamer().EmitAMDGPUSymbolType(KernelName, |
| 1660 | ELF::STT_AMDGPU_HSA_KERNEL); |
| 1661 | Lex(); |
| 1662 | return false; |
| 1663 | } |
| 1664 | |
Tom Stellard | 00f2f91 | 2015-12-02 19:47:57 +0000 | [diff] [blame] | 1665 | bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaModuleGlobal() { |
| 1666 | if (getLexer().isNot(AsmToken::Identifier)) |
| 1667 | return TokError("expected symbol name"); |
| 1668 | |
| 1669 | StringRef GlobalName = Parser.getTok().getIdentifier(); |
| 1670 | |
| 1671 | getTargetStreamer().EmitAMDGPUHsaModuleScopeGlobal(GlobalName); |
| 1672 | Lex(); |
| 1673 | return false; |
| 1674 | } |
| 1675 | |
| 1676 | bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaProgramGlobal() { |
| 1677 | if (getLexer().isNot(AsmToken::Identifier)) |
| 1678 | return TokError("expected symbol name"); |
| 1679 | |
| 1680 | StringRef GlobalName = Parser.getTok().getIdentifier(); |
| 1681 | |
| 1682 | getTargetStreamer().EmitAMDGPUHsaProgramScopeGlobal(GlobalName); |
| 1683 | Lex(); |
| 1684 | return false; |
| 1685 | } |
| 1686 | |
| 1687 | bool AMDGPUAsmParser::ParseSectionDirectiveHSADataGlobalAgent() { |
| 1688 | getParser().getStreamer().SwitchSection( |
| 1689 | AMDGPU::getHSADataGlobalAgentSection(getContext())); |
| 1690 | return false; |
| 1691 | } |
| 1692 | |
| 1693 | bool AMDGPUAsmParser::ParseSectionDirectiveHSADataGlobalProgram() { |
| 1694 | getParser().getStreamer().SwitchSection( |
| 1695 | AMDGPU::getHSADataGlobalProgramSection(getContext())); |
| 1696 | return false; |
| 1697 | } |
| 1698 | |
Tom Stellard | 9760f03 | 2015-12-03 03:34:32 +0000 | [diff] [blame] | 1699 | bool AMDGPUAsmParser::ParseSectionDirectiveHSARodataReadonlyAgent() { |
| 1700 | getParser().getStreamer().SwitchSection( |
| 1701 | AMDGPU::getHSARodataReadonlyAgentSection(getContext())); |
| 1702 | return false; |
| 1703 | } |
| 1704 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1705 | bool AMDGPUAsmParser::ParseDirective(AsmToken DirectiveID) { |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 1706 | StringRef IDVal = DirectiveID.getString(); |
| 1707 | |
| 1708 | if (IDVal == ".hsa_code_object_version") |
| 1709 | return ParseDirectiveHSACodeObjectVersion(); |
| 1710 | |
| 1711 | if (IDVal == ".hsa_code_object_isa") |
| 1712 | return ParseDirectiveHSACodeObjectISA(); |
| 1713 | |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 1714 | if (IDVal == ".amd_kernel_code_t") |
| 1715 | return ParseDirectiveAMDKernelCodeT(); |
| 1716 | |
Tom Stellard | fcfaea4 | 2016-05-05 17:03:33 +0000 | [diff] [blame] | 1717 | if (IDVal == ".hsatext") |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 1718 | return ParseSectionDirectiveHSAText(); |
| 1719 | |
Tom Stellard | 1e1b05d | 2015-11-06 11:45:14 +0000 | [diff] [blame] | 1720 | if (IDVal == ".amdgpu_hsa_kernel") |
| 1721 | return ParseDirectiveAMDGPUHsaKernel(); |
| 1722 | |
Tom Stellard | 00f2f91 | 2015-12-02 19:47:57 +0000 | [diff] [blame] | 1723 | if (IDVal == ".amdgpu_hsa_module_global") |
| 1724 | return ParseDirectiveAMDGPUHsaModuleGlobal(); |
| 1725 | |
| 1726 | if (IDVal == ".amdgpu_hsa_program_global") |
| 1727 | return ParseDirectiveAMDGPUHsaProgramGlobal(); |
| 1728 | |
| 1729 | if (IDVal == ".hsadata_global_agent") |
| 1730 | return ParseSectionDirectiveHSADataGlobalAgent(); |
| 1731 | |
| 1732 | if (IDVal == ".hsadata_global_program") |
| 1733 | return ParseSectionDirectiveHSADataGlobalProgram(); |
| 1734 | |
Tom Stellard | 9760f03 | 2015-12-03 03:34:32 +0000 | [diff] [blame] | 1735 | if (IDVal == ".hsarodata_readonly_agent") |
| 1736 | return ParseSectionDirectiveHSARodataReadonlyAgent(); |
| 1737 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1738 | return true; |
| 1739 | } |
| 1740 | |
Matt Arsenault | 68802d3 | 2015-11-05 03:11:27 +0000 | [diff] [blame] | 1741 | bool AMDGPUAsmParser::subtargetHasRegister(const MCRegisterInfo &MRI, |
| 1742 | unsigned RegNo) const { |
Matt Arsenault | 3b15967 | 2015-12-01 20:31:08 +0000 | [diff] [blame] | 1743 | if (isCI()) |
Matt Arsenault | 68802d3 | 2015-11-05 03:11:27 +0000 | [diff] [blame] | 1744 | return true; |
| 1745 | |
Matt Arsenault | 3b15967 | 2015-12-01 20:31:08 +0000 | [diff] [blame] | 1746 | if (isSI()) { |
| 1747 | // No flat_scr |
| 1748 | switch (RegNo) { |
| 1749 | case AMDGPU::FLAT_SCR: |
| 1750 | case AMDGPU::FLAT_SCR_LO: |
| 1751 | case AMDGPU::FLAT_SCR_HI: |
| 1752 | return false; |
| 1753 | default: |
| 1754 | return true; |
| 1755 | } |
| 1756 | } |
| 1757 | |
Matt Arsenault | 68802d3 | 2015-11-05 03:11:27 +0000 | [diff] [blame] | 1758 | // VI only has 102 SGPRs, so make sure we aren't trying to use the 2 more that |
| 1759 | // SI/CI have. |
| 1760 | for (MCRegAliasIterator R(AMDGPU::SGPR102_SGPR103, &MRI, true); |
| 1761 | R.isValid(); ++R) { |
| 1762 | if (*R == RegNo) |
| 1763 | return false; |
| 1764 | } |
| 1765 | |
| 1766 | return true; |
| 1767 | } |
| 1768 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1769 | OperandMatchResultTy |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1770 | AMDGPUAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) { |
| 1771 | |
| 1772 | // Try to parse with a custom parser |
| 1773 | OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); |
| 1774 | |
| 1775 | // If we successfully parsed the operand or if there as an error parsing, |
| 1776 | // we are done. |
| 1777 | // |
| 1778 | // If we are parsing after we reach EndOfStatement then this means we |
| 1779 | // are appending default values to the Operands list. This is only done |
| 1780 | // by custom parser, so we shouldn't continue on to the generic parsing. |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1781 | if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail || |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1782 | getLexer().is(AsmToken::EndOfStatement)) |
| 1783 | return ResTy; |
| 1784 | |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1785 | ResTy = parseRegOrImm(Operands); |
Nikolay Haustov | 9b7577e | 2016-03-09 11:03:21 +0000 | [diff] [blame] | 1786 | |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1787 | if (ResTy == MatchOperand_Success) |
| 1788 | return ResTy; |
| 1789 | |
| 1790 | if (getLexer().getKind() == AsmToken::Identifier) { |
Tom Stellard | 8904970 | 2016-06-15 02:54:14 +0000 | [diff] [blame] | 1791 | // If this identifier is a symbol, we want to create an expression for it. |
| 1792 | // It is a little difficult to distinguish between a symbol name, and |
| 1793 | // an instruction flag like 'gds'. In order to do this, we parse |
| 1794 | // all tokens as expressions and then treate the symbol name as the token |
| 1795 | // string when we want to interpret the operand as a token. |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1796 | const auto &Tok = Parser.getTok(); |
Tom Stellard | 8904970 | 2016-06-15 02:54:14 +0000 | [diff] [blame] | 1797 | SMLoc S = Tok.getLoc(); |
| 1798 | const MCExpr *Expr = nullptr; |
| 1799 | if (!Parser.parseExpression(Expr)) { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1800 | Operands.push_back(AMDGPUOperand::CreateExpr(this, Expr, S)); |
Tom Stellard | 8904970 | 2016-06-15 02:54:14 +0000 | [diff] [blame] | 1801 | return MatchOperand_Success; |
| 1802 | } |
| 1803 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1804 | Operands.push_back(AMDGPUOperand::CreateToken(this, Tok.getString(), Tok.getLoc())); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1805 | Parser.Lex(); |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1806 | return MatchOperand_Success; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1807 | } |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1808 | return MatchOperand_NoMatch; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1809 | } |
| 1810 | |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 1811 | StringRef AMDGPUAsmParser::parseMnemonicSuffix(StringRef Name) { |
| 1812 | // Clear any forced encodings from the previous instruction. |
| 1813 | setForcedEncodingSize(0); |
| 1814 | setForcedDPP(false); |
| 1815 | setForcedSDWA(false); |
| 1816 | |
| 1817 | if (Name.endswith("_e64")) { |
| 1818 | setForcedEncodingSize(64); |
| 1819 | return Name.substr(0, Name.size() - 4); |
| 1820 | } else if (Name.endswith("_e32")) { |
| 1821 | setForcedEncodingSize(32); |
| 1822 | return Name.substr(0, Name.size() - 4); |
| 1823 | } else if (Name.endswith("_dpp")) { |
| 1824 | setForcedDPP(true); |
| 1825 | return Name.substr(0, Name.size() - 4); |
| 1826 | } else if (Name.endswith("_sdwa")) { |
| 1827 | setForcedSDWA(true); |
| 1828 | return Name.substr(0, Name.size() - 5); |
| 1829 | } |
| 1830 | return Name; |
| 1831 | } |
| 1832 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1833 | bool AMDGPUAsmParser::ParseInstruction(ParseInstructionInfo &Info, |
| 1834 | StringRef Name, |
| 1835 | SMLoc NameLoc, OperandVector &Operands) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1836 | // Add the instruction mnemonic |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 1837 | Name = parseMnemonicSuffix(Name); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1838 | Operands.push_back(AMDGPUOperand::CreateToken(this, Name, NameLoc)); |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 1839 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1840 | while (!getLexer().is(AsmToken::EndOfStatement)) { |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1841 | OperandMatchResultTy Res = parseOperand(Operands, Name); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1842 | |
| 1843 | // Eat the comma or space if there is one. |
| 1844 | if (getLexer().is(AsmToken::Comma)) |
| 1845 | Parser.Lex(); |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 1846 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1847 | switch (Res) { |
| 1848 | case MatchOperand_Success: break; |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 1849 | case MatchOperand_ParseFail: |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1850 | Error(getLexer().getLoc(), "failed parsing operand."); |
| 1851 | while (!getLexer().is(AsmToken::EndOfStatement)) { |
| 1852 | Parser.Lex(); |
| 1853 | } |
| 1854 | return true; |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 1855 | case MatchOperand_NoMatch: |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 1856 | Error(getLexer().getLoc(), "not a valid operand."); |
| 1857 | while (!getLexer().is(AsmToken::EndOfStatement)) { |
| 1858 | Parser.Lex(); |
| 1859 | } |
| 1860 | return true; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1861 | } |
| 1862 | } |
| 1863 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1864 | return false; |
| 1865 | } |
| 1866 | |
| 1867 | //===----------------------------------------------------------------------===// |
| 1868 | // Utility functions |
| 1869 | //===----------------------------------------------------------------------===// |
| 1870 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1871 | OperandMatchResultTy |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 1872 | AMDGPUAsmParser::parseIntWithPrefix(const char *Prefix, int64_t &Int) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1873 | switch(getLexer().getKind()) { |
| 1874 | default: return MatchOperand_NoMatch; |
| 1875 | case AsmToken::Identifier: { |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 1876 | StringRef Name = Parser.getTok().getString(); |
| 1877 | if (!Name.equals(Prefix)) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1878 | return MatchOperand_NoMatch; |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 1879 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1880 | |
| 1881 | Parser.Lex(); |
| 1882 | if (getLexer().isNot(AsmToken::Colon)) |
| 1883 | return MatchOperand_ParseFail; |
| 1884 | |
| 1885 | Parser.Lex(); |
| 1886 | if (getLexer().isNot(AsmToken::Integer)) |
| 1887 | return MatchOperand_ParseFail; |
| 1888 | |
| 1889 | if (getParser().parseAbsoluteExpression(Int)) |
| 1890 | return MatchOperand_ParseFail; |
| 1891 | break; |
| 1892 | } |
| 1893 | } |
| 1894 | return MatchOperand_Success; |
| 1895 | } |
| 1896 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1897 | OperandMatchResultTy |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1898 | AMDGPUAsmParser::parseIntWithPrefix(const char *Prefix, OperandVector &Operands, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 1899 | enum AMDGPUOperand::ImmTy ImmTy, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 1900 | bool (*ConvertResult)(int64_t&)) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1901 | SMLoc S = Parser.getTok().getLoc(); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 1902 | int64_t Value = 0; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1903 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1904 | OperandMatchResultTy Res = parseIntWithPrefix(Prefix, Value); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1905 | if (Res != MatchOperand_Success) |
| 1906 | return Res; |
| 1907 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 1908 | if (ConvertResult && !ConvertResult(Value)) { |
| 1909 | return MatchOperand_ParseFail; |
| 1910 | } |
| 1911 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1912 | Operands.push_back(AMDGPUOperand::CreateImm(this, Value, S, ImmTy)); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1913 | return MatchOperand_Success; |
| 1914 | } |
| 1915 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1916 | OperandMatchResultTy |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1917 | AMDGPUAsmParser::parseNamedBit(const char *Name, OperandVector &Operands, |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 1918 | enum AMDGPUOperand::ImmTy ImmTy) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1919 | int64_t Bit = 0; |
| 1920 | SMLoc S = Parser.getTok().getLoc(); |
| 1921 | |
| 1922 | // We are at the end of the statement, and this is a default argument, so |
| 1923 | // use a default value. |
| 1924 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 1925 | switch(getLexer().getKind()) { |
| 1926 | case AsmToken::Identifier: { |
| 1927 | StringRef Tok = Parser.getTok().getString(); |
| 1928 | if (Tok == Name) { |
| 1929 | Bit = 1; |
| 1930 | Parser.Lex(); |
| 1931 | } else if (Tok.startswith("no") && Tok.endswith(Name)) { |
| 1932 | Bit = 0; |
| 1933 | Parser.Lex(); |
| 1934 | } else { |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 1935 | return MatchOperand_NoMatch; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1936 | } |
| 1937 | break; |
| 1938 | } |
| 1939 | default: |
| 1940 | return MatchOperand_NoMatch; |
| 1941 | } |
| 1942 | } |
| 1943 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 1944 | Operands.push_back(AMDGPUOperand::CreateImm(this, Bit, S, ImmTy)); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1945 | return MatchOperand_Success; |
| 1946 | } |
| 1947 | |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 1948 | typedef std::map<enum AMDGPUOperand::ImmTy, unsigned> OptionalImmIndexMap; |
| 1949 | |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 1950 | void addOptionalImmOperand(MCInst& Inst, const OperandVector& Operands, |
| 1951 | OptionalImmIndexMap& OptionalIdx, |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 1952 | enum AMDGPUOperand::ImmTy ImmT, int64_t Default = 0) { |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 1953 | auto i = OptionalIdx.find(ImmT); |
| 1954 | if (i != OptionalIdx.end()) { |
| 1955 | unsigned Idx = i->second; |
| 1956 | ((AMDGPUOperand &)*Operands[Idx]).addImmOperands(Inst, 1); |
| 1957 | } else { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 1958 | Inst.addOperand(MCOperand::createImm(Default)); |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 1959 | } |
| 1960 | } |
| 1961 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 1962 | OperandMatchResultTy |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 1963 | AMDGPUAsmParser::parseStringWithPrefix(StringRef Prefix, StringRef &Value) { |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 1964 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 1965 | return MatchOperand_NoMatch; |
| 1966 | } |
| 1967 | StringRef Tok = Parser.getTok().getString(); |
| 1968 | if (Tok != Prefix) { |
| 1969 | return MatchOperand_NoMatch; |
| 1970 | } |
| 1971 | |
| 1972 | Parser.Lex(); |
| 1973 | if (getLexer().isNot(AsmToken::Colon)) { |
| 1974 | return MatchOperand_ParseFail; |
| 1975 | } |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 1976 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 1977 | Parser.Lex(); |
| 1978 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 1979 | return MatchOperand_ParseFail; |
| 1980 | } |
| 1981 | |
| 1982 | Value = Parser.getTok().getString(); |
| 1983 | return MatchOperand_Success; |
| 1984 | } |
| 1985 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1986 | //===----------------------------------------------------------------------===// |
| 1987 | // ds |
| 1988 | //===----------------------------------------------------------------------===// |
| 1989 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1990 | void AMDGPUAsmParser::cvtDSOffset01(MCInst &Inst, |
| 1991 | const OperandVector &Operands) { |
| 1992 | |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 1993 | OptionalImmIndexMap OptionalIdx; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1994 | |
| 1995 | for (unsigned i = 1, e = Operands.size(); i != e; ++i) { |
| 1996 | AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]); |
| 1997 | |
| 1998 | // Add the register arguments |
| 1999 | if (Op.isReg()) { |
| 2000 | Op.addRegOperands(Inst, 1); |
| 2001 | continue; |
| 2002 | } |
| 2003 | |
| 2004 | // Handle optional arguments |
| 2005 | OptionalIdx[Op.getImmTy()] = i; |
| 2006 | } |
| 2007 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2008 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset0); |
| 2009 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset1); |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 2010 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2011 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2012 | Inst.addOperand(MCOperand::createReg(AMDGPU::M0)); // m0 |
| 2013 | } |
| 2014 | |
| 2015 | void AMDGPUAsmParser::cvtDS(MCInst &Inst, const OperandVector &Operands) { |
| 2016 | |
| 2017 | std::map<enum AMDGPUOperand::ImmTy, unsigned> OptionalIdx; |
| 2018 | bool GDSOnly = false; |
| 2019 | |
| 2020 | for (unsigned i = 1, e = Operands.size(); i != e; ++i) { |
| 2021 | AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]); |
| 2022 | |
| 2023 | // Add the register arguments |
| 2024 | if (Op.isReg()) { |
| 2025 | Op.addRegOperands(Inst, 1); |
| 2026 | continue; |
| 2027 | } |
| 2028 | |
| 2029 | if (Op.isToken() && Op.getToken() == "gds") { |
| 2030 | GDSOnly = true; |
| 2031 | continue; |
| 2032 | } |
| 2033 | |
| 2034 | // Handle optional arguments |
| 2035 | OptionalIdx[Op.getImmTy()] = i; |
| 2036 | } |
| 2037 | |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 2038 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset); |
| 2039 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2040 | |
| 2041 | if (!GDSOnly) { |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 2042 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2043 | } |
| 2044 | Inst.addOperand(MCOperand::createReg(AMDGPU::M0)); // m0 |
| 2045 | } |
| 2046 | |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 2047 | void AMDGPUAsmParser::cvtExp(MCInst &Inst, const OperandVector &Operands) { |
| 2048 | OptionalImmIndexMap OptionalIdx; |
| 2049 | |
| 2050 | unsigned EnMask = 0; |
| 2051 | int SrcIdx = 0; |
| 2052 | |
| 2053 | for (unsigned i = 1, e = Operands.size(); i != e; ++i) { |
| 2054 | AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]); |
| 2055 | |
| 2056 | // Add the register arguments |
| 2057 | if (Op.isReg()) { |
| 2058 | EnMask |= (1 << SrcIdx); |
| 2059 | Op.addRegOperands(Inst, 1); |
| 2060 | ++SrcIdx; |
| 2061 | continue; |
| 2062 | } |
| 2063 | |
| 2064 | if (Op.isOff()) { |
| 2065 | ++SrcIdx; |
| 2066 | Inst.addOperand(MCOperand::createReg(AMDGPU::NoRegister)); |
| 2067 | continue; |
| 2068 | } |
| 2069 | |
| 2070 | if (Op.isImm() && Op.getImmTy() == AMDGPUOperand::ImmTyExpTgt) { |
| 2071 | Op.addImmOperands(Inst, 1); |
| 2072 | continue; |
| 2073 | } |
| 2074 | |
| 2075 | if (Op.isToken() && Op.getToken() == "done") |
| 2076 | continue; |
| 2077 | |
| 2078 | // Handle optional arguments |
| 2079 | OptionalIdx[Op.getImmTy()] = i; |
| 2080 | } |
| 2081 | |
| 2082 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyExpVM); |
| 2083 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyExpCompr); |
| 2084 | |
| 2085 | Inst.addOperand(MCOperand::createImm(EnMask)); |
| 2086 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2087 | |
| 2088 | //===----------------------------------------------------------------------===// |
| 2089 | // s_waitcnt |
| 2090 | //===----------------------------------------------------------------------===// |
| 2091 | |
| 2092 | bool AMDGPUAsmParser::parseCnt(int64_t &IntVal) { |
| 2093 | StringRef CntName = Parser.getTok().getString(); |
| 2094 | int64_t CntVal; |
| 2095 | |
| 2096 | Parser.Lex(); |
| 2097 | if (getLexer().isNot(AsmToken::LParen)) |
| 2098 | return true; |
| 2099 | |
| 2100 | Parser.Lex(); |
| 2101 | if (getLexer().isNot(AsmToken::Integer)) |
| 2102 | return true; |
| 2103 | |
| 2104 | if (getParser().parseAbsoluteExpression(CntVal)) |
| 2105 | return true; |
| 2106 | |
| 2107 | if (getLexer().isNot(AsmToken::RParen)) |
| 2108 | return true; |
| 2109 | |
| 2110 | Parser.Lex(); |
| 2111 | if (getLexer().is(AsmToken::Amp) || getLexer().is(AsmToken::Comma)) |
| 2112 | Parser.Lex(); |
| 2113 | |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 2114 | IsaVersion IV = getIsaVersion(getSTI().getFeatureBits()); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 2115 | if (CntName == "vmcnt") |
| 2116 | IntVal = encodeVmcnt(IV, IntVal, CntVal); |
| 2117 | else if (CntName == "expcnt") |
| 2118 | IntVal = encodeExpcnt(IV, IntVal, CntVal); |
| 2119 | else if (CntName == "lgkmcnt") |
| 2120 | IntVal = encodeLgkmcnt(IV, IntVal, CntVal); |
| 2121 | else |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2122 | return true; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2123 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2124 | return false; |
| 2125 | } |
| 2126 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 2127 | OperandMatchResultTy |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2128 | AMDGPUAsmParser::parseSWaitCntOps(OperandVector &Operands) { |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 2129 | IsaVersion IV = getIsaVersion(getSTI().getFeatureBits()); |
| 2130 | int64_t Waitcnt = getWaitcntBitMask(IV); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2131 | SMLoc S = Parser.getTok().getLoc(); |
| 2132 | |
| 2133 | switch(getLexer().getKind()) { |
| 2134 | default: return MatchOperand_ParseFail; |
| 2135 | case AsmToken::Integer: |
| 2136 | // The operand can be an integer value. |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 2137 | if (getParser().parseAbsoluteExpression(Waitcnt)) |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2138 | return MatchOperand_ParseFail; |
| 2139 | break; |
| 2140 | |
| 2141 | case AsmToken::Identifier: |
| 2142 | do { |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 2143 | if (parseCnt(Waitcnt)) |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2144 | return MatchOperand_ParseFail; |
| 2145 | } while(getLexer().isNot(AsmToken::EndOfStatement)); |
| 2146 | break; |
| 2147 | } |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 2148 | Operands.push_back(AMDGPUOperand::CreateImm(this, Waitcnt, S)); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2149 | return MatchOperand_Success; |
| 2150 | } |
| 2151 | |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2152 | bool AMDGPUAsmParser::parseHwregConstruct(OperandInfoTy &HwReg, int64_t &Offset, int64_t &Width) { |
| 2153 | using namespace llvm::AMDGPU::Hwreg; |
| 2154 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2155 | if (Parser.getTok().getString() != "hwreg") |
| 2156 | return true; |
| 2157 | Parser.Lex(); |
| 2158 | |
| 2159 | if (getLexer().isNot(AsmToken::LParen)) |
| 2160 | return true; |
| 2161 | Parser.Lex(); |
| 2162 | |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 2163 | if (getLexer().is(AsmToken::Identifier)) { |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2164 | HwReg.IsSymbolic = true; |
| 2165 | HwReg.Id = ID_UNKNOWN_; |
| 2166 | const StringRef tok = Parser.getTok().getString(); |
| 2167 | for (int i = ID_SYMBOLIC_FIRST_; i < ID_SYMBOLIC_LAST_; ++i) { |
| 2168 | if (tok == IdSymbolic[i]) { |
| 2169 | HwReg.Id = i; |
| 2170 | break; |
| 2171 | } |
| 2172 | } |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 2173 | Parser.Lex(); |
| 2174 | } else { |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2175 | HwReg.IsSymbolic = false; |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 2176 | if (getLexer().isNot(AsmToken::Integer)) |
| 2177 | return true; |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2178 | if (getParser().parseAbsoluteExpression(HwReg.Id)) |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 2179 | return true; |
| 2180 | } |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2181 | |
| 2182 | if (getLexer().is(AsmToken::RParen)) { |
| 2183 | Parser.Lex(); |
| 2184 | return false; |
| 2185 | } |
| 2186 | |
| 2187 | // optional params |
| 2188 | if (getLexer().isNot(AsmToken::Comma)) |
| 2189 | return true; |
| 2190 | Parser.Lex(); |
| 2191 | |
| 2192 | if (getLexer().isNot(AsmToken::Integer)) |
| 2193 | return true; |
| 2194 | if (getParser().parseAbsoluteExpression(Offset)) |
| 2195 | return true; |
| 2196 | |
| 2197 | if (getLexer().isNot(AsmToken::Comma)) |
| 2198 | return true; |
| 2199 | Parser.Lex(); |
| 2200 | |
| 2201 | if (getLexer().isNot(AsmToken::Integer)) |
| 2202 | return true; |
| 2203 | if (getParser().parseAbsoluteExpression(Width)) |
| 2204 | return true; |
| 2205 | |
| 2206 | if (getLexer().isNot(AsmToken::RParen)) |
| 2207 | return true; |
| 2208 | Parser.Lex(); |
| 2209 | |
| 2210 | return false; |
| 2211 | } |
| 2212 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 2213 | OperandMatchResultTy |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2214 | AMDGPUAsmParser::parseHwreg(OperandVector &Operands) { |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2215 | using namespace llvm::AMDGPU::Hwreg; |
| 2216 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2217 | int64_t Imm16Val = 0; |
| 2218 | SMLoc S = Parser.getTok().getLoc(); |
| 2219 | |
| 2220 | switch(getLexer().getKind()) { |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 2221 | default: return MatchOperand_NoMatch; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2222 | case AsmToken::Integer: |
| 2223 | // The operand can be an integer value. |
| 2224 | if (getParser().parseAbsoluteExpression(Imm16Val)) |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2225 | return MatchOperand_NoMatch; |
| 2226 | if (Imm16Val < 0 || !isUInt<16>(Imm16Val)) { |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2227 | Error(S, "invalid immediate: only 16-bit values are legal"); |
| 2228 | // Do not return error code, but create an imm operand anyway and proceed |
| 2229 | // to the next operand, if any. That avoids unneccessary error messages. |
| 2230 | } |
| 2231 | break; |
| 2232 | |
| 2233 | case AsmToken::Identifier: { |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2234 | OperandInfoTy HwReg(ID_UNKNOWN_); |
| 2235 | int64_t Offset = OFFSET_DEFAULT_; |
| 2236 | int64_t Width = WIDTH_M1_DEFAULT_ + 1; |
| 2237 | if (parseHwregConstruct(HwReg, Offset, Width)) |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2238 | return MatchOperand_ParseFail; |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2239 | if (HwReg.Id < 0 || !isUInt<ID_WIDTH_>(HwReg.Id)) { |
| 2240 | if (HwReg.IsSymbolic) |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 2241 | Error(S, "invalid symbolic name of hardware register"); |
| 2242 | else |
| 2243 | Error(S, "invalid code of hardware register: only 6-bit values are legal"); |
Reid Kleckner | 7f0ae15 | 2016-04-27 16:46:33 +0000 | [diff] [blame] | 2244 | } |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2245 | if (Offset < 0 || !isUInt<OFFSET_WIDTH_>(Offset)) |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2246 | Error(S, "invalid bit offset: only 5-bit values are legal"); |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2247 | if ((Width-1) < 0 || !isUInt<WIDTH_M1_WIDTH_>(Width-1)) |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2248 | Error(S, "invalid bitfield width: only values from 1 to 32 are legal"); |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2249 | Imm16Val = (HwReg.Id << ID_SHIFT_) | (Offset << OFFSET_SHIFT_) | ((Width-1) << WIDTH_M1_SHIFT_); |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2250 | } |
| 2251 | break; |
| 2252 | } |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2253 | Operands.push_back(AMDGPUOperand::CreateImm(this, Imm16Val, S, AMDGPUOperand::ImmTyHwreg)); |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2254 | return MatchOperand_Success; |
| 2255 | } |
| 2256 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2257 | bool AMDGPUOperand::isSWaitCnt() const { |
| 2258 | return isImm(); |
| 2259 | } |
| 2260 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 2261 | bool AMDGPUOperand::isHwreg() const { |
| 2262 | return isImmTy(ImmTyHwreg); |
| 2263 | } |
| 2264 | |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2265 | bool AMDGPUAsmParser::parseSendMsgConstruct(OperandInfoTy &Msg, OperandInfoTy &Operation, int64_t &StreamId) { |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 2266 | using namespace llvm::AMDGPU::SendMsg; |
| 2267 | |
| 2268 | if (Parser.getTok().getString() != "sendmsg") |
| 2269 | return true; |
| 2270 | Parser.Lex(); |
| 2271 | |
| 2272 | if (getLexer().isNot(AsmToken::LParen)) |
| 2273 | return true; |
| 2274 | Parser.Lex(); |
| 2275 | |
| 2276 | if (getLexer().is(AsmToken::Identifier)) { |
| 2277 | Msg.IsSymbolic = true; |
| 2278 | Msg.Id = ID_UNKNOWN_; |
| 2279 | const std::string tok = Parser.getTok().getString(); |
| 2280 | for (int i = ID_GAPS_FIRST_; i < ID_GAPS_LAST_; ++i) { |
| 2281 | switch(i) { |
| 2282 | default: continue; // Omit gaps. |
| 2283 | case ID_INTERRUPT: case ID_GS: case ID_GS_DONE: case ID_SYSMSG: break; |
| 2284 | } |
| 2285 | if (tok == IdSymbolic[i]) { |
| 2286 | Msg.Id = i; |
| 2287 | break; |
| 2288 | } |
| 2289 | } |
| 2290 | Parser.Lex(); |
| 2291 | } else { |
| 2292 | Msg.IsSymbolic = false; |
| 2293 | if (getLexer().isNot(AsmToken::Integer)) |
| 2294 | return true; |
| 2295 | if (getParser().parseAbsoluteExpression(Msg.Id)) |
| 2296 | return true; |
| 2297 | if (getLexer().is(AsmToken::Integer)) |
| 2298 | if (getParser().parseAbsoluteExpression(Msg.Id)) |
| 2299 | Msg.Id = ID_UNKNOWN_; |
| 2300 | } |
| 2301 | if (Msg.Id == ID_UNKNOWN_) // Don't know how to parse the rest. |
| 2302 | return false; |
| 2303 | |
| 2304 | if (!(Msg.Id == ID_GS || Msg.Id == ID_GS_DONE || Msg.Id == ID_SYSMSG)) { |
| 2305 | if (getLexer().isNot(AsmToken::RParen)) |
| 2306 | return true; |
| 2307 | Parser.Lex(); |
| 2308 | return false; |
| 2309 | } |
| 2310 | |
| 2311 | if (getLexer().isNot(AsmToken::Comma)) |
| 2312 | return true; |
| 2313 | Parser.Lex(); |
| 2314 | |
| 2315 | assert(Msg.Id == ID_GS || Msg.Id == ID_GS_DONE || Msg.Id == ID_SYSMSG); |
| 2316 | Operation.Id = ID_UNKNOWN_; |
| 2317 | if (getLexer().is(AsmToken::Identifier)) { |
| 2318 | Operation.IsSymbolic = true; |
| 2319 | const char* const *S = (Msg.Id == ID_SYSMSG) ? OpSysSymbolic : OpGsSymbolic; |
| 2320 | const int F = (Msg.Id == ID_SYSMSG) ? OP_SYS_FIRST_ : OP_GS_FIRST_; |
| 2321 | const int L = (Msg.Id == ID_SYSMSG) ? OP_SYS_LAST_ : OP_GS_LAST_; |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2322 | const StringRef Tok = Parser.getTok().getString(); |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 2323 | for (int i = F; i < L; ++i) { |
| 2324 | if (Tok == S[i]) { |
| 2325 | Operation.Id = i; |
| 2326 | break; |
| 2327 | } |
| 2328 | } |
| 2329 | Parser.Lex(); |
| 2330 | } else { |
| 2331 | Operation.IsSymbolic = false; |
| 2332 | if (getLexer().isNot(AsmToken::Integer)) |
| 2333 | return true; |
| 2334 | if (getParser().parseAbsoluteExpression(Operation.Id)) |
| 2335 | return true; |
| 2336 | } |
| 2337 | |
| 2338 | if ((Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) && Operation.Id != OP_GS_NOP) { |
| 2339 | // Stream id is optional. |
| 2340 | if (getLexer().is(AsmToken::RParen)) { |
| 2341 | Parser.Lex(); |
| 2342 | return false; |
| 2343 | } |
| 2344 | |
| 2345 | if (getLexer().isNot(AsmToken::Comma)) |
| 2346 | return true; |
| 2347 | Parser.Lex(); |
| 2348 | |
| 2349 | if (getLexer().isNot(AsmToken::Integer)) |
| 2350 | return true; |
| 2351 | if (getParser().parseAbsoluteExpression(StreamId)) |
| 2352 | return true; |
| 2353 | } |
| 2354 | |
| 2355 | if (getLexer().isNot(AsmToken::RParen)) |
| 2356 | return true; |
| 2357 | Parser.Lex(); |
| 2358 | return false; |
| 2359 | } |
| 2360 | |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 2361 | void AMDGPUAsmParser::errorExpTgt() { |
| 2362 | Error(Parser.getTok().getLoc(), "invalid exp target"); |
| 2363 | } |
| 2364 | |
| 2365 | OperandMatchResultTy AMDGPUAsmParser::parseExpTgtImpl(StringRef Str, |
| 2366 | uint8_t &Val) { |
| 2367 | if (Str == "null") { |
| 2368 | Val = 9; |
| 2369 | return MatchOperand_Success; |
| 2370 | } |
| 2371 | |
| 2372 | if (Str.startswith("mrt")) { |
| 2373 | Str = Str.drop_front(3); |
| 2374 | if (Str == "z") { // == mrtz |
| 2375 | Val = 8; |
| 2376 | return MatchOperand_Success; |
| 2377 | } |
| 2378 | |
| 2379 | if (Str.getAsInteger(10, Val)) |
| 2380 | return MatchOperand_ParseFail; |
| 2381 | |
| 2382 | if (Val > 7) |
| 2383 | errorExpTgt(); |
| 2384 | |
| 2385 | return MatchOperand_Success; |
| 2386 | } |
| 2387 | |
| 2388 | if (Str.startswith("pos")) { |
| 2389 | Str = Str.drop_front(3); |
| 2390 | if (Str.getAsInteger(10, Val)) |
| 2391 | return MatchOperand_ParseFail; |
| 2392 | |
| 2393 | if (Val > 3) |
| 2394 | errorExpTgt(); |
| 2395 | |
| 2396 | Val += 12; |
| 2397 | return MatchOperand_Success; |
| 2398 | } |
| 2399 | |
| 2400 | if (Str.startswith("param")) { |
| 2401 | Str = Str.drop_front(5); |
| 2402 | if (Str.getAsInteger(10, Val)) |
| 2403 | return MatchOperand_ParseFail; |
| 2404 | |
| 2405 | if (Val >= 32) |
| 2406 | errorExpTgt(); |
| 2407 | |
| 2408 | Val += 32; |
| 2409 | return MatchOperand_Success; |
| 2410 | } |
| 2411 | |
| 2412 | if (Str.startswith("invalid_target_")) { |
| 2413 | Str = Str.drop_front(15); |
| 2414 | if (Str.getAsInteger(10, Val)) |
| 2415 | return MatchOperand_ParseFail; |
| 2416 | |
| 2417 | errorExpTgt(); |
| 2418 | return MatchOperand_Success; |
| 2419 | } |
| 2420 | |
| 2421 | return MatchOperand_NoMatch; |
| 2422 | } |
| 2423 | |
| 2424 | OperandMatchResultTy AMDGPUAsmParser::parseExpTgt(OperandVector &Operands) { |
| 2425 | uint8_t Val; |
| 2426 | StringRef Str = Parser.getTok().getString(); |
| 2427 | |
| 2428 | auto Res = parseExpTgtImpl(Str, Val); |
| 2429 | if (Res != MatchOperand_Success) |
| 2430 | return Res; |
| 2431 | |
| 2432 | SMLoc S = Parser.getTok().getLoc(); |
| 2433 | Parser.Lex(); |
| 2434 | |
| 2435 | Operands.push_back(AMDGPUOperand::CreateImm(this, Val, S, |
| 2436 | AMDGPUOperand::ImmTyExpTgt)); |
| 2437 | return MatchOperand_Success; |
| 2438 | } |
| 2439 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 2440 | OperandMatchResultTy |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 2441 | AMDGPUAsmParser::parseSendMsgOp(OperandVector &Operands) { |
| 2442 | using namespace llvm::AMDGPU::SendMsg; |
| 2443 | |
| 2444 | int64_t Imm16Val = 0; |
| 2445 | SMLoc S = Parser.getTok().getLoc(); |
| 2446 | |
| 2447 | switch(getLexer().getKind()) { |
| 2448 | default: |
| 2449 | return MatchOperand_NoMatch; |
| 2450 | case AsmToken::Integer: |
| 2451 | // The operand can be an integer value. |
| 2452 | if (getParser().parseAbsoluteExpression(Imm16Val)) |
| 2453 | return MatchOperand_NoMatch; |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2454 | if (Imm16Val < 0 || !isUInt<16>(Imm16Val)) { |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 2455 | Error(S, "invalid immediate: only 16-bit values are legal"); |
| 2456 | // Do not return error code, but create an imm operand anyway and proceed |
| 2457 | // to the next operand, if any. That avoids unneccessary error messages. |
| 2458 | } |
| 2459 | break; |
| 2460 | case AsmToken::Identifier: { |
| 2461 | OperandInfoTy Msg(ID_UNKNOWN_); |
| 2462 | OperandInfoTy Operation(OP_UNKNOWN_); |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2463 | int64_t StreamId = STREAM_ID_DEFAULT_; |
| 2464 | if (parseSendMsgConstruct(Msg, Operation, StreamId)) |
| 2465 | return MatchOperand_ParseFail; |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 2466 | do { |
| 2467 | // Validate and encode message ID. |
| 2468 | if (! ((ID_INTERRUPT <= Msg.Id && Msg.Id <= ID_GS_DONE) |
| 2469 | || Msg.Id == ID_SYSMSG)) { |
| 2470 | if (Msg.IsSymbolic) |
| 2471 | Error(S, "invalid/unsupported symbolic name of message"); |
| 2472 | else |
| 2473 | Error(S, "invalid/unsupported code of message"); |
| 2474 | break; |
| 2475 | } |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 2476 | Imm16Val = (Msg.Id << ID_SHIFT_); |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 2477 | // Validate and encode operation ID. |
| 2478 | if (Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) { |
| 2479 | if (! (OP_GS_FIRST_ <= Operation.Id && Operation.Id < OP_GS_LAST_)) { |
| 2480 | if (Operation.IsSymbolic) |
| 2481 | Error(S, "invalid symbolic name of GS_OP"); |
| 2482 | else |
| 2483 | Error(S, "invalid code of GS_OP: only 2-bit values are legal"); |
| 2484 | break; |
| 2485 | } |
| 2486 | if (Operation.Id == OP_GS_NOP |
| 2487 | && Msg.Id != ID_GS_DONE) { |
| 2488 | Error(S, "invalid GS_OP: NOP is for GS_DONE only"); |
| 2489 | break; |
| 2490 | } |
| 2491 | Imm16Val |= (Operation.Id << OP_SHIFT_); |
| 2492 | } |
| 2493 | if (Msg.Id == ID_SYSMSG) { |
| 2494 | if (! (OP_SYS_FIRST_ <= Operation.Id && Operation.Id < OP_SYS_LAST_)) { |
| 2495 | if (Operation.IsSymbolic) |
| 2496 | Error(S, "invalid/unsupported symbolic name of SYSMSG_OP"); |
| 2497 | else |
| 2498 | Error(S, "invalid/unsupported code of SYSMSG_OP"); |
| 2499 | break; |
| 2500 | } |
| 2501 | Imm16Val |= (Operation.Id << OP_SHIFT_); |
| 2502 | } |
| 2503 | // Validate and encode stream ID. |
| 2504 | if ((Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) && Operation.Id != OP_GS_NOP) { |
| 2505 | if (! (STREAM_ID_FIRST_ <= StreamId && StreamId < STREAM_ID_LAST_)) { |
| 2506 | Error(S, "invalid stream id: only 2-bit values are legal"); |
| 2507 | break; |
| 2508 | } |
| 2509 | Imm16Val |= (StreamId << STREAM_ID_SHIFT_); |
| 2510 | } |
| 2511 | } while (0); |
| 2512 | } |
| 2513 | break; |
| 2514 | } |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2515 | Operands.push_back(AMDGPUOperand::CreateImm(this, Imm16Val, S, AMDGPUOperand::ImmTySendMsg)); |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 2516 | return MatchOperand_Success; |
| 2517 | } |
| 2518 | |
| 2519 | bool AMDGPUOperand::isSendMsg() const { |
| 2520 | return isImmTy(ImmTySendMsg); |
| 2521 | } |
| 2522 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2523 | //===----------------------------------------------------------------------===// |
| 2524 | // sopp branch targets |
| 2525 | //===----------------------------------------------------------------------===// |
| 2526 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 2527 | OperandMatchResultTy |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2528 | AMDGPUAsmParser::parseSOppBrTarget(OperandVector &Operands) { |
| 2529 | SMLoc S = Parser.getTok().getLoc(); |
| 2530 | |
| 2531 | switch (getLexer().getKind()) { |
| 2532 | default: return MatchOperand_ParseFail; |
| 2533 | case AsmToken::Integer: { |
| 2534 | int64_t Imm; |
| 2535 | if (getParser().parseAbsoluteExpression(Imm)) |
| 2536 | return MatchOperand_ParseFail; |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2537 | Operands.push_back(AMDGPUOperand::CreateImm(this, Imm, S)); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2538 | return MatchOperand_Success; |
| 2539 | } |
| 2540 | |
| 2541 | case AsmToken::Identifier: |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2542 | Operands.push_back(AMDGPUOperand::CreateExpr(this, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2543 | MCSymbolRefExpr::create(getContext().getOrCreateSymbol( |
| 2544 | Parser.getTok().getString()), getContext()), S)); |
| 2545 | Parser.Lex(); |
| 2546 | return MatchOperand_Success; |
| 2547 | } |
| 2548 | } |
| 2549 | |
| 2550 | //===----------------------------------------------------------------------===// |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2551 | // mubuf |
| 2552 | //===----------------------------------------------------------------------===// |
| 2553 | |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2554 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultGLC() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2555 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyGLC); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2556 | } |
| 2557 | |
| 2558 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSLC() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2559 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTySLC); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2560 | } |
| 2561 | |
| 2562 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultTFE() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2563 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyTFE); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2564 | } |
| 2565 | |
Artem Tamazov | 8ce1f71 | 2016-05-19 12:22:39 +0000 | [diff] [blame] | 2566 | void AMDGPUAsmParser::cvtMubufImpl(MCInst &Inst, |
| 2567 | const OperandVector &Operands, |
| 2568 | bool IsAtomic, bool IsAtomicReturn) { |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 2569 | OptionalImmIndexMap OptionalIdx; |
Artem Tamazov | 8ce1f71 | 2016-05-19 12:22:39 +0000 | [diff] [blame] | 2570 | assert(IsAtomicReturn ? IsAtomic : true); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2571 | |
| 2572 | for (unsigned i = 1, e = Operands.size(); i != e; ++i) { |
| 2573 | AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]); |
| 2574 | |
| 2575 | // Add the register arguments |
| 2576 | if (Op.isReg()) { |
| 2577 | Op.addRegOperands(Inst, 1); |
| 2578 | continue; |
| 2579 | } |
| 2580 | |
| 2581 | // Handle the case where soffset is an immediate |
| 2582 | if (Op.isImm() && Op.getImmTy() == AMDGPUOperand::ImmTyNone) { |
| 2583 | Op.addImmOperands(Inst, 1); |
| 2584 | continue; |
| 2585 | } |
| 2586 | |
| 2587 | // Handle tokens like 'offen' which are sometimes hard-coded into the |
| 2588 | // asm string. There are no MCInst operands for these. |
| 2589 | if (Op.isToken()) { |
| 2590 | continue; |
| 2591 | } |
| 2592 | assert(Op.isImm()); |
| 2593 | |
| 2594 | // Handle optional arguments |
| 2595 | OptionalIdx[Op.getImmTy()] = i; |
| 2596 | } |
| 2597 | |
Artem Tamazov | 8ce1f71 | 2016-05-19 12:22:39 +0000 | [diff] [blame] | 2598 | // Copy $vdata_in operand and insert as $vdata for MUBUF_Atomic RTN insns. |
| 2599 | if (IsAtomicReturn) { |
| 2600 | MCInst::iterator I = Inst.begin(); // $vdata_in is always at the beginning. |
| 2601 | Inst.insert(I, *I); |
| 2602 | } |
| 2603 | |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 2604 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset); |
Artem Tamazov | 8ce1f71 | 2016-05-19 12:22:39 +0000 | [diff] [blame] | 2605 | if (!IsAtomic) { // glc is hard-coded. |
| 2606 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC); |
| 2607 | } |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 2608 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC); |
| 2609 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2610 | } |
| 2611 | |
| 2612 | //===----------------------------------------------------------------------===// |
| 2613 | // mimg |
| 2614 | //===----------------------------------------------------------------------===// |
| 2615 | |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 2616 | void AMDGPUAsmParser::cvtMIMG(MCInst &Inst, const OperandVector &Operands) { |
| 2617 | unsigned I = 1; |
| 2618 | const MCInstrDesc &Desc = MII.get(Inst.getOpcode()); |
| 2619 | for (unsigned J = 0; J < Desc.getNumDefs(); ++J) { |
| 2620 | ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1); |
| 2621 | } |
| 2622 | |
| 2623 | OptionalImmIndexMap OptionalIdx; |
| 2624 | |
| 2625 | for (unsigned E = Operands.size(); I != E; ++I) { |
| 2626 | AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]); |
| 2627 | |
| 2628 | // Add the register arguments |
| 2629 | if (Op.isRegOrImm()) { |
| 2630 | Op.addRegOrImmOperands(Inst, 1); |
| 2631 | continue; |
| 2632 | } else if (Op.isImmModifier()) { |
| 2633 | OptionalIdx[Op.getImmTy()] = I; |
| 2634 | } else { |
Matt Arsenault | 92b355b | 2016-11-15 19:34:37 +0000 | [diff] [blame] | 2635 | llvm_unreachable("unexpected operand type"); |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 2636 | } |
| 2637 | } |
| 2638 | |
| 2639 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDMask); |
| 2640 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyUNorm); |
| 2641 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC); |
| 2642 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDA); |
| 2643 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyR128); |
| 2644 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE); |
| 2645 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyLWE); |
| 2646 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC); |
| 2647 | } |
| 2648 | |
| 2649 | void AMDGPUAsmParser::cvtMIMGAtomic(MCInst &Inst, const OperandVector &Operands) { |
| 2650 | unsigned I = 1; |
| 2651 | const MCInstrDesc &Desc = MII.get(Inst.getOpcode()); |
| 2652 | for (unsigned J = 0; J < Desc.getNumDefs(); ++J) { |
| 2653 | ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1); |
| 2654 | } |
| 2655 | |
| 2656 | // Add src, same as dst |
| 2657 | ((AMDGPUOperand &)*Operands[I]).addRegOperands(Inst, 1); |
| 2658 | |
| 2659 | OptionalImmIndexMap OptionalIdx; |
| 2660 | |
| 2661 | for (unsigned E = Operands.size(); I != E; ++I) { |
| 2662 | AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]); |
| 2663 | |
| 2664 | // Add the register arguments |
| 2665 | if (Op.isRegOrImm()) { |
| 2666 | Op.addRegOrImmOperands(Inst, 1); |
| 2667 | continue; |
| 2668 | } else if (Op.isImmModifier()) { |
| 2669 | OptionalIdx[Op.getImmTy()] = I; |
| 2670 | } else { |
Matt Arsenault | 92b355b | 2016-11-15 19:34:37 +0000 | [diff] [blame] | 2671 | llvm_unreachable("unexpected operand type"); |
Sam Kolton | 1bdcef7 | 2016-05-23 09:59:02 +0000 | [diff] [blame] | 2672 | } |
| 2673 | } |
| 2674 | |
| 2675 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDMask); |
| 2676 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyUNorm); |
| 2677 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC); |
| 2678 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDA); |
| 2679 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyR128); |
| 2680 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE); |
| 2681 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyLWE); |
| 2682 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC); |
| 2683 | } |
| 2684 | |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2685 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultDMask() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2686 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyDMask); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2687 | } |
| 2688 | |
| 2689 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultUNorm() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2690 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyUNorm); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2691 | } |
| 2692 | |
| 2693 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultDA() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2694 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyDA); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2695 | } |
| 2696 | |
| 2697 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultR128() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2698 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyR128); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2699 | } |
| 2700 | |
| 2701 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultLWE() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2702 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyLWE); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2703 | } |
| 2704 | |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 2705 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultExpTgt() const { |
| 2706 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyExpTgt); |
| 2707 | } |
| 2708 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 2709 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultExpCompr() const { |
| 2710 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyExpCompr); |
| 2711 | } |
| 2712 | |
| 2713 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultExpVM() const { |
| 2714 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyExpVM); |
| 2715 | } |
| 2716 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2717 | //===----------------------------------------------------------------------===// |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2718 | // smrd |
| 2719 | //===----------------------------------------------------------------------===// |
| 2720 | |
Artem Tamazov | 54bfd54 | 2016-10-31 16:07:39 +0000 | [diff] [blame] | 2721 | bool AMDGPUOperand::isSMRDOffset8() const { |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2722 | return isImm() && isUInt<8>(getImm()); |
| 2723 | } |
| 2724 | |
Artem Tamazov | 54bfd54 | 2016-10-31 16:07:39 +0000 | [diff] [blame] | 2725 | bool AMDGPUOperand::isSMRDOffset20() const { |
| 2726 | return isImm() && isUInt<20>(getImm()); |
| 2727 | } |
| 2728 | |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2729 | bool AMDGPUOperand::isSMRDLiteralOffset() const { |
| 2730 | // 32-bit literals are only supported on CI and we only want to use them |
| 2731 | // when the offset is > 8-bits. |
| 2732 | return isImm() && !isUInt<8>(getImm()) && isUInt<32>(getImm()); |
| 2733 | } |
| 2734 | |
Artem Tamazov | 54bfd54 | 2016-10-31 16:07:39 +0000 | [diff] [blame] | 2735 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDOffset8() const { |
| 2736 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyOffset); |
| 2737 | } |
| 2738 | |
| 2739 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDOffset20() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2740 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyOffset); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2741 | } |
| 2742 | |
| 2743 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDLiteralOffset() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 2744 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyOffset); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 2745 | } |
| 2746 | |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 2747 | //===----------------------------------------------------------------------===// |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2748 | // vop3 |
| 2749 | //===----------------------------------------------------------------------===// |
| 2750 | |
| 2751 | static bool ConvertOmodMul(int64_t &Mul) { |
| 2752 | if (Mul != 1 && Mul != 2 && Mul != 4) |
| 2753 | return false; |
| 2754 | |
| 2755 | Mul >>= 1; |
| 2756 | return true; |
| 2757 | } |
| 2758 | |
| 2759 | static bool ConvertOmodDiv(int64_t &Div) { |
| 2760 | if (Div == 1) { |
| 2761 | Div = 0; |
| 2762 | return true; |
| 2763 | } |
| 2764 | |
| 2765 | if (Div == 2) { |
| 2766 | Div = 3; |
| 2767 | return true; |
| 2768 | } |
| 2769 | |
| 2770 | return false; |
| 2771 | } |
| 2772 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2773 | static bool ConvertBoundCtrl(int64_t &BoundCtrl) { |
| 2774 | if (BoundCtrl == 0) { |
| 2775 | BoundCtrl = 1; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2776 | return true; |
Matt Arsenault | 12c5389 | 2016-11-15 19:58:54 +0000 | [diff] [blame] | 2777 | } |
| 2778 | |
| 2779 | if (BoundCtrl == -1) { |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2780 | BoundCtrl = 0; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2781 | return true; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2782 | } |
Matt Arsenault | 12c5389 | 2016-11-15 19:58:54 +0000 | [diff] [blame] | 2783 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2784 | return false; |
| 2785 | } |
| 2786 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2787 | // Note: the order in this table matches the order of operands in AsmString. |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 2788 | static const OptionalOperand AMDGPUOptionalOperandTable[] = { |
| 2789 | {"offen", AMDGPUOperand::ImmTyOffen, true, nullptr}, |
| 2790 | {"idxen", AMDGPUOperand::ImmTyIdxen, true, nullptr}, |
| 2791 | {"addr64", AMDGPUOperand::ImmTyAddr64, true, nullptr}, |
| 2792 | {"offset0", AMDGPUOperand::ImmTyOffset0, false, nullptr}, |
| 2793 | {"offset1", AMDGPUOperand::ImmTyOffset1, false, nullptr}, |
| 2794 | {"gds", AMDGPUOperand::ImmTyGDS, true, nullptr}, |
| 2795 | {"offset", AMDGPUOperand::ImmTyOffset, false, nullptr}, |
| 2796 | {"glc", AMDGPUOperand::ImmTyGLC, true, nullptr}, |
| 2797 | {"slc", AMDGPUOperand::ImmTySLC, true, nullptr}, |
| 2798 | {"tfe", AMDGPUOperand::ImmTyTFE, true, nullptr}, |
| 2799 | {"clamp", AMDGPUOperand::ImmTyClampSI, true, nullptr}, |
| 2800 | {"omod", AMDGPUOperand::ImmTyOModSI, false, ConvertOmodMul}, |
| 2801 | {"unorm", AMDGPUOperand::ImmTyUNorm, true, nullptr}, |
| 2802 | {"da", AMDGPUOperand::ImmTyDA, true, nullptr}, |
| 2803 | {"r128", AMDGPUOperand::ImmTyR128, true, nullptr}, |
| 2804 | {"lwe", AMDGPUOperand::ImmTyLWE, true, nullptr}, |
| 2805 | {"dmask", AMDGPUOperand::ImmTyDMask, false, nullptr}, |
| 2806 | {"row_mask", AMDGPUOperand::ImmTyDppRowMask, false, nullptr}, |
| 2807 | {"bank_mask", AMDGPUOperand::ImmTyDppBankMask, false, nullptr}, |
| 2808 | {"bound_ctrl", AMDGPUOperand::ImmTyDppBoundCtrl, false, ConvertBoundCtrl}, |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 2809 | {"dst_sel", AMDGPUOperand::ImmTySdwaDstSel, false, nullptr}, |
| 2810 | {"src0_sel", AMDGPUOperand::ImmTySdwaSrc0Sel, false, nullptr}, |
| 2811 | {"src1_sel", AMDGPUOperand::ImmTySdwaSrc1Sel, false, nullptr}, |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 2812 | {"dst_unused", AMDGPUOperand::ImmTySdwaDstUnused, false, nullptr}, |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 2813 | {"vm", AMDGPUOperand::ImmTyExpVM, true, nullptr}, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2814 | }; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2815 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 2816 | OperandMatchResultTy AMDGPUAsmParser::parseOptionalOperand(OperandVector &Operands) { |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 2817 | OperandMatchResultTy res; |
| 2818 | for (const OptionalOperand &Op : AMDGPUOptionalOperandTable) { |
| 2819 | // try to parse any optional operand here |
| 2820 | if (Op.IsBit) { |
| 2821 | res = parseNamedBit(Op.Name, Operands, Op.Type); |
| 2822 | } else if (Op.Type == AMDGPUOperand::ImmTyOModSI) { |
| 2823 | res = parseOModOperand(Operands); |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 2824 | } else if (Op.Type == AMDGPUOperand::ImmTySdwaDstSel || |
| 2825 | Op.Type == AMDGPUOperand::ImmTySdwaSrc0Sel || |
| 2826 | Op.Type == AMDGPUOperand::ImmTySdwaSrc1Sel) { |
| 2827 | res = parseSDWASel(Operands, Op.Name, Op.Type); |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 2828 | } else if (Op.Type == AMDGPUOperand::ImmTySdwaDstUnused) { |
| 2829 | res = parseSDWADstUnused(Operands); |
| 2830 | } else { |
| 2831 | res = parseIntWithPrefix(Op.Name, Operands, Op.Type, Op.ConvertResult); |
| 2832 | } |
| 2833 | if (res != MatchOperand_NoMatch) { |
| 2834 | return res; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2835 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2836 | } |
| 2837 | return MatchOperand_NoMatch; |
| 2838 | } |
| 2839 | |
Matt Arsenault | 12c5389 | 2016-11-15 19:58:54 +0000 | [diff] [blame] | 2840 | OperandMatchResultTy AMDGPUAsmParser::parseOModOperand(OperandVector &Operands) { |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2841 | StringRef Name = Parser.getTok().getString(); |
| 2842 | if (Name == "mul") { |
Matt Arsenault | 12c5389 | 2016-11-15 19:58:54 +0000 | [diff] [blame] | 2843 | return parseIntWithPrefix("mul", Operands, |
| 2844 | AMDGPUOperand::ImmTyOModSI, ConvertOmodMul); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2845 | } |
Matt Arsenault | 12c5389 | 2016-11-15 19:58:54 +0000 | [diff] [blame] | 2846 | |
| 2847 | if (Name == "div") { |
| 2848 | return parseIntWithPrefix("div", Operands, |
| 2849 | AMDGPUOperand::ImmTyOModSI, ConvertOmodDiv); |
| 2850 | } |
| 2851 | |
| 2852 | return MatchOperand_NoMatch; |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2853 | } |
| 2854 | |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 2855 | void AMDGPUAsmParser::cvtId(MCInst &Inst, const OperandVector &Operands) { |
| 2856 | unsigned I = 1; |
Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 2857 | const MCInstrDesc &Desc = MII.get(Inst.getOpcode()); |
Tom Stellard | e993451 | 2016-02-11 18:25:26 +0000 | [diff] [blame] | 2858 | for (unsigned J = 0; J < Desc.getNumDefs(); ++J) { |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 2859 | ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1); |
| 2860 | } |
| 2861 | for (unsigned E = Operands.size(); I != E; ++I) |
| 2862 | ((AMDGPUOperand &)*Operands[I]).addRegOrImmOperands(Inst, 1); |
| 2863 | } |
| 2864 | |
| 2865 | void AMDGPUAsmParser::cvtVOP3_2_mod(MCInst &Inst, const OperandVector &Operands) { |
Nikolay Haustov | 2e4c729 | 2016-02-25 10:58:54 +0000 | [diff] [blame] | 2866 | uint64_t TSFlags = MII.get(Inst.getOpcode()).TSFlags; |
| 2867 | if (TSFlags & SIInstrFlags::VOP3) { |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 2868 | cvtVOP3(Inst, Operands); |
| 2869 | } else { |
| 2870 | cvtId(Inst, Operands); |
| 2871 | } |
| 2872 | } |
| 2873 | |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 2874 | static bool isRegOrImmWithInputMods(const MCInstrDesc &Desc, unsigned OpNum) { |
| 2875 | // 1. This operand is input modifiers |
| 2876 | return Desc.OpInfo[OpNum].OperandType == AMDGPU::OPERAND_INPUT_MODS |
| 2877 | // 2. This is not last operand |
| 2878 | && Desc.NumOperands > (OpNum + 1) |
| 2879 | // 3. Next operand is register class |
| 2880 | && Desc.OpInfo[OpNum + 1].RegClass != -1 |
| 2881 | // 4. Next register is not tied to any other operand |
| 2882 | && Desc.getOperandConstraint(OpNum + 1, MCOI::OperandConstraint::TIED_TO) == -1; |
| 2883 | } |
| 2884 | |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 2885 | void AMDGPUAsmParser::cvtVOP3(MCInst &Inst, const OperandVector &Operands) { |
Nikolay Haustov | ea8febd | 2016-03-01 08:34:43 +0000 | [diff] [blame] | 2886 | OptionalImmIndexMap OptionalIdx; |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 2887 | unsigned I = 1; |
| 2888 | const MCInstrDesc &Desc = MII.get(Inst.getOpcode()); |
Tom Stellard | e993451 | 2016-02-11 18:25:26 +0000 | [diff] [blame] | 2889 | for (unsigned J = 0; J < Desc.getNumDefs(); ++J) { |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 2890 | ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1); |
Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 2891 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2892 | |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 2893 | for (unsigned E = Operands.size(); I != E; ++I) { |
| 2894 | AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]); |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 2895 | if (isRegOrImmWithInputMods(Desc, Inst.getNumOperands())) { |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 2896 | Op.addRegOrImmWithFPInputModsOperands(Inst, 2); |
Nikolay Haustov | ea8febd | 2016-03-01 08:34:43 +0000 | [diff] [blame] | 2897 | } else if (Op.isImm()) { |
| 2898 | OptionalIdx[Op.getImmTy()] = I; |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 2899 | } else { |
Matt Arsenault | 92b355b | 2016-11-15 19:34:37 +0000 | [diff] [blame] | 2900 | llvm_unreachable("unhandled operand type"); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2901 | } |
Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 2902 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2903 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 2904 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyClampSI); |
| 2905 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOModSI); |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 2906 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 2907 | // special case v_mac_{f16, f32}: |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 2908 | // it has src2 register operand that is tied to dst operand |
| 2909 | // we don't allow modifiers for this operand in assembler so src2_modifiers |
| 2910 | // should be 0 |
| 2911 | if (Inst.getOpcode() == AMDGPU::V_MAC_F32_e64_si || |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 2912 | Inst.getOpcode() == AMDGPU::V_MAC_F32_e64_vi || |
| 2913 | Inst.getOpcode() == AMDGPU::V_MAC_F16_e64_vi) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 2914 | auto it = Inst.begin(); |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 2915 | std::advance( |
| 2916 | it, |
| 2917 | AMDGPU::getNamedOperandIdx(Inst.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ? |
| 2918 | AMDGPU::V_MAC_F16_e64 : |
| 2919 | AMDGPU::V_MAC_F32_e64, |
| 2920 | AMDGPU::OpName::src2_modifiers)); |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 2921 | it = Inst.insert(it, MCOperand::createImm(0)); // no modifiers for src2 |
| 2922 | ++it; |
| 2923 | Inst.insert(it, Inst.getOperand(0)); // src2 = dst |
| 2924 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 2925 | } |
| 2926 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 2927 | //===----------------------------------------------------------------------===// |
| 2928 | // dpp |
| 2929 | //===----------------------------------------------------------------------===// |
| 2930 | |
| 2931 | bool AMDGPUOperand::isDPPCtrl() const { |
| 2932 | bool result = isImm() && getImmTy() == ImmTyDppCtrl && isUInt<9>(getImm()); |
| 2933 | if (result) { |
| 2934 | int64_t Imm = getImm(); |
| 2935 | return ((Imm >= 0x000) && (Imm <= 0x0ff)) || |
| 2936 | ((Imm >= 0x101) && (Imm <= 0x10f)) || |
| 2937 | ((Imm >= 0x111) && (Imm <= 0x11f)) || |
| 2938 | ((Imm >= 0x121) && (Imm <= 0x12f)) || |
| 2939 | (Imm == 0x130) || |
| 2940 | (Imm == 0x134) || |
| 2941 | (Imm == 0x138) || |
| 2942 | (Imm == 0x13c) || |
| 2943 | (Imm == 0x140) || |
| 2944 | (Imm == 0x141) || |
| 2945 | (Imm == 0x142) || |
| 2946 | (Imm == 0x143); |
| 2947 | } |
| 2948 | return false; |
| 2949 | } |
| 2950 | |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 2951 | bool AMDGPUOperand::isGPRIdxMode() const { |
| 2952 | return isImm() && isUInt<4>(getImm()); |
| 2953 | } |
| 2954 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 2955 | OperandMatchResultTy |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 2956 | AMDGPUAsmParser::parseDPPCtrl(OperandVector &Operands) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 2957 | SMLoc S = Parser.getTok().getLoc(); |
| 2958 | StringRef Prefix; |
| 2959 | int64_t Int; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 2960 | |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 2961 | if (getLexer().getKind() == AsmToken::Identifier) { |
| 2962 | Prefix = Parser.getTok().getString(); |
| 2963 | } else { |
| 2964 | return MatchOperand_NoMatch; |
| 2965 | } |
| 2966 | |
| 2967 | if (Prefix == "row_mirror") { |
| 2968 | Int = 0x140; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 2969 | Parser.Lex(); |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 2970 | } else if (Prefix == "row_half_mirror") { |
| 2971 | Int = 0x141; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 2972 | Parser.Lex(); |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 2973 | } else { |
Sam Kolton | 201398e | 2016-04-21 13:14:24 +0000 | [diff] [blame] | 2974 | // Check to prevent parseDPPCtrlOps from eating invalid tokens |
| 2975 | if (Prefix != "quad_perm" |
| 2976 | && Prefix != "row_shl" |
| 2977 | && Prefix != "row_shr" |
| 2978 | && Prefix != "row_ror" |
| 2979 | && Prefix != "wave_shl" |
| 2980 | && Prefix != "wave_rol" |
| 2981 | && Prefix != "wave_shr" |
| 2982 | && Prefix != "wave_ror" |
| 2983 | && Prefix != "row_bcast") { |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 2984 | return MatchOperand_NoMatch; |
Sam Kolton | 201398e | 2016-04-21 13:14:24 +0000 | [diff] [blame] | 2985 | } |
| 2986 | |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 2987 | Parser.Lex(); |
| 2988 | if (getLexer().isNot(AsmToken::Colon)) |
| 2989 | return MatchOperand_ParseFail; |
| 2990 | |
| 2991 | if (Prefix == "quad_perm") { |
| 2992 | // quad_perm:[%d,%d,%d,%d] |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 2993 | Parser.Lex(); |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 2994 | if (getLexer().isNot(AsmToken::LBrac)) |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 2995 | return MatchOperand_ParseFail; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 2996 | Parser.Lex(); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 2997 | |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 2998 | if (getParser().parseAbsoluteExpression(Int) || !(0 <= Int && Int <=3)) |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 2999 | return MatchOperand_ParseFail; |
| 3000 | |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3001 | for (int i = 0; i < 3; ++i) { |
| 3002 | if (getLexer().isNot(AsmToken::Comma)) |
| 3003 | return MatchOperand_ParseFail; |
| 3004 | Parser.Lex(); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3005 | |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3006 | int64_t Temp; |
| 3007 | if (getParser().parseAbsoluteExpression(Temp) || !(0 <= Temp && Temp <=3)) |
| 3008 | return MatchOperand_ParseFail; |
| 3009 | const int shift = i*2 + 2; |
| 3010 | Int += (Temp << shift); |
| 3011 | } |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3012 | |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3013 | if (getLexer().isNot(AsmToken::RBrac)) |
| 3014 | return MatchOperand_ParseFail; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3015 | Parser.Lex(); |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3016 | |
| 3017 | } else { |
| 3018 | // sel:%d |
| 3019 | Parser.Lex(); |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3020 | if (getParser().parseAbsoluteExpression(Int)) |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3021 | return MatchOperand_ParseFail; |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3022 | |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3023 | if (Prefix == "row_shl" && 1 <= Int && Int <= 15) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3024 | Int |= 0x100; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3025 | } else if (Prefix == "row_shr" && 1 <= Int && Int <= 15) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3026 | Int |= 0x110; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3027 | } else if (Prefix == "row_ror" && 1 <= Int && Int <= 15) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3028 | Int |= 0x120; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3029 | } else if (Prefix == "wave_shl" && 1 == Int) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3030 | Int = 0x130; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3031 | } else if (Prefix == "wave_rol" && 1 == Int) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3032 | Int = 0x134; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3033 | } else if (Prefix == "wave_shr" && 1 == Int) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3034 | Int = 0x138; |
Artem Tamazov | 2146a0a | 2016-09-22 11:47:21 +0000 | [diff] [blame] | 3035 | } else if (Prefix == "wave_ror" && 1 == Int) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3036 | Int = 0x13C; |
| 3037 | } else if (Prefix == "row_bcast") { |
| 3038 | if (Int == 15) { |
| 3039 | Int = 0x142; |
| 3040 | } else if (Int == 31) { |
| 3041 | Int = 0x143; |
Sam Kolton | 7a2a323 | 2016-07-14 14:50:35 +0000 | [diff] [blame] | 3042 | } else { |
| 3043 | return MatchOperand_ParseFail; |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3044 | } |
| 3045 | } else { |
Sam Kolton | 201398e | 2016-04-21 13:14:24 +0000 | [diff] [blame] | 3046 | return MatchOperand_ParseFail; |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3047 | } |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3048 | } |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3049 | } |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 3050 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 3051 | Operands.push_back(AMDGPUOperand::CreateImm(this, Int, S, AMDGPUOperand::ImmTyDppCtrl)); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3052 | return MatchOperand_Success; |
| 3053 | } |
| 3054 | |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 3055 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultRowMask() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 3056 | return AMDGPUOperand::CreateImm(this, 0xf, SMLoc(), AMDGPUOperand::ImmTyDppRowMask); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3057 | } |
| 3058 | |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 3059 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultBankMask() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 3060 | return AMDGPUOperand::CreateImm(this, 0xf, SMLoc(), AMDGPUOperand::ImmTyDppBankMask); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3061 | } |
| 3062 | |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 3063 | AMDGPUOperand::Ptr AMDGPUAsmParser::defaultBoundCtrl() const { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 3064 | return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyDppBoundCtrl); |
Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 3065 | } |
| 3066 | |
| 3067 | void AMDGPUAsmParser::cvtDPP(MCInst &Inst, const OperandVector &Operands) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3068 | OptionalImmIndexMap OptionalIdx; |
| 3069 | |
| 3070 | unsigned I = 1; |
| 3071 | const MCInstrDesc &Desc = MII.get(Inst.getOpcode()); |
| 3072 | for (unsigned J = 0; J < Desc.getNumDefs(); ++J) { |
| 3073 | ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1); |
| 3074 | } |
| 3075 | |
| 3076 | for (unsigned E = Operands.size(); I != E; ++I) { |
| 3077 | AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]); |
| 3078 | // Add the register arguments |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3079 | if (isRegOrImmWithInputMods(Desc, Inst.getNumOperands())) { |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 3080 | Op.addRegOrImmWithFPInputModsOperands(Inst, 2); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3081 | } else if (Op.isDPPCtrl()) { |
| 3082 | Op.addImmOperands(Inst, 1); |
| 3083 | } else if (Op.isImm()) { |
| 3084 | // Handle optional arguments |
| 3085 | OptionalIdx[Op.getImmTy()] = I; |
| 3086 | } else { |
| 3087 | llvm_unreachable("Invalid operand type"); |
| 3088 | } |
| 3089 | } |
| 3090 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3091 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppRowMask, 0xf); |
| 3092 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppBankMask, 0xf); |
| 3093 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppBoundCtrl); |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3094 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 3095 | // special case v_mac_{f16, f32}: |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3096 | // it has src2 register operand that is tied to dst operand |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 3097 | if (Inst.getOpcode() == AMDGPU::V_MAC_F32_dpp || |
| 3098 | Inst.getOpcode() == AMDGPU::V_MAC_F16_dpp) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3099 | auto it = Inst.begin(); |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 3100 | std::advance( |
| 3101 | it, AMDGPU::getNamedOperandIdx(Inst.getOpcode(), AMDGPU::OpName::src2)); |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3102 | Inst.insert(it, Inst.getOperand(0)); // src2 = dst |
| 3103 | } |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 3104 | } |
Nikolay Haustov | 5bf46ac1 | 2016-03-04 10:39:50 +0000 | [diff] [blame] | 3105 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3106 | //===----------------------------------------------------------------------===// |
| 3107 | // sdwa |
| 3108 | //===----------------------------------------------------------------------===// |
| 3109 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 3110 | OperandMatchResultTy |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 3111 | AMDGPUAsmParser::parseSDWASel(OperandVector &Operands, StringRef Prefix, |
| 3112 | AMDGPUOperand::ImmTy Type) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3113 | using namespace llvm::AMDGPU::SDWA; |
| 3114 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3115 | SMLoc S = Parser.getTok().getLoc(); |
| 3116 | StringRef Value; |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 3117 | OperandMatchResultTy res; |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 3118 | |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 3119 | res = parseStringWithPrefix(Prefix, Value); |
| 3120 | if (res != MatchOperand_Success) { |
| 3121 | return res; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3122 | } |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 3123 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3124 | int64_t Int; |
| 3125 | Int = StringSwitch<int64_t>(Value) |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3126 | .Case("BYTE_0", SdwaSel::BYTE_0) |
| 3127 | .Case("BYTE_1", SdwaSel::BYTE_1) |
| 3128 | .Case("BYTE_2", SdwaSel::BYTE_2) |
| 3129 | .Case("BYTE_3", SdwaSel::BYTE_3) |
| 3130 | .Case("WORD_0", SdwaSel::WORD_0) |
| 3131 | .Case("WORD_1", SdwaSel::WORD_1) |
| 3132 | .Case("DWORD", SdwaSel::DWORD) |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3133 | .Default(0xffffffff); |
| 3134 | Parser.Lex(); // eat last token |
| 3135 | |
| 3136 | if (Int == 0xffffffff) { |
| 3137 | return MatchOperand_ParseFail; |
| 3138 | } |
| 3139 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 3140 | Operands.push_back(AMDGPUOperand::CreateImm(this, Int, S, Type)); |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3141 | return MatchOperand_Success; |
| 3142 | } |
| 3143 | |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 3144 | OperandMatchResultTy |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3145 | AMDGPUAsmParser::parseSDWADstUnused(OperandVector &Operands) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3146 | using namespace llvm::AMDGPU::SDWA; |
| 3147 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3148 | SMLoc S = Parser.getTok().getLoc(); |
| 3149 | StringRef Value; |
Alex Bradbury | 58eba09 | 2016-11-01 16:32:05 +0000 | [diff] [blame] | 3150 | OperandMatchResultTy res; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3151 | |
| 3152 | res = parseStringWithPrefix("dst_unused", Value); |
| 3153 | if (res != MatchOperand_Success) { |
| 3154 | return res; |
| 3155 | } |
| 3156 | |
| 3157 | int64_t Int; |
| 3158 | Int = StringSwitch<int64_t>(Value) |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3159 | .Case("UNUSED_PAD", DstUnused::UNUSED_PAD) |
| 3160 | .Case("UNUSED_SEXT", DstUnused::UNUSED_SEXT) |
| 3161 | .Case("UNUSED_PRESERVE", DstUnused::UNUSED_PRESERVE) |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3162 | .Default(0xffffffff); |
| 3163 | Parser.Lex(); // eat last token |
| 3164 | |
| 3165 | if (Int == 0xffffffff) { |
| 3166 | return MatchOperand_ParseFail; |
| 3167 | } |
| 3168 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 3169 | Operands.push_back(AMDGPUOperand::CreateImm(this, Int, S, AMDGPUOperand::ImmTySdwaDstUnused)); |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 3170 | return MatchOperand_Success; |
| 3171 | } |
| 3172 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 3173 | void AMDGPUAsmParser::cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands) { |
Sam Kolton | 5196b88 | 2016-07-01 09:59:21 +0000 | [diff] [blame] | 3174 | cvtSDWA(Inst, Operands, SIInstrFlags::VOP1); |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 3175 | } |
| 3176 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 3177 | void AMDGPUAsmParser::cvtSdwaVOP2(MCInst &Inst, const OperandVector &Operands) { |
Sam Kolton | 5196b88 | 2016-07-01 09:59:21 +0000 | [diff] [blame] | 3178 | cvtSDWA(Inst, Operands, SIInstrFlags::VOP2); |
| 3179 | } |
| 3180 | |
| 3181 | void AMDGPUAsmParser::cvtSdwaVOPC(MCInst &Inst, const OperandVector &Operands) { |
| 3182 | cvtSDWA(Inst, Operands, SIInstrFlags::VOPC); |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 3183 | } |
| 3184 | |
| 3185 | void AMDGPUAsmParser::cvtSDWA(MCInst &Inst, const OperandVector &Operands, |
Sam Kolton | 5196b88 | 2016-07-01 09:59:21 +0000 | [diff] [blame] | 3186 | uint64_t BasicInstType) { |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 3187 | OptionalImmIndexMap OptionalIdx; |
| 3188 | |
| 3189 | unsigned I = 1; |
| 3190 | const MCInstrDesc &Desc = MII.get(Inst.getOpcode()); |
| 3191 | for (unsigned J = 0; J < Desc.getNumDefs(); ++J) { |
| 3192 | ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1); |
| 3193 | } |
| 3194 | |
| 3195 | for (unsigned E = Operands.size(); I != E; ++I) { |
| 3196 | AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]); |
| 3197 | // Add the register arguments |
Sam Kolton | 5196b88 | 2016-07-01 09:59:21 +0000 | [diff] [blame] | 3198 | if (BasicInstType == SIInstrFlags::VOPC && |
| 3199 | Op.isReg() && |
| 3200 | Op.Reg.RegNo == AMDGPU::VCC) { |
| 3201 | // VOPC sdwa use "vcc" token as dst. Skip it. |
| 3202 | continue; |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3203 | } else if (isRegOrImmWithInputMods(Desc, Inst.getNumOperands())) { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 3204 | Op.addRegOrImmWithInputModsOperands(Inst, 2); |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 3205 | } else if (Op.isImm()) { |
| 3206 | // Handle optional arguments |
| 3207 | OptionalIdx[Op.getImmTy()] = I; |
| 3208 | } else { |
| 3209 | llvm_unreachable("Invalid operand type"); |
| 3210 | } |
| 3211 | } |
| 3212 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 3213 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyClampSI, 0); |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 3214 | |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3215 | if (Inst.getOpcode() != AMDGPU::V_NOP_sdwa) { |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 3216 | // V_NOP_sdwa has no optional sdwa arguments |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3217 | switch (BasicInstType) { |
| 3218 | case SIInstrFlags::VOP1: { |
| 3219 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstSel, 6); |
| 3220 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstUnused, 2); |
| 3221 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6); |
| 3222 | break; |
| 3223 | } |
| 3224 | case SIInstrFlags::VOP2: { |
| 3225 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstSel, 6); |
| 3226 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstUnused, 2); |
| 3227 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6); |
| 3228 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc1Sel, 6); |
| 3229 | break; |
| 3230 | } |
| 3231 | case SIInstrFlags::VOPC: { |
| 3232 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6); |
| 3233 | addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc1Sel, 6); |
| 3234 | break; |
| 3235 | } |
| 3236 | default: |
| 3237 | llvm_unreachable("Invalid instruction type. Only VOP1, VOP2 and VOPC allowed"); |
| 3238 | } |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 3239 | } |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 3240 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 3241 | // special case v_mac_{f16, f32}: |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3242 | // it has src2 register operand that is tied to dst operand |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 3243 | if (Inst.getOpcode() == AMDGPU::V_MAC_F32_sdwa || |
| 3244 | Inst.getOpcode() == AMDGPU::V_MAC_F16_sdwa) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3245 | auto it = Inst.begin(); |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 3246 | std::advance( |
| 3247 | it, AMDGPU::getNamedOperandIdx(Inst.getOpcode(), AMDGPU::OpName::src2)); |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3248 | Inst.insert(it, Inst.getOperand(0)); // src2 = dst |
Sam Kolton | 5196b88 | 2016-07-01 09:59:21 +0000 | [diff] [blame] | 3249 | } |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 3250 | |
Sam Kolton | 05ef1c9 | 2016-06-03 10:27:37 +0000 | [diff] [blame] | 3251 | } |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 3252 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 3253 | /// Force static initialization. |
| 3254 | extern "C" void LLVMInitializeAMDGPUAsmParser() { |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 3255 | RegisterMCAsmParser<AMDGPUAsmParser> A(getTheAMDGPUTarget()); |
| 3256 | RegisterMCAsmParser<AMDGPUAsmParser> B(getTheGCNTarget()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 3257 | } |
| 3258 | |
| 3259 | #define GET_REGISTER_MATCHER |
| 3260 | #define GET_MATCHER_IMPLEMENTATION |
| 3261 | #include "AMDGPUGenAsmMatcher.inc" |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 3262 | |
| 3263 | |
| 3264 | // This fuction should be defined after auto-generated include so that we have |
| 3265 | // MatchClassKind enum defined |
| 3266 | unsigned AMDGPUAsmParser::validateTargetOperandClass(MCParsedAsmOperand &Op, |
| 3267 | unsigned Kind) { |
| 3268 | // Tokens like "glc" would be parsed as immediate operands in ParseOperand(). |
Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 3269 | // But MatchInstructionImpl() expects to meet token and fails to validate |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 3270 | // operand. This method checks if we are given immediate operand but expect to |
| 3271 | // get corresponding token. |
| 3272 | AMDGPUOperand &Operand = (AMDGPUOperand&)Op; |
| 3273 | switch (Kind) { |
| 3274 | case MCK_addr64: |
| 3275 | return Operand.isAddr64() ? Match_Success : Match_InvalidOperand; |
| 3276 | case MCK_gds: |
| 3277 | return Operand.isGDS() ? Match_Success : Match_InvalidOperand; |
| 3278 | case MCK_glc: |
| 3279 | return Operand.isGLC() ? Match_Success : Match_InvalidOperand; |
| 3280 | case MCK_idxen: |
| 3281 | return Operand.isIdxen() ? Match_Success : Match_InvalidOperand; |
| 3282 | case MCK_offen: |
| 3283 | return Operand.isOffen() ? Match_Success : Match_InvalidOperand; |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 3284 | case MCK_SSrcB32: |
Tom Stellard | 8904970 | 2016-06-15 02:54:14 +0000 | [diff] [blame] | 3285 | // When operands have expression values, they will return true for isToken, |
| 3286 | // because it is not possible to distinguish between a token and an |
| 3287 | // expression at parse time. MatchInstructionImpl() will always try to |
| 3288 | // match an operand as a token, when isToken returns true, and when the |
| 3289 | // name of the expression is not a valid token, the match will fail, |
| 3290 | // so we need to handle it here. |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 3291 | return Operand.isSSrcB32() ? Match_Success : Match_InvalidOperand; |
| 3292 | case MCK_SSrcF32: |
| 3293 | return Operand.isSSrcF32() ? Match_Success : Match_InvalidOperand; |
Artem Tamazov | 53c9de0 | 2016-07-11 12:07:18 +0000 | [diff] [blame] | 3294 | case MCK_SoppBrTarget: |
| 3295 | return Operand.isSoppBrTarget() ? Match_Success : Match_InvalidOperand; |
Matt Arsenault | bf6bdac | 2016-12-05 20:42:41 +0000 | [diff] [blame] | 3296 | case MCK_VReg32OrOff: |
| 3297 | return Operand.isVReg32OrOff() ? Match_Success : Match_InvalidOperand; |
| 3298 | default: |
| 3299 | return Match_InvalidOperand; |
Sam Kolton | 11de370 | 2016-05-24 12:38:33 +0000 | [diff] [blame] | 3300 | } |
| 3301 | } |