blob: a3554a51c37c53494c4eb6e4cfda93944240f035 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#ifndef AMDGPUISELLOWERING_H
17#define AMDGPUISELLOWERING_H
18
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Tom Stellard75aadc22012-12-11 21:25:42 +000024class MachineRegisterInfo;
25
26class AMDGPUTargetLowering : public TargetLowering {
27private:
Tom Stellardd86003e2013-08-14 23:25:00 +000028 void ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
29 SmallVectorImpl<SDValue> &Args,
30 unsigned Start, unsigned Count) const;
31 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
32 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000033 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000034 /// \brief Lower vector stores by merging the vector elements into an integer
35 /// of the same bitwidth.
36 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
37 /// \brief Split a vector store into multiple scalar stores.
38 /// \returns The resulting chain.
Tom Stellard75aadc22012-12-11 21:25:42 +000039 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000040 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42protected:
43
44 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
45 /// MachineFunction.
46 ///
47 /// \returns a RegisterSDNode representing Reg.
Tom Stellard94593ee2013-06-03 17:40:18 +000048 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
49 const TargetRegisterClass *RC,
50 unsigned Reg, EVT VT) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000051 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
52 SelectionDAG &DAG) const;
Tom Stellard35bb18c2013-08-26 15:06:04 +000053 /// \brief Split a vector load into multiple scalar loads.
54 SDValue SplitVectorLoad(const SDValue &Op, SelectionDAG &DAG) const;
Tom Stellardaf775432013-10-23 00:44:32 +000055 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000056 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000057 bool isHWTrueValue(SDValue Op) const;
58 bool isHWFalseValue(SDValue Op) const;
59
Tom Stellardaf775432013-10-23 00:44:32 +000060 /// The SelectionDAGBuilder will automatically promote function arguments
61 /// with illegal types. However, this does not work for the AMDGPU targets
62 /// since the function arguments are stored in memory as these illegal types.
63 /// In order to handle this properly we need to get the origianl types sizes
64 /// from the LLVM IR Function and fixup the ISD:InputArg values before
65 /// passing them to AnalyzeFormalArguments()
66 void getOriginalFunctionArgs(SelectionDAG &DAG,
67 const Function *F,
68 const SmallVectorImpl<ISD::InputArg> &Ins,
69 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +000070 void AnalyzeFormalArguments(CCState &State,
71 const SmallVectorImpl<ISD::InputArg> &Ins) const;
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073public:
74 AMDGPUTargetLowering(TargetMachine &TM);
75
Tom Stellardc54731a2013-07-23 23:55:03 +000076 virtual bool isFAbsFree(EVT VT) const;
77 virtual bool isFNegFree(EVT VT) const;
Tom Stellard28d06de2013-08-05 22:22:07 +000078 virtual MVT getVectorIdxTy() const;
Tom Stellard75aadc22012-12-11 21:25:42 +000079 virtual SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
80 bool isVarArg,
81 const SmallVectorImpl<ISD::OutputArg> &Outs,
82 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +000083 SDLoc DL, SelectionDAG &DAG) const;
Tom Stellard47d42012013-02-08 22:24:40 +000084 virtual SDValue LowerCall(CallLoweringInfo &CLI,
85 SmallVectorImpl<SDValue> &InVals) const {
86 CLI.Callee.dump();
87 llvm_unreachable("Undefined function");
88 }
Tom Stellard75aadc22012-12-11 21:25:42 +000089
90 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
91 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
92 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
93 SDValue LowerMinMax(SDValue Op, SelectionDAG &DAG) const;
94 virtual const char* getTargetNodeName(unsigned Opcode) const;
95
Christian Konigd910b7d2013-02-26 17:52:16 +000096 virtual SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const {
97 return N;
98 }
99
Tom Stellard75aadc22012-12-11 21:25:42 +0000100// Functions defined in AMDILISelLowering.cpp
101public:
102
103 /// \brief Determine which of the bits specified in \p Mask are known to be
104 /// either zero or one and return them in the \p KnownZero and \p KnownOne
105 /// bitsets.
106 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
107 APInt &KnownZero,
108 APInt &KnownOne,
109 const SelectionDAG &DAG,
110 unsigned Depth = 0) const;
111
112 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
113 const CallInst &I, unsigned Intrinsic) const;
114
115 /// We want to mark f32/f64 floating point values as legal.
116 bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
117
118 /// We don't want to shrink f64/f32 constants.
119 bool ShouldShrinkFPConstant(EVT VT) const;
120
121private:
122 void InitAMDILLowering();
123 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
124 SDValue LowerSREM8(SDValue Op, SelectionDAG &DAG) const;
125 SDValue LowerSREM16(SDValue Op, SelectionDAG &DAG) const;
126 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
127 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
128 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
129 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
130 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
131 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
132 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
133 EVT genIntType(uint32_t size = 32, uint32_t numEle = 1) const;
134 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
135 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
136};
137
138namespace AMDGPUISD {
139
140enum {
141 // AMDIL ISD Opcodes
142 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000143 CALL, // Function call based on a single integer
144 UMUL, // 32bit unsigned multiplication
145 DIV_INF, // Divide with infinity returned on zero divisor
146 RET_FLAG,
147 BRANCH_COND,
148 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000149 DWORDADDR,
150 FRACT,
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000151 COS_HW,
152 SIN_HW,
Tom Stellard75aadc22012-12-11 21:25:42 +0000153 FMAX,
154 SMAX,
155 UMAX,
156 FMIN,
157 SMIN,
158 UMIN,
159 URECIP,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000160 DOT4,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000161 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000162 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000163 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000164 REGISTER_LOAD,
165 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000166 LOAD_INPUT,
167 SAMPLE,
168 SAMPLEB,
169 SAMPLED,
170 SAMPLEL,
171 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000172 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000173 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000174 TBUFFER_STORE_FORMAT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000175 LAST_AMDGPU_ISD_NUMBER
176};
177
178
179} // End namespace AMDGPUISD
180
Tom Stellard75aadc22012-12-11 21:25:42 +0000181} // End namespace llvm
182
183#endif // AMDGPUISELLOWERING_H