blob: f18f491f4995d02224f7ffd1f9ba5009815e12ce [file] [log] [blame]
Evan Cheng1be453b2009-08-08 03:21:23 +00001//===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "t2-reduce-size"
11#include "ARM.h"
12#include "ARMBaseRegisterInfo.h"
13#include "ARMBaseInstrInfo.h"
Bob Wilsona2881ee2011-04-19 18:11:49 +000014#include "ARMSubtarget.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000015#include "Thumb2InstrInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000017#include "llvm/CodeGen/MachineInstr.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengf16a1d52009-08-10 07:20:37 +000020#include "llvm/Support/CommandLine.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000021#include "llvm/Support/Debug.h"
Chris Lattnera6f074f2009-08-23 03:41:05 +000022#include "llvm/Support/raw_ostream.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/Statistic.h"
25using namespace llvm;
26
Evan Cheng1f5bee12009-08-10 06:57:42 +000027STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones");
28STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones");
Evan Cheng36064672009-08-11 08:52:18 +000029STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones");
Evan Cheng1be453b2009-08-08 03:21:23 +000030
Evan Chengcc9ca352009-08-11 21:11:32 +000031static cl::opt<int> ReduceLimit("t2-reduce-limit",
32 cl::init(-1), cl::Hidden);
33static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2",
34 cl::init(-1), cl::Hidden);
35static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3",
36 cl::init(-1), cl::Hidden);
Evan Chengf16a1d52009-08-10 07:20:37 +000037
Evan Cheng1be453b2009-08-08 03:21:23 +000038namespace {
39 /// ReduceTable - A static table with information on mapping from wide
40 /// opcodes to narrow
41 struct ReduceEntry {
Craig Topperca658c22012-03-11 07:16:55 +000042 uint16_t WideOpc; // Wide opcode
43 uint16_t NarrowOpc1; // Narrow opcode to transform to
44 uint16_t NarrowOpc2; // Narrow opcode when it's two-address
Evan Cheng1be453b2009-08-08 03:21:23 +000045 uint8_t Imm1Limit; // Limit of immediate field (bits)
46 uint8_t Imm2Limit; // Limit of immediate field when it's two-address
47 unsigned LowRegs1 : 1; // Only possible if low-registers are used
48 unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr)
Evan Cheng1e6c2a12009-08-12 01:49:45 +000049 unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa.
Evan Cheng1be453b2009-08-08 03:21:23 +000050 // 1 - No cc field.
Evan Cheng1e6c2a12009-08-12 01:49:45 +000051 // 2 - Always set CPSR.
Evan Chengaee7e492009-08-12 18:35:50 +000052 unsigned PredCC2 : 2;
Bob Wilsona2881ee2011-04-19 18:11:49 +000053 unsigned PartFlag : 1; // 16-bit instruction does partial flag update
Evan Cheng1be453b2009-08-08 03:21:23 +000054 unsigned Special : 1; // Needs to be dealt with specially
55 };
56
57 static const ReduceEntry ReduceTable[] = {
Bob Wilsona2881ee2011-04-19 18:11:49 +000058 // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C, PF, S
59 { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0 },
Jim Grosbacha8a80672011-06-29 23:25:04 +000060 { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000061 { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000062 { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1 },
63 { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1 },
64 { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0 },
65 { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0 },
66 { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0 },
67 { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0 },
Jim Grosbach267430f2010-01-22 00:08:13 +000068 //FIXME: Disable CMN, as CCodes are backwards from compare expectations
Bob Wilsona2881ee2011-04-19 18:11:49 +000069 //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0 },
Sebastian Pop2420e8b2012-05-04 19:53:56 +000070 { ARM::t2CMNzrr, ARM::tCMNz, 0, 0, 0, 1, 0, 2,0, 0,0 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000071 { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0 },
72 { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1 },
73 { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0 },
Evan Chengdb73d682009-08-14 00:32:16 +000074 // FIXME: adr.n immediate offset must be multiple of 4.
Bob Wilsona2881ee2011-04-19 18:11:49 +000075 //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0 },
76 { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0 },
77 { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0 },
78 { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0 },
79 { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0 },
80 // FIXME: tMOVi8 and tMVN also partially update CPSR but they are less
81 // likely to cause issue in the loop. As a size / performance workaround,
82 // they are not marked as such.
83 { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,0 },
84 { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,1 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000085 // FIXME: Do we need the 16-bit 'S' variant?
Jim Grosbache9cc9012011-06-30 23:38:17 +000086 { ARM::t2MOVr,ARM::tMOVr, 0, 0, 0, 0, 0, 1,0, 0,0 },
Bob Wilsona2881ee2011-04-19 18:11:49 +000087 { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0 },
88 { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0 },
89 { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0 },
90 { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0 },
91 { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0 },
92 { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0 },
93 { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0 },
94 { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1 },
95 { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1 },
96 { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0 },
97 { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0 },
98 { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0 },
99 { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0 },
100 { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0 },
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000101 { ARM::t2SXTB, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,1 },
102 { ARM::t2SXTH, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,1 },
Bob Wilsona2881ee2011-04-19 18:11:49 +0000103 { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0 },
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000104 { ARM::t2UXTB, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,1 },
105 { ARM::t2UXTH, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,1 },
Evan Cheng36064672009-08-11 08:52:18 +0000106
107 // FIXME: Clean this up after splitting each Thumb load / store opcode
108 // into multiple ones.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000109 { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1 },
110 { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1 },
111 { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1 },
112 { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1 },
113 { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1 },
114 { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1 },
115 { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1 },
116 { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1 },
117 { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1 },
118 { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1 },
119 { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1 },
120 { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1 },
121 { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1 },
122 { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1 },
Evan Chengcc9ca352009-08-11 21:11:32 +0000123
Bob Wilsona2881ee2011-04-19 18:11:49 +0000124 { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1 },
125 { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1 },
126 { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1 },
Bob Wilson947f04b2010-03-13 01:08:20 +0000127 // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent
Bob Wilsona2881ee2011-04-19 18:11:49 +0000128 { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1 },
129 { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1 },
Evan Cheng1be453b2009-08-08 03:21:23 +0000130 };
131
Nick Lewycky02d5f772009-10-25 06:33:48 +0000132 class Thumb2SizeReduce : public MachineFunctionPass {
Evan Cheng1be453b2009-08-08 03:21:23 +0000133 public:
134 static char ID;
135 Thumb2SizeReduce();
136
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000137 const Thumb2InstrInfo *TII;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000138 const ARMSubtarget *STI;
Evan Cheng1be453b2009-08-08 03:21:23 +0000139
140 virtual bool runOnMachineFunction(MachineFunction &MF);
141
142 virtual const char *getPassName() const {
143 return "Thumb2 instruction size reduction pass";
144 }
145
146 private:
147 /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable.
148 DenseMap<unsigned, unsigned> ReduceOpcodeMap;
149
Evan Chengf4807a12011-10-27 21:21:05 +0000150 bool canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use,
151 bool IsSelfLoop);
Bob Wilsona2881ee2011-04-19 18:11:49 +0000152
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000153 bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
154 bool is2Addr, ARMCC::CondCodes Pred,
155 bool LiveCPSR, bool &HasCC, bool &CCDead);
156
Evan Cheng36064672009-08-11 08:52:18 +0000157 bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
158 const ReduceEntry &Entry);
159
160 bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
Bob Wilsona2881ee2011-04-19 18:11:49 +0000161 const ReduceEntry &Entry, bool LiveCPSR,
Evan Chengf4807a12011-10-27 21:21:05 +0000162 MachineInstr *CPSRDef, bool IsSelfLoop);
Evan Cheng36064672009-08-11 08:52:18 +0000163
Evan Cheng1be453b2009-08-08 03:21:23 +0000164 /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address
165 /// instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000166 bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
167 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000168 bool LiveCPSR, MachineInstr *CPSRDef,
169 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000170
171 /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit
172 /// non-two-address instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000173 bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
174 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000175 bool LiveCPSR, MachineInstr *CPSRDef,
176 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000177
178 /// ReduceMBB - Reduce width of instructions in the specified basic block.
179 bool ReduceMBB(MachineBasicBlock &MBB);
180 };
181 char Thumb2SizeReduce::ID = 0;
182}
183
Owen Andersona7aed182010-08-06 18:33:48 +0000184Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) {
Evan Cheng1be453b2009-08-08 03:21:23 +0000185 for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) {
186 unsigned FromOpc = ReduceTable[i].WideOpc;
187 if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second)
188 assert(false && "Duplicated entries?");
189 }
190}
191
Evan Cheng6cc775f2011-06-28 19:10:37 +0000192static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) {
Craig Topper5a4bcc72012-03-08 08:22:45 +0000193 for (const uint16_t *Regs = MCID.getImplicitDefs(); *Regs; ++Regs)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000194 if (*Regs == ARM::CPSR)
195 return true;
196 return false;
197}
198
Bob Wilsona2881ee2011-04-19 18:11:49 +0000199/// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations,
200/// the 's' 16-bit instruction partially update CPSR. Abort the
201/// transformation to avoid adding false dependency on last CPSR setting
202/// instruction which hurts the ability for out-of-order execution engine
203/// to do register renaming magic.
204/// This function checks if there is a read-of-write dependency between the
205/// last instruction that defines the CPSR and the current instruction. If there
206/// is, then there is no harm done since the instruction cannot be retired
207/// before the CPSR setting instruction anyway.
208/// Note, we are not doing full dependency analysis here for the sake of compile
209/// time. We're not looking for cases like:
210/// r0 = muls ...
211/// r1 = add.w r0, ...
212/// ...
213/// = mul.w r1
214/// In this case it would have been ok to narrow the mul.w to muls since there
215/// are indirect RAW dependency between the muls and the mul.w
216bool
Evan Chengf4807a12011-10-27 21:21:05 +0000217Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use,
218 bool FirstInSelfLoop) {
219 // FIXME: Disable check for -Oz (aka OptimizeForSizeHarder).
220 if (!STI->avoidCPSRPartialUpdate())
Bob Wilsona2881ee2011-04-19 18:11:49 +0000221 return false;
222
Evan Chengf4807a12011-10-27 21:21:05 +0000223 if (!Def)
224 // If this BB loops back to itself, conservatively avoid narrowing the
225 // first instruction that does partial flag update.
226 return FirstInSelfLoop;
227
Bob Wilsona2881ee2011-04-19 18:11:49 +0000228 SmallSet<unsigned, 2> Defs;
229 for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) {
230 const MachineOperand &MO = Def->getOperand(i);
231 if (!MO.isReg() || MO.isUndef() || MO.isUse())
232 continue;
233 unsigned Reg = MO.getReg();
234 if (Reg == 0 || Reg == ARM::CPSR)
235 continue;
236 Defs.insert(Reg);
237 }
238
239 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
240 const MachineOperand &MO = Use->getOperand(i);
241 if (!MO.isReg() || MO.isUndef() || MO.isDef())
242 continue;
243 unsigned Reg = MO.getReg();
244 if (Defs.count(Reg))
245 return false;
246 }
247
248 // No read-after-write dependency. The narrowing will add false dependency.
249 return true;
250}
251
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000252bool
253Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
254 bool is2Addr, ARMCC::CondCodes Pred,
255 bool LiveCPSR, bool &HasCC, bool &CCDead) {
Evan Chengd461c1c2009-08-09 19:17:19 +0000256 if ((is2Addr && Entry.PredCC2 == 0) ||
257 (!is2Addr && Entry.PredCC1 == 0)) {
258 if (Pred == ARMCC::AL) {
259 // Not predicated, must set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000260 if (!HasCC) {
261 // Original instruction was not setting CPSR, but CPSR is not
262 // currently live anyway. It's ok to set it. The CPSR def is
263 // dead though.
264 if (!LiveCPSR) {
265 HasCC = true;
266 CCDead = true;
267 return true;
268 }
269 return false;
270 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000271 } else {
272 // Predicated, must not set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000273 if (HasCC)
274 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000275 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000276 } else if ((is2Addr && Entry.PredCC2 == 2) ||
277 (!is2Addr && Entry.PredCC1 == 2)) {
278 /// Old opcode has an optional def of CPSR.
279 if (HasCC)
280 return true;
Jim Grosbachbc7eeaf2010-09-14 20:35:46 +0000281 // If old opcode does not implicitly define CPSR, then it's not ok since
282 // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP.
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000283 if (!HasImplicitCPSRDef(MI->getDesc()))
284 return false;
285 HasCC = true;
Evan Chengd461c1c2009-08-09 19:17:19 +0000286 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000287 // 16-bit instruction does not set CPSR.
288 if (HasCC)
289 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000290 }
291
292 return true;
293}
294
Evan Chengcc9ca352009-08-11 21:11:32 +0000295static bool VerifyLowRegs(MachineInstr *MI) {
296 unsigned Opc = MI->getOpcode();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000297 bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA ||
298 Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD ||
Owen Anderson4ebf4712011-02-08 22:39:40 +0000299 Opc == ARM::t2LDMDB_UPD);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000300 bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000301 bool isSPOk = isPCOk || isLROk;
Evan Chengcc9ca352009-08-11 21:11:32 +0000302 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
303 const MachineOperand &MO = MI->getOperand(i);
304 if (!MO.isReg() || MO.isImplicit())
305 continue;
306 unsigned Reg = MO.getReg();
307 if (Reg == 0 || Reg == ARM::CPSR)
308 continue;
309 if (isPCOk && Reg == ARM::PC)
310 continue;
311 if (isLROk && Reg == ARM::LR)
312 continue;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000313 if (Reg == ARM::SP) {
314 if (isSPOk)
315 continue;
316 if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12))
317 // Special case for these ldr / str with sp as base register.
318 continue;
319 }
Evan Chengcc9ca352009-08-11 21:11:32 +0000320 if (!isARMLowRegister(Reg))
321 return false;
322 }
323 return true;
324}
325
Evan Cheng1be453b2009-08-08 03:21:23 +0000326bool
Evan Cheng36064672009-08-11 08:52:18 +0000327Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
328 const ReduceEntry &Entry) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000329 if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt))
330 return false;
331
Evan Cheng36064672009-08-11 08:52:18 +0000332 unsigned Scale = 1;
333 bool HasImmOffset = false;
334 bool HasShift = false;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000335 bool HasOffReg = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000336 bool isLdStMul = false;
Evan Chengcc9ca352009-08-11 21:11:32 +0000337 unsigned Opc = Entry.NarrowOpc1;
338 unsigned OpNum = 3; // First 'rest' of operands.
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000339 uint8_t ImmLimit = Entry.Imm1Limit;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000340
Evan Cheng36064672009-08-11 08:52:18 +0000341 switch (Entry.WideOpc) {
342 default:
343 llvm_unreachable("Unexpected Thumb2 load / store opcode!");
344 case ARM::t2LDRi12:
Bill Wendling092a7bd2010-12-14 03:36:38 +0000345 case ARM::t2STRi12:
346 if (MI->getOperand(1).getReg() == ARM::SP) {
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000347 Opc = Entry.NarrowOpc2;
348 ImmLimit = Entry.Imm2Limit;
349 HasOffReg = false;
350 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000351
Evan Cheng36064672009-08-11 08:52:18 +0000352 Scale = 4;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000353 HasImmOffset = true;
354 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000355 break;
356 case ARM::t2LDRBi12:
357 case ARM::t2STRBi12:
Owen Anderson4ebf4712011-02-08 22:39:40 +0000358 HasImmOffset = true;
359 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000360 break;
361 case ARM::t2LDRHi12:
362 case ARM::t2STRHi12:
363 Scale = 2;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000364 HasImmOffset = true;
365 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000366 break;
367 case ARM::t2LDRs:
368 case ARM::t2LDRBs:
369 case ARM::t2LDRHs:
370 case ARM::t2LDRSBs:
371 case ARM::t2LDRSHs:
372 case ARM::t2STRs:
373 case ARM::t2STRBs:
374 case ARM::t2STRHs:
375 HasShift = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000376 OpNum = 4;
Evan Cheng36064672009-08-11 08:52:18 +0000377 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000378 case ARM::t2LDMIA:
379 case ARM::t2LDMDB: {
Evan Chengcc9ca352009-08-11 21:11:32 +0000380 unsigned BaseReg = MI->getOperand(0).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000381 if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA)
Bob Wilson947f04b2010-03-13 01:08:20 +0000382 return false;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000383
Jim Grosbach88628e92010-09-07 22:30:53 +0000384 // For the non-writeback version (this one), the base register must be
385 // one of the registers being loaded.
386 bool isOK = false;
387 for (unsigned i = 4; i < MI->getNumOperands(); ++i) {
388 if (MI->getOperand(i).getReg() == BaseReg) {
389 isOK = true;
390 break;
391 }
392 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000393
Jim Grosbach88628e92010-09-07 22:30:53 +0000394 if (!isOK)
395 return false;
396
Bob Wilson947f04b2010-03-13 01:08:20 +0000397 OpNum = 0;
398 isLdStMul = true;
399 break;
400 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000401 case ARM::t2LDMIA_RET: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000402 unsigned BaseReg = MI->getOperand(1).getReg();
403 if (BaseReg != ARM::SP)
404 return false;
405 Opc = Entry.NarrowOpc2; // tPOP_RET
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000406 OpNum = 2;
Bob Wilson947f04b2010-03-13 01:08:20 +0000407 isLdStMul = true;
408 break;
409 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000410 case ARM::t2LDMIA_UPD:
411 case ARM::t2LDMDB_UPD:
412 case ARM::t2STMIA_UPD:
413 case ARM::t2STMDB_UPD: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000414 OpNum = 0;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000415
Bob Wilson947f04b2010-03-13 01:08:20 +0000416 unsigned BaseReg = MI->getOperand(1).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000417 if (BaseReg == ARM::SP &&
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000418 (Entry.WideOpc == ARM::t2LDMIA_UPD ||
419 Entry.WideOpc == ARM::t2STMDB_UPD)) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000420 Opc = Entry.NarrowOpc2; // tPOP or tPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000421 OpNum = 2;
422 } else if (!isARMLowRegister(BaseReg) ||
423 (Entry.WideOpc != ARM::t2LDMIA_UPD &&
424 Entry.WideOpc != ARM::t2STMIA_UPD)) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000425 return false;
426 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000427
Evan Chengcc9ca352009-08-11 21:11:32 +0000428 isLdStMul = true;
429 break;
430 }
Evan Cheng36064672009-08-11 08:52:18 +0000431 }
432
433 unsigned OffsetReg = 0;
434 bool OffsetKill = false;
435 if (HasShift) {
436 OffsetReg = MI->getOperand(2).getReg();
437 OffsetKill = MI->getOperand(2).isKill();
Bill Wendling092a7bd2010-12-14 03:36:38 +0000438
Evan Cheng36064672009-08-11 08:52:18 +0000439 if (MI->getOperand(3).getImm())
440 // Thumb1 addressing mode doesn't support shift.
441 return false;
442 }
443
444 unsigned OffsetImm = 0;
445 if (HasImmOffset) {
446 OffsetImm = MI->getOperand(2).getImm();
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000447 unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000448
449 if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset)
Evan Cheng36064672009-08-11 08:52:18 +0000450 // Make sure the immediate field fits.
451 return false;
452 }
453
454 // Add the 16-bit load / store instruction.
Evan Cheng36064672009-08-11 08:52:18 +0000455 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000456 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, TII->get(Opc));
Evan Chengcc9ca352009-08-11 21:11:32 +0000457 if (!isLdStMul) {
Owen Anderson99ea8a32010-12-07 00:45:21 +0000458 MIB.addOperand(MI->getOperand(0));
Owen Anderson4ebf4712011-02-08 22:39:40 +0000459 MIB.addOperand(MI->getOperand(1));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000460
461 if (HasImmOffset)
462 MIB.addImm(OffsetImm / Scale);
463
Evan Chengcc9ca352009-08-11 21:11:32 +0000464 assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!");
465
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000466 if (HasOffReg)
467 MIB.addReg(OffsetReg, getKillRegState(OffsetKill));
Evan Cheng36064672009-08-11 08:52:18 +0000468 }
Evan Cheng806845d2009-08-11 09:37:40 +0000469
Evan Cheng36064672009-08-11 08:52:18 +0000470 // Transfer the rest of operands.
Evan Cheng36064672009-08-11 08:52:18 +0000471 for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum)
472 MIB.addOperand(MI->getOperand(OpNum));
473
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000474 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000475 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000476
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000477 // Transfer MI flags.
478 MIB.setMIFlags(MI->getFlags());
479
Chris Lattnera6f074f2009-08-23 03:41:05 +0000480 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng36064672009-08-11 08:52:18 +0000481
Evan Cheng7fae11b2011-12-14 02:11:42 +0000482 MBB.erase_instr(MI);
Evan Cheng36064672009-08-11 08:52:18 +0000483 ++NumLdSts;
484 return true;
485}
486
Evan Cheng36064672009-08-11 08:52:18 +0000487bool
488Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
489 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000490 bool LiveCPSR, MachineInstr *CPSRDef,
491 bool IsSelfLoop) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000492 unsigned Opc = MI->getOpcode();
493 if (Opc == ARM::t2ADDri) {
494 // If the source register is SP, try to reduce to tADDrSPi, otherwise
495 // it's a normal reduce.
496 if (MI->getOperand(1).getReg() != ARM::SP) {
Evan Chengf4807a12011-10-27 21:21:05 +0000497 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop))
Jim Grosbacha8a80672011-06-29 23:25:04 +0000498 return true;
Evan Chengf4807a12011-10-27 21:21:05 +0000499 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000500 }
501 // Try to reduce to tADDrSPi.
502 unsigned Imm = MI->getOperand(2).getImm();
503 // The immediate must be in range, the destination register must be a low
Jim Grosbached5134a2011-06-30 02:22:49 +0000504 // reg, the predicate must be "always" and the condition flags must not
505 // be being set.
Jim Grosbach68b0e842011-07-01 19:07:09 +0000506 if (Imm & 3 || Imm > 1020)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000507 return false;
508 if (!isARMLowRegister(MI->getOperand(0).getReg()))
509 return false;
Jim Grosbached5134a2011-06-30 02:22:49 +0000510 if (MI->getOperand(3).getImm() != ARMCC::AL)
511 return false;
Jim Grosbacha8a80672011-06-29 23:25:04 +0000512 const MCInstrDesc &MCID = MI->getDesc();
513 if (MCID.hasOptionalDef() &&
514 MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR)
515 return false;
516
Evan Cheng7fae11b2011-12-14 02:11:42 +0000517 MachineInstrBuilder MIB = BuildMI(MBB, MI, MI->getDebugLoc(),
Jim Grosbacha8a80672011-06-29 23:25:04 +0000518 TII->get(ARM::tADDrSPi))
519 .addOperand(MI->getOperand(0))
520 .addOperand(MI->getOperand(1))
521 .addImm(Imm / 4); // The tADDrSPi has an implied scale by four.
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000522 AddDefaultPred(MIB);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000523
524 // Transfer MI flags.
525 MIB.setMIFlags(MI->getFlags());
526
527 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB);
528
Evan Cheng7fae11b2011-12-14 02:11:42 +0000529 MBB.erase_instr(MI);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000530 ++NumNarrows;
531 return true;
532 }
533
Evan Chengcc9ca352009-08-11 21:11:32 +0000534 if (Entry.LowRegs1 && !VerifyLowRegs(MI))
Evan Cheng36064672009-08-11 08:52:18 +0000535 return false;
536
Evan Cheng7f8e5632011-12-07 07:15:52 +0000537 if (MI->mayLoad() || MI->mayStore())
Evan Cheng36064672009-08-11 08:52:18 +0000538 return ReduceLoadStore(MBB, MI, Entry);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000539
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000540 switch (Opc) {
541 default: break;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000542 case ARM::t2ADDSri:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000543 case ARM::t2ADDSrr: {
544 unsigned PredReg = 0;
545 if (getInstrPredicate(MI, PredReg) == ARMCC::AL) {
546 switch (Opc) {
547 default: break;
548 case ARM::t2ADDSri: {
Evan Chengf4807a12011-10-27 21:21:05 +0000549 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop))
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000550 return true;
551 // fallthrough
552 }
553 case ARM::t2ADDSrr:
Evan Chengf4807a12011-10-27 21:21:05 +0000554 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000555 }
556 }
557 break;
558 }
559 case ARM::t2RSBri:
560 case ARM::t2RSBSri:
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000561 case ARM::t2SXTB:
562 case ARM::t2SXTH:
563 case ARM::t2UXTB:
564 case ARM::t2UXTH:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000565 if (MI->getOperand(2).getImm() == 0)
Evan Chengf4807a12011-10-27 21:21:05 +0000566 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000567 break;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000568 case ARM::t2MOVi16:
569 // Can convert only 'pure' immediate operands, not immediates obtained as
570 // globals' addresses.
571 if (MI->getOperand(1).isImm())
Evan Chengf4807a12011-10-27 21:21:05 +0000572 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000573 break;
Jim Grosbach327cf8e2010-12-07 20:41:06 +0000574 case ARM::t2CMPrr: {
Jim Grosbach5bae0542010-12-03 23:54:18 +0000575 // Try to reduce to the lo-reg only version first. Why there are two
576 // versions of the instruction is a mystery.
577 // It would be nice to just have two entries in the master table that
578 // are prioritized, but the table assumes a unique entry for each
579 // source insn opcode. So for now, we hack a local entry record to use.
580 static const ReduceEntry NarrowEntry =
Bob Wilsona2881ee2011-04-19 18:11:49 +0000581 { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1 };
Evan Chengf4807a12011-10-27 21:21:05 +0000582 if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, CPSRDef, IsSelfLoop))
Jim Grosbach5bae0542010-12-03 23:54:18 +0000583 return true;
Evan Chengf4807a12011-10-27 21:21:05 +0000584 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop);
Jim Grosbach5bae0542010-12-03 23:54:18 +0000585 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000586 }
Evan Cheng36064672009-08-11 08:52:18 +0000587 return false;
588}
589
590bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000591Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
592 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000593 bool LiveCPSR, MachineInstr *CPSRDef,
594 bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000595
596 if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr))
597 return false;
598
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000599 unsigned Reg0 = MI->getOperand(0).getReg();
600 unsigned Reg1 = MI->getOperand(1).getReg();
Jim Grosbachc01104d2012-02-24 00:33:36 +0000601 // t2MUL is "special". The tied source operand is second, not first.
602 if (MI->getOpcode() == ARM::t2MUL) {
Jim Grosbach3a21e2c2012-02-24 00:53:11 +0000603 unsigned Reg2 = MI->getOperand(2).getReg();
604 // Early exit if the regs aren't all low regs.
605 if (!isARMLowRegister(Reg0) || !isARMLowRegister(Reg1)
606 || !isARMLowRegister(Reg2))
607 return false;
608 if (Reg0 != Reg2) {
Jim Grosbachc01104d2012-02-24 00:33:36 +0000609 // If the other operand also isn't the same as the destination, we
610 // can't reduce.
611 if (Reg1 != Reg0)
612 return false;
613 // Try to commute the operands to make it a 2-address instruction.
614 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
615 if (!CommutedMI)
616 return false;
617 }
618 } else if (Reg0 != Reg1) {
Bob Wilson279e55f2010-06-24 16:50:20 +0000619 // Try to commute the operands to make it a 2-address instruction.
620 unsigned CommOpIdx1, CommOpIdx2;
621 if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) ||
622 CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0)
623 return false;
624 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
625 if (!CommutedMI)
626 return false;
627 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000628 if (Entry.LowRegs2 && !isARMLowRegister(Reg0))
629 return false;
630 if (Entry.Imm2Limit) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000631 unsigned Imm = MI->getOperand(2).getImm();
Evan Cheng1be453b2009-08-08 03:21:23 +0000632 unsigned Limit = (1 << Entry.Imm2Limit) - 1;
633 if (Imm > Limit)
634 return false;
635 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000636 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng1be453b2009-08-08 03:21:23 +0000637 if (Entry.LowRegs2 && !isARMLowRegister(Reg2))
638 return false;
639 }
640
Evan Cheng1f5bee12009-08-10 06:57:42 +0000641 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000642 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000643 unsigned PredReg = 0;
644 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
645 bool SkipPred = false;
646 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000647 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000648 // Can't transfer predicate, fail.
649 return false;
650 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000651 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000652 }
653
Evan Cheng1be453b2009-08-08 03:21:23 +0000654 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000655 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000656 const MCInstrDesc &MCID = MI->getDesc();
657 if (MCID.hasOptionalDef()) {
658 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000659 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
660 if (HasCC && MI->getOperand(NumOps-1).isDead())
661 CCDead = true;
662 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000663 if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000664 return false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000665
Bob Wilsona2881ee2011-04-19 18:11:49 +0000666 // Avoid adding a false dependency on partial flag update by some 16-bit
667 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000668 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Evan Chengf4807a12011-10-27 21:21:05 +0000669 canAddPseudoFlagDep(CPSRDef, MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000670 return false;
671
Evan Cheng1be453b2009-08-08 03:21:23 +0000672 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000673 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000674 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000675 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000676 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000677 if (HasCC)
678 AddDefaultT1CC(MIB, CCDead);
679 else
680 AddNoT1CC(MIB);
681 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000682
683 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000684 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000685 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000686 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000687 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000688 if (SkipPred && MCID.OpInfo[i].isPredicate())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000689 continue;
690 MIB.addOperand(MI->getOperand(i));
691 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000692
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000693 // Transfer MI flags.
694 MIB.setMIFlags(MI->getFlags());
695
Chris Lattnera6f074f2009-08-23 03:41:05 +0000696 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng1be453b2009-08-08 03:21:23 +0000697
Evan Cheng7fae11b2011-12-14 02:11:42 +0000698 MBB.erase_instr(MI);
Evan Cheng1be453b2009-08-08 03:21:23 +0000699 ++Num2Addrs;
Evan Cheng1be453b2009-08-08 03:21:23 +0000700 return true;
701}
702
703bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000704Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
705 const ReduceEntry &Entry,
Evan Chengf4807a12011-10-27 21:21:05 +0000706 bool LiveCPSR, MachineInstr *CPSRDef,
707 bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000708 if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit))
709 return false;
710
Evan Chengd461c1c2009-08-09 19:17:19 +0000711 unsigned Limit = ~0U;
712 if (Entry.Imm1Limit)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000713 Limit = (1 << Entry.Imm1Limit) - 1;
Evan Chengd461c1c2009-08-09 19:17:19 +0000714
Evan Cheng6cc775f2011-06-28 19:10:37 +0000715 const MCInstrDesc &MCID = MI->getDesc();
716 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
717 if (MCID.OpInfo[i].isPredicate())
Evan Chengd461c1c2009-08-09 19:17:19 +0000718 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000719 const MachineOperand &MO = MI->getOperand(i);
Evan Chengd461c1c2009-08-09 19:17:19 +0000720 if (MO.isReg()) {
721 unsigned Reg = MO.getReg();
722 if (!Reg || Reg == ARM::CPSR)
723 continue;
724 if (Entry.LowRegs1 && !isARMLowRegister(Reg))
725 return false;
Evan Chengf6a9d062009-08-11 23:00:31 +0000726 } else if (MO.isImm() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +0000727 !MCID.OpInfo[i].isPredicate()) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000728 if (((unsigned)MO.getImm()) > Limit)
Evan Chengd461c1c2009-08-09 19:17:19 +0000729 return false;
730 }
731 }
732
Evan Cheng1f5bee12009-08-10 06:57:42 +0000733 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000734 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000735 unsigned PredReg = 0;
736 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
737 bool SkipPred = false;
738 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000739 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000740 // Can't transfer predicate, fail.
741 return false;
742 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000743 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000744 }
745
Evan Chengd461c1c2009-08-09 19:17:19 +0000746 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000747 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000748 if (MCID.hasOptionalDef()) {
749 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000750 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
751 if (HasCC && MI->getOperand(NumOps-1).isDead())
752 CCDead = true;
753 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000754 if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000755 return false;
756
Bob Wilsona2881ee2011-04-19 18:11:49 +0000757 // Avoid adding a false dependency on partial flag update by some 16-bit
758 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000759 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Evan Chengf4807a12011-10-27 21:21:05 +0000760 canAddPseudoFlagDep(CPSRDef, MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000761 return false;
762
Evan Chengd461c1c2009-08-09 19:17:19 +0000763 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000764 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000765 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000766 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000767 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000768 if (HasCC)
769 AddDefaultT1CC(MIB, CCDead);
770 else
771 AddNoT1CC(MIB);
772 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000773
774 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000775 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000776 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000777 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000778 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000779 if ((MCID.getOpcode() == ARM::t2RSBSri ||
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000780 MCID.getOpcode() == ARM::t2RSBri ||
781 MCID.getOpcode() == ARM::t2SXTB ||
782 MCID.getOpcode() == ARM::t2SXTH ||
783 MCID.getOpcode() == ARM::t2UXTB ||
784 MCID.getOpcode() == ARM::t2UXTH) && i == 2)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000785 // Skip the zero immediate operand, it's now implicit.
786 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000787 bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate());
Evan Chengf6a9d062009-08-11 23:00:31 +0000788 if (SkipPred && isPred)
789 continue;
790 const MachineOperand &MO = MI->getOperand(i);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000791 if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR)
792 // Skip implicit def of CPSR. Either it's modeled as an optional
793 // def now or it's already an implicit def on the new instruction.
794 continue;
795 MIB.addOperand(MO);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000796 }
Evan Cheng6cc775f2011-06-28 19:10:37 +0000797 if (!MCID.isPredicable() && NewMCID.isPredicable())
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000798 AddDefaultPred(MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000799
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000800 // Transfer MI flags.
801 MIB.setMIFlags(MI->getFlags());
802
Chris Lattnera6f074f2009-08-23 03:41:05 +0000803 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000804
Evan Cheng7fae11b2011-12-14 02:11:42 +0000805 MBB.erase_instr(MI);
Evan Chengd461c1c2009-08-09 19:17:19 +0000806 ++NumNarrows;
807 return true;
Evan Cheng1be453b2009-08-08 03:21:23 +0000808}
809
Bob Wilsona2881ee2011-04-19 18:11:49 +0000810static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000811 bool HasDef = false;
812 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
813 const MachineOperand &MO = MI.getOperand(i);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000814 if (!MO.isReg() || MO.isUndef() || MO.isUse())
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000815 continue;
816 if (MO.getReg() != ARM::CPSR)
817 continue;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000818
819 DefCPSR = true;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000820 if (!MO.isDead())
821 HasDef = true;
822 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000823
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000824 return HasDef || LiveCPSR;
825}
826
827static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) {
828 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
829 const MachineOperand &MO = MI.getOperand(i);
830 if (!MO.isReg() || MO.isUndef() || MO.isDef())
831 continue;
832 if (MO.getReg() != ARM::CPSR)
833 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000834 assert(LiveCPSR && "CPSR liveness tracking is wrong!");
835 if (MO.isKill()) {
836 LiveCPSR = false;
837 break;
838 }
839 }
840
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000841 return LiveCPSR;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000842}
843
Evan Cheng1be453b2009-08-08 03:21:23 +0000844bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) {
845 bool Modified = false;
846
Evan Cheng1f5bee12009-08-10 06:57:42 +0000847 // Yes, CPSR could be livein.
Dan Gohmana1cf9fe2010-04-13 16:53:51 +0000848 bool LiveCPSR = MBB.isLiveIn(ARM::CPSR);
Bob Wilsona2881ee2011-04-19 18:11:49 +0000849 MachineInstr *CPSRDef = 0;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000850 MachineInstr *BundleMI = 0;
Evan Cheng1f5bee12009-08-10 06:57:42 +0000851
Evan Chengf4807a12011-10-27 21:21:05 +0000852 // If this BB loops back to itself, conservatively avoid narrowing the
853 // first instruction that does partial flag update.
854 bool IsSelfLoop = MBB.isSuccessor(&MBB);
Jim Grosbach0c509fa2012-04-06 23:43:50 +0000855 MachineBasicBlock::instr_iterator MII = MBB.instr_begin(),E = MBB.instr_end();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000856 MachineBasicBlock::instr_iterator NextMII;
Evan Cheng1be453b2009-08-08 03:21:23 +0000857 for (; MII != E; MII = NextMII) {
Chris Lattnera48f44d2009-12-03 00:50:42 +0000858 NextMII = llvm::next(MII);
Evan Cheng1be453b2009-08-08 03:21:23 +0000859
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000860 MachineInstr *MI = &*MII;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000861 if (MI->isBundle()) {
862 BundleMI = MI;
863 continue;
864 }
865
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000866 LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR);
867
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000868 unsigned Opcode = MI->getOpcode();
Evan Cheng1be453b2009-08-08 03:21:23 +0000869 DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000870 if (OPI != ReduceOpcodeMap.end()) {
871 const ReduceEntry &Entry = ReduceTable[OPI->second];
872 // Ignore "special" cases for now.
Evan Cheng36064672009-08-11 08:52:18 +0000873 if (Entry.Special) {
Evan Chengf4807a12011-10-27 21:21:05 +0000874 if (ReduceSpecial(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) {
Evan Cheng36064672009-08-11 08:52:18 +0000875 Modified = true;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000876 MachineBasicBlock::instr_iterator I = prior(NextMII);
Evan Cheng36064672009-08-11 08:52:18 +0000877 MI = &*I;
878 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000879 goto ProcessNext;
Evan Cheng36064672009-08-11 08:52:18 +0000880 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000881
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000882 // Try to transform to a 16-bit two-address instruction.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000883 if (Entry.NarrowOpc2 &&
Evan Chengf4807a12011-10-27 21:21:05 +0000884 ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000885 Modified = true;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000886 MachineBasicBlock::instr_iterator I = prior(NextMII);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000887 MI = &*I;
888 goto ProcessNext;
889 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000890
Jim Grosbach57c6fd42010-06-08 20:06:55 +0000891 // Try to transform to a 16-bit non-two-address instruction.
Bob Wilsona2881ee2011-04-19 18:11:49 +0000892 if (Entry.NarrowOpc1 &&
Evan Chengf4807a12011-10-27 21:21:05 +0000893 ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef, IsSelfLoop)) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000894 Modified = true;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000895 MachineBasicBlock::instr_iterator I = prior(NextMII);
Benjamin Kramer2c641302009-08-16 11:56:42 +0000896 MI = &*I;
897 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000898 }
899
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000900 ProcessNext:
Evan Cheng903231b2011-12-17 01:25:34 +0000901 if (NextMII != E && MI->isInsideBundle() && !NextMII->isInsideBundle()) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000902 // FIXME: Since post-ra scheduler operates on bundles, the CPSR kill
903 // marker is only on the BUNDLE instruction. Process the BUNDLE
904 // instruction as we finish with the bundled instruction to work around
905 // the inconsistency.
Evan Cheng903231b2011-12-17 01:25:34 +0000906 if (BundleMI->killsRegister(ARM::CPSR))
907 LiveCPSR = false;
908 MachineOperand *MO = BundleMI->findRegisterDefOperand(ARM::CPSR);
909 if (MO && !MO->isDead())
910 LiveCPSR = true;
911 }
Evan Cheng7fae11b2011-12-14 02:11:42 +0000912
Bob Wilsona2881ee2011-04-19 18:11:49 +0000913 bool DefCPSR = false;
914 LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000915 if (MI->isCall()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000916 // Calls don't really set CPSR.
917 CPSRDef = 0;
Evan Chengf4807a12011-10-27 21:21:05 +0000918 IsSelfLoop = false;
919 } else if (DefCPSR) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000920 // This is the last CPSR defining instruction.
921 CPSRDef = MI;
Evan Chengf4807a12011-10-27 21:21:05 +0000922 IsSelfLoop = false;
923 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000924 }
925
926 return Modified;
927}
928
929bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) {
930 const TargetMachine &TM = MF.getTarget();
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000931 TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo());
Bob Wilsona2881ee2011-04-19 18:11:49 +0000932 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng1be453b2009-08-08 03:21:23 +0000933
934 bool Modified = false;
935 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
936 Modified |= ReduceMBB(*I);
937 return Modified;
938}
939
940/// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size
941/// reduction pass.
942FunctionPass *llvm::createThumb2SizeReductionPass() {
943 return new Thumb2SizeReduce();
944}