blob: 637629118acb0165a1bca22f5c72e5edacf37db1 [file] [log] [blame]
Daniel Dunbar71475772009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng11424442011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000011#include "X86AsmInstrumentation.h"
Evgeniy Stepanove3804d42014-02-28 12:28:07 +000012#include "X86AsmParserCommon.h"
13#include "X86Operand.h"
Elena Demikhovsky18fd4962015-03-02 15:00:34 +000014#include "X86ISelLowering.h"
Chad Rosier6844ea02012-10-24 22:13:37 +000015#include "llvm/ADT/APFloat.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000016#include "llvm/ADT/STLExtras.h"
Chris Lattner1261b812010-09-22 04:11:10 +000017#include "llvm/ADT/SmallString.h"
18#include "llvm/ADT/SmallVector.h"
Chris Lattner1261b812010-09-22 04:11:10 +000019#include "llvm/ADT/StringSwitch.h"
20#include "llvm/ADT/Twine.h"
Chad Rosier8a244662013-04-02 20:02:33 +000021#include "llvm/MC/MCContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000024#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCParser/MCAsmLexer.h"
26#include "llvm/MC/MCParser/MCAsmParser.h"
27#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
28#include "llvm/MC/MCRegisterInfo.h"
29#include "llvm/MC/MCStreamer.h"
30#include "llvm/MC/MCSubtargetInfo.h"
31#include "llvm/MC/MCSymbol.h"
32#include "llvm/MC/MCTargetAsmParser.h"
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000033#include "llvm/Support/SourceMgr.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000034#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +000035#include "llvm/Support/raw_ostream.h"
Reid Kleckner7b1e1a02014-07-30 22:23:11 +000036#include <algorithm>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000037#include <memory>
Evan Cheng4d1ca962011-07-08 01:53:10 +000038
Daniel Dunbar71475772009-07-17 20:42:00 +000039using namespace llvm;
40
41namespace {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000042
Chad Rosier5362af92013-04-16 18:15:40 +000043static const char OpPrecedence[] = {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000044 0, // IC_OR
Michael Kupersteine3de07a2015-06-14 12:59:45 +000045 1, // IC_XOR
46 2, // IC_AND
47 3, // IC_LSHIFT
48 3, // IC_RSHIFT
49 4, // IC_PLUS
50 4, // IC_MINUS
51 5, // IC_MULTIPLY
52 5, // IC_DIVIDE
53 6, // IC_RPAREN
54 7, // IC_LPAREN
Chad Rosier5362af92013-04-16 18:15:40 +000055 0, // IC_IMM
56 0 // IC_REGISTER
57};
58
Devang Patel4a6e7782012-01-12 18:03:40 +000059class X86AsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +000060 MCSubtargetInfo &STI;
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000061 const MCInstrInfo &MII;
Chad Rosierf0e87202012-10-25 20:41:34 +000062 ParseInstructionInfo *InstInfo;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000063 std::unique_ptr<X86AsmInstrumentation> Instrumentation;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000064private:
Alp Tokera5b88a52013-12-02 16:06:06 +000065 SMLoc consumeToken() {
Rafael Espindola961d4692014-11-11 05:18:41 +000066 MCAsmParser &Parser = getParser();
Alp Tokera5b88a52013-12-02 16:06:06 +000067 SMLoc Result = Parser.getTok().getLoc();
68 Parser.Lex();
69 return Result;
70 }
71
Chad Rosier5362af92013-04-16 18:15:40 +000072 enum InfixCalculatorTok {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000073 IC_OR = 0,
Michael Kupersteine3de07a2015-06-14 12:59:45 +000074 IC_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000075 IC_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +000076 IC_LSHIFT,
77 IC_RSHIFT,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000078 IC_PLUS,
Chad Rosier5362af92013-04-16 18:15:40 +000079 IC_MINUS,
80 IC_MULTIPLY,
81 IC_DIVIDE,
82 IC_RPAREN,
83 IC_LPAREN,
84 IC_IMM,
85 IC_REGISTER
86 };
87
88 class InfixCalculator {
89 typedef std::pair< InfixCalculatorTok, int64_t > ICToken;
90 SmallVector<InfixCalculatorTok, 4> InfixOperatorStack;
91 SmallVector<ICToken, 4> PostfixStack;
Michael Liao5bf95782014-12-04 05:20:33 +000092
Chad Rosier5362af92013-04-16 18:15:40 +000093 public:
94 int64_t popOperand() {
95 assert (!PostfixStack.empty() && "Poped an empty stack!");
96 ICToken Op = PostfixStack.pop_back_val();
97 assert ((Op.first == IC_IMM || Op.first == IC_REGISTER)
98 && "Expected and immediate or register!");
99 return Op.second;
100 }
101 void pushOperand(InfixCalculatorTok Op, int64_t Val = 0) {
102 assert ((Op == IC_IMM || Op == IC_REGISTER) &&
103 "Unexpected operand!");
104 PostfixStack.push_back(std::make_pair(Op, Val));
105 }
Michael Liao5bf95782014-12-04 05:20:33 +0000106
Jakub Staszak9c349222013-08-08 15:48:46 +0000107 void popOperator() { InfixOperatorStack.pop_back(); }
Chad Rosier5362af92013-04-16 18:15:40 +0000108 void pushOperator(InfixCalculatorTok Op) {
109 // Push the new operator if the stack is empty.
110 if (InfixOperatorStack.empty()) {
111 InfixOperatorStack.push_back(Op);
112 return;
113 }
Michael Liao5bf95782014-12-04 05:20:33 +0000114
Chad Rosier5362af92013-04-16 18:15:40 +0000115 // Push the new operator if it has a higher precedence than the operator
116 // on the top of the stack or the operator on the top of the stack is a
117 // left parentheses.
118 unsigned Idx = InfixOperatorStack.size() - 1;
119 InfixCalculatorTok StackOp = InfixOperatorStack[Idx];
120 if (OpPrecedence[Op] > OpPrecedence[StackOp] || StackOp == IC_LPAREN) {
121 InfixOperatorStack.push_back(Op);
122 return;
123 }
Michael Liao5bf95782014-12-04 05:20:33 +0000124
Chad Rosier5362af92013-04-16 18:15:40 +0000125 // The operator on the top of the stack has higher precedence than the
126 // new operator.
127 unsigned ParenCount = 0;
128 while (1) {
129 // Nothing to process.
130 if (InfixOperatorStack.empty())
131 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000132
Chad Rosier5362af92013-04-16 18:15:40 +0000133 Idx = InfixOperatorStack.size() - 1;
134 StackOp = InfixOperatorStack[Idx];
135 if (!(OpPrecedence[StackOp] >= OpPrecedence[Op] || ParenCount))
136 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000137
Chad Rosier5362af92013-04-16 18:15:40 +0000138 // If we have an even parentheses count and we see a left parentheses,
139 // then stop processing.
140 if (!ParenCount && StackOp == IC_LPAREN)
141 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000142
Chad Rosier5362af92013-04-16 18:15:40 +0000143 if (StackOp == IC_RPAREN) {
144 ++ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000145 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000146 } else if (StackOp == IC_LPAREN) {
147 --ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000148 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000149 } else {
Jakub Staszak9c349222013-08-08 15:48:46 +0000150 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000151 PostfixStack.push_back(std::make_pair(StackOp, 0));
152 }
153 }
154 // Push the new operator.
155 InfixOperatorStack.push_back(Op);
156 }
157 int64_t execute() {
158 // Push any remaining operators onto the postfix stack.
159 while (!InfixOperatorStack.empty()) {
160 InfixCalculatorTok StackOp = InfixOperatorStack.pop_back_val();
161 if (StackOp != IC_LPAREN && StackOp != IC_RPAREN)
162 PostfixStack.push_back(std::make_pair(StackOp, 0));
163 }
Michael Liao5bf95782014-12-04 05:20:33 +0000164
Chad Rosier5362af92013-04-16 18:15:40 +0000165 if (PostfixStack.empty())
166 return 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000167
Chad Rosier5362af92013-04-16 18:15:40 +0000168 SmallVector<ICToken, 16> OperandStack;
169 for (unsigned i = 0, e = PostfixStack.size(); i != e; ++i) {
170 ICToken Op = PostfixStack[i];
171 if (Op.first == IC_IMM || Op.first == IC_REGISTER) {
172 OperandStack.push_back(Op);
173 } else {
174 assert (OperandStack.size() > 1 && "Too few operands.");
175 int64_t Val;
176 ICToken Op2 = OperandStack.pop_back_val();
177 ICToken Op1 = OperandStack.pop_back_val();
178 switch (Op.first) {
179 default:
180 report_fatal_error("Unexpected operator!");
181 break;
182 case IC_PLUS:
183 Val = Op1.second + Op2.second;
184 OperandStack.push_back(std::make_pair(IC_IMM, Val));
185 break;
186 case IC_MINUS:
187 Val = Op1.second - Op2.second;
188 OperandStack.push_back(std::make_pair(IC_IMM, Val));
189 break;
190 case IC_MULTIPLY:
191 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
192 "Multiply operation with an immediate and a register!");
193 Val = Op1.second * Op2.second;
194 OperandStack.push_back(std::make_pair(IC_IMM, Val));
195 break;
196 case IC_DIVIDE:
197 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
198 "Divide operation with an immediate and a register!");
199 assert (Op2.second != 0 && "Division by zero!");
200 Val = Op1.second / Op2.second;
201 OperandStack.push_back(std::make_pair(IC_IMM, Val));
202 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000203 case IC_OR:
204 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
205 "Or operation with an immediate and a register!");
206 Val = Op1.second | Op2.second;
207 OperandStack.push_back(std::make_pair(IC_IMM, Val));
208 break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000209 case IC_XOR:
210 assert(Op1.first == IC_IMM && Op2.first == IC_IMM &&
211 "Xor operation with an immediate and a register!");
212 Val = Op1.second ^ Op2.second;
213 OperandStack.push_back(std::make_pair(IC_IMM, Val));
214 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000215 case IC_AND:
216 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
217 "And operation with an immediate and a register!");
218 Val = Op1.second & Op2.second;
219 OperandStack.push_back(std::make_pair(IC_IMM, Val));
220 break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000221 case IC_LSHIFT:
222 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
223 "Left shift operation with an immediate and a register!");
224 Val = Op1.second << Op2.second;
225 OperandStack.push_back(std::make_pair(IC_IMM, Val));
226 break;
227 case IC_RSHIFT:
228 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
229 "Right shift operation with an immediate and a register!");
230 Val = Op1.second >> Op2.second;
231 OperandStack.push_back(std::make_pair(IC_IMM, Val));
232 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000233 }
234 }
235 }
236 assert (OperandStack.size() == 1 && "Expected a single result.");
237 return OperandStack.pop_back_val().second;
238 }
239 };
240
241 enum IntelExprState {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000242 IES_OR,
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000243 IES_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000244 IES_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000245 IES_LSHIFT,
246 IES_RSHIFT,
Chad Rosier5362af92013-04-16 18:15:40 +0000247 IES_PLUS,
248 IES_MINUS,
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000249 IES_NOT,
Chad Rosier5362af92013-04-16 18:15:40 +0000250 IES_MULTIPLY,
251 IES_DIVIDE,
252 IES_LBRAC,
253 IES_RBRAC,
254 IES_LPAREN,
255 IES_RPAREN,
256 IES_REGISTER,
Chad Rosier5362af92013-04-16 18:15:40 +0000257 IES_INTEGER,
Chad Rosier5362af92013-04-16 18:15:40 +0000258 IES_IDENTIFIER,
259 IES_ERROR
260 };
261
262 class IntelExprStateMachine {
Chad Rosier31246272013-04-17 21:01:45 +0000263 IntelExprState State, PrevState;
Chad Rosier5362af92013-04-16 18:15:40 +0000264 unsigned BaseReg, IndexReg, TmpReg, Scale;
Chad Rosierbfb70992013-04-17 00:11:46 +0000265 int64_t Imm;
Chad Rosier5362af92013-04-16 18:15:40 +0000266 const MCExpr *Sym;
267 StringRef SymName;
Chad Rosierbfb70992013-04-17 00:11:46 +0000268 bool StopOnLBrac, AddImmPrefix;
Chad Rosier5362af92013-04-16 18:15:40 +0000269 InfixCalculator IC;
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000270 InlineAsmIdentifierInfo Info;
Chad Rosier5362af92013-04-16 18:15:40 +0000271 public:
Chad Rosierbfb70992013-04-17 00:11:46 +0000272 IntelExprStateMachine(int64_t imm, bool stoponlbrac, bool addimmprefix) :
Chad Rosier31246272013-04-17 21:01:45 +0000273 State(IES_PLUS), PrevState(IES_ERROR), BaseReg(0), IndexReg(0), TmpReg(0),
Craig Topper062a2ba2014-04-25 05:30:21 +0000274 Scale(1), Imm(imm), Sym(nullptr), StopOnLBrac(stoponlbrac),
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000275 AddImmPrefix(addimmprefix) { Info.clear(); }
Michael Liao5bf95782014-12-04 05:20:33 +0000276
Chad Rosier5362af92013-04-16 18:15:40 +0000277 unsigned getBaseReg() { return BaseReg; }
278 unsigned getIndexReg() { return IndexReg; }
279 unsigned getScale() { return Scale; }
280 const MCExpr *getSym() { return Sym; }
281 StringRef getSymName() { return SymName; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000282 int64_t getImm() { return Imm + IC.execute(); }
Chad Rosieredb1dc82013-05-09 23:48:53 +0000283 bool isValidEndState() {
284 return State == IES_RBRAC || State == IES_INTEGER;
285 }
Chad Rosierbfb70992013-04-17 00:11:46 +0000286 bool getStopOnLBrac() { return StopOnLBrac; }
287 bool getAddImmPrefix() { return AddImmPrefix; }
Chad Rosier31246272013-04-17 21:01:45 +0000288 bool hadError() { return State == IES_ERROR; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000289
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000290 InlineAsmIdentifierInfo &getIdentifierInfo() {
291 return Info;
292 }
293
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000294 void onOr() {
295 IntelExprState CurrState = State;
296 switch (State) {
297 default:
298 State = IES_ERROR;
299 break;
300 case IES_INTEGER:
301 case IES_RPAREN:
302 case IES_REGISTER:
303 State = IES_OR;
304 IC.pushOperator(IC_OR);
305 break;
306 }
307 PrevState = CurrState;
308 }
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000309 void onXor() {
310 IntelExprState CurrState = State;
311 switch (State) {
312 default:
313 State = IES_ERROR;
314 break;
315 case IES_INTEGER:
316 case IES_RPAREN:
317 case IES_REGISTER:
318 State = IES_XOR;
319 IC.pushOperator(IC_XOR);
320 break;
321 }
322 PrevState = CurrState;
323 }
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000324 void onAnd() {
325 IntelExprState CurrState = State;
326 switch (State) {
327 default:
328 State = IES_ERROR;
329 break;
330 case IES_INTEGER:
331 case IES_RPAREN:
332 case IES_REGISTER:
333 State = IES_AND;
334 IC.pushOperator(IC_AND);
335 break;
336 }
337 PrevState = CurrState;
338 }
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000339 void onLShift() {
340 IntelExprState CurrState = State;
341 switch (State) {
342 default:
343 State = IES_ERROR;
344 break;
345 case IES_INTEGER:
346 case IES_RPAREN:
347 case IES_REGISTER:
348 State = IES_LSHIFT;
349 IC.pushOperator(IC_LSHIFT);
350 break;
351 }
352 PrevState = CurrState;
353 }
354 void onRShift() {
355 IntelExprState CurrState = State;
356 switch (State) {
357 default:
358 State = IES_ERROR;
359 break;
360 case IES_INTEGER:
361 case IES_RPAREN:
362 case IES_REGISTER:
363 State = IES_RSHIFT;
364 IC.pushOperator(IC_RSHIFT);
365 break;
366 }
367 PrevState = CurrState;
368 }
Chad Rosier5362af92013-04-16 18:15:40 +0000369 void onPlus() {
Chad Rosier31246272013-04-17 21:01:45 +0000370 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000371 switch (State) {
372 default:
373 State = IES_ERROR;
374 break;
375 case IES_INTEGER:
376 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000377 case IES_REGISTER:
378 State = IES_PLUS;
Chad Rosier5362af92013-04-16 18:15:40 +0000379 IC.pushOperator(IC_PLUS);
Chad Rosier31246272013-04-17 21:01:45 +0000380 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
381 // If we already have a BaseReg, then assume this is the IndexReg with
382 // a scale of 1.
383 if (!BaseReg) {
384 BaseReg = TmpReg;
385 } else {
386 assert (!IndexReg && "BaseReg/IndexReg already set!");
387 IndexReg = TmpReg;
388 Scale = 1;
389 }
390 }
Chad Rosier5362af92013-04-16 18:15:40 +0000391 break;
392 }
Chad Rosier31246272013-04-17 21:01:45 +0000393 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000394 }
395 void onMinus() {
Chad Rosier31246272013-04-17 21:01:45 +0000396 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000397 switch (State) {
398 default:
399 State = IES_ERROR;
400 break;
401 case IES_PLUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000402 case IES_NOT:
Chad Rosier31246272013-04-17 21:01:45 +0000403 case IES_MULTIPLY:
404 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000405 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000406 case IES_RPAREN:
Chad Rosier31246272013-04-17 21:01:45 +0000407 case IES_LBRAC:
408 case IES_RBRAC:
409 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000410 case IES_REGISTER:
411 State = IES_MINUS;
Chad Rosier31246272013-04-17 21:01:45 +0000412 // Only push the minus operator if it is not a unary operator.
413 if (!(CurrState == IES_PLUS || CurrState == IES_MINUS ||
414 CurrState == IES_MULTIPLY || CurrState == IES_DIVIDE ||
415 CurrState == IES_LPAREN || CurrState == IES_LBRAC))
416 IC.pushOperator(IC_MINUS);
417 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
418 // If we already have a BaseReg, then assume this is the IndexReg with
419 // a scale of 1.
420 if (!BaseReg) {
421 BaseReg = TmpReg;
422 } else {
423 assert (!IndexReg && "BaseReg/IndexReg already set!");
424 IndexReg = TmpReg;
425 Scale = 1;
426 }
Chad Rosier5362af92013-04-16 18:15:40 +0000427 }
Chad Rosier5362af92013-04-16 18:15:40 +0000428 break;
429 }
Chad Rosier31246272013-04-17 21:01:45 +0000430 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000431 }
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000432 void onNot() {
433 IntelExprState CurrState = State;
434 switch (State) {
435 default:
436 State = IES_ERROR;
437 break;
438 case IES_PLUS:
439 case IES_NOT:
440 State = IES_NOT;
441 break;
442 }
443 PrevState = CurrState;
444 }
Chad Rosier5362af92013-04-16 18:15:40 +0000445 void onRegister(unsigned Reg) {
Chad Rosier31246272013-04-17 21:01:45 +0000446 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000447 switch (State) {
448 default:
449 State = IES_ERROR;
450 break;
451 case IES_PLUS:
452 case IES_LPAREN:
453 State = IES_REGISTER;
454 TmpReg = Reg;
455 IC.pushOperand(IC_REGISTER);
456 break;
Chad Rosier31246272013-04-17 21:01:45 +0000457 case IES_MULTIPLY:
458 // Index Register - Scale * Register
459 if (PrevState == IES_INTEGER) {
460 assert (!IndexReg && "IndexReg already set!");
461 State = IES_REGISTER;
462 IndexReg = Reg;
463 // Get the scale and replace the 'Scale * Register' with '0'.
464 Scale = IC.popOperand();
465 IC.pushOperand(IC_IMM);
466 IC.popOperator();
467 } else {
468 State = IES_ERROR;
469 }
Chad Rosier5362af92013-04-16 18:15:40 +0000470 break;
471 }
Chad Rosier31246272013-04-17 21:01:45 +0000472 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000473 }
Chad Rosier95ce8892013-04-19 18:39:50 +0000474 void onIdentifierExpr(const MCExpr *SymRef, StringRef SymRefName) {
Chad Rosierdb003992013-04-18 16:28:19 +0000475 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000476 switch (State) {
477 default:
478 State = IES_ERROR;
479 break;
480 case IES_PLUS:
481 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000482 case IES_NOT:
Chad Rosier5362af92013-04-16 18:15:40 +0000483 State = IES_INTEGER;
484 Sym = SymRef;
485 SymName = SymRefName;
486 IC.pushOperand(IC_IMM);
487 break;
488 }
489 }
Kevin Enderby9d117022014-01-23 21:52:41 +0000490 bool onInteger(int64_t TmpInt, StringRef &ErrMsg) {
Chad Rosier31246272013-04-17 21:01:45 +0000491 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000492 switch (State) {
493 default:
494 State = IES_ERROR;
495 break;
496 case IES_PLUS:
497 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000498 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000499 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000500 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000501 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000502 case IES_LSHIFT:
503 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000504 case IES_DIVIDE:
Chad Rosier31246272013-04-17 21:01:45 +0000505 case IES_MULTIPLY:
Chad Rosier5362af92013-04-16 18:15:40 +0000506 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000507 State = IES_INTEGER;
Chad Rosier31246272013-04-17 21:01:45 +0000508 if (PrevState == IES_REGISTER && CurrState == IES_MULTIPLY) {
509 // Index Register - Register * Scale
510 assert (!IndexReg && "IndexReg already set!");
511 IndexReg = TmpReg;
512 Scale = TmpInt;
Kevin Enderby9d117022014-01-23 21:52:41 +0000513 if(Scale != 1 && Scale != 2 && Scale != 4 && Scale != 8) {
514 ErrMsg = "scale factor in address must be 1, 2, 4 or 8";
515 return true;
516 }
Chad Rosier31246272013-04-17 21:01:45 +0000517 // Get the scale and replace the 'Register * Scale' with '0'.
518 IC.popOperator();
519 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000520 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000521 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosier31246272013-04-17 21:01:45 +0000522 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000523 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000524 PrevState == IES_NOT || PrevState == IES_XOR) &&
Chad Rosier31246272013-04-17 21:01:45 +0000525 CurrState == IES_MINUS) {
526 // Unary minus. No need to pop the minus operand because it was never
527 // pushed.
528 IC.pushOperand(IC_IMM, -TmpInt); // Push -Imm.
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000529 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
530 PrevState == IES_OR || PrevState == IES_AND ||
531 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
532 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
533 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000534 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000535 CurrState == IES_NOT) {
536 // Unary not. No need to pop the not operand because it was never
537 // pushed.
538 IC.pushOperand(IC_IMM, ~TmpInt); // Push ~Imm.
Chad Rosier31246272013-04-17 21:01:45 +0000539 } else {
540 IC.pushOperand(IC_IMM, TmpInt);
541 }
Chad Rosier5362af92013-04-16 18:15:40 +0000542 break;
543 }
Chad Rosier31246272013-04-17 21:01:45 +0000544 PrevState = CurrState;
Kevin Enderby9d117022014-01-23 21:52:41 +0000545 return false;
Chad Rosier5362af92013-04-16 18:15:40 +0000546 }
547 void onStar() {
Chad Rosierdb003992013-04-18 16:28:19 +0000548 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000549 switch (State) {
550 default:
551 State = IES_ERROR;
552 break;
553 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000554 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000555 case IES_RPAREN:
556 State = IES_MULTIPLY;
557 IC.pushOperator(IC_MULTIPLY);
558 break;
559 }
560 }
561 void onDivide() {
Chad Rosierdb003992013-04-18 16:28:19 +0000562 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000563 switch (State) {
564 default:
565 State = IES_ERROR;
566 break;
567 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000568 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000569 State = IES_DIVIDE;
570 IC.pushOperator(IC_DIVIDE);
571 break;
572 }
573 }
574 void onLBrac() {
Chad Rosierdb003992013-04-18 16:28:19 +0000575 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000576 switch (State) {
577 default:
578 State = IES_ERROR;
579 break;
580 case IES_RBRAC:
581 State = IES_PLUS;
582 IC.pushOperator(IC_PLUS);
583 break;
584 }
585 }
586 void onRBrac() {
Chad Rosier31246272013-04-17 21:01:45 +0000587 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000588 switch (State) {
589 default:
590 State = IES_ERROR;
591 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000592 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000593 case IES_REGISTER:
Chad Rosier31246272013-04-17 21:01:45 +0000594 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000595 State = IES_RBRAC;
Chad Rosier31246272013-04-17 21:01:45 +0000596 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
597 // If we already have a BaseReg, then assume this is the IndexReg with
598 // a scale of 1.
599 if (!BaseReg) {
600 BaseReg = TmpReg;
601 } else {
602 assert (!IndexReg && "BaseReg/IndexReg already set!");
603 IndexReg = TmpReg;
604 Scale = 1;
605 }
Chad Rosier5362af92013-04-16 18:15:40 +0000606 }
607 break;
608 }
Chad Rosier31246272013-04-17 21:01:45 +0000609 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000610 }
611 void onLParen() {
Chad Rosier31246272013-04-17 21:01:45 +0000612 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000613 switch (State) {
614 default:
615 State = IES_ERROR;
616 break;
617 case IES_PLUS:
618 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000619 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000620 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000621 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000622 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000623 case IES_LSHIFT:
624 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000625 case IES_MULTIPLY:
626 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000627 case IES_LPAREN:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000628 // FIXME: We don't handle this type of unary minus or not, yet.
Chad Rosierdb003992013-04-18 16:28:19 +0000629 if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000630 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000631 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosierdb003992013-04-18 16:28:19 +0000632 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000633 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000634 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000635 (CurrState == IES_MINUS || CurrState == IES_NOT)) {
Chad Rosierdb003992013-04-18 16:28:19 +0000636 State = IES_ERROR;
637 break;
638 }
Chad Rosier5362af92013-04-16 18:15:40 +0000639 State = IES_LPAREN;
640 IC.pushOperator(IC_LPAREN);
641 break;
642 }
Chad Rosier31246272013-04-17 21:01:45 +0000643 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000644 }
645 void onRParen() {
Chad Rosierdb003992013-04-18 16:28:19 +0000646 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000647 switch (State) {
648 default:
649 State = IES_ERROR;
650 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000651 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000652 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000653 case IES_RPAREN:
654 State = IES_RPAREN;
655 IC.pushOperator(IC_RPAREN);
656 break;
657 }
658 }
659 };
660
Chris Lattnera3a06812011-10-16 04:47:35 +0000661 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000662 ArrayRef<SMRange> Ranges = None,
Chad Rosier4453e842012-10-12 23:09:25 +0000663 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000664 MCAsmParser &Parser = getParser();
Chad Rosier4453e842012-10-12 23:09:25 +0000665 if (MatchingInlineAsm) return true;
Chris Lattnera3a06812011-10-16 04:47:35 +0000666 return Parser.Error(L, Msg, Ranges);
667 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000668
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000669 bool ErrorAndEatStatement(SMLoc L, const Twine &Msg,
670 ArrayRef<SMRange> Ranges = None,
671 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000672 MCAsmParser &Parser = getParser();
673 Parser.eatToEndOfStatement();
674 return Error(L, Msg, Ranges, MatchingInlineAsm);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000675 }
676
David Blaikie960ea3f2014-06-08 16:18:35 +0000677 std::nullptr_t ErrorOperand(SMLoc Loc, StringRef Msg) {
Devang Patel41b9dde2012-01-17 18:00:18 +0000678 Error(Loc, Msg);
Craig Topper062a2ba2014-04-25 05:30:21 +0000679 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +0000680 }
681
David Blaikie960ea3f2014-06-08 16:18:35 +0000682 std::unique_ptr<X86Operand> DefaultMemSIOperand(SMLoc Loc);
683 std::unique_ptr<X86Operand> DefaultMemDIOperand(SMLoc Loc);
Michael Kupersteinffcc7662015-07-23 10:23:48 +0000684 void AddDefaultSrcDestOperands(
685 OperandVector& Operands, std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
686 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst);
David Blaikie960ea3f2014-06-08 16:18:35 +0000687 std::unique_ptr<X86Operand> ParseOperand();
688 std::unique_ptr<X86Operand> ParseATTOperand();
689 std::unique_ptr<X86Operand> ParseIntelOperand();
690 std::unique_ptr<X86Operand> ParseIntelOffsetOfOperator();
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000691 bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr *&NewDisp);
David Blaikie960ea3f2014-06-08 16:18:35 +0000692 std::unique_ptr<X86Operand> ParseIntelOperator(unsigned OpKind);
693 std::unique_ptr<X86Operand>
694 ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start, unsigned Size);
695 std::unique_ptr<X86Operand>
696 ParseIntelMemOperand(int64_t ImmDisp, SMLoc StartLoc, unsigned Size);
Elena Demikhovsky18fd4962015-03-02 15:00:34 +0000697 std::unique_ptr<X86Operand> ParseRoundingModeOp(SMLoc Start, SMLoc End);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000698 bool ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End);
David Blaikie960ea3f2014-06-08 16:18:35 +0000699 std::unique_ptr<X86Operand> ParseIntelBracExpression(unsigned SegReg,
700 SMLoc Start,
701 int64_t ImmDisp,
702 unsigned Size);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000703 bool ParseIntelIdentifier(const MCExpr *&Val, StringRef &Identifier,
704 InlineAsmIdentifierInfo &Info,
705 bool IsUnevaluatedOperand, SMLoc &End);
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000706
David Blaikie960ea3f2014-06-08 16:18:35 +0000707 std::unique_ptr<X86Operand> ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000708
David Blaikie960ea3f2014-06-08 16:18:35 +0000709 std::unique_ptr<X86Operand>
710 CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp, unsigned BaseReg,
711 unsigned IndexReg, unsigned Scale, SMLoc Start,
712 SMLoc End, unsigned Size, StringRef Identifier,
713 InlineAsmIdentifierInfo &Info);
Chad Rosier7ca135b2013-03-19 21:11:56 +0000714
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000715 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Cheng481ebb02011-07-27 00:38:12 +0000716 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000717
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +0000718 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
David Blaikie960ea3f2014-06-08 16:18:35 +0000719 bool processInstruction(MCInst &Inst, const OperandVector &Ops);
Devang Patelde47cce2012-01-18 22:42:29 +0000720
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000721 /// Wrapper around MCStreamer::EmitInstruction(). Possibly adds
722 /// instrumentation around Inst.
David Blaikie960ea3f2014-06-08 16:18:35 +0000723 void EmitInstruction(MCInst &Inst, OperandVector &Operands, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000724
Chad Rosier49963552012-10-13 00:26:04 +0000725 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000726 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000727 uint64_t &ErrorInfo,
Craig Topper39012cc2014-03-09 18:03:14 +0000728 bool MatchingInlineAsm) override;
Chad Rosier9cb988f2012-08-09 22:04:55 +0000729
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000730 void MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op, OperandVector &Operands,
731 MCStreamer &Out, bool MatchingInlineAsm);
732
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000733 bool ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000734 bool MatchingInlineAsm);
735
736 bool MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
737 OperandVector &Operands, MCStreamer &Out,
738 uint64_t &ErrorInfo,
739 bool MatchingInlineAsm);
740
741 bool MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
742 OperandVector &Operands, MCStreamer &Out,
743 uint64_t &ErrorInfo,
744 bool MatchingInlineAsm);
745
Craig Topperfd38cbe2014-08-30 16:48:34 +0000746 bool OmitRegisterFromClobberLists(unsigned RegNo) override;
Nico Weber42f79db2014-07-17 20:24:55 +0000747
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000748 /// doSrcDstMatch - Returns true if operands are matching in their
749 /// word size (%si and %di, %esi and %edi, etc.). Order depends on
750 /// the parsing mode (Intel vs. AT&T).
751 bool doSrcDstMatch(X86Operand &Op1, X86Operand &Op2);
752
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000753 /// Parses AVX512 specific operand primitives: masked registers ({%k<NUM>}, {z})
754 /// and memory broadcasting ({1to<NUM>}) primitives, updating Operands vector if required.
755 /// \return \c true if no parsing errors occurred, \c false otherwise.
David Blaikie960ea3f2014-06-08 16:18:35 +0000756 bool HandleAVX512Operand(OperandVector &Operands,
757 const MCParsedAsmOperand &Op);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000758
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000759 bool is64BitMode() const {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000760 // FIXME: Can tablegen auto-generate this?
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000761 return STI.getFeatureBits()[X86::Mode64Bit];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000762 }
Craig Topper3c80d622014-01-06 04:55:54 +0000763 bool is32BitMode() const {
764 // FIXME: Can tablegen auto-generate this?
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000765 return STI.getFeatureBits()[X86::Mode32Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000766 }
767 bool is16BitMode() const {
768 // FIXME: Can tablegen auto-generate this?
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000769 return STI.getFeatureBits()[X86::Mode16Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000770 }
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000771 void SwitchMode(unsigned mode) {
772 FeatureBitset AllModes({X86::Mode64Bit, X86::Mode32Bit, X86::Mode16Bit});
773 FeatureBitset OldMode = STI.getFeatureBits() & AllModes;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000774 unsigned FB = ComputeAvailableFeatures(
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000775 STI.ToggleFeature(OldMode.flip(mode)));
Evan Cheng481ebb02011-07-27 00:38:12 +0000776 setAvailableFeatures(FB);
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000777
778 assert(FeatureBitset({mode}) == (STI.getFeatureBits() & AllModes));
Evan Cheng481ebb02011-07-27 00:38:12 +0000779 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000780
Reid Kleckner5b37c182014-08-01 20:21:24 +0000781 unsigned getPointerWidth() {
782 if (is16BitMode()) return 16;
783 if (is32BitMode()) return 32;
784 if (is64BitMode()) return 64;
785 llvm_unreachable("invalid mode");
786 }
787
Chad Rosierc2f055d2013-04-18 16:13:18 +0000788 bool isParsingIntelSyntax() {
789 return getParser().getAssemblerDialect();
790 }
791
Daniel Dunbareefe8612010-07-19 05:44:09 +0000792 /// @name Auto-generated Matcher Functions
793 /// {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000794
Chris Lattner3e4582a2010-09-06 19:11:01 +0000795#define GET_ASSEMBLER_HEADER
796#include "X86GenAsmMatcher.inc"
Michael J. Spencer530ce852010-10-09 11:00:50 +0000797
Daniel Dunbar00331992009-07-29 00:02:19 +0000798 /// }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000799
800public:
Rafael Espindola961d4692014-11-11 05:18:41 +0000801 X86AsmParser(MCSubtargetInfo &sti, MCAsmParser &Parser,
802 const MCInstrInfo &mii, const MCTargetOptions &Options)
Colin LeMahieufe2c8b82015-07-27 21:56:53 +0000803 : MCTargetAsmParser(Options), STI(sti), MII(mii), InstInfo(nullptr) {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000804
Daniel Dunbareefe8612010-07-19 05:44:09 +0000805 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000806 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000807 Instrumentation.reset(
808 CreateX86AsmInstrumentation(Options, Parser.getContext(), STI));
Daniel Dunbareefe8612010-07-19 05:44:09 +0000809 }
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000810
Craig Topper39012cc2014-03-09 18:03:14 +0000811 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000812
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000813 void SetFrameRegister(unsigned RegNo) override;
814
David Blaikie960ea3f2014-06-08 16:18:35 +0000815 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
816 SMLoc NameLoc, OperandVector &Operands) override;
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000817
Craig Topper39012cc2014-03-09 18:03:14 +0000818 bool ParseDirective(AsmToken DirectiveID) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000819};
Chris Lattner4eb9df02009-07-29 06:33:53 +0000820} // end anonymous namespace
821
Sean Callanan86c11812010-01-23 00:40:33 +0000822/// @name Auto-generated Match Functions
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000823/// {
Sean Callanan86c11812010-01-23 00:40:33 +0000824
Chris Lattner60db0a62010-02-09 00:34:28 +0000825static unsigned MatchRegisterName(StringRef Name);
Sean Callanan86c11812010-01-23 00:40:33 +0000826
827/// }
Chris Lattner4eb9df02009-07-29 06:33:53 +0000828
Kevin Enderbybc570f22014-01-23 22:34:42 +0000829static bool CheckBaseRegAndIndexReg(unsigned BaseReg, unsigned IndexReg,
830 StringRef &ErrMsg) {
831 // If we have both a base register and an index register make sure they are
832 // both 64-bit or 32-bit registers.
833 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
834 if (BaseReg != 0 && IndexReg != 0) {
835 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
836 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
837 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
838 IndexReg != X86::RIZ) {
839 ErrMsg = "base register is 64-bit, but index register is not";
840 return true;
841 }
842 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
843 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
844 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
845 IndexReg != X86::EIZ){
846 ErrMsg = "base register is 32-bit, but index register is not";
847 return true;
848 }
849 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg)) {
850 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg) ||
851 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) {
852 ErrMsg = "base register is 16-bit, but index register is not";
853 return true;
854 }
855 if (((BaseReg == X86::BX || BaseReg == X86::BP) &&
856 IndexReg != X86::SI && IndexReg != X86::DI) ||
857 ((BaseReg == X86::SI || BaseReg == X86::DI) &&
858 IndexReg != X86::BX && IndexReg != X86::BP)) {
859 ErrMsg = "invalid 16-bit base/index register combination";
860 return true;
861 }
862 }
863 }
864 return false;
865}
866
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000867bool X86AsmParser::doSrcDstMatch(X86Operand &Op1, X86Operand &Op2)
868{
869 // Return true and let a normal complaint about bogus operands happen.
870 if (!Op1.isMem() || !Op2.isMem())
871 return true;
872
873 // Actually these might be the other way round if Intel syntax is
874 // being used. It doesn't matter.
875 unsigned diReg = Op1.Mem.BaseReg;
876 unsigned siReg = Op2.Mem.BaseReg;
877
878 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(siReg))
879 return X86MCRegisterClasses[X86::GR16RegClassID].contains(diReg);
880 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(siReg))
881 return X86MCRegisterClasses[X86::GR32RegClassID].contains(diReg);
882 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(siReg))
883 return X86MCRegisterClasses[X86::GR64RegClassID].contains(diReg);
884 // Again, return true and let another error happen.
885 return true;
886}
887
Devang Patel4a6e7782012-01-12 18:03:40 +0000888bool X86AsmParser::ParseRegister(unsigned &RegNo,
889 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000890 MCAsmParser &Parser = getParser();
Chris Lattnercc2ad082010-01-15 18:27:19 +0000891 RegNo = 0;
Benjamin Kramere3d658b2012-09-07 14:51:35 +0000892 const AsmToken &PercentTok = Parser.getTok();
893 StartLoc = PercentTok.getLoc();
894
895 // If we encounter a %, ignore it. This code handles registers with and
896 // without the prefix, unprefixed registers can occur in cfi directives.
897 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Patel41b9dde2012-01-17 18:00:18 +0000898 Parser.Lex(); // Eat percent token.
Kevin Enderby7d912182009-09-03 17:15:07 +0000899
Sean Callanan936b0d32010-01-19 21:44:56 +0000900 const AsmToken &Tok = Parser.getTok();
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000901 EndLoc = Tok.getEndLoc();
902
Devang Patelce6a2ca2012-01-20 22:32:05 +0000903 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000904 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000905 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000906 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000907 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000908
Kevin Enderby7d912182009-09-03 17:15:07 +0000909 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000910
Chris Lattner1261b812010-09-22 04:11:10 +0000911 // If the match failed, try the register name as lowercase.
912 if (RegNo == 0)
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000913 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencer530ce852010-10-09 11:00:50 +0000914
Michael Kupersteincdb076b2015-07-30 10:10:25 +0000915 // The "flags" register cannot be referenced directly.
916 // Treat it as an identifier instead.
917 if (isParsingInlineAsm() && isParsingIntelSyntax() && RegNo == X86::EFLAGS)
918 RegNo = 0;
919
Evan Chengeda1d4f2011-07-27 23:22:03 +0000920 if (!is64BitMode()) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000921 // FIXME: This should be done using Requires<Not64BitMode> and
Evan Chengeda1d4f2011-07-27 23:22:03 +0000922 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
923 // checked.
924 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
925 // REX prefix.
926 if (RegNo == X86::RIZ ||
927 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
928 X86II::isX86_64NonExtLowByteReg(RegNo) ||
929 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer1930b002011-10-16 12:10:27 +0000930 return Error(StartLoc, "register %"
931 + Tok.getString() + " is only available in 64-bit mode",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000932 SMRange(StartLoc, EndLoc));
Evan Chengeda1d4f2011-07-27 23:22:03 +0000933 }
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +0000934
Chris Lattner1261b812010-09-22 04:11:10 +0000935 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
936 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000937 RegNo = X86::ST0;
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000938 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000939
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000940 // Check to see if we have '(4)' after %st.
941 if (getLexer().isNot(AsmToken::LParen))
942 return false;
943 // Lex the paren.
944 getParser().Lex();
945
946 const AsmToken &IntTok = Parser.getTok();
947 if (IntTok.isNot(AsmToken::Integer))
948 return Error(IntTok.getLoc(), "expected stack index");
949 switch (IntTok.getIntVal()) {
950 case 0: RegNo = X86::ST0; break;
951 case 1: RegNo = X86::ST1; break;
952 case 2: RegNo = X86::ST2; break;
953 case 3: RegNo = X86::ST3; break;
954 case 4: RegNo = X86::ST4; break;
955 case 5: RegNo = X86::ST5; break;
956 case 6: RegNo = X86::ST6; break;
957 case 7: RegNo = X86::ST7; break;
958 default: return Error(IntTok.getLoc(), "invalid stack index");
959 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000960
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000961 if (getParser().Lex().isNot(AsmToken::RParen))
962 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000963
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000964 EndLoc = Parser.getTok().getEndLoc();
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000965 Parser.Lex(); // Eat ')'
966 return false;
967 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000968
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000969 EndLoc = Parser.getTok().getEndLoc();
970
Chris Lattner80486622010-06-24 07:29:18 +0000971 // If this is "db[0-7]", match it as an alias
972 // for dr[0-7].
973 if (RegNo == 0 && Tok.getString().size() == 3 &&
974 Tok.getString().startswith("db")) {
975 switch (Tok.getString()[2]) {
976 case '0': RegNo = X86::DR0; break;
977 case '1': RegNo = X86::DR1; break;
978 case '2': RegNo = X86::DR2; break;
979 case '3': RegNo = X86::DR3; break;
980 case '4': RegNo = X86::DR4; break;
981 case '5': RegNo = X86::DR5; break;
982 case '6': RegNo = X86::DR6; break;
983 case '7': RegNo = X86::DR7; break;
984 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000985
Chris Lattner80486622010-06-24 07:29:18 +0000986 if (RegNo != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000987 EndLoc = Parser.getTok().getEndLoc();
Chris Lattner80486622010-06-24 07:29:18 +0000988 Parser.Lex(); // Eat it.
989 return false;
990 }
991 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000992
Devang Patelce6a2ca2012-01-20 22:32:05 +0000993 if (RegNo == 0) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000994 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000995 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000996 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000997 }
Daniel Dunbar00331992009-07-29 00:02:19 +0000998
Sean Callanana83fd7d2010-01-19 20:27:46 +0000999 Parser.Lex(); // Eat identifier token.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001000 return false;
Daniel Dunbar71475772009-07-17 20:42:00 +00001001}
1002
Yuri Gorshenin3939dec2014-09-10 09:45:49 +00001003void X86AsmParser::SetFrameRegister(unsigned RegNo) {
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +00001004 Instrumentation->SetInitialFrameRegister(RegNo);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +00001005}
1006
David Blaikie960ea3f2014-06-08 16:18:35 +00001007std::unique_ptr<X86Operand> X86AsmParser::DefaultMemSIOperand(SMLoc Loc) {
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001008 unsigned basereg =
1009 is64BitMode() ? X86::RSI : (is32BitMode() ? X86::ESI : X86::SI);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001010 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001011 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1012 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
1013 Loc, Loc, 0);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001014}
1015
David Blaikie960ea3f2014-06-08 16:18:35 +00001016std::unique_ptr<X86Operand> X86AsmParser::DefaultMemDIOperand(SMLoc Loc) {
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001017 unsigned basereg =
1018 is64BitMode() ? X86::RDI : (is32BitMode() ? X86::EDI : X86::DI);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001019 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001020 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1021 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
1022 Loc, Loc, 0);
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001023}
1024
Michael Kupersteinffcc7662015-07-23 10:23:48 +00001025void X86AsmParser::AddDefaultSrcDestOperands(
1026 OperandVector& Operands, std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
1027 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst) {
1028 if (isParsingIntelSyntax()) {
1029 Operands.push_back(std::move(Dst));
1030 Operands.push_back(std::move(Src));
1031 }
1032 else {
1033 Operands.push_back(std::move(Src));
1034 Operands.push_back(std::move(Dst));
1035 }
1036}
1037
David Blaikie960ea3f2014-06-08 16:18:35 +00001038std::unique_ptr<X86Operand> X86AsmParser::ParseOperand() {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00001039 if (isParsingIntelSyntax())
Devang Patel46831de2012-01-12 01:36:43 +00001040 return ParseIntelOperand();
1041 return ParseATTOperand();
1042}
1043
Devang Patel41b9dde2012-01-17 18:00:18 +00001044/// getIntelMemOperandSize - Return intel memory operand size.
1045static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosierb6b8e962012-09-11 21:10:25 +00001046 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001047 .Cases("BYTE", "byte", 8)
1048 .Cases("WORD", "word", 16)
1049 .Cases("DWORD", "dword", 32)
1050 .Cases("QWORD", "qword", 64)
1051 .Cases("XWORD", "xword", 80)
Michael Kuperstein69e40a42015-07-19 11:03:08 +00001052 .Cases("TBYTE", "tbyte", 80)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001053 .Cases("XMMWORD", "xmmword", 128)
1054 .Cases("YMMWORD", "ymmword", 256)
Craig Topper9ac290a2014-01-17 07:37:39 +00001055 .Cases("ZMMWORD", "zmmword", 512)
Craig Topper2d4b3c92014-01-17 07:44:10 +00001056 .Cases("OPAQUE", "opaque", -1U) // needs to be non-zero, but doesn't matter
Chad Rosierb6b8e962012-09-11 21:10:25 +00001057 .Default(0);
1058 return Size;
Devang Patel46831de2012-01-12 01:36:43 +00001059}
1060
David Blaikie960ea3f2014-06-08 16:18:35 +00001061std::unique_ptr<X86Operand> X86AsmParser::CreateMemForInlineAsm(
1062 unsigned SegReg, const MCExpr *Disp, unsigned BaseReg, unsigned IndexReg,
1063 unsigned Scale, SMLoc Start, SMLoc End, unsigned Size, StringRef Identifier,
1064 InlineAsmIdentifierInfo &Info) {
Reid Kleckner5b37c182014-08-01 20:21:24 +00001065 // If we found a decl other than a VarDecl, then assume it is a FuncDecl or
1066 // some other label reference.
1067 if (isa<MCSymbolRefExpr>(Disp) && Info.OpDecl && !Info.IsVarDecl) {
1068 // Insert an explicit size if the user didn't have one.
1069 if (!Size) {
1070 Size = getPointerWidth();
1071 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_SizeDirective, Start,
1072 /*Len=*/0, Size));
1073 }
1074
1075 // Create an absolute memory reference in order to match against
1076 // instructions taking a PC relative operand.
Craig Topper055845f2015-01-02 07:02:25 +00001077 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size,
1078 Identifier, Info.OpDecl);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001079 }
1080
1081 // We either have a direct symbol reference, or an offset from a symbol. The
1082 // parser always puts the symbol on the LHS, so look there for size
1083 // calculation purposes.
1084 const MCBinaryExpr *BinOp = dyn_cast<MCBinaryExpr>(Disp);
1085 bool IsSymRef =
1086 isa<MCSymbolRefExpr>(BinOp ? BinOp->getLHS() : Disp);
1087 if (IsSymRef) {
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001088 if (!Size) {
1089 Size = Info.Type * 8; // Size is in terms of bits in this context.
1090 if (Size)
1091 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_SizeDirective, Start,
1092 /*Len=*/0, Size));
1093 }
Chad Rosier7ca135b2013-03-19 21:11:56 +00001094 }
1095
Chad Rosier7ca135b2013-03-19 21:11:56 +00001096 // When parsing inline assembly we set the base register to a non-zero value
Chad Rosier175d0ae2013-04-12 18:21:18 +00001097 // if we don't know the actual value at this time. This is necessary to
Chad Rosier7ca135b2013-03-19 21:11:56 +00001098 // get the matching correct in some cases.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001099 BaseReg = BaseReg ? BaseReg : 1;
Craig Topper055845f2015-01-02 07:02:25 +00001100 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1101 IndexReg, Scale, Start, End, Size, Identifier,
1102 Info.OpDecl);
Chad Rosier7ca135b2013-03-19 21:11:56 +00001103}
1104
Chad Rosierd383db52013-04-12 20:20:54 +00001105static void
1106RewriteIntelBracExpression(SmallVectorImpl<AsmRewrite> *AsmRewrites,
1107 StringRef SymName, int64_t ImmDisp,
1108 int64_t FinalImmDisp, SMLoc &BracLoc,
1109 SMLoc &StartInBrac, SMLoc &End) {
1110 // Remove the '[' and ']' from the IR string.
1111 AsmRewrites->push_back(AsmRewrite(AOK_Skip, BracLoc, 1));
1112 AsmRewrites->push_back(AsmRewrite(AOK_Skip, End, 1));
1113
1114 // If ImmDisp is non-zero, then we parsed a displacement before the
1115 // bracketed expression (i.e., ImmDisp [ BaseReg + Scale*IndexReg + Disp])
1116 // If ImmDisp doesn't match the displacement computed by the state machine
1117 // then we have an additional displacement in the bracketed expression.
1118 if (ImmDisp != FinalImmDisp) {
1119 if (ImmDisp) {
1120 // We have an immediate displacement before the bracketed expression.
1121 // Adjust this to match the final immediate displacement.
1122 bool Found = false;
1123 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1124 E = AsmRewrites->end(); I != E; ++I) {
1125 if ((*I).Loc.getPointer() > BracLoc.getPointer())
1126 continue;
Chad Rosierbfb70992013-04-17 00:11:46 +00001127 if ((*I).Kind == AOK_ImmPrefix || (*I).Kind == AOK_Imm) {
1128 assert (!Found && "ImmDisp already rewritten.");
Chad Rosierd383db52013-04-12 20:20:54 +00001129 (*I).Kind = AOK_Imm;
1130 (*I).Len = BracLoc.getPointer() - (*I).Loc.getPointer();
1131 (*I).Val = FinalImmDisp;
1132 Found = true;
1133 break;
1134 }
1135 }
1136 assert (Found && "Unable to rewrite ImmDisp.");
Duncan Sands0480b9b2013-05-13 07:50:47 +00001137 (void)Found;
Chad Rosierd383db52013-04-12 20:20:54 +00001138 } else {
1139 // We have a symbolic and an immediate displacement, but no displacement
Chad Rosierbfb70992013-04-17 00:11:46 +00001140 // before the bracketed expression. Put the immediate displacement
Chad Rosierd383db52013-04-12 20:20:54 +00001141 // before the bracketed expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001142 AsmRewrites->push_back(AsmRewrite(AOK_Imm, BracLoc, 0, FinalImmDisp));
Chad Rosierd383db52013-04-12 20:20:54 +00001143 }
1144 }
1145 // Remove all the ImmPrefix rewrites within the brackets.
1146 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1147 E = AsmRewrites->end(); I != E; ++I) {
1148 if ((*I).Loc.getPointer() < StartInBrac.getPointer())
1149 continue;
1150 if ((*I).Kind == AOK_ImmPrefix)
1151 (*I).Kind = AOK_Delete;
1152 }
1153 const char *SymLocPtr = SymName.data();
Michael Liao5bf95782014-12-04 05:20:33 +00001154 // Skip everything before the symbol.
Chad Rosierd383db52013-04-12 20:20:54 +00001155 if (unsigned Len = SymLocPtr - StartInBrac.getPointer()) {
1156 assert(Len > 0 && "Expected a non-negative length.");
1157 AsmRewrites->push_back(AsmRewrite(AOK_Skip, StartInBrac, Len));
1158 }
1159 // Skip everything after the symbol.
1160 if (unsigned Len = End.getPointer() - (SymLocPtr + SymName.size())) {
1161 SMLoc Loc = SMLoc::getFromPointer(SymLocPtr + SymName.size());
1162 assert(Len > 0 && "Expected a non-negative length.");
1163 AsmRewrites->push_back(AsmRewrite(AOK_Skip, Loc, Len));
1164 }
1165}
1166
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001167bool X86AsmParser::ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001168 MCAsmParser &Parser = getParser();
Chad Rosier6844ea02012-10-24 22:13:37 +00001169 const AsmToken &Tok = Parser.getTok();
Chad Rosier51afe632012-06-27 22:34:28 +00001170
Chad Rosier5c118fd2013-01-14 22:31:35 +00001171 bool Done = false;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001172 while (!Done) {
1173 bool UpdateLocLex = true;
1174
1175 // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an
1176 // identifier. Don't try an parse it as a register.
1177 if (Tok.getString().startswith("."))
1178 break;
Michael Liao5bf95782014-12-04 05:20:33 +00001179
Chad Rosierbfb70992013-04-17 00:11:46 +00001180 // If we're parsing an immediate expression, we don't expect a '['.
1181 if (SM.getStopOnLBrac() && getLexer().getKind() == AsmToken::LBrac)
1182 break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001183
David Majnemer6a5b8122014-06-19 01:25:43 +00001184 AsmToken::TokenKind TK = getLexer().getKind();
1185 switch (TK) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001186 default: {
1187 if (SM.isValidEndState()) {
1188 Done = true;
1189 break;
1190 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001191 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001192 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001193 case AsmToken::EndOfStatement: {
1194 Done = true;
1195 break;
1196 }
David Majnemer6a5b8122014-06-19 01:25:43 +00001197 case AsmToken::String:
Chad Rosier5c118fd2013-01-14 22:31:35 +00001198 case AsmToken::Identifier: {
Chad Rosier175d0ae2013-04-12 18:21:18 +00001199 // This could be a register or a symbolic displacement.
1200 unsigned TmpReg;
Chad Rosier95ce8892013-04-19 18:39:50 +00001201 const MCExpr *Val;
Chad Rosier152749c2013-04-12 18:54:20 +00001202 SMLoc IdentLoc = Tok.getLoc();
1203 StringRef Identifier = Tok.getString();
David Majnemer6a5b8122014-06-19 01:25:43 +00001204 if (TK != AsmToken::String && !ParseRegister(TmpReg, IdentLoc, End)) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001205 SM.onRegister(TmpReg);
1206 UpdateLocLex = false;
1207 break;
Chad Rosier95ce8892013-04-19 18:39:50 +00001208 } else {
1209 if (!isParsingInlineAsm()) {
1210 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001211 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier95ce8892013-04-19 18:39:50 +00001212 } else {
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001213 // This is a dot operator, not an adjacent identifier.
1214 if (Identifier.find('.') != StringRef::npos) {
1215 return false;
1216 } else {
1217 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
1218 if (ParseIntelIdentifier(Val, Identifier, Info,
1219 /*Unevaluated=*/false, End))
1220 return true;
1221 }
Chad Rosier95ce8892013-04-19 18:39:50 +00001222 }
1223 SM.onIdentifierExpr(Val, Identifier);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001224 UpdateLocLex = false;
1225 break;
1226 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001227 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001228 }
Kevin Enderby36eba252013-12-19 23:16:14 +00001229 case AsmToken::Integer: {
Kevin Enderby9d117022014-01-23 21:52:41 +00001230 StringRef ErrMsg;
Chad Rosierbfb70992013-04-17 00:11:46 +00001231 if (isParsingInlineAsm() && SM.getAddImmPrefix())
Chad Rosier4a7005e2013-04-05 16:28:55 +00001232 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix,
1233 Tok.getLoc()));
Kevin Enderby36eba252013-12-19 23:16:14 +00001234 // Look for 'b' or 'f' following an Integer as a directional label
1235 SMLoc Loc = getTok().getLoc();
1236 int64_t IntVal = getTok().getIntVal();
1237 End = consumeToken();
1238 UpdateLocLex = false;
1239 if (getLexer().getKind() == AsmToken::Identifier) {
1240 StringRef IDVal = getTok().getString();
1241 if (IDVal == "f" || IDVal == "b") {
1242 MCSymbol *Sym =
Jim Grosbach6f482002015-05-18 18:43:14 +00001243 getContext().getDirectionalLocalSymbol(IntVal, IDVal == "b");
Kevin Enderby36eba252013-12-19 23:16:14 +00001244 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Michael Liao5bf95782014-12-04 05:20:33 +00001245 const MCExpr *Val =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001246 MCSymbolRefExpr::create(Sym, Variant, getContext());
Kevin Enderby36eba252013-12-19 23:16:14 +00001247 if (IDVal == "b" && Sym->isUndefined())
1248 return Error(Loc, "invalid reference to undefined symbol");
1249 StringRef Identifier = Sym->getName();
1250 SM.onIdentifierExpr(Val, Identifier);
1251 End = consumeToken();
1252 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001253 if (SM.onInteger(IntVal, ErrMsg))
1254 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001255 }
1256 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001257 if (SM.onInteger(IntVal, ErrMsg))
1258 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001259 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001260 break;
Kevin Enderby36eba252013-12-19 23:16:14 +00001261 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001262 case AsmToken::Plus: SM.onPlus(); break;
1263 case AsmToken::Minus: SM.onMinus(); break;
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001264 case AsmToken::Tilde: SM.onNot(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001265 case AsmToken::Star: SM.onStar(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001266 case AsmToken::Slash: SM.onDivide(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001267 case AsmToken::Pipe: SM.onOr(); break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +00001268 case AsmToken::Caret: SM.onXor(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001269 case AsmToken::Amp: SM.onAnd(); break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +00001270 case AsmToken::LessLess:
1271 SM.onLShift(); break;
1272 case AsmToken::GreaterGreater:
1273 SM.onRShift(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001274 case AsmToken::LBrac: SM.onLBrac(); break;
1275 case AsmToken::RBrac: SM.onRBrac(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001276 case AsmToken::LParen: SM.onLParen(); break;
1277 case AsmToken::RParen: SM.onRParen(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001278 }
Chad Rosier31246272013-04-17 21:01:45 +00001279 if (SM.hadError())
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001280 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier31246272013-04-17 21:01:45 +00001281
Alp Tokera5b88a52013-12-02 16:06:06 +00001282 if (!Done && UpdateLocLex)
1283 End = consumeToken();
Devang Patel41b9dde2012-01-17 18:00:18 +00001284 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001285 return false;
Chad Rosier5362af92013-04-16 18:15:40 +00001286}
1287
David Blaikie960ea3f2014-06-08 16:18:35 +00001288std::unique_ptr<X86Operand>
1289X86AsmParser::ParseIntelBracExpression(unsigned SegReg, SMLoc Start,
1290 int64_t ImmDisp, unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001291 MCAsmParser &Parser = getParser();
Chad Rosier5362af92013-04-16 18:15:40 +00001292 const AsmToken &Tok = Parser.getTok();
1293 SMLoc BracLoc = Tok.getLoc(), End = Tok.getEndLoc();
1294 if (getLexer().isNot(AsmToken::LBrac))
1295 return ErrorOperand(BracLoc, "Expected '[' token!");
1296 Parser.Lex(); // Eat '['
1297
1298 SMLoc StartInBrac = Tok.getLoc();
1299 // Parse [ Symbol + ImmDisp ] and [ BaseReg + Scale*IndexReg + ImmDisp ]. We
1300 // may have already parsed an immediate displacement before the bracketed
1301 // expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001302 IntelExprStateMachine SM(ImmDisp, /*StopOnLBrac=*/false, /*AddImmPrefix=*/true);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001303 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001304 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +00001305
Craig Topper062a2ba2014-04-25 05:30:21 +00001306 const MCExpr *Disp = nullptr;
Chad Rosier175d0ae2013-04-12 18:21:18 +00001307 if (const MCExpr *Sym = SM.getSym()) {
Chad Rosierd383db52013-04-12 20:20:54 +00001308 // A symbolic displacement.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001309 Disp = Sym;
Chad Rosierd383db52013-04-12 20:20:54 +00001310 if (isParsingInlineAsm())
1311 RewriteIntelBracExpression(InstInfo->AsmRewrites, SM.getSymName(),
Chad Rosier5362af92013-04-16 18:15:40 +00001312 ImmDisp, SM.getImm(), BracLoc, StartInBrac,
Chad Rosierd383db52013-04-12 20:20:54 +00001313 End);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001314 }
1315
1316 if (SM.getImm() || !Disp) {
Jim Grosbach13760bd2015-05-30 01:25:56 +00001317 const MCExpr *Imm = MCConstantExpr::create(SM.getImm(), getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001318 if (Disp)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001319 Disp = MCBinaryExpr::createAdd(Disp, Imm, getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001320 else
1321 Disp = Imm; // An immediate displacement only.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001322 }
Devang Pateld0930ff2012-01-20 21:21:01 +00001323
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001324 // Parse struct field access. Intel requires a dot, but MSVC doesn't. MSVC
1325 // will in fact do global lookup the field name inside all global typedefs,
1326 // but we don't emulate that.
1327 if (Tok.getString().find('.') != StringRef::npos) {
Chad Rosier911c1f32012-10-25 17:37:43 +00001328 const MCExpr *NewDisp;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001329 if (ParseIntelDotOperator(Disp, NewDisp))
Craig Topper062a2ba2014-04-25 05:30:21 +00001330 return nullptr;
Michael Liao5bf95782014-12-04 05:20:33 +00001331
Chad Rosier70f47592013-04-10 20:07:47 +00001332 End = Tok.getEndLoc();
Chad Rosier911c1f32012-10-25 17:37:43 +00001333 Parser.Lex(); // Eat the field.
1334 Disp = NewDisp;
1335 }
Chad Rosier5dcb4662012-10-24 22:21:50 +00001336
Chad Rosier5c118fd2013-01-14 22:31:35 +00001337 int BaseReg = SM.getBaseReg();
1338 int IndexReg = SM.getIndexReg();
Chad Rosier175d0ae2013-04-12 18:21:18 +00001339 int Scale = SM.getScale();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001340 if (!isParsingInlineAsm()) {
1341 // handle [-42]
1342 if (!BaseReg && !IndexReg) {
1343 if (!SegReg)
Craig Topper055845f2015-01-02 07:02:25 +00001344 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size);
1345 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1346 Start, End, Size);
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001347 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00001348 StringRef ErrMsg;
1349 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
1350 Error(StartInBrac, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00001351 return nullptr;
Kevin Enderbybc570f22014-01-23 22:34:42 +00001352 }
Craig Topper055845f2015-01-02 07:02:25 +00001353 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1354 IndexReg, Scale, Start, End, Size);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001355 }
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001356
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001357 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001358 return CreateMemForInlineAsm(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001359 End, Size, SM.getSymName(), Info);
Devang Patel41b9dde2012-01-17 18:00:18 +00001360}
1361
Chad Rosier8a244662013-04-02 20:02:33 +00001362// Inline assembly may use variable names with namespace alias qualifiers.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001363bool X86AsmParser::ParseIntelIdentifier(const MCExpr *&Val,
1364 StringRef &Identifier,
1365 InlineAsmIdentifierInfo &Info,
1366 bool IsUnevaluatedOperand, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001367 MCAsmParser &Parser = getParser();
Chad Rosier95ce8892013-04-19 18:39:50 +00001368 assert (isParsingInlineAsm() && "Expected to be parsing inline assembly.");
Craig Topper062a2ba2014-04-25 05:30:21 +00001369 Val = nullptr;
Chad Rosier8a244662013-04-02 20:02:33 +00001370
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001371 StringRef LineBuf(Identifier.data());
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001372 void *Result =
1373 SemaCallback->LookupInlineAsmIdentifier(LineBuf, Info, IsUnevaluatedOperand);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001374
Chad Rosier8a244662013-04-02 20:02:33 +00001375 const AsmToken &Tok = Parser.getTok();
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001376 SMLoc Loc = Tok.getLoc();
John McCallf73981b2013-05-03 00:15:41 +00001377
1378 // Advance the token stream until the end of the current token is
1379 // after the end of what the frontend claimed.
1380 const char *EndPtr = Tok.getLoc().getPointer() + LineBuf.size();
1381 while (true) {
1382 End = Tok.getEndLoc();
1383 getLexer().Lex();
1384
1385 assert(End.getPointer() <= EndPtr && "frontend claimed part of a token?");
1386 if (End.getPointer() == EndPtr) break;
Chad Rosier8a244662013-04-02 20:02:33 +00001387 }
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001388 Identifier = LineBuf;
1389
1390 // If the identifier lookup was unsuccessful, assume that we are dealing with
1391 // a label.
1392 if (!Result) {
Ehsan Akhgaribb6bb072014-09-22 20:40:36 +00001393 StringRef InternalName =
1394 SemaCallback->LookupInlineAsmLabel(Identifier, getSourceManager(),
1395 Loc, false);
1396 assert(InternalName.size() && "We should have an internal name here.");
1397 // Push a rewrite for replacing the identifier name with the internal name.
1398 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Label, Loc,
1399 Identifier.size(),
1400 InternalName));
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001401 }
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001402
1403 // Create the symbol reference.
Jim Grosbach6f482002015-05-18 18:43:14 +00001404 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Chad Rosier8a244662013-04-02 20:02:33 +00001405 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001406 Val = MCSymbolRefExpr::create(Sym, Variant, getParser().getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001407 return false;
Chad Rosier8a244662013-04-02 20:02:33 +00001408}
1409
David Majnemeraa34d792013-08-27 21:56:17 +00001410/// \brief Parse intel style segment override.
David Blaikie960ea3f2014-06-08 16:18:35 +00001411std::unique_ptr<X86Operand>
1412X86AsmParser::ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start,
1413 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001414 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001415 assert(SegReg != 0 && "Tried to parse a segment override without a segment!");
1416 const AsmToken &Tok = Parser.getTok(); // Eat colon.
1417 if (Tok.isNot(AsmToken::Colon))
1418 return ErrorOperand(Tok.getLoc(), "Expected ':' token!");
1419 Parser.Lex(); // Eat ':'
Devang Patel41b9dde2012-01-17 18:00:18 +00001420
David Majnemeraa34d792013-08-27 21:56:17 +00001421 int64_t ImmDisp = 0;
Chad Rosier1530ba52013-03-27 21:49:56 +00001422 if (getLexer().is(AsmToken::Integer)) {
David Majnemeraa34d792013-08-27 21:56:17 +00001423 ImmDisp = Tok.getIntVal();
1424 AsmToken ImmDispToken = Parser.Lex(); // Eat the integer.
1425
Chad Rosier1530ba52013-03-27 21:49:56 +00001426 if (isParsingInlineAsm())
David Majnemeraa34d792013-08-27 21:56:17 +00001427 InstInfo->AsmRewrites->push_back(
1428 AsmRewrite(AOK_ImmPrefix, ImmDispToken.getLoc()));
1429
1430 if (getLexer().isNot(AsmToken::LBrac)) {
1431 // An immediate following a 'segment register', 'colon' token sequence can
1432 // be followed by a bracketed expression. If it isn't we know we have our
1433 // final segment override.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001434 const MCExpr *Disp = MCConstantExpr::create(ImmDisp, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001435 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp,
1436 /*BaseReg=*/0, /*IndexReg=*/0, /*Scale=*/1,
1437 Start, ImmDispToken.getEndLoc(), Size);
David Majnemeraa34d792013-08-27 21:56:17 +00001438 }
Chad Rosier1530ba52013-03-27 21:49:56 +00001439 }
1440
Chad Rosier91c82662012-10-24 17:22:29 +00001441 if (getLexer().is(AsmToken::LBrac))
Chad Rosierfce4fab2013-04-08 17:43:47 +00001442 return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001443
David Majnemeraa34d792013-08-27 21:56:17 +00001444 const MCExpr *Val;
1445 SMLoc End;
1446 if (!isParsingInlineAsm()) {
1447 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001448 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
David Majnemeraa34d792013-08-27 21:56:17 +00001449
Craig Topper055845f2015-01-02 07:02:25 +00001450 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001451 }
Devang Patel41b9dde2012-01-17 18:00:18 +00001452
David Majnemeraa34d792013-08-27 21:56:17 +00001453 InlineAsmIdentifierInfo Info;
1454 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001455 if (ParseIntelIdentifier(Val, Identifier, Info,
1456 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001457 return nullptr;
David Majnemeraa34d792013-08-27 21:56:17 +00001458 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0,/*IndexReg=*/0,
1459 /*Scale=*/1, Start, End, Size, Identifier, Info);
1460}
1461
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001462//ParseRoundingModeOp - Parse AVX-512 rounding mode operand
1463std::unique_ptr<X86Operand>
1464X86AsmParser::ParseRoundingModeOp(SMLoc Start, SMLoc End) {
1465 MCAsmParser &Parser = getParser();
1466 const AsmToken &Tok = Parser.getTok();
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001467 // Eat "{" and mark the current place.
1468 const SMLoc consumedToken = consumeToken();
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001469 if (Tok.getIdentifier().startswith("r")){
1470 int rndMode = StringSwitch<int>(Tok.getIdentifier())
1471 .Case("rn", X86::STATIC_ROUNDING::TO_NEAREST_INT)
1472 .Case("rd", X86::STATIC_ROUNDING::TO_NEG_INF)
1473 .Case("ru", X86::STATIC_ROUNDING::TO_POS_INF)
1474 .Case("rz", X86::STATIC_ROUNDING::TO_ZERO)
1475 .Default(-1);
1476 if (-1 == rndMode)
1477 return ErrorOperand(Tok.getLoc(), "Invalid rounding mode.");
1478 Parser.Lex(); // Eat "r*" of r*-sae
1479 if (!getLexer().is(AsmToken::Minus))
1480 return ErrorOperand(Tok.getLoc(), "Expected - at this point");
1481 Parser.Lex(); // Eat "-"
1482 Parser.Lex(); // Eat the sae
1483 if (!getLexer().is(AsmToken::RCurly))
1484 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1485 Parser.Lex(); // Eat "}"
1486 const MCExpr *RndModeOp =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001487 MCConstantExpr::create(rndMode, Parser.getContext());
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001488 return X86Operand::CreateImm(RndModeOp, Start, End);
1489 }
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001490 if(Tok.getIdentifier().equals("sae")){
1491 Parser.Lex(); // Eat the sae
1492 if (!getLexer().is(AsmToken::RCurly))
1493 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1494 Parser.Lex(); // Eat "}"
1495 return X86Operand::CreateToken("{sae}", consumedToken);
1496 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001497 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
1498}
David Majnemeraa34d792013-08-27 21:56:17 +00001499/// ParseIntelMemOperand - Parse intel style memory operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00001500std::unique_ptr<X86Operand> X86AsmParser::ParseIntelMemOperand(int64_t ImmDisp,
1501 SMLoc Start,
1502 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001503 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001504 const AsmToken &Tok = Parser.getTok();
1505 SMLoc End;
1506
1507 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
1508 if (getLexer().is(AsmToken::LBrac))
1509 return ParseIntelBracExpression(/*SegReg=*/0, Start, ImmDisp, Size);
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001510 assert(ImmDisp == 0);
David Majnemeraa34d792013-08-27 21:56:17 +00001511
Chad Rosier95ce8892013-04-19 18:39:50 +00001512 const MCExpr *Val;
1513 if (!isParsingInlineAsm()) {
1514 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001515 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
Chad Rosier95ce8892013-04-19 18:39:50 +00001516
Craig Topper055845f2015-01-02 07:02:25 +00001517 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Chad Rosier95ce8892013-04-19 18:39:50 +00001518 }
1519
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001520 InlineAsmIdentifierInfo Info;
Chad Rosierce031892013-04-11 23:24:15 +00001521 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001522 if (ParseIntelIdentifier(Val, Identifier, Info,
1523 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001524 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001525
1526 if (!getLexer().is(AsmToken::LBrac))
1527 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0, /*IndexReg=*/0,
1528 /*Scale=*/1, Start, End, Size, Identifier, Info);
1529
1530 Parser.Lex(); // Eat '['
1531
1532 // Parse Identifier [ ImmDisp ]
1533 IntelExprStateMachine SM(/*ImmDisp=*/0, /*StopOnLBrac=*/true,
1534 /*AddImmPrefix=*/false);
1535 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001536 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001537
1538 if (SM.getSym()) {
1539 Error(Start, "cannot use more than one symbol in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00001540 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001541 }
1542 if (SM.getBaseReg()) {
1543 Error(Start, "cannot use base register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001544 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001545 }
1546 if (SM.getIndexReg()) {
1547 Error(Start, "cannot use index register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001548 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001549 }
1550
Jim Grosbach13760bd2015-05-30 01:25:56 +00001551 const MCExpr *Disp = MCConstantExpr::create(SM.getImm(), getContext());
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001552 // BaseReg is non-zero to avoid assertions. In the context of inline asm,
1553 // we're pointing to a local variable in memory, so the base register is
1554 // really the frame or stack pointer.
Craig Topper055845f2015-01-02 07:02:25 +00001555 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1556 /*BaseReg=*/1, /*IndexReg=*/0, /*Scale=*/1,
1557 Start, End, Size, Identifier, Info.OpDecl);
Chad Rosier91c82662012-10-24 17:22:29 +00001558}
1559
Chad Rosier5dcb4662012-10-24 22:21:50 +00001560/// Parse the '.' operator.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001561bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp,
Chad Rosiercc541e82013-04-19 15:57:00 +00001562 const MCExpr *&NewDisp) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001563 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001564 const AsmToken &Tok = Parser.getTok();
Chad Rosier6241c1a2013-04-17 21:14:38 +00001565 int64_t OrigDispVal, DotDispVal;
Chad Rosier911c1f32012-10-25 17:37:43 +00001566
1567 // FIXME: Handle non-constant expressions.
Chad Rosiercc541e82013-04-19 15:57:00 +00001568 if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp))
Chad Rosier911c1f32012-10-25 17:37:43 +00001569 OrigDispVal = OrigDisp->getValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001570 else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001571 return Error(Tok.getLoc(), "Non-constant offsets are not supported!");
Chad Rosier5dcb4662012-10-24 22:21:50 +00001572
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001573 // Drop the optional '.'.
1574 StringRef DotDispStr = Tok.getString();
1575 if (DotDispStr.startswith("."))
1576 DotDispStr = DotDispStr.drop_front(1);
Chad Rosier5dcb4662012-10-24 22:21:50 +00001577
Chad Rosier5dcb4662012-10-24 22:21:50 +00001578 // .Imm gets lexed as a real.
1579 if (Tok.is(AsmToken::Real)) {
1580 APInt DotDisp;
1581 DotDispStr.getAsInteger(10, DotDisp);
Chad Rosier911c1f32012-10-25 17:37:43 +00001582 DotDispVal = DotDisp.getZExtValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001583 } else if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
Chad Rosier240b7b92012-10-25 21:51:10 +00001584 unsigned DotDisp;
1585 std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.');
1586 if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second,
Chad Rosiercc541e82013-04-19 15:57:00 +00001587 DotDisp))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001588 return Error(Tok.getLoc(), "Unable to lookup field reference!");
Chad Rosier240b7b92012-10-25 21:51:10 +00001589 DotDispVal = DotDisp;
Chad Rosiercc541e82013-04-19 15:57:00 +00001590 } else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001591 return Error(Tok.getLoc(), "Unexpected token type!");
Chad Rosier911c1f32012-10-25 17:37:43 +00001592
Chad Rosier240b7b92012-10-25 21:51:10 +00001593 if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
1594 SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data());
1595 unsigned Len = DotDispStr.size();
1596 unsigned Val = OrigDispVal + DotDispVal;
1597 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_DotOperator, Loc, Len,
1598 Val));
Chad Rosier911c1f32012-10-25 17:37:43 +00001599 }
1600
Jim Grosbach13760bd2015-05-30 01:25:56 +00001601 NewDisp = MCConstantExpr::create(OrigDispVal + DotDispVal, getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001602 return false;
Chad Rosier5dcb4662012-10-24 22:21:50 +00001603}
1604
Chad Rosier91c82662012-10-24 17:22:29 +00001605/// Parse the 'offset' operator. This operator is used to specify the
1606/// location rather then the content of a variable.
David Blaikie960ea3f2014-06-08 16:18:35 +00001607std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOffsetOfOperator() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001608 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001609 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001610 SMLoc OffsetOfLoc = Tok.getLoc();
Chad Rosier91c82662012-10-24 17:22:29 +00001611 Parser.Lex(); // Eat offset.
Chad Rosier91c82662012-10-24 17:22:29 +00001612
Chad Rosier91c82662012-10-24 17:22:29 +00001613 const MCExpr *Val;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001614 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001615 SMLoc Start = Tok.getLoc(), End;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001616 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001617 if (ParseIntelIdentifier(Val, Identifier, Info,
1618 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001619 return nullptr;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001620
Chad Rosiere2f03772012-10-26 16:09:20 +00001621 // Don't emit the offset operator.
1622 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Skip, OffsetOfLoc, 7));
1623
Chad Rosier91c82662012-10-24 17:22:29 +00001624 // The offset operator will have an 'r' constraint, thus we need to create
1625 // register operand to ensure proper matching. Just pick a GPR based on
1626 // the size of a pointer.
Craig Topper3c80d622014-01-06 04:55:54 +00001627 unsigned RegNo =
1628 is64BitMode() ? X86::RBX : (is32BitMode() ? X86::EBX : X86::BX);
Chad Rosiera4bc9432013-01-10 22:10:27 +00001629 return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true,
Chad Rosier732b8372013-04-22 22:04:25 +00001630 OffsetOfLoc, Identifier, Info.OpDecl);
Devang Patel41b9dde2012-01-17 18:00:18 +00001631}
1632
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001633enum IntelOperatorKind {
1634 IOK_LENGTH,
1635 IOK_SIZE,
1636 IOK_TYPE
1637};
1638
1639/// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator
1640/// returns the number of elements in an array. It returns the value 1 for
1641/// non-array variables. The SIZE operator returns the size of a C or C++
1642/// variable. A variable's size is the product of its LENGTH and TYPE. The
1643/// TYPE operator returns the size of a C or C++ type or variable. If the
1644/// variable is an array, TYPE returns the size of a single element.
David Blaikie960ea3f2014-06-08 16:18:35 +00001645std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperator(unsigned OpKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001646 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001647 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001648 SMLoc TypeLoc = Tok.getLoc();
1649 Parser.Lex(); // Eat operator.
Chad Rosier11c42f22012-10-26 18:04:20 +00001650
Craig Topper062a2ba2014-04-25 05:30:21 +00001651 const MCExpr *Val = nullptr;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001652 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001653 SMLoc Start = Tok.getLoc(), End;
Chad Rosierb67f8052013-04-11 23:57:04 +00001654 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001655 if (ParseIntelIdentifier(Val, Identifier, Info,
1656 /*Unevaluated=*/true, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001657 return nullptr;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001658
1659 if (!Info.OpDecl)
1660 return ErrorOperand(Start, "unable to lookup expression");
Chad Rosier11c42f22012-10-26 18:04:20 +00001661
Chad Rosierf6675c32013-04-22 17:01:46 +00001662 unsigned CVal = 0;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001663 switch(OpKind) {
1664 default: llvm_unreachable("Unexpected operand kind!");
1665 case IOK_LENGTH: CVal = Info.Length; break;
1666 case IOK_SIZE: CVal = Info.Size; break;
1667 case IOK_TYPE: CVal = Info.Type; break;
1668 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001669
1670 // Rewrite the type operator and the C or C++ type or variable in terms of an
1671 // immediate. E.g. TYPE foo -> $$4
1672 unsigned Len = End.getPointer() - TypeLoc.getPointer();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001673 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, TypeLoc, Len, CVal));
Chad Rosier11c42f22012-10-26 18:04:20 +00001674
Jim Grosbach13760bd2015-05-30 01:25:56 +00001675 const MCExpr *Imm = MCConstantExpr::create(CVal, getContext());
Chad Rosierf3c04f62013-03-19 21:58:18 +00001676 return X86Operand::CreateImm(Imm, Start, End);
Chad Rosier11c42f22012-10-26 18:04:20 +00001677}
1678
David Blaikie960ea3f2014-06-08 16:18:35 +00001679std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001680 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001681 const AsmToken &Tok = Parser.getTok();
David Majnemeraa34d792013-08-27 21:56:17 +00001682 SMLoc Start, End;
Chad Rosier91c82662012-10-24 17:22:29 +00001683
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001684 // Offset, length, type and size operators.
1685 if (isParsingInlineAsm()) {
Chad Rosier99e54642013-04-19 17:32:29 +00001686 StringRef AsmTokStr = Tok.getString();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001687 if (AsmTokStr == "offset" || AsmTokStr == "OFFSET")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001688 return ParseIntelOffsetOfOperator();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001689 if (AsmTokStr == "length" || AsmTokStr == "LENGTH")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001690 return ParseIntelOperator(IOK_LENGTH);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001691 if (AsmTokStr == "size" || AsmTokStr == "SIZE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001692 return ParseIntelOperator(IOK_SIZE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001693 if (AsmTokStr == "type" || AsmTokStr == "TYPE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001694 return ParseIntelOperator(IOK_TYPE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001695 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001696
David Majnemeraa34d792013-08-27 21:56:17 +00001697 unsigned Size = getIntelMemOperandSize(Tok.getString());
1698 if (Size) {
1699 Parser.Lex(); // Eat operand size (e.g., byte, word).
1700 if (Tok.getString() != "PTR" && Tok.getString() != "ptr")
Reid Kleckner71ff3f22014-08-01 00:59:22 +00001701 return ErrorOperand(Tok.getLoc(), "Expected 'PTR' or 'ptr' token!");
David Majnemeraa34d792013-08-27 21:56:17 +00001702 Parser.Lex(); // Eat ptr.
1703 }
1704 Start = Tok.getLoc();
1705
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001706 // Immediate.
Chad Rosierbfb70992013-04-17 00:11:46 +00001707 if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Minus) ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001708 getLexer().is(AsmToken::Tilde) || getLexer().is(AsmToken::LParen)) {
Chad Rosierbfb70992013-04-17 00:11:46 +00001709 AsmToken StartTok = Tok;
1710 IntelExprStateMachine SM(/*Imm=*/0, /*StopOnLBrac=*/true,
1711 /*AddImmPrefix=*/false);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001712 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001713 return nullptr;
Chad Rosierbfb70992013-04-17 00:11:46 +00001714
1715 int64_t Imm = SM.getImm();
1716 if (isParsingInlineAsm()) {
1717 unsigned Len = Tok.getLoc().getPointer() - Start.getPointer();
1718 if (StartTok.getString().size() == Len)
1719 // Just add a prefix if this wasn't a complex immediate expression.
Chad Rosierf3c04f62013-03-19 21:58:18 +00001720 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix, Start));
Chad Rosierbfb70992013-04-17 00:11:46 +00001721 else
1722 // Otherwise, rewrite the complex expression as a single immediate.
1723 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, Start, Len, Imm));
Devang Patel41b9dde2012-01-17 18:00:18 +00001724 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001725
1726 if (getLexer().isNot(AsmToken::LBrac)) {
Kevin Enderby36eba252013-12-19 23:16:14 +00001727 // If a directional label (ie. 1f or 2b) was parsed above from
1728 // ParseIntelExpression() then SM.getSym() was set to a pointer to
1729 // to the MCExpr with the directional local symbol and this is a
1730 // memory operand not an immediate operand.
1731 if (SM.getSym())
Craig Topper055845f2015-01-02 07:02:25 +00001732 return X86Operand::CreateMem(getPointerWidth(), SM.getSym(), Start, End,
1733 Size);
Kevin Enderby36eba252013-12-19 23:16:14 +00001734
Jim Grosbach13760bd2015-05-30 01:25:56 +00001735 const MCExpr *ImmExpr = MCConstantExpr::create(Imm, getContext());
Chad Rosierbfb70992013-04-17 00:11:46 +00001736 return X86Operand::CreateImm(ImmExpr, Start, End);
1737 }
1738
1739 // Only positive immediates are valid.
1740 if (Imm < 0)
1741 return ErrorOperand(Start, "expected a positive immediate displacement "
1742 "before bracketed expr.");
1743
1744 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
David Majnemeraa34d792013-08-27 21:56:17 +00001745 return ParseIntelMemOperand(Imm, Start, Size);
Devang Patel41b9dde2012-01-17 18:00:18 +00001746 }
1747
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001748 // rounding mode token
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001749 if (STI.getFeatureBits()[X86::FeatureAVX512] &&
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001750 getLexer().is(AsmToken::LCurly))
1751 return ParseRoundingModeOp(Start, End);
1752
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001753 // Register.
Devang Patelce6a2ca2012-01-20 22:32:05 +00001754 unsigned RegNo = 0;
1755 if (!ParseRegister(RegNo, Start, End)) {
Chad Rosier0397edd2012-10-04 23:59:38 +00001756 // If this is a segment register followed by a ':', then this is the start
David Majnemeraa34d792013-08-27 21:56:17 +00001757 // of a segment override, otherwise this is a normal register reference.
Chad Rosier0397edd2012-10-04 23:59:38 +00001758 if (getLexer().isNot(AsmToken::Colon))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001759 return X86Operand::CreateReg(RegNo, Start, End);
Chad Rosier0397edd2012-10-04 23:59:38 +00001760
David Majnemeraa34d792013-08-27 21:56:17 +00001761 return ParseIntelSegmentOverride(/*SegReg=*/RegNo, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001762 }
1763
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001764 // Memory operand.
David Majnemeraa34d792013-08-27 21:56:17 +00001765 return ParseIntelMemOperand(/*Disp=*/0, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001766}
1767
David Blaikie960ea3f2014-06-08 16:18:35 +00001768std::unique_ptr<X86Operand> X86AsmParser::ParseATTOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001769 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001770 switch (getLexer().getKind()) {
1771 default:
Chris Lattnerb9270732010-04-17 18:56:34 +00001772 // Parse a memory operand with no segment register.
1773 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattnercc2ad082010-01-15 18:27:19 +00001774 case AsmToken::Percent: {
Chris Lattnerb9270732010-04-17 18:56:34 +00001775 // Read the register.
Chris Lattnercc2ad082010-01-15 18:27:19 +00001776 unsigned RegNo;
Chris Lattner0c2538f2010-01-15 18:51:29 +00001777 SMLoc Start, End;
Craig Topper062a2ba2014-04-25 05:30:21 +00001778 if (ParseRegister(RegNo, Start, End)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001779 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001780 Error(Start, "%eiz and %riz can only be used as index registers",
1781 SMRange(Start, End));
Craig Topper062a2ba2014-04-25 05:30:21 +00001782 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001783 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001784
Chris Lattnerb9270732010-04-17 18:56:34 +00001785 // If this is a segment register followed by a ':', then this is the start
1786 // of a memory reference, otherwise this is a normal register reference.
1787 if (getLexer().isNot(AsmToken::Colon))
1788 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001789
Reid Kleckner0c5da972014-07-31 23:03:22 +00001790 if (!X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo))
1791 return ErrorOperand(Start, "invalid segment register");
1792
Chris Lattnerb9270732010-04-17 18:56:34 +00001793 getParser().Lex(); // Eat the colon.
1794 return ParseMemOperand(RegNo, Start);
Chris Lattnercc2ad082010-01-15 18:27:19 +00001795 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001796 case AsmToken::Dollar: {
1797 // $42 -> immediate.
Sean Callanan936b0d32010-01-19 21:44:56 +00001798 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callanana83fd7d2010-01-19 20:27:46 +00001799 Parser.Lex();
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001800 const MCExpr *Val;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001801 if (getParser().parseExpression(Val, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001802 return nullptr;
Chris Lattner528d00b2010-01-15 19:28:38 +00001803 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001804 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001805 case AsmToken::LCurly:{
1806 SMLoc Start = Parser.getTok().getLoc(), End;
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001807 if (STI.getFeatureBits()[X86::FeatureAVX512])
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001808 return ParseRoundingModeOp(Start, End);
1809 return ErrorOperand(Start, "unknown token in expression");
1810 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001811 }
Daniel Dunbar2b11c7d2009-07-20 20:01:54 +00001812}
1813
David Blaikie960ea3f2014-06-08 16:18:35 +00001814bool X86AsmParser::HandleAVX512Operand(OperandVector &Operands,
1815 const MCParsedAsmOperand &Op) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001816 MCAsmParser &Parser = getParser();
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001817 if(STI.getFeatureBits()[X86::FeatureAVX512]) {
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001818 if (getLexer().is(AsmToken::LCurly)) {
1819 // Eat "{" and mark the current place.
1820 const SMLoc consumedToken = consumeToken();
1821 // Distinguish {1to<NUM>} from {%k<NUM>}.
1822 if(getLexer().is(AsmToken::Integer)) {
1823 // Parse memory broadcasting ({1to<NUM>}).
1824 if (getLexer().getTok().getIntVal() != 1)
1825 return !ErrorAndEatStatement(getLexer().getLoc(),
1826 "Expected 1to<NUM> at this point");
1827 Parser.Lex(); // Eat "1" of 1to8
1828 if (!getLexer().is(AsmToken::Identifier) ||
1829 !getLexer().getTok().getIdentifier().startswith("to"))
1830 return !ErrorAndEatStatement(getLexer().getLoc(),
1831 "Expected 1to<NUM> at this point");
1832 // Recognize only reasonable suffixes.
1833 const char *BroadcastPrimitive =
1834 StringSwitch<const char*>(getLexer().getTok().getIdentifier())
Robert Khasanovbfa01312014-07-21 14:54:21 +00001835 .Case("to2", "{1to2}")
1836 .Case("to4", "{1to4}")
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001837 .Case("to8", "{1to8}")
1838 .Case("to16", "{1to16}")
Craig Topper062a2ba2014-04-25 05:30:21 +00001839 .Default(nullptr);
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001840 if (!BroadcastPrimitive)
1841 return !ErrorAndEatStatement(getLexer().getLoc(),
1842 "Invalid memory broadcast primitive.");
1843 Parser.Lex(); // Eat "toN" of 1toN
1844 if (!getLexer().is(AsmToken::RCurly))
1845 return !ErrorAndEatStatement(getLexer().getLoc(),
1846 "Expected } at this point");
1847 Parser.Lex(); // Eat "}"
1848 Operands.push_back(X86Operand::CreateToken(BroadcastPrimitive,
1849 consumedToken));
1850 // No AVX512 specific primitives can pass
1851 // after memory broadcasting, so return.
1852 return true;
1853 } else {
1854 // Parse mask register {%k1}
1855 Operands.push_back(X86Operand::CreateToken("{", consumedToken));
David Blaikie960ea3f2014-06-08 16:18:35 +00001856 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
1857 Operands.push_back(std::move(Op));
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001858 if (!getLexer().is(AsmToken::RCurly))
1859 return !ErrorAndEatStatement(getLexer().getLoc(),
1860 "Expected } at this point");
1861 Operands.push_back(X86Operand::CreateToken("}", consumeToken()));
1862
1863 // Parse "zeroing non-masked" semantic {z}
1864 if (getLexer().is(AsmToken::LCurly)) {
1865 Operands.push_back(X86Operand::CreateToken("{z}", consumeToken()));
1866 if (!getLexer().is(AsmToken::Identifier) ||
1867 getLexer().getTok().getIdentifier() != "z")
1868 return !ErrorAndEatStatement(getLexer().getLoc(),
1869 "Expected z at this point");
1870 Parser.Lex(); // Eat the z
1871 if (!getLexer().is(AsmToken::RCurly))
1872 return !ErrorAndEatStatement(getLexer().getLoc(),
1873 "Expected } at this point");
1874 Parser.Lex(); // Eat the }
1875 }
1876 }
1877 }
1878 }
1879 }
1880 return true;
1881}
1882
Chris Lattnerb9270732010-04-17 18:56:34 +00001883/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
1884/// has already been parsed if present.
David Blaikie960ea3f2014-06-08 16:18:35 +00001885std::unique_ptr<X86Operand> X86AsmParser::ParseMemOperand(unsigned SegReg,
1886 SMLoc MemStart) {
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001887
Rafael Espindola961d4692014-11-11 05:18:41 +00001888 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001889 // We have to disambiguate a parenthesized expression "(4+5)" from the start
1890 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner807a3bc2010-01-24 01:07:33 +00001891 // only way to do this without lookahead is to eat the '(' and see what is
1892 // after it.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001893 const MCExpr *Disp = MCConstantExpr::create(0, getParser().getContext());
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001894 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattnere17df0b2010-01-15 19:39:23 +00001895 SMLoc ExprEnd;
Craig Topper062a2ba2014-04-25 05:30:21 +00001896 if (getParser().parseExpression(Disp, ExprEnd)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001897
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001898 // After parsing the base expression we could either have a parenthesized
1899 // memory address or not. If not, return now. If so, eat the (.
1900 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001901 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001902 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001903 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, ExprEnd);
1904 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1905 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001906 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001907
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001908 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001909 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001910 } else {
1911 // Okay, we have a '('. We don't know if this is an expression or not, but
1912 // so we have to eat the ( to see beyond it.
Sean Callanan936b0d32010-01-19 21:44:56 +00001913 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001914 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001915
Kevin Enderby7d912182009-09-03 17:15:07 +00001916 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001917 // Nothing to do here, fall into the code below with the '(' part of the
1918 // memory operand consumed.
1919 } else {
Chris Lattner528d00b2010-01-15 19:28:38 +00001920 SMLoc ExprEnd;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001921
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001922 // It must be an parenthesized expression, parse it now.
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001923 if (getParser().parseParenExpression(Disp, ExprEnd))
Craig Topper062a2ba2014-04-25 05:30:21 +00001924 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001925
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001926 // After parsing the base expression we could either have a parenthesized
1927 // memory address or not. If not, return now. If so, eat the (.
1928 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001929 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001930 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001931 return X86Operand::CreateMem(getPointerWidth(), Disp, LParenLoc,
1932 ExprEnd);
1933 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1934 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001935 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001936
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001937 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001938 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001939 }
1940 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001941
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001942 // If we reached here, then we just ate the ( of the memory operand. Process
1943 // the rest of the memory operand.
Daniel Dunbar3ebf8482009-07-31 20:53:16 +00001944 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
David Woodhouse6dbda442014-01-08 12:58:28 +00001945 SMLoc IndexLoc, BaseLoc;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001946
Chris Lattner0c2538f2010-01-15 18:51:29 +00001947 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001948 SMLoc StartLoc, EndLoc;
David Woodhouse6dbda442014-01-08 12:58:28 +00001949 BaseLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00001950 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001951 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001952 Error(StartLoc, "eiz and riz can only be used as index registers",
1953 SMRange(StartLoc, EndLoc));
Craig Topper062a2ba2014-04-25 05:30:21 +00001954 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001955 }
Chris Lattner0c2538f2010-01-15 18:51:29 +00001956 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001957
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001958 if (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00001959 Parser.Lex(); // Eat the comma.
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001960 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001961
1962 // Following the comma we should have either an index register, or a scale
1963 // value. We don't support the later form, but we want to parse it
1964 // correctly.
1965 //
1966 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001967 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7d912182009-09-03 17:15:07 +00001968 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner0c2538f2010-01-15 18:51:29 +00001969 SMLoc L;
Craig Topper062a2ba2014-04-25 05:30:21 +00001970 if (ParseRegister(IndexReg, L, L)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001971
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001972 if (getLexer().isNot(AsmToken::RParen)) {
1973 // Parse the scale amount:
1974 // ::= ',' [scale-expression]
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001975 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001976 Error(Parser.getTok().getLoc(),
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001977 "expected comma in scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001978 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001979 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00001980 Parser.Lex(); // Eat the comma.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001981
1982 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001983 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001984
1985 int64_t ScaleVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001986 if (getParser().parseAbsoluteExpression(ScaleVal)){
Kevin Enderbydeed5aa2012-03-09 22:24:10 +00001987 Error(Loc, "expected scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001988 return nullptr;
Craig Topper6bf3ed42012-07-18 04:59:16 +00001989 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001990
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001991 // Validate the scale amount.
David Woodhouse6dbda442014-01-08 12:58:28 +00001992 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
1993 ScaleVal != 1) {
1994 Error(Loc, "scale factor in 16-bit address must be 1");
Craig Topper062a2ba2014-04-25 05:30:21 +00001995 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00001996 }
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001997 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8){
1998 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
Craig Topper062a2ba2014-04-25 05:30:21 +00001999 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002000 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002001 Scale = (unsigned)ScaleVal;
2002 }
2003 }
2004 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002005 // A scale amount without an index is ignored.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002006 // index.
Sean Callanan936b0d32010-01-19 21:44:56 +00002007 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002008
2009 int64_t Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002010 if (getParser().parseAbsoluteExpression(Value))
Craig Topper062a2ba2014-04-25 05:30:21 +00002011 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002012
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002013 if (Value != 1)
2014 Warning(Loc, "scale factor without index register is ignored");
2015 Scale = 1;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002016 }
2017 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002018
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002019 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002020 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00002021 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00002022 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002023 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002024 SMLoc MemEnd = Parser.getTok().getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00002025 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002026
David Woodhouse6dbda442014-01-08 12:58:28 +00002027 // Check for use of invalid 16-bit registers. Only BX/BP/SI/DI are allowed,
2028 // and then only in non-64-bit modes. Except for DX, which is a special case
2029 // because an unofficial form of in/out instructions uses it.
2030 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
2031 (is64BitMode() || (BaseReg != X86::BX && BaseReg != X86::BP &&
2032 BaseReg != X86::SI && BaseReg != X86::DI)) &&
2033 BaseReg != X86::DX) {
2034 Error(BaseLoc, "invalid 16-bit base register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002035 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002036 }
2037 if (BaseReg == 0 &&
2038 X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg)) {
2039 Error(IndexLoc, "16-bit memory operand may not include only index register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002040 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002041 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00002042
2043 StringRef ErrMsg;
2044 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
2045 Error(BaseLoc, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00002046 return nullptr;
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00002047 }
2048
Reid Klecknerb7e2f602014-07-31 23:26:35 +00002049 if (SegReg || BaseReg || IndexReg)
Craig Topper055845f2015-01-02 07:02:25 +00002050 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
2051 IndexReg, Scale, MemStart, MemEnd);
2052 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, MemEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002053}
2054
David Blaikie960ea3f2014-06-08 16:18:35 +00002055bool X86AsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
2056 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002057 MCAsmParser &Parser = getParser();
Chad Rosierf0e87202012-10-25 20:41:34 +00002058 InstInfo = &Info;
Chris Lattner2cb092d2010-10-30 19:23:13 +00002059 StringRef PatchedName = Name;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002060
Chris Lattner7e8a99b2010-11-28 20:23:50 +00002061 // FIXME: Hack to recognize setneb as setne.
2062 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
2063 PatchedName != "setb" && PatchedName != "setnb")
2064 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier51afe632012-06-27 22:34:28 +00002065
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002066 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00002067 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002068 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
2069 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Toppera0a603e2012-03-29 07:11:23 +00002070 bool IsVCMP = PatchedName[0] == 'v';
Craig Topper78c424d2015-02-15 07:13:48 +00002071 unsigned CCIdx = IsVCMP ? 4 : 3;
2072 unsigned ComparisonCode = StringSwitch<unsigned>(
2073 PatchedName.slice(CCIdx, PatchedName.size() - 2))
Craig Toppera0a603e2012-03-29 07:11:23 +00002074 .Case("eq", 0x00)
2075 .Case("lt", 0x01)
2076 .Case("le", 0x02)
2077 .Case("unord", 0x03)
2078 .Case("neq", 0x04)
2079 .Case("nlt", 0x05)
2080 .Case("nle", 0x06)
2081 .Case("ord", 0x07)
2082 /* AVX only from here */
2083 .Case("eq_uq", 0x08)
2084 .Case("nge", 0x09)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002085 .Case("ngt", 0x0A)
2086 .Case("false", 0x0B)
2087 .Case("neq_oq", 0x0C)
2088 .Case("ge", 0x0D)
2089 .Case("gt", 0x0E)
2090 .Case("true", 0x0F)
2091 .Case("eq_os", 0x10)
2092 .Case("lt_oq", 0x11)
2093 .Case("le_oq", 0x12)
2094 .Case("unord_s", 0x13)
2095 .Case("neq_us", 0x14)
2096 .Case("nlt_uq", 0x15)
2097 .Case("nle_uq", 0x16)
2098 .Case("ord_s", 0x17)
2099 .Case("eq_us", 0x18)
2100 .Case("nge_uq", 0x19)
2101 .Case("ngt_uq", 0x1A)
2102 .Case("false_os", 0x1B)
2103 .Case("neq_os", 0x1C)
2104 .Case("ge_oq", 0x1D)
2105 .Case("gt_oq", 0x1E)
2106 .Case("true_us", 0x1F)
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002107 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002108 if (ComparisonCode != ~0U && (IsVCMP || ComparisonCode < 8)) {
Craig Topper43860832015-02-14 21:54:03 +00002109
Craig Topper78c424d2015-02-15 07:13:48 +00002110 Operands.push_back(X86Operand::CreateToken(PatchedName.slice(0, CCIdx),
Craig Topper43860832015-02-14 21:54:03 +00002111 NameLoc));
2112
Jim Grosbach13760bd2015-05-30 01:25:56 +00002113 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper43860832015-02-14 21:54:03 +00002114 getParser().getContext());
2115 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2116
2117 PatchedName = PatchedName.substr(PatchedName.size() - 2);
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002118 }
2119 }
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +00002120
Craig Topper78c424d2015-02-15 07:13:48 +00002121 // FIXME: Hack to recognize vpcmp<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2122 if (PatchedName.startswith("vpcmp") &&
2123 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2124 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
2125 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2126 unsigned ComparisonCode = StringSwitch<unsigned>(
2127 PatchedName.slice(5, PatchedName.size() - CCIdx))
2128 .Case("eq", 0x0) // Only allowed on unsigned. Checked below.
2129 .Case("lt", 0x1)
2130 .Case("le", 0x2)
2131 //.Case("false", 0x3) // Not a documented alias.
2132 .Case("neq", 0x4)
2133 .Case("nlt", 0x5)
2134 .Case("nle", 0x6)
2135 //.Case("true", 0x7) // Not a documented alias.
2136 .Default(~0U);
2137 if (ComparisonCode != ~0U && (ComparisonCode != 0 || CCIdx == 2)) {
2138 Operands.push_back(X86Operand::CreateToken("vpcmp", NameLoc));
2139
Jim Grosbach13760bd2015-05-30 01:25:56 +00002140 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper78c424d2015-02-15 07:13:48 +00002141 getParser().getContext());
2142 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2143
2144 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
2145 }
2146 }
2147
Craig Topper916708f2015-02-13 07:42:25 +00002148 // FIXME: Hack to recognize vpcom<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2149 if (PatchedName.startswith("vpcom") &&
2150 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2151 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
Craig Topper78c424d2015-02-15 07:13:48 +00002152 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2153 unsigned ComparisonCode = StringSwitch<unsigned>(
2154 PatchedName.slice(5, PatchedName.size() - CCIdx))
Craig Topper916708f2015-02-13 07:42:25 +00002155 .Case("lt", 0x0)
2156 .Case("le", 0x1)
2157 .Case("gt", 0x2)
2158 .Case("ge", 0x3)
2159 .Case("eq", 0x4)
2160 .Case("neq", 0x5)
2161 .Case("false", 0x6)
2162 .Case("true", 0x7)
2163 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002164 if (ComparisonCode != ~0U) {
Craig Topper916708f2015-02-13 07:42:25 +00002165 Operands.push_back(X86Operand::CreateToken("vpcom", NameLoc));
2166
Jim Grosbach13760bd2015-05-30 01:25:56 +00002167 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper916708f2015-02-13 07:42:25 +00002168 getParser().getContext());
2169 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2170
Craig Topper78c424d2015-02-15 07:13:48 +00002171 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
Craig Topper916708f2015-02-13 07:42:25 +00002172 }
2173 }
2174
Daniel Dunbar3e0c9792010-02-10 21:19:28 +00002175 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002176
Chris Lattner086a83a2010-09-08 05:17:37 +00002177 // Determine whether this is an instruction prefix.
2178 bool isPrefix =
Chris Lattner2cb092d2010-10-30 19:23:13 +00002179 Name == "lock" || Name == "rep" ||
2180 Name == "repe" || Name == "repz" ||
Rafael Espindolaf6c05b12010-11-23 11:23:24 +00002181 Name == "repne" || Name == "repnz" ||
Rafael Espindolaeab08002010-11-27 20:29:45 +00002182 Name == "rex64" || Name == "data16";
Michael J. Spencer530ce852010-10-09 11:00:50 +00002183
2184
Chris Lattner086a83a2010-09-08 05:17:37 +00002185 // This does the actual operand parsing. Don't parse any more if we have a
2186 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
2187 // just want to parse the "lock" as the first instruction and the "incl" as
2188 // the next one.
2189 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar71527c12009-08-11 05:00:25 +00002190
2191 // Parse '*' modifier.
Alp Tokera5b88a52013-12-02 16:06:06 +00002192 if (getLexer().is(AsmToken::Star))
2193 Operands.push_back(X86Operand::CreateToken("*", consumeToken()));
Daniel Dunbar71527c12009-08-11 05:00:25 +00002194
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002195 // Read the operands.
2196 while(1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002197 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
2198 Operands.push_back(std::move(Op));
2199 if (!HandleAVX512Operand(Operands, *Operands.back()))
Elena Demikhovsky89529742013-09-12 08:55:00 +00002200 return true;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002201 } else {
2202 Parser.eatToEndOfStatement();
2203 return true;
Elena Demikhovsky89529742013-09-12 08:55:00 +00002204 }
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002205 // check for comma and eat it
2206 if (getLexer().is(AsmToken::Comma))
2207 Parser.Lex();
2208 else
2209 break;
2210 }
Elena Demikhovsky89529742013-09-12 08:55:00 +00002211
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002212 if (getLexer().isNot(AsmToken::EndOfStatement))
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002213 return ErrorAndEatStatement(getLexer().getLoc(),
2214 "unexpected token in argument list");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002215 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002216
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002217 // Consume the EndOfStatement or the prefix separator Slash
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002218 if (getLexer().is(AsmToken::EndOfStatement) ||
2219 (isPrefix && getLexer().is(AsmToken::Slash)))
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002220 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002221
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002222 // This is a terrible hack to handle "out[bwl]? %al, (%dx)" ->
2223 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
2224 // documented form in various unofficial manuals, so a lot of code uses it.
2225 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
2226 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002227 X86Operand &Op = (X86Operand &)*Operands.back();
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002228 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2229 isa<MCConstantExpr>(Op.Mem.Disp) &&
2230 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2231 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2232 SMLoc Loc = Op.getEndLoc();
2233 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002234 }
2235 }
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002236 // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al".
2237 if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") &&
2238 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002239 X86Operand &Op = (X86Operand &)*Operands[1];
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002240 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2241 isa<MCConstantExpr>(Op.Mem.Disp) &&
2242 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2243 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2244 SMLoc Loc = Op.getEndLoc();
David Blaikie960ea3f2014-06-08 16:18:35 +00002245 Operands[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002246 }
2247 }
David Woodhouse4ce66062014-01-22 15:08:55 +00002248
2249 // Append default arguments to "ins[bwld]"
2250 if (Name.startswith("ins") && Operands.size() == 1 &&
2251 (Name == "insb" || Name == "insw" || Name == "insl" ||
2252 Name == "insd" )) {
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002253 AddDefaultSrcDestOperands(Operands,
2254 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc),
2255 DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002256 }
2257
David Woodhousec472b812014-01-22 15:08:49 +00002258 // Append default arguments to "outs[bwld]"
2259 if (Name.startswith("outs") && Operands.size() == 1 &&
2260 (Name == "outsb" || Name == "outsw" || Name == "outsl" ||
2261 Name == "outsd" )) {
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002262 AddDefaultSrcDestOperands(Operands,
2263 DefaultMemSIOperand(NameLoc),
2264 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002265 }
2266
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002267 // Transform "lods[bwlq]" into "lods[bwlq] ($SIREG)" for appropriate
2268 // values of $SIREG according to the mode. It would be nice if this
2269 // could be achieved with InstAlias in the tables.
2270 if (Name.startswith("lods") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002271 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002272 Name == "lodsl" || Name == "lodsd" || Name == "lodsq"))
2273 Operands.push_back(DefaultMemSIOperand(NameLoc));
2274
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002275 // Transform "stos[bwlq]" into "stos[bwlq] ($DIREG)" for appropriate
2276 // values of $DIREG according to the mode. It would be nice if this
2277 // could be achieved with InstAlias in the tables.
2278 if (Name.startswith("stos") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002279 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002280 Name == "stosl" || Name == "stosd" || Name == "stosq"))
2281 Operands.push_back(DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002282
David Woodhouse20fe4802014-01-22 15:08:27 +00002283 // Transform "scas[bwlq]" into "scas[bwlq] ($DIREG)" for appropriate
2284 // values of $DIREG according to the mode. It would be nice if this
2285 // could be achieved with InstAlias in the tables.
2286 if (Name.startswith("scas") && Operands.size() == 1 &&
2287 (Name == "scas" || Name == "scasb" || Name == "scasw" ||
2288 Name == "scasl" || Name == "scasd" || Name == "scasq"))
2289 Operands.push_back(DefaultMemDIOperand(NameLoc));
2290
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002291 // Add default SI and DI operands to "cmps[bwlq]".
2292 if (Name.startswith("cmps") &&
2293 (Name == "cmps" || Name == "cmpsb" || Name == "cmpsw" ||
2294 Name == "cmpsl" || Name == "cmpsd" || Name == "cmpsq")) {
2295 if (Operands.size() == 1) {
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002296 AddDefaultSrcDestOperands(Operands,
2297 DefaultMemDIOperand(NameLoc),
2298 DefaultMemSIOperand(NameLoc));
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002299 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002300 X86Operand &Op = (X86Operand &)*Operands[1];
2301 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002302 if (!doSrcDstMatch(Op, Op2))
2303 return Error(Op.getStartLoc(),
2304 "mismatching source and destination index registers");
2305 }
2306 }
2307
David Woodhouse6f417de2014-01-22 15:08:42 +00002308 // Add default SI and DI operands to "movs[bwlq]".
2309 if ((Name.startswith("movs") &&
2310 (Name == "movs" || Name == "movsb" || Name == "movsw" ||
2311 Name == "movsl" || Name == "movsd" || Name == "movsq")) ||
2312 (Name.startswith("smov") &&
2313 (Name == "smov" || Name == "smovb" || Name == "smovw" ||
2314 Name == "smovl" || Name == "smovd" || Name == "smovq"))) {
2315 if (Operands.size() == 1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002316 if (Name == "movsd")
David Woodhouse6f417de2014-01-22 15:08:42 +00002317 Operands.back() = X86Operand::CreateToken("movsl", NameLoc);
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002318 AddDefaultSrcDestOperands(Operands,
2319 DefaultMemSIOperand(NameLoc),
2320 DefaultMemDIOperand(NameLoc));
David Woodhouse6f417de2014-01-22 15:08:42 +00002321 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002322 X86Operand &Op = (X86Operand &)*Operands[1];
2323 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse6f417de2014-01-22 15:08:42 +00002324 if (!doSrcDstMatch(Op, Op2))
2325 return Error(Op.getStartLoc(),
2326 "mismatching source and destination index registers");
2327 }
2328 }
2329
Chris Lattner4bd21712010-09-15 04:33:27 +00002330 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattner30561ab2010-09-11 16:32:12 +00002331 // "shift <op>".
Daniel Dunbar18fc3442010-03-13 00:47:29 +00002332 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner64f91b92010-11-06 21:23:40 +00002333 Name.startswith("shl") || Name.startswith("sal") ||
2334 Name.startswith("rcl") || Name.startswith("rcr") ||
2335 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002336 Operands.size() == 3) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002337 if (isParsingIntelSyntax()) {
Devang Patela410ed32012-01-24 21:43:36 +00002338 // Intel syntax
David Blaikie960ea3f2014-06-08 16:18:35 +00002339 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[2]);
2340 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2341 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002342 Operands.pop_back();
Devang Patela410ed32012-01-24 21:43:36 +00002343 } else {
David Blaikie960ea3f2014-06-08 16:18:35 +00002344 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2345 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2346 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002347 Operands.erase(Operands.begin() + 1);
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002348 }
Daniel Dunbarfbd12cc2010-03-20 22:36:38 +00002349 }
Chad Rosier51afe632012-06-27 22:34:28 +00002350
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002351 // Transforms "int $3" into "int3" as a size optimization. We can't write an
2352 // instalias with an immediate operand yet.
2353 if (Name == "int" && Operands.size() == 2) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002354 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
Duncan P. N. Exon Smithd5313222015-07-23 19:27:07 +00002355 if (Op1.isImm())
2356 if (auto *CE = dyn_cast<MCConstantExpr>(Op1.getImm()))
2357 if (CE->getValue() == 3) {
2358 Operands.erase(Operands.begin() + 1);
2359 static_cast<X86Operand &>(*Operands[0]).setTokenValue("int3");
2360 }
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002361 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002362
Chris Lattnerf29c0b62010-01-14 22:21:20 +00002363 return false;
Daniel Dunbar3c2a8932009-07-20 18:55:04 +00002364}
2365
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002366static bool convertToSExti8(MCInst &Inst, unsigned Opcode, unsigned Reg,
2367 bool isCmp) {
2368 MCInst TmpInst;
2369 TmpInst.setOpcode(Opcode);
2370 if (!isCmp)
Jim Grosbache9119e42015-05-13 18:37:00 +00002371 TmpInst.addOperand(MCOperand::createReg(Reg));
2372 TmpInst.addOperand(MCOperand::createReg(Reg));
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002373 TmpInst.addOperand(Inst.getOperand(0));
2374 Inst = TmpInst;
2375 return true;
2376}
2377
2378static bool convert16i16to16ri8(MCInst &Inst, unsigned Opcode,
2379 bool isCmp = false) {
2380 if (!Inst.getOperand(0).isImm() ||
2381 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
2382 return false;
2383
2384 return convertToSExti8(Inst, Opcode, X86::AX, isCmp);
2385}
2386
2387static bool convert32i32to32ri8(MCInst &Inst, unsigned Opcode,
2388 bool isCmp = false) {
2389 if (!Inst.getOperand(0).isImm() ||
2390 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
2391 return false;
2392
2393 return convertToSExti8(Inst, Opcode, X86::EAX, isCmp);
2394}
2395
2396static bool convert64i32to64ri8(MCInst &Inst, unsigned Opcode,
2397 bool isCmp = false) {
2398 if (!Inst.getOperand(0).isImm() ||
2399 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
2400 return false;
2401
2402 return convertToSExti8(Inst, Opcode, X86::RAX, isCmp);
2403}
2404
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002405bool X86AsmParser::validateInstruction(MCInst &Inst, const OperandVector &Ops) {
2406 switch (Inst.getOpcode()) {
2407 default: return true;
2408 case X86::INT:
David Majnemer7efc6132015-01-14 06:14:36 +00002409 X86Operand &Op = static_cast<X86Operand &>(*Ops[1]);
2410 assert(Op.isImm() && "expected immediate");
2411 int64_t Res;
Jim Grosbach13760bd2015-05-30 01:25:56 +00002412 if (!Op.getImm()->evaluateAsAbsolute(Res) || Res > 255) {
David Majnemer7efc6132015-01-14 06:14:36 +00002413 Error(Op.getStartLoc(), "interrupt vector must be in range [0-255]");
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002414 return false;
2415 }
2416 return true;
2417 }
2418 llvm_unreachable("handle the instruction appropriately");
2419}
2420
David Blaikie960ea3f2014-06-08 16:18:35 +00002421bool X86AsmParser::processInstruction(MCInst &Inst, const OperandVector &Ops) {
Devang Patelde47cce2012-01-18 22:42:29 +00002422 switch (Inst.getOpcode()) {
2423 default: return false;
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002424 case X86::AND16i16: return convert16i16to16ri8(Inst, X86::AND16ri8);
2425 case X86::AND32i32: return convert32i32to32ri8(Inst, X86::AND32ri8);
2426 case X86::AND64i32: return convert64i32to64ri8(Inst, X86::AND64ri8);
2427 case X86::XOR16i16: return convert16i16to16ri8(Inst, X86::XOR16ri8);
2428 case X86::XOR32i32: return convert32i32to32ri8(Inst, X86::XOR32ri8);
2429 case X86::XOR64i32: return convert64i32to64ri8(Inst, X86::XOR64ri8);
2430 case X86::OR16i16: return convert16i16to16ri8(Inst, X86::OR16ri8);
2431 case X86::OR32i32: return convert32i32to32ri8(Inst, X86::OR32ri8);
2432 case X86::OR64i32: return convert64i32to64ri8(Inst, X86::OR64ri8);
2433 case X86::CMP16i16: return convert16i16to16ri8(Inst, X86::CMP16ri8, true);
2434 case X86::CMP32i32: return convert32i32to32ri8(Inst, X86::CMP32ri8, true);
2435 case X86::CMP64i32: return convert64i32to64ri8(Inst, X86::CMP64ri8, true);
2436 case X86::ADD16i16: return convert16i16to16ri8(Inst, X86::ADD16ri8);
2437 case X86::ADD32i32: return convert32i32to32ri8(Inst, X86::ADD32ri8);
2438 case X86::ADD64i32: return convert64i32to64ri8(Inst, X86::ADD64ri8);
2439 case X86::SUB16i16: return convert16i16to16ri8(Inst, X86::SUB16ri8);
2440 case X86::SUB32i32: return convert32i32to32ri8(Inst, X86::SUB32ri8);
2441 case X86::SUB64i32: return convert64i32to64ri8(Inst, X86::SUB64ri8);
Craig Topper0498b882013-03-18 03:34:55 +00002442 case X86::ADC16i16: return convert16i16to16ri8(Inst, X86::ADC16ri8);
2443 case X86::ADC32i32: return convert32i32to32ri8(Inst, X86::ADC32ri8);
2444 case X86::ADC64i32: return convert64i32to64ri8(Inst, X86::ADC64ri8);
2445 case X86::SBB16i16: return convert16i16to16ri8(Inst, X86::SBB16ri8);
2446 case X86::SBB32i32: return convert32i32to32ri8(Inst, X86::SBB32ri8);
2447 case X86::SBB64i32: return convert64i32to64ri8(Inst, X86::SBB64ri8);
Craig Toppera0e07352013-10-07 05:42:48 +00002448 case X86::VMOVAPDrr:
2449 case X86::VMOVAPDYrr:
2450 case X86::VMOVAPSrr:
2451 case X86::VMOVAPSYrr:
2452 case X86::VMOVDQArr:
2453 case X86::VMOVDQAYrr:
2454 case X86::VMOVDQUrr:
2455 case X86::VMOVDQUYrr:
2456 case X86::VMOVUPDrr:
2457 case X86::VMOVUPDYrr:
2458 case X86::VMOVUPSrr:
2459 case X86::VMOVUPSYrr: {
2460 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2461 !X86II::isX86_64ExtendedReg(Inst.getOperand(1).getReg()))
2462 return false;
2463
2464 unsigned NewOpc;
2465 switch (Inst.getOpcode()) {
2466 default: llvm_unreachable("Invalid opcode");
2467 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
2468 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
2469 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
2470 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
2471 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
2472 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
2473 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
2474 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
2475 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
2476 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
2477 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
2478 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
2479 }
2480 Inst.setOpcode(NewOpc);
2481 return true;
2482 }
2483 case X86::VMOVSDrr:
2484 case X86::VMOVSSrr: {
2485 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2486 !X86II::isX86_64ExtendedReg(Inst.getOperand(2).getReg()))
2487 return false;
2488 unsigned NewOpc;
2489 switch (Inst.getOpcode()) {
2490 default: llvm_unreachable("Invalid opcode");
2491 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
2492 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
2493 }
2494 Inst.setOpcode(NewOpc);
2495 return true;
2496 }
Devang Patelde47cce2012-01-18 22:42:29 +00002497 }
Devang Patelde47cce2012-01-18 22:42:29 +00002498}
2499
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002500static const char *getSubtargetFeatureName(uint64_t Val);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002501
David Blaikie960ea3f2014-06-08 16:18:35 +00002502void X86AsmParser::EmitInstruction(MCInst &Inst, OperandVector &Operands,
2503 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00002504 Instrumentation->InstrumentAndEmitInstruction(Inst, Operands, getContext(),
2505 MII, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002506}
2507
David Blaikie960ea3f2014-06-08 16:18:35 +00002508bool X86AsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
2509 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00002510 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00002511 bool MatchingInlineAsm) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002512 if (isParsingIntelSyntax())
2513 return MatchAndEmitIntelInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002514 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002515 return MatchAndEmitATTInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002516 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002517}
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002518
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002519void X86AsmParser::MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op,
2520 OperandVector &Operands, MCStreamer &Out,
2521 bool MatchingInlineAsm) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002522 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier3b1336c2012-08-28 23:57:47 +00002523 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner4869d342010-11-06 19:57:21 +00002524 // call.
Reid Klecknerb1f2d2f2014-07-31 00:07:33 +00002525 const char *Repl = StringSwitch<const char *>(Op.getToken())
2526 .Case("finit", "fninit")
2527 .Case("fsave", "fnsave")
2528 .Case("fstcw", "fnstcw")
2529 .Case("fstcww", "fnstcw")
2530 .Case("fstenv", "fnstenv")
2531 .Case("fstsw", "fnstsw")
2532 .Case("fstsww", "fnstsw")
2533 .Case("fclex", "fnclex")
2534 .Default(nullptr);
2535 if (Repl) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002536 MCInst Inst;
2537 Inst.setOpcode(X86::WAIT);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002538 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002539 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002540 EmitInstruction(Inst, Operands, Out);
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002541 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattnera63292a2010-09-29 01:50:45 +00002542 }
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002543}
2544
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002545bool X86AsmParser::ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002546 bool MatchingInlineAsm) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002547 assert(ErrorInfo && "Unknown missing feature!");
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002548 ArrayRef<SMRange> EmptyRanges = None;
2549 SmallString<126> Msg;
2550 raw_svector_ostream OS(Msg);
2551 OS << "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002552 uint64_t Mask = 1;
2553 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
2554 if (ErrorInfo & Mask)
2555 OS << ' ' << getSubtargetFeatureName(ErrorInfo & Mask);
2556 Mask <<= 1;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002557 }
2558 return Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
2559}
2560
2561bool X86AsmParser::MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
2562 OperandVector &Operands,
2563 MCStreamer &Out,
2564 uint64_t &ErrorInfo,
2565 bool MatchingInlineAsm) {
2566 assert(!Operands.empty() && "Unexpect empty operand list!");
2567 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2568 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2569 ArrayRef<SMRange> EmptyRanges = None;
2570
2571 // First, handle aliases that expand to multiple instructions.
2572 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002573
Chris Lattner628fbec2010-09-06 21:54:15 +00002574 bool WasOriginallyInvalidOperand = false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002575 MCInst Inst;
Michael J. Spencer530ce852010-10-09 11:00:50 +00002576
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002577 // First, try a direct match.
Chad Rosier2f480a82012-10-12 22:53:36 +00002578 switch (MatchInstructionImpl(Operands, Inst,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002579 ErrorInfo, MatchingInlineAsm,
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002580 isParsingIntelSyntax())) {
Craig Topper589ceee2015-01-03 08:16:34 +00002581 default: llvm_unreachable("Unexpected match result!");
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002582 case Match_Success:
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002583 if (!validateInstruction(Inst, Operands))
2584 return true;
2585
Devang Patelde47cce2012-01-18 22:42:29 +00002586 // Some instructions need post-processing to, for example, tweak which
2587 // encoding is selected. Loop on it while changes happen so the
Chad Rosier51afe632012-06-27 22:34:28 +00002588 // individual transformations can chain off each other.
Chad Rosier4453e842012-10-12 23:09:25 +00002589 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002590 while (processInstruction(Inst, Operands))
2591 ;
Devang Patelde47cce2012-01-18 22:42:29 +00002592
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002593 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002594 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002595 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002596 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002597 return false;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002598 case Match_MissingFeature:
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002599 return ErrorMissingFeature(IDLoc, ErrorInfo, MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002600 case Match_InvalidOperand:
2601 WasOriginallyInvalidOperand = true;
2602 break;
2603 case Match_MnemonicFail:
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002604 break;
2605 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002606
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002607 // FIXME: Ideally, we would only attempt suffix matches for things which are
2608 // valid prefixes, and we could just infer the right unambiguous
2609 // type. However, that requires substantially more matcher support than the
2610 // following hack.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002611
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002612 // Change the operand to point to a temporary token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002613 StringRef Base = Op.getToken();
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002614 SmallString<16> Tmp;
2615 Tmp += Base;
2616 Tmp += ' ';
Yaron Keren075759a2015-03-30 15:42:36 +00002617 Op.setTokenValue(Tmp);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002618
Chris Lattnerfab94132010-11-06 18:28:02 +00002619 // If this instruction starts with an 'f', then it is a floating point stack
2620 // instruction. These come in up to three forms for 32-bit, 64-bit, and
2621 // 80-bit floating point, which use the suffixes s,l,t respectively.
2622 //
2623 // Otherwise, we assume that this may be an integer instruction, which comes
2624 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
2625 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier51afe632012-06-27 22:34:28 +00002626
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002627 // Check for the various suffix matches.
Tim Northover26bb14e2014-08-18 11:49:42 +00002628 uint64_t ErrorInfoIgnore;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002629 uint64_t ErrorInfoMissingFeature = 0; // Init suppresses compiler warnings.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002630 unsigned Match[4];
Chad Rosier51afe632012-06-27 22:34:28 +00002631
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002632 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I) {
2633 Tmp.back() = Suffixes[I];
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002634 Match[I] = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2635 MatchingInlineAsm, isParsingIntelSyntax());
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002636 // If this returned as a missing feature failure, remember that.
2637 if (Match[I] == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002638 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002639 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002640
2641 // Restore the old token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002642 Op.setTokenValue(Base);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002643
2644 // If exactly one matched, then we treat that as a successful match (and the
2645 // instruction will already have been filled in correctly, since the failing
2646 // matches won't have modified it).
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002647 unsigned NumSuccessfulMatches =
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002648 std::count(std::begin(Match), std::end(Match), Match_Success);
Chris Lattnerb44fd242010-09-29 01:42:58 +00002649 if (NumSuccessfulMatches == 1) {
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002650 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002651 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002652 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002653 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002654 return false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002655 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002656
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002657 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002658
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002659 // If we had multiple suffix matches, then identify this as an ambiguous
2660 // match.
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002661 if (NumSuccessfulMatches > 1) {
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002662 char MatchChars[4];
2663 unsigned NumMatches = 0;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002664 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I)
2665 if (Match[I] == Match_Success)
2666 MatchChars[NumMatches++] = Suffixes[I];
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002667
Alp Tokere69170a2014-06-26 22:52:05 +00002668 SmallString<126> Msg;
2669 raw_svector_ostream OS(Msg);
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002670 OS << "ambiguous instructions require an explicit suffix (could be ";
2671 for (unsigned i = 0; i != NumMatches; ++i) {
2672 if (i != 0)
2673 OS << ", ";
2674 if (i + 1 == NumMatches)
2675 OS << "or ";
2676 OS << "'" << Base << MatchChars[i] << "'";
2677 }
2678 OS << ")";
Chad Rosier4453e842012-10-12 23:09:25 +00002679 Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002680 return true;
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002681 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002682
Chris Lattner628fbec2010-09-06 21:54:15 +00002683 // Okay, we know that none of the variants matched successfully.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002684
Chris Lattner628fbec2010-09-06 21:54:15 +00002685 // If all of the instructions reported an invalid mnemonic, then the original
2686 // mnemonic was invalid.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002687 if (std::count(std::begin(Match), std::end(Match), Match_MnemonicFail) == 4) {
Chris Lattner339cc7b2010-09-06 22:11:18 +00002688 if (!WasOriginallyInvalidOperand) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002689 ArrayRef<SMRange> Ranges =
2690 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
Benjamin Kramerd416bae2011-10-16 11:28:29 +00002691 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Chad Rosier4453e842012-10-12 23:09:25 +00002692 Ranges, MatchingInlineAsm);
Chris Lattner339cc7b2010-09-06 22:11:18 +00002693 }
2694
2695 // Recover location info for the operand if we know which was the problem.
Tim Northover26bb14e2014-08-18 11:49:42 +00002696 if (ErrorInfo != ~0ULL) {
Chad Rosier49963552012-10-13 00:26:04 +00002697 if (ErrorInfo >= Operands.size())
Chad Rosier3d4bc622012-08-21 19:36:59 +00002698 return Error(IDLoc, "too few operands for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002699 EmptyRanges, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002700
David Blaikie960ea3f2014-06-08 16:18:35 +00002701 X86Operand &Operand = (X86Operand &)*Operands[ErrorInfo];
2702 if (Operand.getStartLoc().isValid()) {
2703 SMRange OperandRange = Operand.getLocRange();
2704 return Error(Operand.getStartLoc(), "invalid operand for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002705 OperandRange, MatchingInlineAsm);
Chris Lattnera3a06812011-10-16 04:47:35 +00002706 }
Chris Lattner339cc7b2010-09-06 22:11:18 +00002707 }
2708
Chad Rosier3d4bc622012-08-21 19:36:59 +00002709 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier4453e842012-10-12 23:09:25 +00002710 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002711 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002712
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002713 // If one instruction matched with a missing feature, report this as a
2714 // missing feature.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002715 if (std::count(std::begin(Match), std::end(Match),
2716 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002717 ErrorInfo = ErrorInfoMissingFeature;
2718 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002719 MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002720 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002721
Chris Lattner628fbec2010-09-06 21:54:15 +00002722 // If one instruction matched with an invalid operand, report this as an
2723 // operand failure.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002724 if (std::count(std::begin(Match), std::end(Match),
2725 Match_InvalidOperand) == 1) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002726 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2727 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002728 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002729
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002730 // If all of these were an outright failure, report it in a useless way.
Chad Rosier3d4bc622012-08-21 19:36:59 +00002731 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
Chad Rosier4453e842012-10-12 23:09:25 +00002732 EmptyRanges, MatchingInlineAsm);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002733 return true;
2734}
2735
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002736bool X86AsmParser::MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
2737 OperandVector &Operands,
2738 MCStreamer &Out,
2739 uint64_t &ErrorInfo,
2740 bool MatchingInlineAsm) {
2741 assert(!Operands.empty() && "Unexpect empty operand list!");
2742 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2743 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2744 StringRef Mnemonic = Op.getToken();
2745 ArrayRef<SMRange> EmptyRanges = None;
2746
2747 // First, handle aliases that expand to multiple instructions.
2748 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
2749
2750 MCInst Inst;
2751
2752 // Find one unsized memory operand, if present.
2753 X86Operand *UnsizedMemOp = nullptr;
2754 for (const auto &Op : Operands) {
2755 X86Operand *X86Op = static_cast<X86Operand *>(Op.get());
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002756 if (X86Op->isMemUnsized())
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002757 UnsizedMemOp = X86Op;
2758 }
2759
2760 // Allow some instructions to have implicitly pointer-sized operands. This is
2761 // compatible with gas.
2762 if (UnsizedMemOp) {
2763 static const char *const PtrSizedInstrs[] = {"call", "jmp", "push"};
2764 for (const char *Instr : PtrSizedInstrs) {
2765 if (Mnemonic == Instr) {
Craig Topper055845f2015-01-02 07:02:25 +00002766 UnsizedMemOp->Mem.Size = getPointerWidth();
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002767 break;
2768 }
2769 }
2770 }
2771
2772 // If an unsized memory operand is present, try to match with each memory
2773 // operand size. In Intel assembly, the size is not part of the instruction
2774 // mnemonic.
2775 SmallVector<unsigned, 8> Match;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002776 uint64_t ErrorInfoMissingFeature = 0;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002777 if (UnsizedMemOp && UnsizedMemOp->isMemUnsized()) {
Ahmed Bougachad65f7872014-12-03 02:03:26 +00002778 static const unsigned MopSizes[] = {8, 16, 32, 64, 80, 128, 256, 512};
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002779 for (unsigned Size : MopSizes) {
2780 UnsizedMemOp->Mem.Size = Size;
2781 uint64_t ErrorInfoIgnore;
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002782 unsigned LastOpcode = Inst.getOpcode();
2783 unsigned M =
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002784 MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002785 MatchingInlineAsm, isParsingIntelSyntax());
2786 if (Match.empty() || LastOpcode != Inst.getOpcode())
2787 Match.push_back(M);
2788
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002789 // If this returned as a missing feature failure, remember that.
2790 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002791 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002792 }
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002793
2794 // Restore the size of the unsized memory operand if we modified it.
2795 if (UnsizedMemOp)
2796 UnsizedMemOp->Mem.Size = 0;
2797 }
2798
2799 // If we haven't matched anything yet, this is not a basic integer or FPU
Saleem Abdulrasoolc3f8ad32015-01-16 20:16:06 +00002800 // operation. There shouldn't be any ambiguity in our mnemonic table, so try
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002801 // matching with the unsized operand.
2802 if (Match.empty()) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002803 Match.push_back(MatchInstructionImpl(Operands, Inst, ErrorInfo,
2804 MatchingInlineAsm,
2805 isParsingIntelSyntax()));
2806 // If this returned as a missing feature failure, remember that.
2807 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002808 ErrorInfoMissingFeature = ErrorInfo;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002809 }
2810
2811 // Restore the size of the unsized memory operand if we modified it.
2812 if (UnsizedMemOp)
2813 UnsizedMemOp->Mem.Size = 0;
2814
2815 // If it's a bad mnemonic, all results will be the same.
2816 if (Match.back() == Match_MnemonicFail) {
2817 ArrayRef<SMRange> Ranges =
2818 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
2819 return Error(IDLoc, "invalid instruction mnemonic '" + Mnemonic + "'",
2820 Ranges, MatchingInlineAsm);
2821 }
2822
2823 // If exactly one matched, then we treat that as a successful match (and the
2824 // instruction will already have been filled in correctly, since the failing
2825 // matches won't have modified it).
2826 unsigned NumSuccessfulMatches =
2827 std::count(std::begin(Match), std::end(Match), Match_Success);
2828 if (NumSuccessfulMatches == 1) {
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002829 if (!validateInstruction(Inst, Operands))
2830 return true;
2831
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002832 // Some instructions need post-processing to, for example, tweak which
2833 // encoding is selected. Loop on it while changes happen so the individual
2834 // transformations can chain off each other.
2835 if (!MatchingInlineAsm)
2836 while (processInstruction(Inst, Operands))
2837 ;
2838 Inst.setLoc(IDLoc);
2839 if (!MatchingInlineAsm)
2840 EmitInstruction(Inst, Operands, Out);
2841 Opcode = Inst.getOpcode();
2842 return false;
2843 } else if (NumSuccessfulMatches > 1) {
2844 assert(UnsizedMemOp &&
2845 "multiple matches only possible with unsized memory operands");
2846 ArrayRef<SMRange> Ranges =
2847 MatchingInlineAsm ? EmptyRanges : UnsizedMemOp->getLocRange();
2848 return Error(UnsizedMemOp->getStartLoc(),
2849 "ambiguous operand size for instruction '" + Mnemonic + "\'",
2850 Ranges, MatchingInlineAsm);
2851 }
2852
2853 // If one instruction matched with a missing feature, report this as a
2854 // missing feature.
2855 if (std::count(std::begin(Match), std::end(Match),
2856 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002857 ErrorInfo = ErrorInfoMissingFeature;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002858 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
2859 MatchingInlineAsm);
2860 }
2861
2862 // If one instruction matched with an invalid operand, report this as an
2863 // operand failure.
2864 if (std::count(std::begin(Match), std::end(Match),
2865 Match_InvalidOperand) == 1) {
2866 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2867 MatchingInlineAsm);
2868 }
2869
2870 // If all of these were an outright failure, report it in a useless way.
2871 return Error(IDLoc, "unknown instruction mnemonic", EmptyRanges,
2872 MatchingInlineAsm);
2873}
2874
Nico Weber42f79db2014-07-17 20:24:55 +00002875bool X86AsmParser::OmitRegisterFromClobberLists(unsigned RegNo) {
2876 return X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo);
2877}
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002878
Devang Patel4a6e7782012-01-12 18:03:40 +00002879bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002880 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002881 StringRef IDVal = DirectiveID.getIdentifier();
2882 if (IDVal == ".word")
2883 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Cheng481ebb02011-07-27 00:38:12 +00002884 else if (IDVal.startswith(".code"))
2885 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002886 else if (IDVal.startswith(".att_syntax")) {
Reid Klecknerce63b792014-08-06 23:21:13 +00002887 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2888 if (Parser.getTok().getString() == "prefix")
2889 Parser.Lex();
2890 else if (Parser.getTok().getString() == "noprefix")
2891 return Error(DirectiveID.getLoc(), "'.att_syntax noprefix' is not "
2892 "supported: registers must have a "
2893 "'%' prefix in .att_syntax");
2894 }
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002895 getParser().setAssemblerDialect(0);
2896 return false;
2897 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patela173ee52012-01-31 18:14:05 +00002898 getParser().setAssemblerDialect(1);
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002899 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002900 if (Parser.getTok().getString() == "noprefix")
Craig Topper6bf3ed42012-07-18 04:59:16 +00002901 Parser.Lex();
Reid Klecknerce63b792014-08-06 23:21:13 +00002902 else if (Parser.getTok().getString() == "prefix")
2903 return Error(DirectiveID.getLoc(), "'.intel_syntax prefix' is not "
2904 "supported: registers must not have "
2905 "a '%' prefix in .intel_syntax");
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002906 }
2907 return false;
2908 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002909 return true;
2910}
2911
2912/// ParseDirectiveWord
2913/// ::= .word [ expression (, expression)* ]
Devang Patel4a6e7782012-01-12 18:03:40 +00002914bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002915 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002916 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2917 for (;;) {
2918 const MCExpr *Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002919 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002920 return false;
Chad Rosier51afe632012-06-27 22:34:28 +00002921
Eric Christopherbf7bc492013-01-09 03:52:05 +00002922 getParser().getStreamer().EmitValue(Value, Size);
Chad Rosier51afe632012-06-27 22:34:28 +00002923
Chris Lattner72c0b592010-10-30 17:38:55 +00002924 if (getLexer().is(AsmToken::EndOfStatement))
2925 break;
Chad Rosier51afe632012-06-27 22:34:28 +00002926
Chris Lattner72c0b592010-10-30 17:38:55 +00002927 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002928 if (getLexer().isNot(AsmToken::Comma)) {
2929 Error(L, "unexpected token in directive");
2930 return false;
2931 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002932 Parser.Lex();
2933 }
2934 }
Chad Rosier51afe632012-06-27 22:34:28 +00002935
Chris Lattner72c0b592010-10-30 17:38:55 +00002936 Parser.Lex();
2937 return false;
2938}
2939
Evan Cheng481ebb02011-07-27 00:38:12 +00002940/// ParseDirectiveCode
Craig Topper3c80d622014-01-06 04:55:54 +00002941/// ::= .code16 | .code32 | .code64
Devang Patel4a6e7782012-01-12 18:03:40 +00002942bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002943 MCAsmParser &Parser = getParser();
Craig Topper3c80d622014-01-06 04:55:54 +00002944 if (IDVal == ".code16") {
Evan Cheng481ebb02011-07-27 00:38:12 +00002945 Parser.Lex();
Craig Topper3c80d622014-01-06 04:55:54 +00002946 if (!is16BitMode()) {
2947 SwitchMode(X86::Mode16Bit);
2948 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2949 }
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002950 } else if (IDVal == ".code32") {
Craig Topper3c80d622014-01-06 04:55:54 +00002951 Parser.Lex();
2952 if (!is32BitMode()) {
2953 SwitchMode(X86::Mode32Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002954 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2955 }
2956 } else if (IDVal == ".code64") {
2957 Parser.Lex();
2958 if (!is64BitMode()) {
Craig Topper3c80d622014-01-06 04:55:54 +00002959 SwitchMode(X86::Mode64Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002960 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
2961 }
2962 } else {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002963 Error(L, "unknown directive " + IDVal);
2964 return false;
Evan Cheng481ebb02011-07-27 00:38:12 +00002965 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002966
Evan Cheng481ebb02011-07-27 00:38:12 +00002967 return false;
2968}
Chris Lattner72c0b592010-10-30 17:38:55 +00002969
Daniel Dunbar71475772009-07-17 20:42:00 +00002970// Force static initialization.
2971extern "C" void LLVMInitializeX86AsmParser() {
Devang Patel4a6e7782012-01-12 18:03:40 +00002972 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
2973 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Daniel Dunbar71475772009-07-17 20:42:00 +00002974}
Daniel Dunbar00331992009-07-29 00:02:19 +00002975
Chris Lattner3e4582a2010-09-06 19:11:01 +00002976#define GET_REGISTER_MATCHER
2977#define GET_MATCHER_IMPLEMENTATION
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002978#define GET_SUBTARGET_FEATURE_NAME
Daniel Dunbar00331992009-07-29 00:02:19 +00002979#include "X86GenAsmMatcher.inc"