blob: c2f521f323cdbc74a3bd2f4d2a5d89a7096690f7 [file] [log] [blame]
Renato Golinf5f373f2015-05-08 21:04:27 +00001//===-- TargetParser - Parser for target features ---------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a target parser to recognise hardware features such as
11// FPU/CPU/ARCH names as well as specific support such as HDIV, etc.
12//
13//===----------------------------------------------------------------------===//
14
15#include "llvm/Support/ARMBuildAttributes.h"
16#include "llvm/Support/TargetParser.h"
17#include "llvm/ADT/StringExtras.h"
18#include "llvm/ADT/StringSwitch.h"
Renato Golinebdd12c2015-05-22 20:43:30 +000019#include <cctype>
Renato Golinf5f373f2015-05-08 21:04:27 +000020
21using namespace llvm;
22
23namespace {
24
John Brawnd03d2292015-06-05 13:29:24 +000025// List of canonical FPU names (use getFPUSynonym) and which architectural
26// features they correspond to (use getFPUFeatures).
Renato Golinf5f373f2015-05-08 21:04:27 +000027// FIXME: TableGen this.
28struct {
29 const char * Name;
30 ARM::FPUKind ID;
John Brawnd03d2292015-06-05 13:29:24 +000031 unsigned FPUVersion; //< Corresponds directly to the FP arch version number.
32 ARM::NeonSupportLevel NeonSupport;
33 ARM::FPURestriction Restriction;
Renato Golinf5f373f2015-05-08 21:04:27 +000034} FPUNames[] = {
John Brawnd03d2292015-06-05 13:29:24 +000035 { "invalid", ARM::FK_INVALID, 0, ARM::NS_None, ARM::FR_None},
36 { "vfp", ARM::FK_VFP, 2, ARM::NS_None, ARM::FR_None},
37 { "vfpv2", ARM::FK_VFPV2, 2, ARM::NS_None, ARM::FR_None},
38 { "vfpv3", ARM::FK_VFPV3, 3, ARM::NS_None, ARM::FR_None},
39 { "vfpv3-d16", ARM::FK_VFPV3_D16, 3, ARM::NS_None, ARM::FR_D16},
40 { "vfpv4", ARM::FK_VFPV4, 4, ARM::NS_None, ARM::FR_None},
41 { "vfpv4-d16", ARM::FK_VFPV4_D16, 4, ARM::NS_None, ARM::FR_D16},
42 { "fpv5-d16", ARM::FK_FPV5_D16, 5, ARM::NS_None, ARM::FR_D16},
43 { "fp-armv8", ARM::FK_FP_ARMV8, 5, ARM::NS_None, ARM::FR_None},
44 { "neon", ARM::FK_NEON, 3, ARM::NS_Neon, ARM::FR_None},
45 { "neon-vfpv4", ARM::FK_NEON_VFPV4, 4, ARM::NS_Neon, ARM::FR_None},
46 { "neon-fp-armv8", ARM::FK_NEON_FP_ARMV8, 5, ARM::NS_Neon, ARM::FR_None},
47 { "crypto-neon-fp-armv8",
48 ARM::FK_CRYPTO_NEON_FP_ARMV8, 5, ARM::NS_Crypto, ARM::FR_None},
49 { "softvfp", ARM::FK_SOFTVFP, 0, ARM::NS_None, ARM::FR_None},
Renato Golinf5f373f2015-05-08 21:04:27 +000050};
John Brawnd03d2292015-06-05 13:29:24 +000051
Renato Golinf7c0d5f2015-05-27 18:15:37 +000052// List of canonical arch names (use getArchSynonym).
53// This table also provides the build attribute fields for CPU arch
54// and Arch ID, according to the Addenda to the ARM ABI, chapters
55// 2.4 and 2.3.5.2 respectively.
Renato Golin42dad642015-05-28 15:05:18 +000056// FIXME: SubArch values were simplified to fit into the expectations
57// of the triples and are not conforming with their official names.
58// Check to see if the expectation should be changed.
Renato Golinf5f373f2015-05-08 21:04:27 +000059// FIXME: TableGen this.
60struct {
61 const char *Name;
62 ARM::ArchKind ID;
Renato Golinf7c0d5f2015-05-27 18:15:37 +000063 const char *CPUAttr; // CPU class in build attributes.
Renato Golin42dad642015-05-28 15:05:18 +000064 const char *SubArch; // Sub-Arch name.
Renato Golinf7c0d5f2015-05-27 18:15:37 +000065 ARMBuildAttrs::CPUArch ArchAttr; // Arch ID in build attributes.
Renato Golinf5f373f2015-05-08 21:04:27 +000066} ARCHNames[] = {
Renato Golin42dad642015-05-28 15:05:18 +000067 { "invalid", ARM::AK_INVALID, nullptr, nullptr, ARMBuildAttrs::CPUArch::Pre_v4 },
68 { "armv2", ARM::AK_ARMV2, "2", "v2", ARMBuildAttrs::CPUArch::Pre_v4 },
69 { "armv2a", ARM::AK_ARMV2A, "2A", "v2a", ARMBuildAttrs::CPUArch::Pre_v4 },
70 { "armv3", ARM::AK_ARMV3, "3", "v3", ARMBuildAttrs::CPUArch::Pre_v4 },
71 { "armv3m", ARM::AK_ARMV3M, "3M", "v3m", ARMBuildAttrs::CPUArch::Pre_v4 },
72 { "armv4", ARM::AK_ARMV4, "4", "v4", ARMBuildAttrs::CPUArch::v4 },
73 { "armv4t", ARM::AK_ARMV4T, "4T", "v4t", ARMBuildAttrs::CPUArch::v4T },
74 { "armv5t", ARM::AK_ARMV5T, "5T", "v5", ARMBuildAttrs::CPUArch::v5T },
75 { "armv5te", ARM::AK_ARMV5TE, "5TE", "v5e", ARMBuildAttrs::CPUArch::v5TE },
76 { "armv5tej", ARM::AK_ARMV5TEJ, "5TEJ", "v5e", ARMBuildAttrs::CPUArch::v5TEJ },
77 { "armv6", ARM::AK_ARMV6, "6", "v6", ARMBuildAttrs::CPUArch::v6 },
78 { "armv6k", ARM::AK_ARMV6K, "6K", "v6k", ARMBuildAttrs::CPUArch::v6K },
79 { "armv6t2", ARM::AK_ARMV6T2, "6T2", "v6t2", ARMBuildAttrs::CPUArch::v6T2 },
80 { "armv6z", ARM::AK_ARMV6Z, "6Z", "v6z", ARMBuildAttrs::CPUArch::v6KZ },
81 { "armv6zk", ARM::AK_ARMV6ZK, "6ZK", "v6zk", ARMBuildAttrs::CPUArch::v6KZ },
82 { "armv6-m", ARM::AK_ARMV6M, "6-M", "v6m", ARMBuildAttrs::CPUArch::v6_M },
83 { "armv6s-m", ARM::AK_ARMV6SM, "6S-M", "v6sm", ARMBuildAttrs::CPUArch::v6S_M },
84 { "armv7-a", ARM::AK_ARMV7A, "7-A", "v7", ARMBuildAttrs::CPUArch::v7 },
85 { "armv7-r", ARM::AK_ARMV7R, "7-R", "v7r", ARMBuildAttrs::CPUArch::v7 },
86 { "armv7-m", ARM::AK_ARMV7M, "7-M", "v7m", ARMBuildAttrs::CPUArch::v7 },
87 { "armv7e-m", ARM::AK_ARMV7EM, "7E-M", "v7em", ARMBuildAttrs::CPUArch::v7E_M },
88 { "armv8-a", ARM::AK_ARMV8A, "8-A", "v8", ARMBuildAttrs::CPUArch::v8 },
89 { "armv8.1-a", ARM::AK_ARMV8_1A, "8.1-A", "v8.1a", ARMBuildAttrs::CPUArch::v8 },
Renato Goline8048f02015-05-20 15:05:07 +000090 // Non-standard Arch names.
Renato Golin42dad642015-05-28 15:05:18 +000091 { "iwmmxt", ARM::AK_IWMMXT, "iwmmxt", "", ARMBuildAttrs::CPUArch::v5TE },
92 { "iwmmxt2", ARM::AK_IWMMXT2, "iwmmxt2", "", ARMBuildAttrs::CPUArch::v5TE },
93 { "xscale", ARM::AK_XSCALE, "xscale", "", ARMBuildAttrs::CPUArch::v5TE },
94 { "armv5", ARM::AK_ARMV5, "5T", "v5", ARMBuildAttrs::CPUArch::v5T },
95 { "armv5e", ARM::AK_ARMV5E, "5TE", "v5e", ARMBuildAttrs::CPUArch::v5TE },
96 { "armv6j", ARM::AK_ARMV6J, "6J", "v6", ARMBuildAttrs::CPUArch::v6 },
97 { "armv6hl", ARM::AK_ARMV6HL, "6-M", "v6hl", ARMBuildAttrs::CPUArch::v6_M },
98 { "armv7", ARM::AK_ARMV7, "7", "v7", ARMBuildAttrs::CPUArch::v7 },
99 { "armv7l", ARM::AK_ARMV7L, "7-L", "v7l", ARMBuildAttrs::CPUArch::v7 },
100 { "armv7hl", ARM::AK_ARMV7HL, "7-L", "v7hl", ARMBuildAttrs::CPUArch::v7 },
101 { "armv7s", ARM::AK_ARMV7S, "7-S", "v7s", ARMBuildAttrs::CPUArch::v7 }
Renato Golinf5f373f2015-05-08 21:04:27 +0000102};
Renato Goline1326ca2015-05-28 08:59:03 +0000103// List of Arch Extension names.
Renato Golinf5f373f2015-05-08 21:04:27 +0000104// FIXME: TableGen this.
105struct {
106 const char *Name;
107 ARM::ArchExtKind ID;
108} ARCHExtNames[] = {
Renato Golin35de35d2015-05-12 10:33:58 +0000109 { "invalid", ARM::AEK_INVALID },
110 { "crc", ARM::AEK_CRC },
111 { "crypto", ARM::AEK_CRYPTO },
112 { "fp", ARM::AEK_FP },
113 { "idiv", ARM::AEK_HWDIV },
114 { "mp", ARM::AEK_MP },
Renato Golin230d2982015-05-30 10:30:02 +0000115 { "simd", ARM::AEK_SIMD },
Renato Golin35de35d2015-05-12 10:33:58 +0000116 { "sec", ARM::AEK_SEC },
Renato Golin230d2982015-05-30 10:30:02 +0000117 { "virt", ARM::AEK_VIRT },
118 { "os", ARM::AEK_OS },
119 { "iwmmxt", ARM::AEK_IWMMXT },
120 { "iwmmxt2", ARM::AEK_IWMMXT2 },
121 { "maverick", ARM::AEK_MAVERICK },
122 { "xscale", ARM::AEK_XSCALE }
Renato Golinf5f373f2015-05-08 21:04:27 +0000123};
Renato Goline8048f02015-05-20 15:05:07 +0000124// List of CPU names and their arches.
125// The same CPU can have multiple arches and can be default on multiple arches.
126// When finding the Arch for a CPU, first-found prevails. Sort them accordingly.
Renato Golin7374fcd2015-05-28 12:10:37 +0000127// When this becomes table-generated, we'd probably need two tables.
Renato Goline8048f02015-05-20 15:05:07 +0000128// FIXME: TableGen this.
129struct {
130 const char *Name;
131 ARM::ArchKind ArchID;
132 bool Default;
133} CPUNames[] = {
134 { "arm2", ARM::AK_ARMV2, true },
Renato Golin7374fcd2015-05-28 12:10:37 +0000135 { "arm3", ARM::AK_ARMV2A, true },
Renato Goline8048f02015-05-20 15:05:07 +0000136 { "arm6", ARM::AK_ARMV3, true },
137 { "arm7m", ARM::AK_ARMV3M, true },
Renato Golin7374fcd2015-05-28 12:10:37 +0000138 { "arm8", ARM::AK_ARMV4, false },
139 { "arm810", ARM::AK_ARMV4, false },
Renato Goline8048f02015-05-20 15:05:07 +0000140 { "strongarm", ARM::AK_ARMV4, true },
Renato Golin7374fcd2015-05-28 12:10:37 +0000141 { "strongarm110", ARM::AK_ARMV4, false },
142 { "strongarm1100", ARM::AK_ARMV4, false },
143 { "strongarm1110", ARM::AK_ARMV4, false },
Renato Goline8048f02015-05-20 15:05:07 +0000144 { "arm7tdmi", ARM::AK_ARMV4T, true },
145 { "arm7tdmi-s", ARM::AK_ARMV4T, false },
146 { "arm710t", ARM::AK_ARMV4T, false },
147 { "arm720t", ARM::AK_ARMV4T, false },
148 { "arm9", ARM::AK_ARMV4T, false },
149 { "arm9tdmi", ARM::AK_ARMV4T, false },
150 { "arm920", ARM::AK_ARMV4T, false },
151 { "arm920t", ARM::AK_ARMV4T, false },
152 { "arm922t", ARM::AK_ARMV4T, false },
153 { "arm9312", ARM::AK_ARMV4T, false },
154 { "arm940t", ARM::AK_ARMV4T, false },
155 { "ep9312", ARM::AK_ARMV4T, false },
Renato Goline8048f02015-05-20 15:05:07 +0000156 { "arm10tdmi", ARM::AK_ARMV5T, true },
157 { "arm1020t", ARM::AK_ARMV5T, false },
Renato Goline8048f02015-05-20 15:05:07 +0000158 { "arm9e", ARM::AK_ARMV5TE, false },
Renato Golin7374fcd2015-05-28 12:10:37 +0000159 { "arm946e-s", ARM::AK_ARMV5TE, false },
Renato Goline8048f02015-05-20 15:05:07 +0000160 { "arm966e-s", ARM::AK_ARMV5TE, false },
161 { "arm968e-s", ARM::AK_ARMV5TE, false },
Renato Golin7374fcd2015-05-28 12:10:37 +0000162 { "arm10e", ARM::AK_ARMV5TE, false },
Renato Goline8048f02015-05-20 15:05:07 +0000163 { "arm1020e", ARM::AK_ARMV5TE, false },
164 { "arm1022e", ARM::AK_ARMV5TE, true },
165 { "iwmmxt", ARM::AK_ARMV5TE, false },
Renato Golin7374fcd2015-05-28 12:10:37 +0000166 { "xscale", ARM::AK_ARMV5TE, false },
167 { "arm926ej-s", ARM::AK_ARMV5TEJ, true },
Renato Goline8048f02015-05-20 15:05:07 +0000168 { "arm1136jf-s", ARM::AK_ARMV6, true },
Renato Goline8048f02015-05-20 15:05:07 +0000169 { "arm1176j-s", ARM::AK_ARMV6K, false },
Renato Golin7374fcd2015-05-28 12:10:37 +0000170 { "arm1176jz-s", ARM::AK_ARMV6K, false },
Renato Goline8048f02015-05-20 15:05:07 +0000171 { "mpcore", ARM::AK_ARMV6K, false },
172 { "mpcorenovfp", ARM::AK_ARMV6K, false },
173 { "arm1176jzf-s", ARM::AK_ARMV6K, true },
174 { "arm1176jzf-s", ARM::AK_ARMV6Z, true },
175 { "arm1176jzf-s", ARM::AK_ARMV6ZK, true },
176 { "arm1156t2-s", ARM::AK_ARMV6T2, true },
177 { "arm1156t2f-s", ARM::AK_ARMV6T2, false },
178 { "cortex-m0", ARM::AK_ARMV6M, true },
179 { "cortex-m0plus", ARM::AK_ARMV6M, false },
180 { "cortex-m1", ARM::AK_ARMV6M, false },
181 { "sc000", ARM::AK_ARMV6M, false },
Renato Goline8048f02015-05-20 15:05:07 +0000182 { "cortex-a5", ARM::AK_ARMV7A, false },
183 { "cortex-a7", ARM::AK_ARMV7A, false },
184 { "cortex-a8", ARM::AK_ARMV7A, true },
185 { "cortex-a9", ARM::AK_ARMV7A, false },
186 { "cortex-a12", ARM::AK_ARMV7A, false },
187 { "cortex-a15", ARM::AK_ARMV7A, false },
188 { "cortex-a17", ARM::AK_ARMV7A, false },
189 { "krait", ARM::AK_ARMV7A, false },
190 { "cortex-r4", ARM::AK_ARMV7R, true },
191 { "cortex-r4f", ARM::AK_ARMV7R, false },
192 { "cortex-r5", ARM::AK_ARMV7R, false },
193 { "cortex-r7", ARM::AK_ARMV7R, false },
194 { "sc300", ARM::AK_ARMV7M, false },
195 { "cortex-m3", ARM::AK_ARMV7M, true },
Renato Golin7374fcd2015-05-28 12:10:37 +0000196 { "cortex-m4", ARM::AK_ARMV7EM, true },
197 { "cortex-m7", ARM::AK_ARMV7EM, false },
Renato Goline8048f02015-05-20 15:05:07 +0000198 { "cortex-a53", ARM::AK_ARMV8A, true },
199 { "cortex-a57", ARM::AK_ARMV8A, false },
200 { "cortex-a72", ARM::AK_ARMV8A, false },
201 { "cyclone", ARM::AK_ARMV8A, false },
202 { "generic", ARM::AK_ARMV8_1A, true },
203 // Non-standard Arch names.
Renato Golin7374fcd2015-05-28 12:10:37 +0000204 { "iwmmxt", ARM::AK_IWMMXT, true },
205 { "xscale", ARM::AK_XSCALE, true },
206 { "arm10tdmi", ARM::AK_ARMV5, true },
Renato Goline8048f02015-05-20 15:05:07 +0000207 { "arm1022e", ARM::AK_ARMV5E, true },
Renato Golin7374fcd2015-05-28 12:10:37 +0000208 { "arm1136j-s", ARM::AK_ARMV6J, true },
209 { "arm1136jz-s", ARM::AK_ARMV6J, false },
Renato Goline8048f02015-05-20 15:05:07 +0000210 { "cortex-m0", ARM::AK_ARMV6SM, true },
Renato Golinb6b9e052015-05-21 13:52:20 +0000211 { "arm1176jzf-s", ARM::AK_ARMV6HL, true },
Renato Golin7374fcd2015-05-28 12:10:37 +0000212 { "cortex-a8", ARM::AK_ARMV7, true },
Renato Goline8048f02015-05-20 15:05:07 +0000213 { "cortex-a8", ARM::AK_ARMV7L, true },
Renato Golinb6b9e052015-05-21 13:52:20 +0000214 { "cortex-a8", ARM::AK_ARMV7HL, true },
Renato Goline8048f02015-05-20 15:05:07 +0000215 { "cortex-m4", ARM::AK_ARMV7EM, true },
216 { "swift", ARM::AK_ARMV7S, true },
217 // Invalid CPU
218 { "invalid", ARM::AK_INVALID, true }
219};
Renato Golinf5f373f2015-05-08 21:04:27 +0000220
221} // namespace
222
223namespace llvm {
224
225// ======================================================= //
226// Information by ID
227// ======================================================= //
228
Renato Goline8048f02015-05-20 15:05:07 +0000229const char *ARMTargetParser::getFPUName(unsigned FPUKind) {
230 if (FPUKind >= ARM::FK_LAST)
Renato Golinf5f373f2015-05-08 21:04:27 +0000231 return nullptr;
Renato Goline8048f02015-05-20 15:05:07 +0000232 return FPUNames[FPUKind].Name;
Renato Golinf5f373f2015-05-08 21:04:27 +0000233}
234
John Brawnd03d2292015-06-05 13:29:24 +0000235unsigned ARMTargetParser::getFPUVersion(unsigned FPUKind) {
236 if (FPUKind >= ARM::FK_LAST)
237 return 0;
238 return FPUNames[FPUKind].FPUVersion;
239}
240
241unsigned getFPUNeonSupportLevel(unsigned FPUKind) {
242 if (FPUKind >= ARM::FK_LAST)
243 return 0;
244 return FPUNames[FPUKind].NeonSupport;
245}
246
247unsigned getFPURestriction(unsigned FPUKind) {
248 if (FPUKind >= ARM::FK_LAST)
249 return 0;
250 return FPUNames[FPUKind].Restriction;
251}
252
253bool ARMTargetParser::getFPUFeatures(unsigned FPUKind,
254 std::vector<const char *> &Features) {
255
256 if (FPUKind >= ARM::FK_LAST || FPUKind == ARM::FK_INVALID)
257 return false;
258
259 // fp-only-sp and d16 subtarget features are independent of each other, so we
260 // must enable/disable both.
261 switch (FPUNames[FPUKind].Restriction) {
262 case ARM::FR_SP_D16:
263 Features.push_back("+fp-only-sp");
264 Features.push_back("+d16");
265 break;
266 case ARM::FR_D16:
267 Features.push_back("-fp-only-sp");
268 Features.push_back("+d16");
269 break;
270 case ARM::FR_None:
271 Features.push_back("-fp-only-sp");
272 Features.push_back("-d16");
273 break;
274 }
275
276 // FPU version subtarget features are inclusive of lower-numbered ones, so
277 // enable the one corresponding to this version and disable all that are
278 // higher.
279 switch (FPUNames[FPUKind].FPUVersion) {
280 case 5:
281 Features.push_back("+fp-armv8");
282 break;
283 case 4:
284 Features.push_back("+vfp4");
285 Features.push_back("-fp-armv8");
286 break;
287 case 3:
288 Features.push_back("+vfp3");
289 Features.push_back("-vfp4");
290 Features.push_back("-fp-armv8");
291 break;
292 case 2:
293 Features.push_back("+vfp2");
294 Features.push_back("-vfp3");
295 Features.push_back("-vfp4");
296 Features.push_back("-fp-armv8");
297 break;
298 case 0:
299 Features.push_back("-vfp2");
300 Features.push_back("-vfp3");
301 Features.push_back("-vfp4");
302 Features.push_back("-fp-armv8");
303 break;
304 }
305
306 // crypto includes neon, so we handle this similarly to FPU version.
307 switch (FPUNames[FPUKind].NeonSupport) {
308 case ARM::NS_Crypto:
309 Features.push_back("+crypto");
310 break;
311 case ARM::NS_Neon:
312 Features.push_back("+neon");
313 Features.push_back("-crypto");
314 break;
315 case ARM::NS_None:
316 Features.push_back("-neon");
317 Features.push_back("-crypto");
318 break;
319 }
320
321 return true;
322}
323
Renato Goline8048f02015-05-20 15:05:07 +0000324const char *ARMTargetParser::getArchName(unsigned ArchKind) {
325 if (ArchKind >= ARM::AK_LAST)
Renato Golinf5f373f2015-05-08 21:04:27 +0000326 return nullptr;
Renato Goline8048f02015-05-20 15:05:07 +0000327 return ARCHNames[ArchKind].Name;
Renato Golinf5f373f2015-05-08 21:04:27 +0000328}
329
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000330const char *ARMTargetParser::getCPUAttr(unsigned ArchKind) {
Renato Goline8048f02015-05-20 15:05:07 +0000331 if (ArchKind >= ARM::AK_LAST)
Renato Golinf5f373f2015-05-08 21:04:27 +0000332 return nullptr;
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000333 return ARCHNames[ArchKind].CPUAttr;
Renato Golinf5f373f2015-05-08 21:04:27 +0000334}
335
Renato Golin42dad642015-05-28 15:05:18 +0000336const char *ARMTargetParser::getSubArch(unsigned ArchKind) {
337 if (ArchKind >= ARM::AK_LAST)
338 return nullptr;
339 return ARCHNames[ArchKind].SubArch;
340}
341
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000342unsigned ARMTargetParser::getArchAttr(unsigned ArchKind) {
Renato Goline8048f02015-05-20 15:05:07 +0000343 if (ArchKind >= ARM::AK_LAST)
344 return ARMBuildAttrs::CPUArch::Pre_v4;
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000345 return ARCHNames[ArchKind].ArchAttr;
Renato Golinf5f373f2015-05-08 21:04:27 +0000346}
347
Renato Goline8048f02015-05-20 15:05:07 +0000348const char *ARMTargetParser::getArchExtName(unsigned ArchExtKind) {
349 if (ArchExtKind >= ARM::AEK_LAST)
Renato Golinf5f373f2015-05-08 21:04:27 +0000350 return nullptr;
Renato Goline8048f02015-05-20 15:05:07 +0000351 return ARCHExtNames[ArchExtKind].Name;
352}
353
354const char *ARMTargetParser::getDefaultCPU(StringRef Arch) {
355 unsigned AK = parseArch(Arch);
356 if (AK == ARM::AK_INVALID)
357 return nullptr;
358
359 // Look for multiple AKs to find the default for pair AK+Name.
360 for (const auto CPU : CPUNames) {
361 if (CPU.ArchID == AK && CPU.Default)
362 return CPU.Name;
363 }
364 return nullptr;
Renato Golinf5f373f2015-05-08 21:04:27 +0000365}
366
367// ======================================================= //
368// Parsers
369// ======================================================= //
370
371StringRef ARMTargetParser::getFPUSynonym(StringRef FPU) {
372 return StringSwitch<StringRef>(FPU)
373 .Cases("fpa", "fpe2", "fpe3", "maverick", "invalid") // Unsupported
374 .Case("vfp2", "vfpv2")
375 .Case("vfp3", "vfpv3")
376 .Case("vfp4", "vfpv4")
377 .Case("vfp3-d16", "vfpv3-d16")
378 .Case("vfp4-d16", "vfpv4-d16")
379 // FIXME: sp-16 is NOT the same as d16
380 .Cases("fp4-sp-d16", "fpv4-sp-d16", "vfpv4-d16")
381 .Cases("fp4-dp-d16", "fpv4-dp-d16", "vfpv4-d16")
382 .Cases("fp5-sp-d16", "fpv5-sp-d16", "fpv5-d16")
383 .Cases("fp5-dp-d16", "fpv5-dp-d16", "fpv5-d16")
384 // FIXME: Clang uses it, but it's bogus, since neon defaults to vfpv3.
385 .Case("neon-vfpv3", "neon")
386 .Default(FPU);
387}
388
389StringRef ARMTargetParser::getArchSynonym(StringRef Arch) {
390 return StringSwitch<StringRef>(Arch)
Artyom Skrobov85aebc82015-06-04 21:26:58 +0000391 .Case("v6sm", "v6s-m")
392 .Case("v6m", "v6-m")
393 .Case("v7a", "v7-a")
394 .Case("v7r", "v7-r")
395 .Case("v7m", "v7-m")
396 .Case("v7em", "v7e-m")
Artyom Skrobovacd1cd62015-06-05 12:39:28 +0000397 .Cases("v8", "v8a", "aarch64", "arm64", "v8-a")
Artyom Skrobov85aebc82015-06-04 21:26:58 +0000398 .Case("v8.1a", "v8.1-a")
Renato Golinf5f373f2015-05-08 21:04:27 +0000399 .Default(Arch);
400}
401
Renato Goline8048f02015-05-20 15:05:07 +0000402// MArch is expected to be of the form (arm|thumb)?(eb)?(v.+)?(eb)?, but
403// (iwmmxt|xscale)(eb)? is also permitted. If the former, return
Renato Golinebdd12c2015-05-22 20:43:30 +0000404// "v.+", if the latter, return unmodified string, minus 'eb'.
405// If invalid, return empty string.
Renato Goline8048f02015-05-20 15:05:07 +0000406StringRef ARMTargetParser::getCanonicalArchName(StringRef Arch) {
407 size_t offset = StringRef::npos;
408 StringRef A = Arch;
Renato Golinb6b9e052015-05-21 13:52:20 +0000409 StringRef Error = "";
Renato Goline8048f02015-05-20 15:05:07 +0000410
411 // Begins with "arm" / "thumb", move past it.
Renato Golinebdd12c2015-05-22 20:43:30 +0000412 if (A.startswith("arm64"))
413 offset = 5;
414 else if (A.startswith("arm"))
Renato Goline8048f02015-05-20 15:05:07 +0000415 offset = 3;
416 else if (A.startswith("thumb"))
417 offset = 5;
Renato Golinb6b9e052015-05-21 13:52:20 +0000418 else if (A.startswith("aarch64")) {
419 offset = 7;
420 // AArch64 uses "_be", not "eb" suffix.
421 if (A.find("eb") != StringRef::npos)
422 return Error;
423 if (A.substr(offset,3) == "_be")
424 offset += 3;
425 }
426
Renato Goline8048f02015-05-20 15:05:07 +0000427 // Ex. "armebv7", move past the "eb".
428 if (offset != StringRef::npos && A.substr(offset, 2) == "eb")
429 offset += 2;
430 // Or, if it ends with eb ("armv7eb"), chop it off.
431 else if (A.endswith("eb"))
432 A = A.substr(0, A.size() - 2);
Renato Golinebdd12c2015-05-22 20:43:30 +0000433 // Trim the head
434 if (offset != StringRef::npos)
Renato Goline8048f02015-05-20 15:05:07 +0000435 A = A.substr(offset);
436
Renato Golinebdd12c2015-05-22 20:43:30 +0000437 // Empty string means offset reached the end, which means it's valid.
Renato Goline8048f02015-05-20 15:05:07 +0000438 if (A.empty())
439 return Arch;
440
Renato Golinebdd12c2015-05-22 20:43:30 +0000441 // Only match non-marketing names
442 if (offset != StringRef::npos) {
443 // Must start with 'vN'.
444 if (A[0] != 'v' || !std::isdigit(A[1]))
445 return Error;
446 // Can't have an extra 'eb'.
447 if (A.find("eb") != StringRef::npos)
448 return Error;
449 }
Renato Goline8048f02015-05-20 15:05:07 +0000450
Renato Golinebdd12c2015-05-22 20:43:30 +0000451 // Arch will either be a 'v' name (v7a) or a marketing name (xscale).
Renato Goline8048f02015-05-20 15:05:07 +0000452 return A;
453}
454
Renato Golinf5f373f2015-05-08 21:04:27 +0000455unsigned ARMTargetParser::parseFPU(StringRef FPU) {
456 StringRef Syn = getFPUSynonym(FPU);
457 for (const auto F : FPUNames) {
458 if (Syn == F.Name)
459 return F.ID;
460 }
Renato Golin35de35d2015-05-12 10:33:58 +0000461 return ARM::FK_INVALID;
Renato Golinf5f373f2015-05-08 21:04:27 +0000462}
463
Renato Goline8048f02015-05-20 15:05:07 +0000464// Allows partial match, ex. "v7a" matches "armv7a".
Renato Golinf5f373f2015-05-08 21:04:27 +0000465unsigned ARMTargetParser::parseArch(StringRef Arch) {
Artyom Skrobov85aebc82015-06-04 21:26:58 +0000466 Arch = getCanonicalArchName(Arch);
Renato Golinf5f373f2015-05-08 21:04:27 +0000467 StringRef Syn = getArchSynonym(Arch);
468 for (const auto A : ARCHNames) {
Renato Goline8048f02015-05-20 15:05:07 +0000469 if (StringRef(A.Name).endswith(Syn))
Renato Golinf5f373f2015-05-08 21:04:27 +0000470 return A.ID;
471 }
Renato Golin35de35d2015-05-12 10:33:58 +0000472 return ARM::AK_INVALID;
Renato Golinf5f373f2015-05-08 21:04:27 +0000473}
474
475unsigned ARMTargetParser::parseArchExt(StringRef ArchExt) {
476 for (const auto A : ARCHExtNames) {
477 if (ArchExt == A.Name)
478 return A.ID;
479 }
Renato Golin35de35d2015-05-12 10:33:58 +0000480 return ARM::AEK_INVALID;
Renato Golinf5f373f2015-05-08 21:04:27 +0000481}
482
Renato Goline8048f02015-05-20 15:05:07 +0000483unsigned ARMTargetParser::parseCPUArch(StringRef CPU) {
484 for (const auto C : CPUNames) {
485 if (CPU == C.Name)
486 return C.ArchID;
487 }
488 return ARM::AK_INVALID;
489}
490
Renato Golinb6b9e052015-05-21 13:52:20 +0000491// ARM, Thumb, AArch64
492unsigned ARMTargetParser::parseArchISA(StringRef Arch) {
493 return StringSwitch<unsigned>(Arch)
494 .StartsWith("aarch64", ARM::IK_AARCH64)
495 .StartsWith("arm64", ARM::IK_AARCH64)
496 .StartsWith("thumb", ARM::IK_THUMB)
497 .StartsWith("arm", ARM::IK_ARM)
498 .Default(ARM::EK_INVALID);
499}
500
501// Little/Big endian
502unsigned ARMTargetParser::parseArchEndian(StringRef Arch) {
503 if (Arch.startswith("armeb") ||
504 Arch.startswith("thumbeb") ||
505 Arch.startswith("aarch64_be"))
506 return ARM::EK_BIG;
507
508 if (Arch.startswith("arm") || Arch.startswith("thumb")) {
509 if (Arch.endswith("eb"))
510 return ARM::EK_BIG;
511 else
512 return ARM::EK_LITTLE;
513 }
514
515 if (Arch.startswith("aarch64"))
516 return ARM::EK_LITTLE;
517
518 return ARM::EK_INVALID;
519}
520
Renato Golinfadc2102015-05-22 18:17:55 +0000521// Profile A/R/M
522unsigned ARMTargetParser::parseArchProfile(StringRef Arch) {
Renato Golinfadc2102015-05-22 18:17:55 +0000523 Arch = getCanonicalArchName(Arch);
524 switch(parseArch(Arch)) {
525 case ARM::AK_ARMV6M:
526 case ARM::AK_ARMV7M:
527 case ARM::AK_ARMV6SM:
528 case ARM::AK_ARMV7EM:
529 return ARM::PK_M;
530 case ARM::AK_ARMV7R:
531 return ARM::PK_R;
532 case ARM::AK_ARMV7:
533 case ARM::AK_ARMV7A:
534 case ARM::AK_ARMV8A:
535 case ARM::AK_ARMV8_1A:
536 return ARM::PK_A;
537 }
538 return ARM::PK_INVALID;
539}
540
Renato Golinebdd12c2015-05-22 20:43:30 +0000541// Version number (ex. v7 = 7).
Renato Golinfadc2102015-05-22 18:17:55 +0000542unsigned ARMTargetParser::parseArchVersion(StringRef Arch) {
Renato Golinfadc2102015-05-22 18:17:55 +0000543 Arch = getCanonicalArchName(Arch);
544 switch(parseArch(Arch)) {
545 case ARM::AK_ARMV2:
546 case ARM::AK_ARMV2A:
547 return 2;
548 case ARM::AK_ARMV3:
549 case ARM::AK_ARMV3M:
550 return 3;
551 case ARM::AK_ARMV4:
552 case ARM::AK_ARMV4T:
553 return 4;
554 case ARM::AK_ARMV5:
555 case ARM::AK_ARMV5T:
556 case ARM::AK_ARMV5TE:
557 case ARM::AK_IWMMXT:
558 case ARM::AK_IWMMXT2:
559 case ARM::AK_XSCALE:
560 case ARM::AK_ARMV5E:
561 case ARM::AK_ARMV5TEJ:
562 return 5;
563 case ARM::AK_ARMV6:
564 case ARM::AK_ARMV6J:
565 case ARM::AK_ARMV6K:
566 case ARM::AK_ARMV6T2:
567 case ARM::AK_ARMV6Z:
568 case ARM::AK_ARMV6ZK:
569 case ARM::AK_ARMV6M:
570 case ARM::AK_ARMV6SM:
571 case ARM::AK_ARMV6HL:
572 return 6;
573 case ARM::AK_ARMV7:
574 case ARM::AK_ARMV7A:
575 case ARM::AK_ARMV7R:
576 case ARM::AK_ARMV7M:
577 case ARM::AK_ARMV7L:
578 case ARM::AK_ARMV7HL:
579 case ARM::AK_ARMV7S:
580 case ARM::AK_ARMV7EM:
581 return 7;
582 case ARM::AK_ARMV8A:
583 case ARM::AK_ARMV8_1A:
584 return 8;
585 }
586 return 0;
587}
588
Renato Golinf5f373f2015-05-08 21:04:27 +0000589} // namespace llvm