blob: a0edaba04e89dcc8fd0c52099c787610d97976b1 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000021
Jim Grosbach46dd4132011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Andersonc4030382011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach46dd4132011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Andersonc4030382011-08-08 20:42:17 +000033}
34
Evan Cheng10043e22007-01-19 07:51:42 +000035def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000037}]>;
38
Evan Cheng10043e22007-01-19 07:51:42 +000039def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000040 return (uint32_t)-N->getZExtValue() < 8;
Evan Cheng10043e22007-01-19 07:51:42 +000041}], imm_neg_XFORM>;
42
Evan Cheng10043e22007-01-19 07:51:42 +000043def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000044 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000045}]>;
46
Eric Christophera98cd222011-04-28 05:49:04 +000047def imm8_255 : ImmLeaf<i32, [{
48 return Imm >= 8 && Imm < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000049}]>;
50def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000051 unsigned Val = -N->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000052 return Val >= 8 && Val < 256;
53}], imm_neg_XFORM>;
54
Bill Wendling9c258942010-12-01 02:36:55 +000055// Break imm's up into two pieces: an immediate + a left shift. This uses
56// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
57// to get the val/shift pieces.
Evan Cheng10043e22007-01-19 07:51:42 +000058def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000059 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Cheng10043e22007-01-19 07:51:42 +000060}]>;
61
62def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000063 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +000064 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000065}]>;
66
67def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000068 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +000069 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000070}]>;
71
Evan Chengb1852592009-11-19 06:57:41 +000072// Scaled 4 immediate.
Jim Grosbach0a0b3072011-08-24 21:22:15 +000073def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; }
74def t_imm0_1020s4 : Operand<i32> {
Evan Chengb1852592009-11-19 06:57:41 +000075 let PrintMethod = "printThumbS4ImmOperand";
Jim Grosbach0a0b3072011-08-24 21:22:15 +000076 let ParserMatchClass = t_imm0_1020s4_asmoperand;
77 let OperandType = "OPERAND_IMMEDIATE";
78}
79
80def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; }
81def t_imm0_508s4 : Operand<i32> {
82 let PrintMethod = "printThumbS4ImmOperand";
83 let ParserMatchClass = t_imm0_508s4_asmoperand;
Benjamin Kramer3ceac212011-07-14 21:47:24 +000084 let OperandType = "OPERAND_IMMEDIATE";
Evan Chengb1852592009-11-19 06:57:41 +000085}
Jim Grosbach930f2f62012-04-05 20:57:13 +000086// Alias use only, so no printer is necessary.
87def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; }
88def t_imm0_508s4_neg : Operand<i32> {
89 let ParserMatchClass = t_imm0_508s4_neg_asmoperand;
90 let OperandType = "OPERAND_IMMEDIATE";
91}
Evan Chengb1852592009-11-19 06:57:41 +000092
Evan Cheng10043e22007-01-19 07:51:42 +000093// Define Thumb specific addressing modes.
94
Mihai Popad36cbaa2013-07-03 09:21:44 +000095// unsigned 8-bit, 2-scaled memory offset
96class OperandUnsignedOffset_b8s2 : AsmOperandClass {
97 let Name = "UnsignedOffset_b8s2";
98 let PredicateMethod = "isUnsignedOffset<8, 2>";
99}
100
101def UnsignedOffset_b8s2 : OperandUnsignedOffset_b8s2;
102
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000103let OperandType = "OPERAND_PCREL" in {
Jim Grosbache119da12010-12-10 18:21:33 +0000104def t_brtarget : Operand<OtherVT> {
105 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000106 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache119da12010-12-10 18:21:33 +0000107}
108
Mihai Popad36cbaa2013-07-03 09:21:44 +0000109// ADR instruction labels.
110def t_adrlabel : Operand<i32> {
111 let EncoderMethod = "getThumbAdrLabelOpValue";
112 let PrintMethod = "printAdrLabelOperand<2>";
113 let ParserMatchClass = UnsignedOffset_b8s2;
114}
115
Jim Grosbach78485ad2010-12-10 17:13:40 +0000116def t_bcctarget : Operand<i32> {
117 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000118 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach78485ad2010-12-10 17:13:40 +0000119}
120
Jim Grosbach529c7e82010-12-09 19:01:46 +0000121def t_cbtarget : Operand<i32> {
Jim Grosbach62b68112010-12-09 19:04:53 +0000122 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000123 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000124}
125
Jim Grosbach9e199462010-12-06 23:57:07 +0000126def t_bltarget : Operand<i32> {
127 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000128 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach9e199462010-12-06 23:57:07 +0000129}
130
Bill Wendling3392bfc2010-12-09 00:39:08 +0000131def t_blxtarget : Operand<i32> {
132 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Andersonc4030382011-08-08 20:42:17 +0000133 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling3392bfc2010-12-09 00:39:08 +0000134}
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000135}
Bill Wendling3392bfc2010-12-09 00:39:08 +0000136
Evan Cheng10043e22007-01-19 07:51:42 +0000137// t_addrmode_rr := reg + reg
138//
Jim Grosbachd3595712011-08-03 23:50:40 +0000139def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Cheng10043e22007-01-19 07:51:42 +0000140def t_addrmode_rr : Operand<i32>,
141 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendling092a7bd2010-12-14 03:36:38 +0000142 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000143 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson3157f2e2011-08-15 19:00:06 +0000144 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7c4739d2011-08-19 19:17:58 +0000145 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbachfde21102009-04-07 20:34:09 +0000146 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000147}
148
Bill Wendling092a7bd2010-12-14 03:36:38 +0000149// t_addrmode_rrs := reg + reg
Evan Cheng10043e22007-01-19 07:51:42 +0000150//
Jim Grosbache9380702011-08-19 16:52:32 +0000151// We use separate scaled versions because the Select* functions need
152// to explicitly check for a matching constant and return false here so that
153// the reg+imm forms will match instead. This is a horrible way to do that,
154// as it forces tight coupling between the methods, but it's how selectiondag
155// currently works.
Bill Wendling092a7bd2010-12-14 03:36:38 +0000156def t_addrmode_rrs1 : Operand<i32>,
157 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
158 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
159 let PrintMethod = "printThumbAddrModeRROperand";
Owen Andersone0152a72011-08-09 20:55:18 +0000160 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbachd3595712011-08-03 23:50:40 +0000161 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000162 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000163}
Bill Wendling092a7bd2010-12-14 03:36:38 +0000164def t_addrmode_rrs2 : Operand<i32>,
165 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
166 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000167 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000168 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000169 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000170 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000171}
172def t_addrmode_rrs4 : Operand<i32>,
173 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
174 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000175 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000176 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000177 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000178 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000179}
Evan Chengc0b73662007-01-23 22:59:13 +0000180
Bill Wendling092a7bd2010-12-14 03:36:38 +0000181// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc0b73662007-01-23 22:59:13 +0000182//
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000183def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000184def t_addrmode_is4 : Operand<i32>,
185 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
186 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000187 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000188 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000189 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000190 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000191}
192
193// t_addrmode_is2 := reg + imm5 * 2
194//
Jim Grosbach26d35872011-08-19 18:55:51 +0000195def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000196def t_addrmode_is2 : Operand<i32>,
197 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
198 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000199 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000200 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach26d35872011-08-19 18:55:51 +0000201 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000202 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000203}
204
205// t_addrmode_is1 := reg + imm5
206//
Jim Grosbacha32c7532011-08-19 18:49:59 +0000207def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000208def t_addrmode_is1 : Operand<i32>,
209 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
210 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000211 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000212 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbacha32c7532011-08-19 18:49:59 +0000213 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000214 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000215}
216
217// t_addrmode_sp := sp + imm8 * 4
218//
Jim Grosbach505be7592011-08-23 18:39:41 +0000219// FIXME: This really shouldn't have an explicit SP operand at all. It should
220// be implicit, just like in the instruction encoding itself.
Jim Grosbach23983d62011-08-19 18:13:48 +0000221def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Evan Cheng10043e22007-01-19 07:51:42 +0000222def t_addrmode_sp : Operand<i32>,
223 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000224 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000225 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Cheng10043e22007-01-19 07:51:42 +0000226 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach23983d62011-08-19 18:13:48 +0000227 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesena94837d2010-01-13 00:43:06 +0000228 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000229}
230
Bill Wendling8a6449c2010-12-08 01:57:09 +0000231// t_addrmode_pc := <label> => pc + imm8 * 4
232//
233def t_addrmode_pc : Operand<i32> {
234 let EncoderMethod = "getAddrModePCOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000235 let DecoderMethod = "DecodeThumbAddrModePC";
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000236 let PrintMethod = "printThumbLdrLabelOperand";
Bill Wendling8a6449c2010-12-08 01:57:09 +0000237}
238
Evan Cheng10043e22007-01-19 07:51:42 +0000239//===----------------------------------------------------------------------===//
240// Miscellaneous Instructions.
241//
242
Jim Grosbach45fceea2010-02-22 23:10:38 +0000243// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
244// from removing one half of the matched pairs. That breaks PEI, which assumes
245// these will always be in pairs, and asserts if it finds otherwise. Better way?
246let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000247def tADJCALLSTACKUP :
Bill Wendling49a2e232010-11-19 22:02:18 +0000248 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
249 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
250 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000251
Jim Grosbach669f1d02009-03-27 23:06:27 +0000252def tADJCALLSTACKDOWN :
Bill Wendling49a2e232010-11-19 22:02:18 +0000253 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
254 [(ARMcallseq_start imm:$amt)]>,
255 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000256}
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000257
Jim Grosbach23b729e2011-08-17 23:08:57 +0000258class T1SystemEncoding<bits<8> opc>
Bill Wendling5da8cae2010-11-29 22:15:03 +0000259 : T1Encoding<0b101111> {
Jim Grosbach23b729e2011-08-17 23:08:57 +0000260 let Inst{9-8} = 0b11;
261 let Inst{7-0} = opc;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000262}
263
Jim Grosbach23b729e2011-08-17 23:08:57 +0000264def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
Jim Grosbach25977222011-08-19 23:24:36 +0000265 T1SystemEncoding<0x00>, // A8.6.110
266 Requires<[IsThumb2]>;
Johnny Chen90adefc2010-02-25 03:28:51 +0000267
Jim Grosbach23b729e2011-08-17 23:08:57 +0000268def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
Richard Barton0fc56892012-05-02 09:43:18 +0000269 T1SystemEncoding<0x10>, // A8.6.410
270 Requires<[IsThumb2]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000271
Jim Grosbach23b729e2011-08-17 23:08:57 +0000272def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
Richard Barton0fc56892012-05-02 09:43:18 +0000273 T1SystemEncoding<0x20>, // A8.6.408
274 Requires<[IsThumb2]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000275
Jim Grosbach23b729e2011-08-17 23:08:57 +0000276def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
Richard Barton0fc56892012-05-02 09:43:18 +0000277 T1SystemEncoding<0x30>, // A8.6.409
278 Requires<[IsThumb2]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000279
Jim Grosbach23b729e2011-08-17 23:08:57 +0000280def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
Richard Barton0fc56892012-05-02 09:43:18 +0000281 T1SystemEncoding<0x40>, // A8.6.157
282 Requires<[IsThumb2]>;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000283
Jim Grosbach23b729e2011-08-17 23:08:57 +0000284// The imm operand $val can be used by a debugger to store more information
Bill Wendling5da8cae2010-11-29 22:15:03 +0000285// about the breakpoint.
Jim Grosbach23b729e2011-08-17 23:08:57 +0000286def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
287 []>,
288 T1Encoding<0b101111> {
289 let Inst{9-8} = 0b10;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000290 // A8.6.22
291 bits<8> val;
292 let Inst{7-0} = val;
293}
Johnny Chen74cca5a2010-02-25 17:51:03 +0000294
Jim Grosbach39f93882011-07-22 17:52:23 +0000295def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
296 []>, T1Encoding<0b101101> {
297 bits<1> end;
Bill Wendling3acd0272010-11-21 10:55:23 +0000298 // A8.6.156
Johnny Chen74cca5a2010-02-25 17:51:03 +0000299 let Inst{9-5} = 0b10010;
Bill Wendling49a2e232010-11-19 22:02:18 +0000300 let Inst{4} = 1;
Jim Grosbach39f93882011-07-22 17:52:23 +0000301 let Inst{3} = end;
Bill Wendling49a2e232010-11-19 22:02:18 +0000302 let Inst{2-0} = 0b000;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000303}
304
Johnny Chen44908a52010-03-02 18:14:57 +0000305// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000306def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
Jim Grosbach4da03f02011-09-20 00:00:06 +0000307 NoItinerary, "cps$imod $iflags", []>,
Bill Wendling775899e2010-11-29 00:18:15 +0000308 T1Misc<0b0110011> {
309 // A8.6.38 & B6.1.1
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000310 bit imod;
311 bits<3> iflags;
312
313 let Inst{4} = imod;
314 let Inst{3} = 0;
315 let Inst{2-0} = iflags;
Owen Andersone0152a72011-08-09 20:55:18 +0000316 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling775899e2010-11-29 00:18:15 +0000317}
Johnny Chen44908a52010-03-02 18:14:57 +0000318
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000319// For both thumb1 and thumb2.
Chris Lattner9492c172010-10-31 19:15:18 +0000320let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +0000321def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendlinga82fb712010-11-19 22:37:33 +0000322 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000323 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlingddce9f32010-11-30 00:50:22 +0000324 // A8.6.6
Bill Wendlinga82fb712010-11-19 22:37:33 +0000325 bits<3> dst;
Bill Wendlingddce9f32010-11-30 00:50:22 +0000326 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendlinga82fb712010-11-19 22:37:33 +0000327 let Inst{2-0} = dst;
Johnny Chenc28e6292009-12-15 17:24:14 +0000328}
Evan Cheng10043e22007-01-19 07:51:42 +0000329
Bill Wendlinga82fb712010-11-19 22:37:33 +0000330// ADD <Rd>, sp, #<imm8>
Jakob Stoklund Olesendd2b39d2011-10-15 00:57:13 +0000331// FIXME: This should not be marked as having side effects, and it should be
332// rematerializable. Clearing the side effect bit causes miscompilations,
333// probably because the instruction can be moved around.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000334def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm),
335 IIC_iALUi, "add", "\t$dst, $sp, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000336 T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000337 // A6.2 & A8.6.8
338 bits<3> dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000339 bits<8> imm;
Bill Wendlinga82fb712010-11-19 22:37:33 +0000340 let Inst{10-8} = dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000341 let Inst{7-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000342 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000343}
344
345// ADD sp, sp, #<imm7>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000346def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
347 IIC_iALUi, "add", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000348 T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000349 // A6.2.5 & A8.6.8
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000350 bits<7> imm;
351 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000352 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000353}
Evan Chengb566ab72009-06-25 01:05:06 +0000354
Bill Wendlinga82fb712010-11-19 22:37:33 +0000355// SUB sp, sp, #<imm7>
356// FIXME: The encoding and the ASM string don't match up.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000357def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
358 IIC_iALUi, "sub", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000359 T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000360 // A6.2.5 & A8.6.214
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000361 bits<7> imm;
362 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000363 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000364}
Evan Chengb972e562009-08-07 00:34:42 +0000365
Jim Grosbach930f2f62012-04-05 20:57:13 +0000366def : tInstAlias<"add${p} sp, $imm",
367 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
368def : tInstAlias<"add${p} sp, sp, $imm",
369 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
370
Jim Grosbach4b701af2011-08-24 21:42:27 +0000371// Can optionally specify SP as a three operand instruction.
372def : tInstAlias<"add${p} sp, sp, $imm",
373 (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>;
374def : tInstAlias<"sub${p} sp, sp, $imm",
375 (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>;
376
Bill Wendlinga82fb712010-11-19 22:37:33 +0000377// ADD <Rm>, sp
Jim Grosbachc6f32b32012-04-27 23:51:36 +0000378def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr,
379 "add", "\t$Rdn, $sp, $Rn", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000380 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000381 // A8.6.9 Encoding T1
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000382 bits<4> Rdn;
383 let Inst{7} = Rdn{3};
Bill Wendlinga82fb712010-11-19 22:37:33 +0000384 let Inst{6-3} = 0b1101;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000385 let Inst{2-0} = Rdn{2-0};
Owen Andersone0152a72011-08-09 20:55:18 +0000386 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000387}
Evan Chengb972e562009-08-07 00:34:42 +0000388
Bill Wendlinga82fb712010-11-19 22:37:33 +0000389// ADD sp, <Rm>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000390def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr,
391 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000392 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Johnny Chenc28e6292009-12-15 17:24:14 +0000393 // A8.6.9 Encoding T2
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000394 bits<4> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000395 let Inst{7} = 1;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000396 let Inst{6-3} = Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000397 let Inst{2-0} = 0b101;
Owen Andersone0152a72011-08-09 20:55:18 +0000398 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000399}
Evan Chengb972e562009-08-07 00:34:42 +0000400
Evan Cheng10043e22007-01-19 07:51:42 +0000401//===----------------------------------------------------------------------===//
402// Control Flow Instructions.
403//
404
Bob Wilson73789b82009-10-28 18:26:41 +0000405// Indirect branches
406let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000407 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000408 T1Special<{1,1,0,?}>, Sched<[WriteBr]> {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000409 // A6.2.3 & A8.6.25
410 bits<4> Rm;
411 let Inst{6-3} = Rm;
412 let Inst{2-0} = 0b000;
James Molloyd9ba4fd2012-02-09 10:56:31 +0000413 let Unpredictable{2-0} = 0b111;
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000414 }
Bob Wilson73789b82009-10-28 18:26:41 +0000415}
416
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000417let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson651b2302011-07-13 23:22:26 +0000418 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000419 [(ARMretflag)], (tBX LR, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000420
421 // Alternative return instruction used by vararg functions.
Jim Grosbach74719372011-07-08 21:50:04 +0000422 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000423 2, IIC_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000424 (tBX GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000425}
426
Bill Wendling9c258942010-12-01 02:36:55 +0000427// All calls clobber the non-callee saved registers. SP is marked as a use to
428// prevent stack-pointer assignments that appear immediately before calls from
429// potentially appearing dead.
Jim Grosbach669f1d02009-03-27 23:06:27 +0000430let isCall = 1,
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000431 Defs = [LR], Uses = [SP] in {
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000432 // Also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000433 def tBL : TIx2<0b11110, 0b11, 1,
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000434 (outs), (ins pred:$p, t_bltarget:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000435 "bl${p}\t$func",
Johnny Chenc28e6292009-12-15 17:24:14 +0000436 [(ARMtcall tglobaladdr:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000437 Requires<[IsThumb]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000438 bits<24> func;
439 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000440 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000441 let Inst{13} = func{22};
442 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000443 let Inst{10-0} = func{10-0};
Bill Wendling4d8ff862010-12-03 01:55:47 +0000444 }
Evan Cheng175bd142009-07-29 21:26:42 +0000445
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000446 // ARMv5T and above, also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000447 def tBLXi : TIx2<0b11110, 0b11, 0,
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000448 (outs), (ins pred:$p, t_blxtarget:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000449 "blx${p}\t$func",
Johnny Chenc28e6292009-12-15 17:24:14 +0000450 [(ARMcall tglobaladdr:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000451 Requires<[IsThumb, HasV5T]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000452 bits<24> func;
453 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000454 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000455 let Inst{13} = func{22};
456 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000457 let Inst{10-1} = func{10-1};
458 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbache4fee202010-12-03 22:33:42 +0000459 }
Evan Cheng175bd142009-07-29 21:26:42 +0000460
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000461 // Also used for Thumb2
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000462 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000463 "blx${p}\t$func",
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000464 [(ARMtcall GPR:$func)]>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +0000465 Requires<[IsThumb, HasV5T]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000466 T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { // A6.2.3 & A8.6.24;
Owen Andersonb7456232011-05-11 17:00:48 +0000467 bits<4> func;
468 let Inst{6-3} = func;
469 let Inst{2-0} = 0b000;
470 }
Evan Cheng175bd142009-07-29 21:26:42 +0000471
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000472 // ARMv4T
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000473 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func),
Owen Anderson651b2302011-07-13 23:22:26 +0000474 4, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +0000475 [(ARMcall_nolink tGPR:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000476 Requires<[IsThumb, IsThumb1Only]>, Sched<[WriteBr]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000477}
478
Bill Wendling9c258942010-12-01 02:36:55 +0000479let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
480 let isPredicable = 1 in
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000481 def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br,
482 "b", "\t$target", [(br bb:$target)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000483 T1Encoding<{1,1,1,0,0,?}>, Sched<[WriteBr]> {
Jim Grosbache119da12010-12-10 18:21:33 +0000484 bits<11> target;
485 let Inst{10-0} = target;
486 }
Evan Cheng10043e22007-01-19 07:51:42 +0000487
Evan Cheng863736b2007-01-30 01:13:37 +0000488 // Far jump
Jim Grosbachb5743b92010-12-16 19:11:16 +0000489 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
490 // the clobber of LR.
Evan Cheng317bd7a2009-08-07 05:45:07 +0000491 let Defs = [LR] in
Owen Anderson64d53622011-07-18 18:50:52 +0000492 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000493 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>,
494 Sched<[WriteBrTbl]>;
Evan Cheng863736b2007-01-30 01:13:37 +0000495
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000496 def tBR_JTr : tPseudoInst<(outs),
497 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson651b2302011-07-13 23:22:26 +0000498 0, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000499 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
500 Sched<[WriteBrTbl]> {
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000501 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chen466231a2009-12-16 02:32:54 +0000502 }
Evan Cheng0701c5a2007-01-27 02:29:45 +0000503}
504
Evan Chengaa3b8012007-07-05 07:13:32 +0000505// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach669f1d02009-03-27 23:06:27 +0000506// a two-value operand where a dag node expects two operands. :(
Evan Chengac1591b2007-07-21 00:34:19 +0000507let isBranch = 1, isTerminator = 1 in
Jim Grosbach78485ad2010-12-10 17:13:40 +0000508 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000509 "b${p}\t$target",
Johnny Chenc28e6292009-12-15 17:24:14 +0000510 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000511 T1BranchCond<{1,1,0,1}>, Sched<[WriteBr]> {
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000512 bits<4> p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000513 bits<8> target;
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000514 let Inst{11-8} = p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000515 let Inst{7-0} = target;
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000516}
Evan Cheng10043e22007-01-19 07:51:42 +0000517
Mihai Popad36cbaa2013-07-03 09:21:44 +0000518
Jim Grosbach166cd882011-07-08 20:13:35 +0000519// Tail calls
520let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Cheng68132d82011-12-20 18:26:50 +0000521 // IOS versions.
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000522 let Uses = [SP] in {
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000523 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst),
Owen Anderson651b2302011-07-13 23:22:26 +0000524 4, IIC_Br, [],
Jim Grosbach204c1282011-07-08 20:39:19 +0000525 (tBX GPR:$dst, (ops 14, zero_reg))>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000526 Requires<[IsThumb]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000527 }
Jakob Stoklund Olesenb4bd3882012-04-06 21:17:42 +0000528 // tTAILJMPd: IOS version uses a Thumb2 branch (no Thumb1 tail calls
529 // on IOS), so it's in ARMInstrThumb2.td.
530 // Non-IOS version:
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000531 let Uses = [SP] in {
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000532 def tTAILJMPdND : tPseudoExpand<(outs),
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000533 (ins t_brtarget:$dst, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000534 4, IIC_Br, [],
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000535 (tB t_brtarget:$dst, pred:$p)>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000536 Requires<[IsThumb, IsNotIOS]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000537 }
538}
539
540
Jim Grosbach5cc338d2011-08-23 19:49:10 +0000541// A8.6.218 Supervisor Call (Software Interrupt)
Johnny Chen57656da2010-02-25 02:21:11 +0000542// A8.6.16 B: Encoding T1
543// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng9a133f62010-11-29 22:43:27 +0000544let isCall = 1, Uses = [SP] in
Jim Grosbachf1637842011-07-26 16:24:27 +0000545def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000546 "svc", "\t$imm", []>, Encoding16, Sched<[WriteBr]> {
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000547 bits<8> imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000548 let Inst{15-12} = 0b1101;
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000549 let Inst{11-8} = 0b1111;
550 let Inst{7-0} = imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000551}
552
Bill Wendling811c9362010-11-30 07:44:32 +0000553// The assembler uses 0xDEFE for a trap instruction.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000554let isBarrier = 1, isTerminator = 1 in
Owen Andersonb7456232011-05-11 17:00:48 +0000555def tTRAP : TI<(outs), (ins), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000556 "trap", [(trap)]>, Encoding16, Sched<[WriteBr]> {
Bill Wendling3acd0272010-11-21 10:55:23 +0000557 let Inst = 0xdefe;
Johnny Chen57656da2010-02-25 02:21:11 +0000558}
559
Evan Cheng10043e22007-01-19 07:51:42 +0000560//===----------------------------------------------------------------------===//
561// Load Store Instructions.
562//
563
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000564// Loads: reg/reg and reg/imm5
Dan Gohman8c5d6832010-02-27 23:47:46 +0000565let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000566multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
567 Operand AddrMode_r, Operand AddrMode_i,
568 AddrMode am, InstrItinClass itin_r,
569 InstrItinClass itin_i, string asm,
570 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000571 def r : // reg/reg
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000572 T1pILdStEncode<reg_opc,
573 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
574 am, itin_r, asm, "\t$Rt, $addr",
575 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling5ab38b52010-12-14 23:42:48 +0000576 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000577 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
578 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
579 am, itin_i, asm, "\t$Rt, $addr",
580 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
581}
582// Stores: reg/reg and reg/imm5
583multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
584 Operand AddrMode_r, Operand AddrMode_i,
585 AddrMode am, InstrItinClass itin_r,
586 InstrItinClass itin_i, string asm,
587 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000588 def r : // reg/reg
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000589 T1pILdStEncode<reg_opc,
590 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
591 am, itin_r, asm, "\t$Rt, $addr",
592 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling5ab38b52010-12-14 23:42:48 +0000593 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000594 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
595 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
596 am, itin_i, asm, "\t$Rt, $addr",
597 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
598}
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000599
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000600// A8.6.57 & A8.6.60
601defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
602 t_addrmode_is4, AddrModeT1_4,
603 IIC_iLoad_r, IIC_iLoad_i, "ldr",
604 UnOpFrag<(load node:$Src)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000605
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000606// A8.6.64 & A8.6.61
607defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
608 t_addrmode_is1, AddrModeT1_1,
609 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
610 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000611
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000612// A8.6.76 & A8.6.73
613defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
614 t_addrmode_is2, AddrModeT1_2,
615 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
616 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc0b73662007-01-23 22:59:13 +0000617
Evan Cheng0794c6a2009-07-11 07:08:13 +0000618let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000619def tLDRSB : // A8.6.80
Owen Anderson3157f2e2011-08-15 19:00:06 +0000620 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000621 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000622 "ldrsb", "\t$Rt, $addr",
623 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000624
Evan Cheng0794c6a2009-07-11 07:08:13 +0000625let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000626def tLDRSH : // A8.6.84
Owen Anderson3157f2e2011-08-15 19:00:06 +0000627 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000628 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000629 "ldrsh", "\t$Rt, $addr",
630 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000631
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000632let canFoldAsLoad = 1 in
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000633def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendling6217ecd2010-12-15 23:31:24 +0000634 "ldr", "\t$Rt, $addr",
635 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000636 T1LdStSP<{1,?,?}> {
637 bits<3> Rt;
638 bits<8> addr;
639 let Inst{10-8} = Rt;
640 let Inst{7-0} = addr;
641}
Evan Cheng1526ba52007-01-24 08:53:17 +0000642
643// Load tconstpool
Evan Cheng68132d82011-12-20 18:26:50 +0000644// FIXME: Use ldr.n to work around a darwin assembler bug.
Owen Andersoneab46252011-07-18 22:14:02 +0000645let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendling8a6449c2010-12-08 01:57:09 +0000646def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling05632cb2010-11-30 23:54:45 +0000647 "ldr", ".n\t$Rt, $addr",
648 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
649 T1Encoding<{0,1,0,0,1,?}> {
650 // A6.2 & A8.6.59
651 bits<3> Rt;
Bill Wendling8a6449c2010-12-08 01:57:09 +0000652 bits<8> addr;
Bill Wendling05632cb2010-11-30 23:54:45 +0000653 let Inst{10-8} = Rt;
Bill Wendling8a6449c2010-12-08 01:57:09 +0000654 let Inst{7-0} = addr;
Bill Wendling05632cb2010-11-30 23:54:45 +0000655}
Evan Chengee2763f2007-03-19 07:20:03 +0000656
Johnny Chen57c89282011-04-22 19:12:43 +0000657// FIXME: Remove this entry when the above ldr.n workaround is fixed.
Jim Grosbach9ab3d8b2012-01-18 21:54:09 +0000658// For assembly/disassembly use only.
659def tLDRpciASM : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
660 "ldr", "\t$Rt, $addr", []>,
Johnny Chen57c89282011-04-22 19:12:43 +0000661 T1Encoding<{0,1,0,0,1,?}> {
662 // A6.2 & A8.6.59
663 bits<3> Rt;
664 bits<8> addr;
665 let Inst{10-8} = Rt;
666 let Inst{7-0} = addr;
667}
668
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000669// A8.6.194 & A8.6.192
670defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
671 t_addrmode_is4, AddrModeT1_4,
672 IIC_iStore_r, IIC_iStore_i, "str",
673 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000674
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000675// A8.6.197 & A8.6.195
676defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
677 t_addrmode_is1, AddrModeT1_1,
678 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
679 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc0b73662007-01-23 22:59:13 +0000680
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000681// A8.6.207 & A8.6.205
682defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +0000683 t_addrmode_is2, AddrModeT1_2,
684 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
685 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000686
Evan Cheng10043e22007-01-19 07:51:42 +0000687
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000688def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000689 "str", "\t$Rt, $addr",
690 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000691 T1LdStSP<{0,?,?}> {
692 bits<3> Rt;
693 bits<8> addr;
694 let Inst{10-8} = Rt;
695 let Inst{7-0} = addr;
696}
Evan Chengec13f8262007-02-07 00:06:56 +0000697
Evan Cheng10043e22007-01-19 07:51:42 +0000698//===----------------------------------------------------------------------===//
699// Load / store multiple Instructions.
700//
701
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000702// These require base address to be written back or one of the loaded regs.
Bill Wendling705ec772010-11-13 10:57:02 +0000703let neverHasSideEffects = 1 in {
704
705let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000706def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
707 IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> {
708 bits<3> Rn;
709 bits<8> regs;
710 let Inst{10-8} = Rn;
711 let Inst{7-0} = regs;
712}
Bill Wendling705ec772010-11-13 10:57:02 +0000713
Jim Grosbache364ad52011-08-23 17:41:15 +0000714// Writeback version is just a pseudo, as there's no encoding difference.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000715// Writeback happens iff the base register is not in the destination register
Jim Grosbache364ad52011-08-23 17:41:15 +0000716// list.
717def tLDMIA_UPD :
718 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
719 "$Rn = $wb", IIC_iLoad_mu>,
720 PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> {
721 let Size = 2;
722 let OutOperandList = (outs GPR:$wb);
723 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
724 let Pattern = [];
725 let isCodeGenOnly = 1;
726 let isPseudo = 1;
727 list<Predicate> Predicates = [IsThumb];
728}
729
730// There is no non-writeback version of STM for Thumb.
Bill Wendling705ec772010-11-13 10:57:02 +0000731let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach6ccd79f2011-08-24 18:19:42 +0000732def tSTMIA_UPD : Thumb1I<(outs GPR:$wb),
733 (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
734 AddrModeNone, 2, IIC_iStore_mu,
735 "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>,
Jim Grosbache364ad52011-08-23 17:41:15 +0000736 T1Encoding<{1,1,0,0,0,?}> {
737 bits<3> Rn;
738 bits<8> regs;
739 let Inst{10-8} = Rn;
740 let Inst{7-0} = regs;
741}
Owen Andersonb7456232011-05-11 17:00:48 +0000742
Bill Wendling705ec772010-11-13 10:57:02 +0000743} // neverHasSideEffects
Evan Chengcc9ca352009-08-11 21:11:32 +0000744
Jim Grosbach90103cc2011-08-18 21:50:53 +0000745def : InstAlias<"ldm${p} $Rn!, $regs",
746 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
747 Requires<[IsThumb, IsThumb1Only]>;
748
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000749let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling945b7762010-11-19 01:33:10 +0000750def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000751 IIC_iPop,
Bill Wendling945b7762010-11-19 01:33:10 +0000752 "pop${p}\t$regs", []>,
753 T1Misc<{1,1,0,?,?,?,?}> {
754 bits<16> regs;
Bill Wendling945b7762010-11-19 01:33:10 +0000755 let Inst{8} = regs{15};
756 let Inst{7-0} = regs{7-0};
757}
Evan Chengcc9ca352009-08-11 21:11:32 +0000758
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000759let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000760def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000761 IIC_iStore_m,
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000762 "push${p}\t$regs", []>,
763 T1Misc<{0,1,0,?,?,?,?}> {
764 bits<16> regs;
765 let Inst{8} = regs{14};
766 let Inst{7-0} = regs{7-0};
767}
Evan Cheng10043e22007-01-19 07:51:42 +0000768
769//===----------------------------------------------------------------------===//
770// Arithmetic Instructions.
771//
772
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000773// Helper classes for encoding T1pI patterns:
774class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
775 string opc, string asm, list<dag> pattern>
776 : T1pI<oops, iops, itin, opc, asm, pattern>,
777 T1DataProcessing<opA> {
778 bits<3> Rm;
779 bits<3> Rn;
780 let Inst{5-3} = Rm;
781 let Inst{2-0} = Rn;
782}
783class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
784 string opc, string asm, list<dag> pattern>
785 : T1pI<oops, iops, itin, opc, asm, pattern>,
786 T1Misc<opA> {
787 bits<3> Rm;
788 bits<3> Rd;
789 let Inst{5-3} = Rm;
790 let Inst{2-0} = Rd;
791}
792
Bill Wendling490240a2010-12-01 01:20:15 +0000793// Helper classes for encoding T1sI patterns:
794class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
795 string opc, string asm, list<dag> pattern>
796 : T1sI<oops, iops, itin, opc, asm, pattern>,
797 T1DataProcessing<opA> {
798 bits<3> Rd;
799 bits<3> Rn;
800 let Inst{5-3} = Rn;
801 let Inst{2-0} = Rd;
802}
803class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
804 string opc, string asm, list<dag> pattern>
805 : T1sI<oops, iops, itin, opc, asm, pattern>,
806 T1General<opA> {
807 bits<3> Rm;
808 bits<3> Rn;
809 bits<3> Rd;
810 let Inst{8-6} = Rm;
811 let Inst{5-3} = Rn;
812 let Inst{2-0} = Rd;
813}
814class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
815 string opc, string asm, list<dag> pattern>
816 : T1sI<oops, iops, itin, opc, asm, pattern>,
817 T1General<opA> {
818 bits<3> Rd;
819 bits<3> Rm;
820 let Inst{5-3} = Rm;
821 let Inst{2-0} = Rd;
822}
823
824// Helper classes for encoding T1sIt patterns:
Bill Wendling4915f562010-12-01 00:48:44 +0000825class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
826 string opc, string asm, list<dag> pattern>
827 : T1sIt<oops, iops, itin, opc, asm, pattern>,
828 T1DataProcessing<opA> {
Bill Wendling05632cb2010-11-30 23:54:45 +0000829 bits<3> Rdn;
830 bits<3> Rm;
Bill Wendling4915f562010-12-01 00:48:44 +0000831 let Inst{5-3} = Rm;
832 let Inst{2-0} = Rdn;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000833}
Bill Wendling4915f562010-12-01 00:48:44 +0000834class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
835 string opc, string asm, list<dag> pattern>
836 : T1sIt<oops, iops, itin, opc, asm, pattern>,
837 T1General<opA> {
838 bits<3> Rdn;
839 bits<8> imm8;
840 let Inst{10-8} = Rdn;
841 let Inst{7-0} = imm8;
842}
843
844// Add with carry register
845let isCommutable = 1, Uses = [CPSR] in
846def tADC : // A8.6.2
847 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
848 "adc", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000849 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Chengf40b9002007-01-27 00:07:15 +0000850
David Goodwine85169c2009-06-25 22:49:55 +0000851// Add immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000852def tADDi3 : // A8.6.4 T1
Jim Grosbache9ab47a2011-08-16 23:57:34 +0000853 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +0000854 IIC_iALUi,
Bill Wendling490240a2010-12-01 01:20:15 +0000855 "add", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000856 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>,
857 Sched<[WriteALU]> {
Bill Wendlingfe1de032010-11-20 01:00:29 +0000858 bits<3> imm3;
859 let Inst{8-6} = imm3;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000860}
Evan Cheng10043e22007-01-19 07:51:42 +0000861
Bill Wendling4915f562010-12-01 00:48:44 +0000862def tADDi8 : // A8.6.4 T2
Jim Grosbache9ab47a2011-08-16 23:57:34 +0000863 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
864 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +0000865 "add", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000866 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>,
867 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000868
David Goodwine85169c2009-06-25 22:49:55 +0000869// Add register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000870let isCommutable = 1 in
Bill Wendling490240a2010-12-01 01:20:15 +0000871def tADDrr : // A8.6.6 T1
872 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
873 IIC_iALUr,
874 "add", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000875 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000876
Evan Chengd93b5b62009-06-12 20:46:18 +0000877let neverHasSideEffects = 1 in
Bill Wendling7c646b92010-12-01 01:32:02 +0000878def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
879 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000880 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +0000881 // A8.6.6 T2
Bill Wendling7c646b92010-12-01 01:32:02 +0000882 bits<4> Rdn;
883 bits<4> Rm;
884 let Inst{7} = Rdn{3};
885 let Inst{6-3} = Rm;
886 let Inst{2-0} = Rdn{2-0};
Bill Wendling284326b2010-11-20 01:18:47 +0000887}
Evan Cheng10043e22007-01-19 07:51:42 +0000888
Bill Wendling284326b2010-11-20 01:18:47 +0000889// AND register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000890let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +0000891def tAND : // A8.6.12
892 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
893 IIC_iBITr,
894 "and", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000895 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000896
David Goodwine85169c2009-06-25 22:49:55 +0000897// ASR immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000898def tASRri : // A8.6.14
Owen Andersonc4030382011-08-08 20:42:17 +0000899 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +0000900 IIC_iMOVsi,
901 "asr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000902 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
903 Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +0000904 bits<5> imm5;
905 let Inst{10-6} = imm5;
Bill Wendling284326b2010-11-20 01:18:47 +0000906}
Evan Cheng10043e22007-01-19 07:51:42 +0000907
David Goodwine85169c2009-06-25 22:49:55 +0000908// ASR register
Bill Wendling4915f562010-12-01 00:48:44 +0000909def tASRrr : // A8.6.15
910 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
911 IIC_iMOVsr,
912 "asr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000913 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000914
David Goodwine85169c2009-06-25 22:49:55 +0000915// BIC register
Bill Wendling4915f562010-12-01 00:48:44 +0000916def tBIC : // A8.6.20
917 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
918 IIC_iBITr,
919 "bic", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000920 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>,
921 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000922
David Goodwine85169c2009-06-25 22:49:55 +0000923// CMN register
Gabor Greif22f69222010-09-14 22:00:50 +0000924let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach267430f2010-01-22 00:08:13 +0000925//FIXME: Disable CMN, as CCodes are backwards from compare expectations
926// Compare-to-zero still works out, just not the relationals
Bill Wendling9c258942010-12-01 02:36:55 +0000927//def tCMN : // A8.6.33
928// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
929// IIC_iCMPr,
930// "cmn", "\t$lhs, $rhs",
931// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000932
933def tCMNz : // A8.6.33
934 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
935 IIC_iCMPr,
936 "cmn", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000937 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000938
939} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000940
David Goodwine85169c2009-06-25 22:49:55 +0000941// CMP immediate
Gabor Greif22f69222010-09-14 22:00:50 +0000942let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach4f240a12011-08-18 18:08:29 +0000943def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendlingc31de252010-11-20 22:52:33 +0000944 "cmp", "\t$Rn, $imm8",
945 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000946 T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendlingc31de252010-11-20 22:52:33 +0000947 // A8.6.35
948 bits<3> Rn;
949 bits<8> imm8;
950 let Inst{10-8} = Rn;
951 let Inst{7-0} = imm8;
952}
953
David Goodwine85169c2009-06-25 22:49:55 +0000954// CMP register
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000955def tCMPr : // A8.6.36 T1
956 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
957 IIC_iCMPr,
958 "cmp", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000959 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000960
Bill Wendling775899e2010-11-29 00:18:15 +0000961def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
962 "cmp", "\t$Rn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000963 T1Special<{0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendling775899e2010-11-29 00:18:15 +0000964 // A8.6.36 T2
965 bits<4> Rm;
966 bits<4> Rn;
967 let Inst{7} = Rn{3};
968 let Inst{6-3} = Rm;
969 let Inst{2-0} = Rn{2-0};
970}
Bill Wendlingc31de252010-11-20 22:52:33 +0000971} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000972
Evan Cheng10043e22007-01-19 07:51:42 +0000973
David Goodwine85169c2009-06-25 22:49:55 +0000974// XOR register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000975let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +0000976def tEOR : // A8.6.45
977 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
978 IIC_iBITr,
979 "eor", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000980 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000981
David Goodwine85169c2009-06-25 22:49:55 +0000982// LSL immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000983def tLSLri : // A8.6.88
Jim Grosbach5503c3a2011-08-19 19:29:25 +0000984 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +0000985 IIC_iMOVsi,
986 "lsl", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000987 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
988 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +0000989 bits<5> imm5;
990 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +0000991}
Evan Cheng10043e22007-01-19 07:51:42 +0000992
David Goodwine85169c2009-06-25 22:49:55 +0000993// LSL register
Bill Wendling4915f562010-12-01 00:48:44 +0000994def tLSLrr : // A8.6.89
995 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
996 IIC_iMOVsr,
997 "lsl", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000998 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000999
David Goodwine85169c2009-06-25 22:49:55 +00001000// LSR immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001001def tLSRri : // A8.6.90
Owen Andersonc4030382011-08-08 20:42:17 +00001002 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001003 IIC_iMOVsi,
1004 "lsr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001005 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
1006 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001007 bits<5> imm5;
1008 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001009}
Evan Cheng10043e22007-01-19 07:51:42 +00001010
David Goodwine85169c2009-06-25 22:49:55 +00001011// LSR register
Bill Wendling4915f562010-12-01 00:48:44 +00001012def tLSRrr : // A8.6.91
1013 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1014 IIC_iMOVsr,
1015 "lsr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001016 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001017
Bill Wendling22db3132010-11-21 11:49:36 +00001018// Move register
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001019let isMoveImm = 1 in
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001020def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendling22db3132010-11-21 11:49:36 +00001021 "mov", "\t$Rd, $imm8",
1022 [(set tGPR:$Rd, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001023 T1General<{1,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001024 // A8.6.96
1025 bits<3> Rd;
1026 bits<8> imm8;
1027 let Inst{10-8} = Rd;
1028 let Inst{7-0} = imm8;
1029}
Jim Grosbachf86cd372011-08-19 20:46:54 +00001030// Because we have an explicit tMOVSr below, we need an alias to handle
1031// the immediate "movs" form here. Blech.
Jim Grosbach6caa5572011-08-22 18:04:24 +00001032def : tInstAlias <"movs $Rdn, $imm",
1033 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001034
Jim Grosbach4def7042011-07-01 17:14:11 +00001035// A7-73: MOV(2) - mov setting flag.
Evan Cheng10043e22007-01-19 07:51:42 +00001036
Evan Chengd93b5b62009-06-12 20:46:18 +00001037let neverHasSideEffects = 1 in {
Jim Grosbache9cc9012011-06-30 23:38:17 +00001038def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson651b2302011-07-13 23:22:26 +00001039 2, IIC_iMOVr,
Jim Grosbachb98ab912011-06-30 22:10:46 +00001040 "mov", "\t$Rd, $Rm", "", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001041 T1Special<{1,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001042 // A8.6.97
1043 bits<4> Rd;
1044 bits<4> Rm;
Jim Grosbache9cc9012011-06-30 23:38:17 +00001045 let Inst{7} = Rd{3};
1046 let Inst{6-3} = Rm;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001047 let Inst{2-0} = Rd{2-0};
1048}
Evan Chengcd4cdd12009-07-11 06:43:01 +00001049let Defs = [CPSR] in
Bill Wendling4d8ff862010-12-03 01:55:47 +00001050def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001051 "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001052 // A8.6.97
1053 bits<3> Rd;
1054 bits<3> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +00001055 let Inst{15-6} = 0b0000000000;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001056 let Inst{5-3} = Rm;
1057 let Inst{2-0} = Rd;
Johnny Chenc28e6292009-12-15 17:24:14 +00001058}
Evan Chengd93b5b62009-06-12 20:46:18 +00001059} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00001060
Bill Wendling9c258942010-12-01 02:36:55 +00001061// Multiply register
Jim Grosbachbfeb4f72011-08-22 23:25:48 +00001062let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001063def tMUL : // A8.6.105 T1
Jim Grosbach8e048492011-08-19 22:07:46 +00001064 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1065 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1066 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
1067 T1DataProcessing<0b1101> {
1068 bits<3> Rd;
1069 bits<3> Rn;
1070 let Inst{5-3} = Rn;
1071 let Inst{2-0} = Rd;
1072 let AsmMatchConverter = "cvtThumbMultiply";
1073}
1074
Jim Grosbach6caa5572011-08-22 18:04:24 +00001075def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1076 pred:$p)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001077
Bill Wendling490240a2010-12-01 01:20:15 +00001078// Move inverse register
1079def tMVN : // A8.6.107
1080 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1081 "mvn", "\t$Rd, $Rn",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001082 [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001083
Bill Wendling22db3132010-11-21 11:49:36 +00001084// Bitwise or register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001085let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001086def tORR : // A8.6.114
1087 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1088 IIC_iBITr,
1089 "orr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001090 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001091
Bill Wendling22db3132010-11-21 11:49:36 +00001092// Swaps
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001093def tREV : // A8.6.134
1094 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1095 IIC_iUNAr,
1096 "rev", "\t$Rd, $Rm",
1097 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001098 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001099
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001100def tREV16 : // A8.6.135
1101 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1102 IIC_iUNAr,
1103 "rev16", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001104 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001105 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001106
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001107def tREVSH : // A8.6.136
1108 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1109 IIC_iUNAr,
1110 "revsh", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001111 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001112 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001113
Bill Wendling4915f562010-12-01 00:48:44 +00001114// Rotate right register
1115def tROR : // A8.6.139
1116 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1117 IIC_iMOVsr,
1118 "ror", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001119 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>,
1120 Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001121
Bill Wendling4915f562010-12-01 00:48:44 +00001122// Negate register
Bill Wendling490240a2010-12-01 01:20:15 +00001123def tRSB : // A8.6.141
1124 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1125 IIC_iALUi,
1126 "rsb", "\t$Rd, $Rn, #0",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001127 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001128
David Goodwine85169c2009-06-25 22:49:55 +00001129// Subtract with carry register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001130let Uses = [CPSR] in
Bill Wendling4915f562010-12-01 00:48:44 +00001131def tSBC : // A8.6.151
1132 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1133 IIC_iALUr,
1134 "sbc", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001135 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>,
1136 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001137
David Goodwine85169c2009-06-25 22:49:55 +00001138// Subtract immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001139def tSUBi3 : // A8.6.210 T1
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001140 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Bill Wendling490240a2010-12-01 01:20:15 +00001141 IIC_iALUi,
1142 "sub", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001143 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>,
1144 Sched<[WriteALU]> {
Bill Wendlingccba1a82010-11-29 01:00:43 +00001145 bits<3> imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001146 let Inst{8-6} = imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001147}
Jim Grosbach669f1d02009-03-27 23:06:27 +00001148
Bill Wendling4915f562010-12-01 00:48:44 +00001149def tSUBi8 : // A8.6.210 T2
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001150 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn),
1151 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +00001152 "sub", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001153 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>,
1154 Sched<[WriteALU]>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001155
Bill Wendling490240a2010-12-01 01:20:15 +00001156// Subtract register
1157def tSUBrr : // A8.6.212
1158 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1159 IIC_iALUr,
1160 "sub", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001161 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1162 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001163
Bill Wendling490240a2010-12-01 01:20:15 +00001164// Sign-extend byte
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001165def tSXTB : // A8.6.222
1166 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1167 IIC_iUNAr,
1168 "sxtb", "\t$Rd, $Rm",
1169 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001170 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1171 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001172
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001173// Sign-extend short
1174def tSXTH : // A8.6.224
1175 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1176 IIC_iUNAr,
1177 "sxth", "\t$Rd, $Rm",
1178 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001179 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1180 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001181
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001182// Test
Gabor Greif2afac8e2010-09-14 20:47:43 +00001183let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001184def tTST : // A8.6.230
1185 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1186 "tst", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001187 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1188 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001189
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001190// Zero-extend byte
1191def tUXTB : // A8.6.262
1192 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1193 IIC_iUNAr,
1194 "uxtb", "\t$Rd, $Rm",
1195 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001196 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1197 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001198
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001199// Zero-extend short
1200def tUXTH : // A8.6.264
1201 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1202 IIC_iUNAr,
1203 "uxth", "\t$Rd, $Rm",
1204 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001205 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001206
Jim Grosbach3e2cad32010-02-16 21:23:02 +00001207// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman453d64c2009-10-29 18:10:34 +00001208// Expanded after instruction selection into a branch sequence.
1209let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Chengbb2af352009-08-12 05:17:19 +00001210 def tMOVCCr_pseudo :
Evan Chengfd108692009-08-12 02:03:03 +00001211 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001212 NoItinerary,
Evan Chengfd108692009-08-12 02:03:03 +00001213 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001214
1215// tLEApcrel - Load a pc-relative address into a register without offending the
1216// assembler.
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001217
1218def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbache2a04042011-08-17 20:37:40 +00001219 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001220 T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> {
Bill Wendling85a8a722010-11-30 00:18:30 +00001221 bits<3> Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001222 bits<8> addr;
Bill Wendling85a8a722010-11-30 00:18:30 +00001223 let Inst{10-8} = Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001224 let Inst{7-0} = addr;
Owen Andersone0152a72011-08-09 20:55:18 +00001225 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling85a8a722010-11-30 00:18:30 +00001226}
Evan Cheng10043e22007-01-19 07:51:42 +00001227
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001228let neverHasSideEffects = 1, isReMaterializable = 1 in
1229def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001230 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001231
Jakob Stoklund Olesen74352492012-08-24 22:46:55 +00001232let hasSideEffects = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001233def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1234 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001235 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001236
Evan Cheng10043e22007-01-19 07:51:42 +00001237//===----------------------------------------------------------------------===//
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001238// TLS Instructions
1239//
1240
1241// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbache4750ef2011-06-30 19:38:01 +00001242// This is a pseudo inst so that we can get the encoding right,
1243// complete with fixup for the aeabi_read_tp function.
1244let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson651b2302011-07-13 23:22:26 +00001245def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001246 [(set R0, ARMthread_pointer)]>,
1247 Sched<[WriteBr]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001248
Bill Wendling9c258942010-12-01 02:36:55 +00001249//===----------------------------------------------------------------------===//
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001250// SJLJ Exception handling intrinsics
Owen Andersonb7456232011-05-11 17:00:48 +00001251//
Bill Wendling9c258942010-12-01 02:36:55 +00001252
1253// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1254// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1255// from some other function to get here, and we're using the stack frame for the
1256// containing function to save/restore registers, we can't keep anything live in
1257// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001258// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling9c258942010-12-01 02:36:55 +00001259// registers except for our own input by listing the relevant registers in
1260// Defs. By doing so, we also cause the prologue/epilogue code to actively
1261// preserve all of the callee-saved resgisters, which is exactly what we want.
1262// $val is a scratch register for our use.
Andrew Trick410172b2011-06-07 00:08:49 +00001263let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendlingaa9047d2011-10-17 22:26:23 +00001264 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
1265 usesCustomInserter = 1 in
Bill Wendlingddce9f32010-11-30 00:50:22 +00001266def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson651b2302011-07-13 23:22:26 +00001267 AddrModeNone, 0, NoItinerary, "","",
Bill Wendlingddce9f32010-11-30 00:50:22 +00001268 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001269
Evan Cheng68132d82011-12-20 18:26:50 +00001270// FIXME: Non-IOS version(s)
Chris Lattner9492c172010-10-31 19:15:18 +00001271let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001272 Defs = [ R7, LR, SP ] in
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001273def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson651b2302011-07-13 23:22:26 +00001274 AddrModeNone, 0, IndexModeNone,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001275 Pseudo, NoItinerary, "", "",
1276 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Cheng68132d82011-12-20 18:26:50 +00001277 Requires<[IsThumb, IsIOS]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001278
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001279//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00001280// Non-Instruction Patterns
1281//
1282
Jim Grosbach327cf8e2010-12-07 20:41:06 +00001283// Comparisons
1284def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1285 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1286def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1287 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1288
Evan Cheng61671c82009-07-10 02:09:04 +00001289// Add with carry
David Goodwine5b969f2009-07-27 19:59:26 +00001290def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1291 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1292def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng01de9852009-08-20 17:01:04 +00001293 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwine5b969f2009-07-27 19:59:26 +00001294def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1295 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +00001296
1297// Subtract with carry
David Goodwine5b969f2009-07-27 19:59:26 +00001298def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1299 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1300def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1301 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1302def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1303 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +00001304
Evan Cheng10043e22007-01-19 07:51:42 +00001305// ConstantPool, GlobalAddress
David Goodwine5b969f2009-07-27 19:59:26 +00001306def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1307def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001308
Evan Cheng0701c5a2007-01-27 02:29:45 +00001309// JumpTable
David Goodwine5b969f2009-07-27 19:59:26 +00001310def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1311 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001312
Evan Cheng10043e22007-01-19 07:51:42 +00001313// Direct calls
Evan Cheng175bd142009-07-29 21:26:42 +00001314def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001315 Requires<[IsThumb]>;
Evan Cheng175bd142009-07-29 21:26:42 +00001316
1317def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001318 Requires<[IsThumb, HasV5T]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001319
1320// Indirect calls to ARM routines
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001321def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001322 Requires<[IsThumb, HasV5T]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001323
1324// zextload i1 -> zextload i8
Bill Wendling092a7bd2010-12-14 03:36:38 +00001325def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1326 (tLDRBr t_addrmode_rrs1:$addr)>;
1327def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1328 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001329
Evan Chengd02d75c2007-01-26 19:13:16 +00001330// extload -> zextload
Bill Wendling092a7bd2010-12-14 03:36:38 +00001331def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1332def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1333def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1334def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1335def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1336def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengd02d75c2007-01-26 19:13:16 +00001337
Evan Cheng6da267d2009-08-28 00:31:43 +00001338// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng0794c6a2009-07-11 07:08:13 +00001339// ldr{b|h} + sxt{b|h} instead.
Bill Wendling1171e9e2010-12-15 00:58:57 +00001340def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1341 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1342 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001343def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1344 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001345 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001346def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1347 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1348 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001349def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1350 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001351 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001352
Bill Wendling092a7bd2010-12-14 03:36:38 +00001353def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1354 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001355def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1356 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1357def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1358 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1359def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1360 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001361
Eli Friedmanba912e02011-09-15 22:18:49 +00001362def : T1Pat<(atomic_load_8 t_addrmode_is1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001363 (tLDRBi t_addrmode_is1:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001364def : T1Pat<(atomic_load_8 t_addrmode_rrs1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001365 (tLDRBr t_addrmode_rrs1:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001366def : T1Pat<(atomic_load_16 t_addrmode_is2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001367 (tLDRHi t_addrmode_is2:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001368def : T1Pat<(atomic_load_16 t_addrmode_rrs2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001369 (tLDRHr t_addrmode_rrs2:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001370def : T1Pat<(atomic_load_32 t_addrmode_is4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001371 (tLDRi t_addrmode_is4:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001372def : T1Pat<(atomic_load_32 t_addrmode_rrs4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001373 (tLDRr t_addrmode_rrs4:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001374def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val),
1375 (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>;
1376def : T1Pat<(atomic_store_8 t_addrmode_rrs1:$ptr, tGPR:$val),
1377 (tSTRBr tGPR:$val, t_addrmode_rrs1:$ptr)>;
1378def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val),
1379 (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>;
1380def : T1Pat<(atomic_store_16 t_addrmode_rrs2:$ptr, tGPR:$val),
1381 (tSTRHr tGPR:$val, t_addrmode_rrs2:$ptr)>;
1382def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val),
1383 (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>;
1384def : T1Pat<(atomic_store_32 t_addrmode_rrs4:$ptr, tGPR:$val),
1385 (tSTRr tGPR:$val, t_addrmode_rrs4:$ptr)>;
1386
Evan Cheng10043e22007-01-19 07:51:42 +00001387// Large immediate handling.
1388
1389// Two piece imms.
Evan Chengeab9ca72009-06-27 02:26:13 +00001390def : T1Pat<(i32 thumb_immshifted:$src),
1391 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1392 (thumb_immshifted_shamt imm:$src))>;
Evan Cheng10043e22007-01-19 07:51:42 +00001393
Evan Chengeab9ca72009-06-27 02:26:13 +00001394def : T1Pat<(i32 imm0_255_comp:$src),
1395 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Cheng207b2462009-11-06 23:52:48 +00001396
1397// Pseudo instruction that combines ldr from constpool and add pc. This should
1398// be expanded into two instructions late to allow if-conversion and
1399// scheduling.
1400let isReMaterializable = 1 in
1401def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling9c258942010-12-01 02:36:55 +00001402 NoItinerary,
Evan Cheng207b2462009-11-06 23:52:48 +00001403 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1404 imm:$cp))]>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001405 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001406
1407// Pseudo-instruction for merged POP and return.
1408// FIXME: remove when we have a way to marking a MI with these properties.
1409let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1410 hasExtraDefRegAllocReq = 1 in
1411def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001412 2, IIC_iPop_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001413 (tPOP pred:$p, reglist:$regs)>, Sched<[WriteBrL]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001414
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001415// Indirect branch using "mov pc, $Rm"
1416let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach39c67b52011-07-08 22:33:49 +00001417 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001418 2, IIC_Br, [(brind GPR:$Rm)],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001419 (tMOVr PC, GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001420}
Jim Grosbach25977222011-08-19 23:24:36 +00001421
1422
1423// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1424// encoding is available on ARMv6K, but we don't differentiate that finely.
1425def : InstAlias<"nop", (tMOVr R8, R8, 14, 0)>,Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach08a47802011-09-20 00:10:37 +00001426
1427
1428// For round-trip assembly/disassembly, we have to handle a CPS instruction
1429// without any iflags. That's not, strictly speaking, valid syntax, but it's
Benjamin Kramerbde91762012-06-02 10:20:22 +00001430// a useful extension and assembles to defined behaviour (the insn does
Jim Grosbach08a47802011-09-20 00:10:37 +00001431// nothing).
1432def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
1433def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
Jim Grosbach561e4e12011-12-13 20:23:22 +00001434
1435// "neg" is and alias for "rsb rd, rn, #0"
1436def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1437 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
1438
Jim Grosbachad66de12012-04-11 00:15:16 +00001439
1440// Implied destination operand forms for shifts.
1441def : tInstAlias<"lsl${s}${p} $Rdm, $imm",
1442 (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>;
1443def : tInstAlias<"lsr${s}${p} $Rdm, $imm",
1444 (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
1445def : tInstAlias<"asr${s}${p} $Rdm, $imm",
1446 (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;