blob: df0bade27900d681a9d6c7eadd60c48a7acf5f8f [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
26 let TSFlags{63} = isRegisterLoad;
27 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000028}
29
30class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
31 : AMDGPUInst<outs, ins, asm, pattern> {
32
33 field bits<32> Inst = 0xffffffff;
34
35}
36
37def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
38
39def COND_EQ : PatLeaf <
40 (cond),
41 [{switch(N->get()){{default: return false;
42 case ISD::SETOEQ: case ISD::SETUEQ:
43 case ISD::SETEQ: return true;}}}]
44>;
45
46def COND_NE : PatLeaf <
47 (cond),
48 [{switch(N->get()){{default: return false;
49 case ISD::SETONE: case ISD::SETUNE:
50 case ISD::SETNE: return true;}}}]
51>;
52def COND_GT : PatLeaf <
53 (cond),
54 [{switch(N->get()){{default: return false;
55 case ISD::SETOGT: case ISD::SETUGT:
56 case ISD::SETGT: return true;}}}]
57>;
58
59def COND_GE : PatLeaf <
60 (cond),
61 [{switch(N->get()){{default: return false;
62 case ISD::SETOGE: case ISD::SETUGE:
63 case ISD::SETGE: return true;}}}]
64>;
65
66def COND_LT : PatLeaf <
67 (cond),
68 [{switch(N->get()){{default: return false;
69 case ISD::SETOLT: case ISD::SETULT:
70 case ISD::SETLT: return true;}}}]
71>;
72
73def COND_LE : PatLeaf <
74 (cond),
75 [{switch(N->get()){{default: return false;
76 case ISD::SETOLE: case ISD::SETULE:
77 case ISD::SETLE: return true;}}}]
78>;
79
Christian Konigb19849a2013-02-21 15:17:04 +000080def COND_NULL : PatLeaf <
81 (cond),
82 [{return false;}]
83>;
84
Tom Stellard75aadc22012-12-11 21:25:42 +000085//===----------------------------------------------------------------------===//
86// Load/Store Pattern Fragments
87//===----------------------------------------------------------------------===//
88
Tom Stellard31209cc2013-07-15 19:00:09 +000089def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
90 LoadSDNode *L = cast<LoadSDNode>(N);
91 return L->getExtensionType() == ISD::ZEXTLOAD ||
92 L->getExtensionType() == ISD::EXTLOAD;
93}]>;
94
Tom Stellard33dd04b2013-07-23 01:47:52 +000095def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
96 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
97}]>;
98
Tom Stellard9f950332013-07-23 01:48:35 +000099def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000100 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
101}]>;
102
Tom Stellard33dd04b2013-07-23 01:47:52 +0000103def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000104 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
105}]>;
106
107def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
108 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
109}]>;
110
111def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard33dd04b2013-07-23 01:47:52 +0000112 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
113}]>;
114
115def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
116 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
117}]>;
118
119def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
120 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
121}]>;
122
Tom Stellard9f950332013-07-23 01:48:35 +0000123def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000124 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
125}]>;
126
Tom Stellard9f950332013-07-23 01:48:35 +0000127def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
128 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
129}]>;
130
131def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
132 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
133}]>;
134
Tom Stellard31209cc2013-07-15 19:00:09 +0000135def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
136 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
137}]>;
138
139def az_extloadi32_global : PatFrag<(ops node:$ptr),
140 (az_extloadi32 node:$ptr), [{
141 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
142}]>;
143
144def az_extloadi32_constant : PatFrag<(ops node:$ptr),
145 (az_extloadi32 node:$ptr), [{
146 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
147}]>;
148
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000149def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr),
150 (truncstorei8 node:$val, node:$ptr), [{
151 return isGlobalStore(dyn_cast<StoreSDNode>(N));
152}]>;
153
154def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr),
155 (truncstorei16 node:$val, node:$ptr), [{
156 return isGlobalStore(dyn_cast<StoreSDNode>(N));
157}]>;
158
Tom Stellardc026e8b2013-06-28 15:47:08 +0000159def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
160 return isLocalLoad(dyn_cast<LoadSDNode>(N));
161}]>;
162
163def local_store : PatFrag<(ops node:$val, node:$ptr),
164 (store node:$val, node:$ptr), [{
165 return isLocalStore(dyn_cast<StoreSDNode>(N));
166}]>;
167
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000168def mskor_global : PatFrag<(ops node:$val, node:$ptr),
169 (AMDGPUstore_mskor node:$val, node:$ptr), [{
170 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
171}]>;
172
Tom Stellard75aadc22012-12-11 21:25:42 +0000173class Constants {
174int TWO_PI = 0x40c90fdb;
175int PI = 0x40490fdb;
176int TWO_PI_INV = 0x3e22f983;
Michel Danzer8caa9042013-04-10 17:17:56 +0000177int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Tom Stellard75aadc22012-12-11 21:25:42 +0000178}
179def CONST : Constants;
180
181def FP_ZERO : PatLeaf <
182 (fpimm),
183 [{return N->getValueAPF().isZero();}]
184>;
185
186def FP_ONE : PatLeaf <
187 (fpimm),
188 [{return N->isExactlyValue(1.0);}]
189>;
190
Tom Stellard41fc7852013-07-23 01:48:42 +0000191def U24 : ComplexPattern<i32, 1, "SelectU24", [], []>;
192def I24 : ComplexPattern<i32, 1, "SelectI24", [], []>;
193
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000194let isCodeGenOnly = 1, isPseudo = 1 in {
195
196let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000197
198class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
199 (outs rc:$dst),
200 (ins rc:$src0),
201 "CLAMP $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000202 [(set f32:$dst, (int_AMDIL_clamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000203>;
204
205class FABS <RegisterClass rc> : AMDGPUShaderInst <
206 (outs rc:$dst),
207 (ins rc:$src0),
208 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000209 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000210>;
211
212class FNEG <RegisterClass rc> : AMDGPUShaderInst <
213 (outs rc:$dst),
214 (ins rc:$src0),
215 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000216 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000217>;
218
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000219} // usesCustomInserter = 1
220
221multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
222 ComplexPattern addrPat> {
223 def RegisterLoad : AMDGPUShaderInst <
224 (outs dstClass:$dst),
225 (ins addrClass:$addr, i32imm:$chan),
226 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000227 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000228 > {
229 let isRegisterLoad = 1;
230 }
231
232 def RegisterStore : AMDGPUShaderInst <
233 (outs),
234 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
235 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000236 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000237 > {
238 let isRegisterStore = 1;
239 }
240}
241
242} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000243
244/* Generic helper patterns for intrinsics */
245/* -------------------------------------- */
246
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000247class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
248 : Pat <
249 (fpow f32:$src0, f32:$src1),
250 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000251>;
252
253/* Other helper patterns */
254/* --------------------- */
255
256/* Extract element pattern */
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000257class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
258 SubRegIndex sub_reg>
259 : Pat<
260 (sub_type (vector_extract vec_type:$src, sub_idx)),
261 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000262>;
263
264/* Insert element pattern */
265class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000266 int sub_idx, SubRegIndex sub_reg>
267 : Pat <
268 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
269 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000270>;
271
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000272class Vector4_Build <ValueType vecType, ValueType elemType> : Pat <
273 (vecType (build_vector elemType:$x, elemType:$y, elemType:$z, elemType:$w)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000274 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000275 (vecType (IMPLICIT_DEF)), $x, sub0), $y, sub1), $z, sub2), $w, sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +0000276>;
277
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000278// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
279// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000280// bitconvert pattern
281class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
282 (dt (bitconvert (st rc:$src0))),
283 (dt rc:$src0)
284>;
285
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000286// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
287// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000288class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
289 (vt (AMDGPUdwordaddr (vt rc:$addr))),
290 (vt rc:$addr)
291>;
292
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000293// BFI_INT patterns
294
295multiclass BFIPatterns <Instruction BFI_INT> {
296
297 // Definition from ISA doc:
298 // (y & x) | (z & ~x)
299 def : Pat <
300 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
301 (BFI_INT $x, $y, $z)
302 >;
303
304 // SHA-256 Ch function
305 // z ^ (x & (y ^ z))
306 def : Pat <
307 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
308 (BFI_INT $x, $y, $z)
309 >;
310
311}
312
Tom Stellardeac65dd2013-05-03 17:21:20 +0000313// SHA-256 Ma patterns
314
315// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
316class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
317 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
318 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
319>;
320
Tom Stellard2b971eb2013-05-10 02:09:45 +0000321// Bitfield extract patterns
322
323def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
324def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
325 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
326
327class BFEPattern <Instruction BFE> : Pat <
328 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
329 (BFE $x, $y, $z)
330>;
331
Tom Stellard5643c4a2013-05-20 15:02:19 +0000332// rotr pattern
333class ROTRPattern <Instruction BIT_ALIGN> : Pat <
334 (rotr i32:$src0, i32:$src1),
335 (BIT_ALIGN $src0, $src0, $src1)
336>;
337
Tom Stellard41fc7852013-07-23 01:48:42 +0000338// 24-bit arithmetic patterns
339def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
340
341/*
342class UMUL24Pattern <Instruction UMUL24> : Pat <
343 (mul U24:$x, U24:$y),
344 (UMUL24 $x, $y)
345>;
346*/
347
Tom Stellard75aadc22012-12-11 21:25:42 +0000348include "R600Instructions.td"
349
350include "SIInstrInfo.td"
351