blob: d7c096f37b251eebd2a9aaac7d9c7a4de2632fc5 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
Rafael Espindolae45a79a2006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3130a752006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindolae45a79a2006-09-11 17:25:40 +000020}
21
Rafael Espindola185c5c22006-07-11 11:36:48 +000022def memri : Operand<iPTR> {
23 let PrintMethod = "printMemRegImm";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops i32imm, ptr_rc);
26}
27
Rafael Espindolae40a7e22006-07-10 01:41:35 +000028// Define ARM specific addressing mode.
Rafael Espindolae45a79a2006-09-11 17:25:40 +000029//Addressing Mode 1: data processing operands
Rafael Espindola3130a752006-09-13 12:09:43 +000030def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000031
Rafael Espindola185c5c22006-07-11 11:36:48 +000032//register plus/minus 12 bit offset
Rafael Espindolac3ed77e2006-08-17 17:09:40 +000033def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex]>;
Rafael Espindola185c5c22006-07-11 11:36:48 +000034//register plus scaled register
35//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000036
37//===----------------------------------------------------------------------===//
38// Instructions
39//===----------------------------------------------------------------------===//
40
41class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
42 let Namespace = "ARM";
43
44 dag OperandList = ops;
45 let AsmString = asmstr;
46 let Pattern = pattern;
47}
48
Rafael Espindolae08b9852006-08-24 13:45:55 +000049def brtarget : Operand<OtherVT>;
50
Rafael Espindolafe03fe92006-08-24 16:13:15 +000051// Operand for printing out a condition code.
52let PrintMethod = "printCCOperand" in
53 def CCOp : Operand<i32>;
54
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +000056def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
57 [SDNPHasChain, SDNPOutFlag]>;
58def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
59 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000060
Rafael Espindola75269be2006-07-16 01:02:57 +000061def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
62def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000064def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
65 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindola29e48752006-08-24 17:19:08 +000066
67def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
68
69def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +000070
Rafael Espindolafe03fe92006-08-24 16:13:15 +000071def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +000072def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
73
Rafael Espindolad0dee772006-08-21 22:00:32 +000074def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
75def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +000076
Rafael Espindola53f78be2006-09-29 21:20:16 +000077def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +000078def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
79
80def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
81def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd, [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +000082
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000083def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
84 "!ADJCALLSTACKUP $amt",
85 [(callseq_end imm:$amt)]>;
86
87def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
88 "!ADJCALLSTACKDOWN $amt",
89 [(callseq_start imm:$amt)]>;
90
Rafael Espindolabf3a17c2006-07-18 17:00:30 +000091let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000092 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +000093}
Rafael Espindolab15597b2006-05-18 21:45:49 +000094
Rafael Espindolabf8e7512006-08-16 14:43:33 +000095let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola8b7bd822006-08-01 18:53:10 +000096 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
97}
Rafael Espindola75269be2006-07-16 01:02:57 +000098
Rafael Espindola185c5c22006-07-11 11:36:48 +000099def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000100 "ldr $dst, $addr",
Rafael Espindola185c5c22006-07-11 11:36:48 +0000101 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000102
Rafael Espindola8c41f992006-08-08 20:35:03 +0000103def str : InstARM<(ops IntRegs:$src, memri:$addr),
104 "str $src, $addr",
105 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000106
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000107def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
108 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000109
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000110def ADD : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolaa88966f2006-06-18 00:08:07 +0000111 "add $dst, $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000112 [(set IntRegs:$dst, (add IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola976c93a2006-07-21 12:26:16 +0000113
Rafael Espindolac3ed77e2006-08-17 17:09:40 +0000114// "LEA" forms of add
115def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
116 "add $dst, ${addr:arith}",
117 [(set IntRegs:$dst, iaddr:$addr)]>;
118
119
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000120def SUB : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola976c93a2006-07-21 12:26:16 +0000121 "sub $dst, $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000122 [(set IntRegs:$dst, (sub IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola9d77f9f2006-08-21 13:58:59 +0000123
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000124def AND : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
125 "and $dst, $a, $b",
126 [(set IntRegs:$dst, (and IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindolad11fb5d2006-09-08 17:36:23 +0000127
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000128def EOR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
129 "eor $dst, $a, $b",
130 [(set IntRegs:$dst, (xor IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindolad11fb5d2006-09-08 17:36:23 +0000131
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000132def ORR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
133 "orr $dst, $a, $b",
134 [(set IntRegs:$dst, (or IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000135
Rafael Espindolad0dee772006-08-21 22:00:32 +0000136let isTwoAddress = 1 in {
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000137 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
138 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindola29e48752006-08-24 17:19:08 +0000139 "mov$cc $dst, $true",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000140 [(set IntRegs:$dst, (armselect addr_mode1:$true,
141 IntRegs:$false, imm:$cc))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000142}
143
Rafael Espindolac7829d62006-09-11 19:24:19 +0000144def MUL : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
145 "mul $dst, $a, $b",
146 [(set IntRegs:$dst, (mul IntRegs:$a, IntRegs:$b))]>;
147
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000148def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
149 "b$cc $dst",
150 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000151
Rafael Espindola778769a2006-09-08 12:47:03 +0000152def b : InstARM<(ops brtarget:$dst),
153 "b $dst",
154 [(br bb:$dst)]>;
155
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000156def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolad0dee772006-08-21 22:00:32 +0000157 "cmp $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000158 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000159
160
161// Floating Point Conversion
162// We use bitconvert for moving the data between the register classes.
163// The format conversion is done with ARM specific nodes
164
165def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
166 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
167
168def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
169 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
170
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000171def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
172 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
173
Rafael Espindola53f78be2006-09-29 21:20:16 +0000174def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
175 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000176
177def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
178 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;