Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the "Instituto Nokia de Tecnologia" and |
| 6 | // is distributed under the University of Illinois Open Source |
| 7 | // License. See LICENSE.TXT for details. |
| 8 | // |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | // |
| 11 | // This file describes the ARM instructions in TableGen format. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 15 | // Address operands |
| 16 | def memri : Operand<iPTR> { |
| 17 | let PrintMethod = "printMemRegImm"; |
| 18 | let NumMIOperands = 2; |
| 19 | let MIOperandInfo = (ops i32imm, ptr_rc); |
| 20 | } |
| 21 | |
Rafael Espindola | e40a7e2 | 2006-07-10 01:41:35 +0000 | [diff] [blame] | 22 | // Define ARM specific addressing mode. |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 23 | //register plus/minus 12 bit offset |
Rafael Espindola | c3ed77e | 2006-08-17 17:09:40 +0000 | [diff] [blame] | 24 | def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex]>; |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 25 | //register plus scaled register |
| 26 | //def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", []>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 27 | |
| 28 | //===----------------------------------------------------------------------===// |
| 29 | // Instructions |
| 30 | //===----------------------------------------------------------------------===// |
| 31 | |
| 32 | class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction { |
| 33 | let Namespace = "ARM"; |
| 34 | |
| 35 | dag OperandList = ops; |
| 36 | let AsmString = asmstr; |
| 37 | let Pattern = pattern; |
| 38 | } |
| 39 | |
Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 40 | def brtarget : Operand<OtherVT>; |
| 41 | |
Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame^] | 42 | // Operand for printing out a condition code. |
| 43 | let PrintMethod = "printCCOperand" in |
| 44 | def CCOp : Operand<i32>; |
| 45 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 46 | def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
Evan Cheng | 81b645a | 2006-08-11 09:03:33 +0000 | [diff] [blame] | 47 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq, |
| 48 | [SDNPHasChain, SDNPOutFlag]>; |
| 49 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq, |
| 50 | [SDNPHasChain, SDNPOutFlag]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 51 | |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 52 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
| 53 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 54 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Rafael Espindola | a94b9e3 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 55 | def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet, |
| 56 | [SDNPHasChain, SDNPOptInFlag]>; |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 57 | def armselect : SDNode<"ARMISD::SELECT", SDTIntBinOp, [SDNPInFlag, SDNPOutFlag]>; |
| 58 | |
Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame^] | 59 | def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 60 | def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>; |
| 61 | |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 62 | def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 63 | def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>; |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 64 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 65 | def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt), |
| 66 | "!ADJCALLSTACKUP $amt", |
| 67 | [(callseq_end imm:$amt)]>; |
| 68 | |
| 69 | def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt), |
| 70 | "!ADJCALLSTACKDOWN $amt", |
| 71 | [(callseq_start imm:$amt)]>; |
| 72 | |
Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 73 | let isReturn = 1 in { |
Rafael Espindola | a94b9e3 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 74 | def bx: InstARM<(ops), "bx r14", [(retflag)]>; |
Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 75 | } |
Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 76 | |
Rafael Espindola | bf8e751 | 2006-08-16 14:43:33 +0000 | [diff] [blame] | 77 | let Defs = [R0, R1, R2, R3, R14] in { |
Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 78 | def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>; |
| 79 | } |
Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 80 | |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 81 | def ldr : InstARM<(ops IntRegs:$dst, memri:$addr), |
Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 82 | "ldr $dst, $addr", |
Rafael Espindola | 185c5c2 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 83 | [(set IntRegs:$dst, (load iaddr:$addr))]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 84 | |
Rafael Espindola | 8c41f99 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 85 | def str : InstARM<(ops IntRegs:$src, memri:$addr), |
| 86 | "str $src, $addr", |
| 87 | [(store IntRegs:$src, iaddr:$addr)]>; |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 88 | |
Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 89 | def movrr : InstARM<(ops IntRegs:$dst, IntRegs:$src), |
| 90 | "mov $dst, $src", []>; |
| 91 | |
| 92 | def movri : InstARM<(ops IntRegs:$dst, i32imm:$src), |
| 93 | "mov $dst, $src", [(set IntRegs:$dst, imm:$src)]>; |
Rafael Espindola | a88966f | 2006-06-18 00:08:07 +0000 | [diff] [blame] | 94 | |
| 95 | def addri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b), |
| 96 | "add $dst, $a, $b", |
| 97 | [(set IntRegs:$dst, (add IntRegs:$a, imm:$b))]>; |
Rafael Espindola | 976c93a | 2006-07-21 12:26:16 +0000 | [diff] [blame] | 98 | |
Rafael Espindola | c3ed77e | 2006-08-17 17:09:40 +0000 | [diff] [blame] | 99 | // "LEA" forms of add |
| 100 | def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr), |
| 101 | "add $dst, ${addr:arith}", |
| 102 | [(set IntRegs:$dst, iaddr:$addr)]>; |
| 103 | |
| 104 | |
Rafael Espindola | 976c93a | 2006-07-21 12:26:16 +0000 | [diff] [blame] | 105 | def subri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b), |
| 106 | "sub $dst, $a, $b", |
| 107 | [(set IntRegs:$dst, (sub IntRegs:$a, imm:$b))]>; |
Rafael Espindola | 9d77f9f | 2006-08-21 13:58:59 +0000 | [diff] [blame] | 108 | |
| 109 | def andrr : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b), |
| 110 | "and $dst, $a, $b", |
| 111 | [(set IntRegs:$dst, (and IntRegs:$a, IntRegs:$b))]>; |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 112 | |
| 113 | let isTwoAddress = 1 in { |
| 114 | def moveq : InstARM<(ops IntRegs:$dst, IntRegs:$false, IntRegs:$true), |
| 115 | "moveq $dst, $true", |
| 116 | [(set IntRegs:$dst, (armselect IntRegs:$true, IntRegs:$false))]>; |
| 117 | } |
| 118 | |
Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame^] | 119 | def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc), |
| 120 | "b$cc $dst", |
| 121 | [(armbr bb:$dst, imm:$cc)]>; |
Rafael Espindola | e08b985 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 122 | |
Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 123 | def cmp : InstARM<(ops IntRegs:$a, IntRegs:$b), |
| 124 | "cmp $a, $b", |
| 125 | [(armcmp IntRegs:$a, IntRegs:$b)]>; |