blob: 2485b100431e698bd51e8505a3f87b29f28459fa [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
16def memri : Operand<iPTR> {
17 let PrintMethod = "printMemRegImm";
18 let NumMIOperands = 2;
19 let MIOperandInfo = (ops i32imm, ptr_rc);
20}
21
Rafael Espindolae40a7e22006-07-10 01:41:35 +000022// Define ARM specific addressing mode.
Rafael Espindola185c5c22006-07-11 11:36:48 +000023//register plus/minus 12 bit offset
Rafael Espindolac3ed77e2006-08-17 17:09:40 +000024def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex]>;
Rafael Espindola185c5c22006-07-11 11:36:48 +000025//register plus scaled register
26//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027
28//===----------------------------------------------------------------------===//
29// Instructions
30//===----------------------------------------------------------------------===//
31
32class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
33 let Namespace = "ARM";
34
35 dag OperandList = ops;
36 let AsmString = asmstr;
37 let Pattern = pattern;
38}
39
Rafael Espindolae08b9852006-08-24 13:45:55 +000040def brtarget : Operand<OtherVT>;
41
Rafael Espindolafe03fe92006-08-24 16:13:15 +000042// Operand for printing out a condition code.
43let PrintMethod = "printCCOperand" in
44 def CCOp : Operand<i32>;
45
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000046def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +000047def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
48 [SDNPHasChain, SDNPOutFlag]>;
49def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
50 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000051
Rafael Espindola75269be2006-07-16 01:02:57 +000052def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000055def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
56 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +000057def armselect : SDNode<"ARMISD::SELECT", SDTIntBinOp, [SDNPInFlag, SDNPOutFlag]>;
58
Rafael Espindolafe03fe92006-08-24 16:13:15 +000059def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +000060def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
61
Rafael Espindolad0dee772006-08-21 22:00:32 +000062def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
63def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +000064
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000065def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
66 "!ADJCALLSTACKUP $amt",
67 [(callseq_end imm:$amt)]>;
68
69def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
70 "!ADJCALLSTACKDOWN $amt",
71 [(callseq_start imm:$amt)]>;
72
Rafael Espindolabf3a17c2006-07-18 17:00:30 +000073let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000074 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +000075}
Rafael Espindolab15597b2006-05-18 21:45:49 +000076
Rafael Espindolabf8e7512006-08-16 14:43:33 +000077let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola8b7bd822006-08-01 18:53:10 +000078 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
79}
Rafael Espindola75269be2006-07-16 01:02:57 +000080
Rafael Espindola185c5c22006-07-11 11:36:48 +000081def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +000082 "ldr $dst, $addr",
Rafael Espindola185c5c22006-07-11 11:36:48 +000083 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000084
Rafael Espindola8c41f992006-08-08 20:35:03 +000085def str : InstARM<(ops IntRegs:$src, memri:$addr),
86 "str $src, $addr",
87 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000088
Rafael Espindolab15597b2006-05-18 21:45:49 +000089def movrr : InstARM<(ops IntRegs:$dst, IntRegs:$src),
90 "mov $dst, $src", []>;
91
92def movri : InstARM<(ops IntRegs:$dst, i32imm:$src),
93 "mov $dst, $src", [(set IntRegs:$dst, imm:$src)]>;
Rafael Espindolaa88966f2006-06-18 00:08:07 +000094
95def addri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b),
96 "add $dst, $a, $b",
97 [(set IntRegs:$dst, (add IntRegs:$a, imm:$b))]>;
Rafael Espindola976c93a2006-07-21 12:26:16 +000098
Rafael Espindolac3ed77e2006-08-17 17:09:40 +000099// "LEA" forms of add
100def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
101 "add $dst, ${addr:arith}",
102 [(set IntRegs:$dst, iaddr:$addr)]>;
103
104
Rafael Espindola976c93a2006-07-21 12:26:16 +0000105def subri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b),
106 "sub $dst, $a, $b",
107 [(set IntRegs:$dst, (sub IntRegs:$a, imm:$b))]>;
Rafael Espindola9d77f9f2006-08-21 13:58:59 +0000108
109def andrr : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
110 "and $dst, $a, $b",
111 [(set IntRegs:$dst, (and IntRegs:$a, IntRegs:$b))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000112
113let isTwoAddress = 1 in {
114 def moveq : InstARM<(ops IntRegs:$dst, IntRegs:$false, IntRegs:$true),
115 "moveq $dst, $true",
116 [(set IntRegs:$dst, (armselect IntRegs:$true, IntRegs:$false))]>;
117}
118
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000119def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
120 "b$cc $dst",
121 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000122
Rafael Espindolad0dee772006-08-21 22:00:32 +0000123def cmp : InstARM<(ops IntRegs:$a, IntRegs:$b),
124 "cmp $a, $b",
125 [(armcmp IntRegs:$a, IntRegs:$b)]>;