blob: ebabccadbe5575424b96e68c40827199a0f5005c [file] [log] [blame]
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001//===-- BUFInstructions.td - Buffer Instruction Defintions ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
11def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
12def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
13
Matt Arsenaultb81495d2017-09-20 05:01:53 +000014def MUBUFScratchOffen : ComplexPattern<i64, 4, "SelectMUBUFScratchOffen", [], [SDNPWantParent]>;
15def MUBUFScratchOffset : ComplexPattern<i64, 3, "SelectMUBUFScratchOffset", [], [SDNPWantParent], 20>;
Matt Arsenault0774ea22017-04-24 19:40:59 +000016
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000017def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
18def MUBUFOffsetNoGLC : ComplexPattern<i64, 3, "SelectMUBUFOffset">;
19def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
20def MUBUFIntrinsicOffset : ComplexPattern<i32, 2, "SelectMUBUFIntrinsicOffset">;
21def MUBUFIntrinsicVOffset : ComplexPattern<i32, 3, "SelectMUBUFIntrinsicVOffset">;
22
23class MubufLoad <SDPatternOperator op> : PatFrag <
24 (ops node:$ptr), (op node:$ptr), [{
25 auto const AS = cast<MemSDNode>(N)->getAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000026 return AS == AMDGPUASI.GLOBAL_ADDRESS ||
27 AS == AMDGPUASI.CONSTANT_ADDRESS;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000028}]>;
29
30def mubuf_load : MubufLoad <load>;
31def mubuf_az_extloadi8 : MubufLoad <az_extloadi8>;
32def mubuf_sextloadi8 : MubufLoad <sextloadi8>;
33def mubuf_az_extloadi16 : MubufLoad <az_extloadi16>;
34def mubuf_sextloadi16 : MubufLoad <sextloadi16>;
35def mubuf_load_atomic : MubufLoad <atomic_load>;
36
37def BUFAddrKind {
38 int Offset = 0;
39 int OffEn = 1;
40 int IdxEn = 2;
41 int BothEn = 3;
42 int Addr64 = 4;
43}
44
45class getAddrName<int addrKind> {
46 string ret =
47 !if(!eq(addrKind, BUFAddrKind.Offset), "offset",
48 !if(!eq(addrKind, BUFAddrKind.OffEn), "offen",
49 !if(!eq(addrKind, BUFAddrKind.IdxEn), "idxen",
50 !if(!eq(addrKind, BUFAddrKind.BothEn), "bothen",
51 !if(!eq(addrKind, BUFAddrKind.Addr64), "addr64",
52 "")))));
53}
54
55class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
56 bit IsAddr64 = is_addr64;
57 string OpName = NAME # suffix;
58}
59
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +000060class MUBUFLdsTable <bit is_lds, string suffix> {
61 bit IsLds = is_lds;
62 string OpName = NAME # suffix;
63}
64
David Stuttard70e8bc12017-06-22 16:29:22 +000065class MTBUFAddr64Table <bit is_addr64, string suffix = ""> {
66 bit IsAddr64 = is_addr64;
67 string OpName = NAME # suffix;
68}
69
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000070//===----------------------------------------------------------------------===//
71// MTBUF classes
72//===----------------------------------------------------------------------===//
73
74class MTBUF_Pseudo <string opName, dag outs, dag ins,
75 string asmOps, list<dag> pattern=[]> :
76 InstSI<outs, ins, "", pattern>,
77 SIMCInstr<opName, SIEncodingFamily.NONE> {
78
79 let isPseudo = 1;
80 let isCodeGenOnly = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +000081 let Size = 8;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000082 let UseNamedOperandTable = 1;
83
84 string Mnemonic = opName;
85 string AsmOperands = asmOps;
86
87 let VM_CNT = 1;
88 let EXP_CNT = 1;
89 let MTBUF = 1;
90 let Uses = [EXEC];
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000091 let hasSideEffects = 0;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000092 let SchedRW = [WriteVMEM];
David Stuttard70e8bc12017-06-22 16:29:22 +000093
94 let AsmMatchConverter = "cvtMtbuf";
95
96 bits<1> offen = 0;
97 bits<1> idxen = 0;
98 bits<1> addr64 = 0;
99 bits<1> has_vdata = 1;
100 bits<1> has_vaddr = 1;
101 bits<1> has_glc = 1;
102 bits<1> glc_value = 0; // the value for glc if no such operand
103 bits<4> dfmt_value = 1; // the value for dfmt if no such operand
104 bits<3> nfmt_value = 0; // the value for nfmt if no such operand
105 bits<1> has_srsrc = 1;
106 bits<1> has_soffset = 1;
107 bits<1> has_offset = 1;
108 bits<1> has_slc = 1;
109 bits<1> has_tfe = 1;
110 bits<1> has_dfmt = 1;
111 bits<1> has_nfmt = 1;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000112}
113
Valery Pykhtinfbf2d932016-09-23 21:21:21 +0000114class MTBUF_Real <MTBUF_Pseudo ps> :
David Stuttard70e8bc12017-06-22 16:29:22 +0000115 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []> {
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000116
117 let isPseudo = 0;
118 let isCodeGenOnly = 0;
119
120 // copy relevant pseudo op flags
121 let SubtargetPredicate = ps.SubtargetPredicate;
122 let AsmMatchConverter = ps.AsmMatchConverter;
123 let Constraints = ps.Constraints;
124 let DisableEncoding = ps.DisableEncoding;
125 let TSFlags = ps.TSFlags;
126
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000127 bits<12> offset;
David Stuttard70e8bc12017-06-22 16:29:22 +0000128 bits<1> glc;
129 bits<4> dfmt;
130 bits<3> nfmt;
131 bits<8> vaddr;
132 bits<8> vdata;
133 bits<7> srsrc;
134 bits<1> slc;
135 bits<1> tfe;
136 bits<8> soffset;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000137}
138
David Stuttard70e8bc12017-06-22 16:29:22 +0000139class getMTBUFInsDA<list<RegisterClass> vdataList,
140 list<RegisterClass> vaddrList=[]> {
141 RegisterClass vdataClass = !if(!empty(vdataList), ?, !head(vdataList));
142 RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList));
143 dag InsNoData = !if(!empty(vaddrList),
144 (ins SReg_128:$srsrc, SCSrc_b32:$soffset,
145 offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc, slc:$slc, tfe:$tfe),
146 (ins vaddrClass:$vaddr, SReg_128:$srsrc, SCSrc_b32:$soffset,
147 offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc, slc:$slc, tfe:$tfe)
148 );
149 dag InsData = !if(!empty(vaddrList),
150 (ins vdataClass:$vdata, SReg_128:$srsrc,
151 SCSrc_b32:$soffset, offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc,
152 slc:$slc, tfe:$tfe),
153 (ins vdataClass:$vdata, vaddrClass:$vaddr, SReg_128:$srsrc,
154 SCSrc_b32:$soffset, offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc,
155 slc:$slc, tfe:$tfe)
156 );
157 dag ret = !if(!empty(vdataList), InsNoData, InsData);
158}
159
160class getMTBUFIns<int addrKind, list<RegisterClass> vdataList=[]> {
161 dag ret =
162 !if(!eq(addrKind, BUFAddrKind.Offset), getMTBUFInsDA<vdataList>.ret,
163 !if(!eq(addrKind, BUFAddrKind.OffEn), getMTBUFInsDA<vdataList, [VGPR_32]>.ret,
164 !if(!eq(addrKind, BUFAddrKind.IdxEn), getMTBUFInsDA<vdataList, [VGPR_32]>.ret,
165 !if(!eq(addrKind, BUFAddrKind.BothEn), getMTBUFInsDA<vdataList, [VReg_64]>.ret,
166 !if(!eq(addrKind, BUFAddrKind.Addr64), getMTBUFInsDA<vdataList, [VReg_64]>.ret,
167 (ins))))));
168}
169
170class getMTBUFAsmOps<int addrKind> {
171 string Pfx =
172 !if(!eq(addrKind, BUFAddrKind.Offset), "off, $srsrc, $dfmt, $nfmt, $soffset",
173 !if(!eq(addrKind, BUFAddrKind.OffEn),
174 "$vaddr, $srsrc, $dfmt, $nfmt, $soffset offen",
175 !if(!eq(addrKind, BUFAddrKind.IdxEn),
176 "$vaddr, $srsrc, $dfmt, $nfmt, $soffset idxen",
177 !if(!eq(addrKind, BUFAddrKind.BothEn),
178 "$vaddr, $srsrc, $dfmt, $nfmt, $soffset idxen offen",
179 !if(!eq(addrKind, BUFAddrKind.Addr64),
180 "$vaddr, $srsrc, $dfmt, $nfmt, $soffset addr64",
181 "")))));
182 string ret = Pfx # "$offset";
183}
184
185class MTBUF_SetupAddr<int addrKind> {
186 bits<1> offen = !if(!eq(addrKind, BUFAddrKind.OffEn), 1,
187 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
188
189 bits<1> idxen = !if(!eq(addrKind, BUFAddrKind.IdxEn), 1,
190 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
191
192 bits<1> addr64 = !if(!eq(addrKind, BUFAddrKind.Addr64), 1, 0);
193
194 bits<1> has_vaddr = !if(!eq(addrKind, BUFAddrKind.Offset), 0, 1);
195}
196
197class MTBUF_Load_Pseudo <string opName,
198 int addrKind,
199 RegisterClass vdataClass,
200 list<dag> pattern=[],
201 // Workaround bug bz30254
202 int addrKindCopy = addrKind>
203 : MTBUF_Pseudo<opName,
204 (outs vdataClass:$vdata),
205 getMTBUFIns<addrKindCopy>.ret,
206 " $vdata, " # getMTBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe",
207 pattern>,
208 MTBUF_SetupAddr<addrKindCopy> {
209 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000210 let mayLoad = 1;
211 let mayStore = 0;
212}
213
David Stuttard70e8bc12017-06-22 16:29:22 +0000214multiclass MTBUF_Pseudo_Loads<string opName, RegisterClass vdataClass,
215 ValueType load_vt = i32,
216 SDPatternOperator ld = null_frag> {
217
218 def _OFFSET : MTBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
219 [(set load_vt:$vdata,
220 (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset, i16:$offset, i8:$dfmt,
221 i8:$nfmt, i1:$glc, i1:$slc, i1:$tfe)))]>,
222 MTBUFAddr64Table<0>;
223
224 def _ADDR64 : MTBUF_Load_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
225 [(set load_vt:$vdata,
226 (ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset,
227 i8:$dfmt, i8:$nfmt, i1:$glc, i1:$slc, i1:$tfe)))]>,
228 MTBUFAddr64Table<1>;
229
230 def _OFFEN : MTBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
231 def _IDXEN : MTBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
232 def _BOTHEN : MTBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
233
234 let DisableWQM = 1 in {
235 def _OFFSET_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass>;
236 def _OFFEN_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
237 def _IDXEN_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
238 def _BOTHEN_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
239 }
240}
241
242class MTBUF_Store_Pseudo <string opName,
243 int addrKind,
244 RegisterClass vdataClass,
245 list<dag> pattern=[],
246 // Workaround bug bz30254
247 int addrKindCopy = addrKind,
248 RegisterClass vdataClassCopy = vdataClass>
249 : MTBUF_Pseudo<opName,
250 (outs),
251 getMTBUFIns<addrKindCopy, [vdataClassCopy]>.ret,
252 " $vdata, " # getMTBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe",
253 pattern>,
254 MTBUF_SetupAddr<addrKindCopy> {
255 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000256 let mayLoad = 0;
257 let mayStore = 1;
258}
259
David Stuttard70e8bc12017-06-22 16:29:22 +0000260multiclass MTBUF_Pseudo_Stores<string opName, RegisterClass vdataClass,
261 ValueType store_vt = i32,
262 SDPatternOperator st = null_frag> {
263
264 def _OFFSET : MTBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
265 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
266 i16:$offset, i8:$dfmt, i8:$nfmt, i1:$glc,
267 i1:$slc, i1:$tfe))]>,
268 MTBUFAddr64Table<0>;
269
270 def _ADDR64 : MTBUF_Store_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
271 [(st store_vt:$vdata, (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
272 i16:$offset, i8:$dfmt, i8:$nfmt, i1:$glc,
273 i1:$slc, i1:$tfe))]>,
274 MTBUFAddr64Table<1>;
275
276 def _OFFEN : MTBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
277 def _IDXEN : MTBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
278 def _BOTHEN : MTBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
279
280 let DisableWQM = 1 in {
281 def _OFFSET_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass>;
282 def _OFFEN_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
283 def _IDXEN_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
284 def _BOTHEN_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
285 }
286}
287
288
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000289//===----------------------------------------------------------------------===//
290// MUBUF classes
291//===----------------------------------------------------------------------===//
292
293class MUBUF_Pseudo <string opName, dag outs, dag ins,
294 string asmOps, list<dag> pattern=[]> :
295 InstSI<outs, ins, "", pattern>,
296 SIMCInstr<opName, SIEncodingFamily.NONE> {
297
298 let isPseudo = 1;
299 let isCodeGenOnly = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000300 let Size = 8;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000301 let UseNamedOperandTable = 1;
302
303 string Mnemonic = opName;
304 string AsmOperands = asmOps;
305
306 let VM_CNT = 1;
307 let EXP_CNT = 1;
308 let MUBUF = 1;
309 let Uses = [EXEC];
310 let hasSideEffects = 0;
311 let SchedRW = [WriteVMEM];
312
313 let AsmMatchConverter = "cvtMubuf";
314
315 bits<1> offen = 0;
316 bits<1> idxen = 0;
317 bits<1> addr64 = 0;
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000318 bits<1> lds = 0;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000319 bits<1> has_vdata = 1;
320 bits<1> has_vaddr = 1;
321 bits<1> has_glc = 1;
322 bits<1> glc_value = 0; // the value for glc if no such operand
323 bits<1> has_srsrc = 1;
324 bits<1> has_soffset = 1;
325 bits<1> has_offset = 1;
326 bits<1> has_slc = 1;
327 bits<1> has_tfe = 1;
328}
329
330class MUBUF_Real <bits<7> op, MUBUF_Pseudo ps> :
331 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []> {
332
333 let isPseudo = 0;
334 let isCodeGenOnly = 0;
335
336 // copy relevant pseudo op flags
337 let SubtargetPredicate = ps.SubtargetPredicate;
338 let AsmMatchConverter = ps.AsmMatchConverter;
339 let Constraints = ps.Constraints;
340 let DisableEncoding = ps.DisableEncoding;
341 let TSFlags = ps.TSFlags;
342
343 bits<12> offset;
344 bits<1> glc;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000345 bits<8> vaddr;
346 bits<8> vdata;
347 bits<7> srsrc;
348 bits<1> slc;
349 bits<1> tfe;
350 bits<8> soffset;
351}
352
353
354// For cache invalidation instructions.
355class MUBUF_Invalidate <string opName, SDPatternOperator node> :
356 MUBUF_Pseudo<opName, (outs), (ins), "", [(node)]> {
357
358 let AsmMatchConverter = "";
359
360 let hasSideEffects = 1;
361 let mayStore = 1;
362
363 // Set everything to 0.
364 let offen = 0;
365 let idxen = 0;
366 let addr64 = 0;
367 let has_vdata = 0;
368 let has_vaddr = 0;
369 let has_glc = 0;
370 let glc_value = 0;
371 let has_srsrc = 0;
372 let has_soffset = 0;
373 let has_offset = 0;
374 let has_slc = 0;
375 let has_tfe = 0;
376}
377
378class getMUBUFInsDA<list<RegisterClass> vdataList,
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000379 list<RegisterClass> vaddrList=[],
380 bit isLds = 0> {
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000381 RegisterClass vdataClass = !if(!empty(vdataList), ?, !head(vdataList));
382 RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList));
383 dag InsNoData = !if(!empty(vaddrList),
384 (ins SReg_128:$srsrc, SCSrc_b32:$soffset,
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000385 offset:$offset, GLC:$glc, slc:$slc),
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000386 (ins vaddrClass:$vaddr, SReg_128:$srsrc, SCSrc_b32:$soffset,
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000387 offset:$offset, GLC:$glc, slc:$slc)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000388 );
389 dag InsData = !if(!empty(vaddrList),
390 (ins vdataClass:$vdata, SReg_128:$srsrc,
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000391 SCSrc_b32:$soffset, offset:$offset, GLC:$glc, slc:$slc),
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000392 (ins vdataClass:$vdata, vaddrClass:$vaddr, SReg_128:$srsrc,
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000393 SCSrc_b32:$soffset, offset:$offset, GLC:$glc, slc:$slc)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000394 );
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000395 dag ret = !con(
396 !if(!empty(vdataList), InsNoData, InsData),
397 !if(isLds, (ins), (ins tfe:$tfe))
398 );
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000399}
400
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000401class getMUBUFIns<int addrKind, list<RegisterClass> vdataList=[], bit isLds = 0> {
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000402 dag ret =
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000403 !if(!eq(addrKind, BUFAddrKind.Offset), getMUBUFInsDA<vdataList, [], isLds>.ret,
404 !if(!eq(addrKind, BUFAddrKind.OffEn), getMUBUFInsDA<vdataList, [VGPR_32], isLds>.ret,
405 !if(!eq(addrKind, BUFAddrKind.IdxEn), getMUBUFInsDA<vdataList, [VGPR_32], isLds>.ret,
406 !if(!eq(addrKind, BUFAddrKind.BothEn), getMUBUFInsDA<vdataList, [VReg_64], isLds>.ret,
407 !if(!eq(addrKind, BUFAddrKind.Addr64), getMUBUFInsDA<vdataList, [VReg_64], isLds>.ret,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000408 (ins))))));
409}
410
411class getMUBUFAsmOps<int addrKind> {
412 string Pfx =
413 !if(!eq(addrKind, BUFAddrKind.Offset), "off, $srsrc, $soffset",
414 !if(!eq(addrKind, BUFAddrKind.OffEn), "$vaddr, $srsrc, $soffset offen",
415 !if(!eq(addrKind, BUFAddrKind.IdxEn), "$vaddr, $srsrc, $soffset idxen",
416 !if(!eq(addrKind, BUFAddrKind.BothEn), "$vaddr, $srsrc, $soffset idxen offen",
417 !if(!eq(addrKind, BUFAddrKind.Addr64), "$vaddr, $srsrc, $soffset addr64",
418 "")))));
419 string ret = Pfx # "$offset";
420}
421
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000422class MUBUF_SetupAddr<int addrKind> {
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000423 bits<1> offen = !if(!eq(addrKind, BUFAddrKind.OffEn), 1,
424 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
425
426 bits<1> idxen = !if(!eq(addrKind, BUFAddrKind.IdxEn), 1,
427 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
428
429 bits<1> addr64 = !if(!eq(addrKind, BUFAddrKind.Addr64), 1, 0);
430
431 bits<1> has_vaddr = !if(!eq(addrKind, BUFAddrKind.Offset), 0, 1);
432}
433
434class MUBUF_Load_Pseudo <string opName,
435 int addrKind,
436 RegisterClass vdataClass,
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000437 bit HasTiedDest = 0,
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000438 bit isLds = 0,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000439 list<dag> pattern=[],
440 // Workaround bug bz30254
441 int addrKindCopy = addrKind>
442 : MUBUF_Pseudo<opName,
443 (outs vdataClass:$vdata),
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000444 !con(getMUBUFIns<addrKindCopy, [], isLds>.ret,
445 !if(HasTiedDest, (ins vdataClass:$vdata_in), (ins))),
446 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc" #
447 !if(isLds, " lds", "$tfe"),
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000448 pattern>,
449 MUBUF_SetupAddr<addrKindCopy> {
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000450 let PseudoInstr = opName # !if(isLds, "_lds", "") #
451 "_" # getAddrName<addrKindCopy>.ret;
452
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000453 let Constraints = !if(HasTiedDest, "$vdata = $vdata_in", "");
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000454 let mayLoad = 1;
455 let mayStore = 0;
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000456 let maybeAtomic = 1;
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000457 let Uses = !if(isLds, [EXEC, M0], [EXEC]);
458 let has_tfe = !if(isLds, 0, 1);
459 let lds = isLds;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000460}
461
462// FIXME: tfe can't be an operand because it requires a separate
463// opcode because it needs an N+1 register class dest register.
464multiclass MUBUF_Pseudo_Loads<string opName, RegisterClass vdataClass,
465 ValueType load_vt = i32,
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000466 SDPatternOperator ld = null_frag,
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000467 bit TiedDest = 0,
468 bit isLds = 0> {
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000469
470 def _OFFSET : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000471 TiedDest, isLds,
472 !if(isLds,
473 [],
474 [(set load_vt:$vdata,
475 (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))])>,
476 MUBUFAddr64Table<0, !if(isLds, "_LDS", "")>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000477
478 def _ADDR64 : MUBUF_Load_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000479 TiedDest, isLds,
480 !if(isLds,
481 [],
482 [(set load_vt:$vdata,
483 (ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))])>,
484 MUBUFAddr64Table<1, !if(isLds, "_LDS", "")>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000485
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000486 def _OFFEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass, TiedDest, isLds>;
487 def _IDXEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass, TiedDest, isLds>;
488 def _BOTHEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass, TiedDest, isLds>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000489
490 let DisableWQM = 1 in {
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000491 def _OFFSET_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass, TiedDest, isLds>;
492 def _OFFEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass, TiedDest, isLds>;
493 def _IDXEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass, TiedDest, isLds>;
494 def _BOTHEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass, TiedDest, isLds>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000495 }
496}
497
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000498multiclass MUBUF_Pseudo_Loads_Lds<string opName, RegisterClass vdataClass,
499 ValueType load_vt = i32,
500 SDPatternOperator ld_nolds = null_frag,
501 SDPatternOperator ld_lds = null_frag> {
502 defm NAME : MUBUF_Pseudo_Loads<opName, vdataClass, load_vt, ld_nolds>;
503 defm _LDS : MUBUF_Pseudo_Loads<opName, vdataClass, load_vt, ld_lds, 0, 1>;
504}
505
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000506class MUBUF_Store_Pseudo <string opName,
507 int addrKind,
508 RegisterClass vdataClass,
509 list<dag> pattern=[],
510 // Workaround bug bz30254
511 int addrKindCopy = addrKind,
512 RegisterClass vdataClassCopy = vdataClass>
513 : MUBUF_Pseudo<opName,
514 (outs),
515 getMUBUFIns<addrKindCopy, [vdataClassCopy]>.ret,
516 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe",
517 pattern>,
518 MUBUF_SetupAddr<addrKindCopy> {
519 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
520 let mayLoad = 0;
521 let mayStore = 1;
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000522 let maybeAtomic = 1;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000523}
524
525multiclass MUBUF_Pseudo_Stores<string opName, RegisterClass vdataClass,
526 ValueType store_vt = i32,
527 SDPatternOperator st = null_frag> {
528
529 def _OFFSET : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
530 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
531 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>,
532 MUBUFAddr64Table<0>;
533
534 def _ADDR64 : MUBUF_Store_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
535 [(st store_vt:$vdata, (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
536 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>,
537 MUBUFAddr64Table<1>;
538
539 def _OFFEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
540 def _IDXEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
541 def _BOTHEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
542
543 let DisableWQM = 1 in {
544 def _OFFSET_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass>;
545 def _OFFEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
546 def _IDXEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
547 def _BOTHEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
548 }
549}
550
551
552class getMUBUFAtomicInsDA<RegisterClass vdataClass, bit vdata_in,
553 list<RegisterClass> vaddrList=[]> {
554 RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList));
555 dag ret = !if(vdata_in,
556 !if(!empty(vaddrList),
557 (ins vdataClass:$vdata_in,
558 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc),
559 (ins vdataClass:$vdata_in, vaddrClass:$vaddr,
560 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc)
561 ),
562 !if(!empty(vaddrList),
563 (ins vdataClass:$vdata,
564 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc),
565 (ins vdataClass:$vdata, vaddrClass:$vaddr,
566 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc)
567 ));
568}
569
570class getMUBUFAtomicIns<int addrKind,
571 RegisterClass vdataClass,
572 bit vdata_in,
573 // Workaround bug bz30254
574 RegisterClass vdataClassCopy=vdataClass> {
575 dag ret =
576 !if(!eq(addrKind, BUFAddrKind.Offset),
577 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in>.ret,
578 !if(!eq(addrKind, BUFAddrKind.OffEn),
579 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret,
580 !if(!eq(addrKind, BUFAddrKind.IdxEn),
581 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret,
582 !if(!eq(addrKind, BUFAddrKind.BothEn),
583 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret,
584 !if(!eq(addrKind, BUFAddrKind.Addr64),
585 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret,
586 (ins))))));
587}
588
589class MUBUF_Atomic_Pseudo<string opName,
590 int addrKind,
591 dag outs,
592 dag ins,
593 string asmOps,
594 list<dag> pattern=[],
595 // Workaround bug bz30254
596 int addrKindCopy = addrKind>
597 : MUBUF_Pseudo<opName, outs, ins, asmOps, pattern>,
598 MUBUF_SetupAddr<addrKindCopy> {
599 let mayStore = 1;
600 let mayLoad = 1;
601 let hasPostISelHook = 1;
602 let hasSideEffects = 1;
603 let DisableWQM = 1;
604 let has_glc = 0;
605 let has_tfe = 0;
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000606 let maybeAtomic = 1;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000607}
608
609class MUBUF_AtomicNoRet_Pseudo<string opName, int addrKind,
610 RegisterClass vdataClass,
611 list<dag> pattern=[],
612 // Workaround bug bz30254
613 int addrKindCopy = addrKind,
614 RegisterClass vdataClassCopy = vdataClass>
615 : MUBUF_Atomic_Pseudo<opName, addrKindCopy,
616 (outs),
617 getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 0>.ret,
618 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$slc",
619 pattern>,
620 AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 0> {
621 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
622 let glc_value = 0;
623 let AsmMatchConverter = "cvtMubufAtomic";
624}
625
626class MUBUF_AtomicRet_Pseudo<string opName, int addrKind,
627 RegisterClass vdataClass,
628 list<dag> pattern=[],
629 // Workaround bug bz30254
630 int addrKindCopy = addrKind,
631 RegisterClass vdataClassCopy = vdataClass>
632 : MUBUF_Atomic_Pseudo<opName, addrKindCopy,
633 (outs vdataClassCopy:$vdata),
634 getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 1>.ret,
635 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # " glc$slc",
636 pattern>,
637 AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 1> {
638 let PseudoInstr = opName # "_rtn_" # getAddrName<addrKindCopy>.ret;
639 let glc_value = 1;
640 let Constraints = "$vdata = $vdata_in";
641 let DisableEncoding = "$vdata_in";
642 let AsmMatchConverter = "cvtMubufAtomicReturn";
643}
644
645multiclass MUBUF_Pseudo_Atomics <string opName,
646 RegisterClass vdataClass,
647 ValueType vdataType,
648 SDPatternOperator atomic> {
649
650 def _OFFSET : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass>,
651 MUBUFAddr64Table <0>;
652 def _ADDR64 : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass>,
653 MUBUFAddr64Table <1>;
654 def _OFFEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
655 def _IDXEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
656 def _BOTHEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
657
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000658 def _OFFSET_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000659 [(set vdataType:$vdata,
660 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$slc),
661 vdataType:$vdata_in))]>,
662 MUBUFAddr64Table <0, "_RTN">;
663
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000664 def _ADDR64_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000665 [(set vdataType:$vdata,
666 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$slc),
667 vdataType:$vdata_in))]>,
668 MUBUFAddr64Table <1, "_RTN">;
669
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000670 def _OFFEN_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
671 def _IDXEN_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
672 def _BOTHEN_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000673}
674
675
676//===----------------------------------------------------------------------===//
677// MUBUF Instructions
678//===----------------------------------------------------------------------===//
679
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000680defm BUFFER_LOAD_FORMAT_X : MUBUF_Pseudo_Loads_Lds <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000681 "buffer_load_format_x", VGPR_32
682>;
683defm BUFFER_LOAD_FORMAT_XY : MUBUF_Pseudo_Loads <
684 "buffer_load_format_xy", VReg_64
685>;
686defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Pseudo_Loads <
687 "buffer_load_format_xyz", VReg_96
688>;
689defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Pseudo_Loads <
690 "buffer_load_format_xyzw", VReg_128
691>;
692defm BUFFER_STORE_FORMAT_X : MUBUF_Pseudo_Stores <
693 "buffer_store_format_x", VGPR_32
694>;
695defm BUFFER_STORE_FORMAT_XY : MUBUF_Pseudo_Stores <
696 "buffer_store_format_xy", VReg_64
697>;
698defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Pseudo_Stores <
699 "buffer_store_format_xyz", VReg_96
700>;
701defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Pseudo_Stores <
702 "buffer_store_format_xyzw", VReg_128
703>;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000704
Changpeng Fang29fcf882018-02-01 18:41:33 +0000705let SubtargetPredicate = HasUnpackedD16VMem, D16 = 1 in {
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000706 defm BUFFER_LOAD_FORMAT_D16_X_gfx80 : MUBUF_Pseudo_Loads <
707 "buffer_load_format_d16_x", VGPR_32
708 >;
709 defm BUFFER_LOAD_FORMAT_D16_XY_gfx80 : MUBUF_Pseudo_Loads <
710 "buffer_load_format_d16_xy", VReg_64
711 >;
712 defm BUFFER_LOAD_FORMAT_D16_XYZ_gfx80 : MUBUF_Pseudo_Loads <
713 "buffer_load_format_d16_xyz", VReg_96
714 >;
715 defm BUFFER_LOAD_FORMAT_D16_XYZW_gfx80 : MUBUF_Pseudo_Loads <
716 "buffer_load_format_d16_xyzw", VReg_128
717 >;
718 defm BUFFER_STORE_FORMAT_D16_X_gfx80 : MUBUF_Pseudo_Stores <
719 "buffer_store_format_d16_x", VGPR_32
720 >;
721 defm BUFFER_STORE_FORMAT_D16_XY_gfx80 : MUBUF_Pseudo_Stores <
722 "buffer_store_format_d16_xy", VReg_64
723 >;
724 defm BUFFER_STORE_FORMAT_D16_XYZ_gfx80 : MUBUF_Pseudo_Stores <
725 "buffer_store_format_d16_xyz", VReg_96
726 >;
727 defm BUFFER_STORE_FORMAT_D16_XYZW_gfx80 : MUBUF_Pseudo_Stores <
728 "buffer_store_format_d16_xyzw", VReg_128
729 >;
730} // End HasUnpackedD16VMem.
731
Changpeng Fang29fcf882018-02-01 18:41:33 +0000732let SubtargetPredicate = HasPackedD16VMem, D16 = 1 in {
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000733 defm BUFFER_LOAD_FORMAT_D16_X : MUBUF_Pseudo_Loads <
734 "buffer_load_format_d16_x", VGPR_32
735 >;
736 defm BUFFER_LOAD_FORMAT_D16_XY : MUBUF_Pseudo_Loads <
737 "buffer_load_format_d16_xy", VGPR_32
738 >;
739 defm BUFFER_LOAD_FORMAT_D16_XYZ : MUBUF_Pseudo_Loads <
740 "buffer_load_format_d16_xyz", VReg_64
741 >;
742 defm BUFFER_LOAD_FORMAT_D16_XYZW : MUBUF_Pseudo_Loads <
743 "buffer_load_format_d16_xyzw", VReg_64
744 >;
745 defm BUFFER_STORE_FORMAT_D16_X : MUBUF_Pseudo_Stores <
746 "buffer_store_format_d16_x", VGPR_32
747 >;
748 defm BUFFER_STORE_FORMAT_D16_XY : MUBUF_Pseudo_Stores <
749 "buffer_store_format_d16_xy", VGPR_32
750 >;
751 defm BUFFER_STORE_FORMAT_D16_XYZ : MUBUF_Pseudo_Stores <
752 "buffer_store_format_d16_xyz", VReg_64
753 >;
754 defm BUFFER_STORE_FORMAT_D16_XYZW : MUBUF_Pseudo_Stores <
755 "buffer_store_format_d16_xyzw", VReg_64
756 >;
757} // End HasPackedD16VMem.
758
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000759defm BUFFER_LOAD_UBYTE : MUBUF_Pseudo_Loads_Lds <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000760 "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8
761>;
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000762defm BUFFER_LOAD_SBYTE : MUBUF_Pseudo_Loads_Lds <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000763 "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8
764>;
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000765defm BUFFER_LOAD_USHORT : MUBUF_Pseudo_Loads_Lds <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000766 "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16
767>;
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000768defm BUFFER_LOAD_SSHORT : MUBUF_Pseudo_Loads_Lds <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000769 "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16
770>;
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +0000771defm BUFFER_LOAD_DWORD : MUBUF_Pseudo_Loads_Lds <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000772 "buffer_load_dword", VGPR_32, i32, mubuf_load
773>;
774defm BUFFER_LOAD_DWORDX2 : MUBUF_Pseudo_Loads <
775 "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
776>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +0000777defm BUFFER_LOAD_DWORDX3 : MUBUF_Pseudo_Loads <
778 "buffer_load_dwordx3", VReg_96, untyped, mubuf_load
779>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000780defm BUFFER_LOAD_DWORDX4 : MUBUF_Pseudo_Loads <
781 "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
782>;
783defm BUFFER_STORE_BYTE : MUBUF_Pseudo_Stores <
784 "buffer_store_byte", VGPR_32, i32, truncstorei8_global
785>;
786defm BUFFER_STORE_SHORT : MUBUF_Pseudo_Stores <
787 "buffer_store_short", VGPR_32, i32, truncstorei16_global
788>;
789defm BUFFER_STORE_DWORD : MUBUF_Pseudo_Stores <
Matt Arsenaultbc683832017-09-20 03:43:35 +0000790 "buffer_store_dword", VGPR_32, i32, store_global
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000791>;
792defm BUFFER_STORE_DWORDX2 : MUBUF_Pseudo_Stores <
Matt Arsenaultbc683832017-09-20 03:43:35 +0000793 "buffer_store_dwordx2", VReg_64, v2i32, store_global
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000794>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +0000795defm BUFFER_STORE_DWORDX3 : MUBUF_Pseudo_Stores <
Matt Arsenaultbc683832017-09-20 03:43:35 +0000796 "buffer_store_dwordx3", VReg_96, untyped, store_global
Artem Tamazov73f1ab22016-10-07 15:53:16 +0000797>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000798defm BUFFER_STORE_DWORDX4 : MUBUF_Pseudo_Stores <
Matt Arsenaultbc683832017-09-20 03:43:35 +0000799 "buffer_store_dwordx4", VReg_128, v4i32, store_global
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000800>;
801defm BUFFER_ATOMIC_SWAP : MUBUF_Pseudo_Atomics <
802 "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
803>;
804defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Pseudo_Atomics <
805 "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag
806>;
807defm BUFFER_ATOMIC_ADD : MUBUF_Pseudo_Atomics <
808 "buffer_atomic_add", VGPR_32, i32, atomic_add_global
809>;
810defm BUFFER_ATOMIC_SUB : MUBUF_Pseudo_Atomics <
811 "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
812>;
813defm BUFFER_ATOMIC_SMIN : MUBUF_Pseudo_Atomics <
814 "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
815>;
816defm BUFFER_ATOMIC_UMIN : MUBUF_Pseudo_Atomics <
817 "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
818>;
819defm BUFFER_ATOMIC_SMAX : MUBUF_Pseudo_Atomics <
820 "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
821>;
822defm BUFFER_ATOMIC_UMAX : MUBUF_Pseudo_Atomics <
823 "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
824>;
825defm BUFFER_ATOMIC_AND : MUBUF_Pseudo_Atomics <
826 "buffer_atomic_and", VGPR_32, i32, atomic_and_global
827>;
828defm BUFFER_ATOMIC_OR : MUBUF_Pseudo_Atomics <
829 "buffer_atomic_or", VGPR_32, i32, atomic_or_global
830>;
831defm BUFFER_ATOMIC_XOR : MUBUF_Pseudo_Atomics <
832 "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
833>;
834defm BUFFER_ATOMIC_INC : MUBUF_Pseudo_Atomics <
835 "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global
836>;
837defm BUFFER_ATOMIC_DEC : MUBUF_Pseudo_Atomics <
838 "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global
839>;
840defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Pseudo_Atomics <
841 "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global
842>;
843defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Pseudo_Atomics <
844 "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag
845>;
846defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Pseudo_Atomics <
847 "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global
848>;
849defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Pseudo_Atomics <
850 "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global
851>;
852defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Pseudo_Atomics <
853 "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global
854>;
855defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Pseudo_Atomics <
856 "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global
857>;
858defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Pseudo_Atomics <
859 "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global
860>;
861defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Pseudo_Atomics <
862 "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global
863>;
864defm BUFFER_ATOMIC_AND_X2 : MUBUF_Pseudo_Atomics <
865 "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global
866>;
867defm BUFFER_ATOMIC_OR_X2 : MUBUF_Pseudo_Atomics <
868 "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global
869>;
870defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Pseudo_Atomics <
871 "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global
872>;
873defm BUFFER_ATOMIC_INC_X2 : MUBUF_Pseudo_Atomics <
874 "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global
875>;
876defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Pseudo_Atomics <
877 "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global
878>;
879
880let SubtargetPredicate = isSI in { // isn't on CI & VI
881/*
882defm BUFFER_ATOMIC_RSUB : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub">;
883defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap">;
884defm BUFFER_ATOMIC_FMIN : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin">;
885defm BUFFER_ATOMIC_FMAX : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax">;
886defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub_x2">;
887defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap_x2">;
888defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin_x2">;
889defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax_x2">;
890*/
891
892def BUFFER_WBINVL1_SC : MUBUF_Invalidate <"buffer_wbinvl1_sc",
893 int_amdgcn_buffer_wbinvl1_sc>;
894}
895
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000896let SubtargetPredicate = HasD16LoadStore in {
897
898defm BUFFER_LOAD_UBYTE_D16 : MUBUF_Pseudo_Loads <
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000899 "buffer_load_ubyte_d16", VGPR_32, i32, null_frag, 1
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000900>;
901
902defm BUFFER_LOAD_UBYTE_D16_HI : MUBUF_Pseudo_Loads <
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000903 "buffer_load_ubyte_d16_hi", VGPR_32, i32, null_frag, 1
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000904>;
905
906defm BUFFER_LOAD_SBYTE_D16 : MUBUF_Pseudo_Loads <
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000907 "buffer_load_sbyte_d16", VGPR_32, i32, null_frag, 1
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000908>;
909
910defm BUFFER_LOAD_SBYTE_D16_HI : MUBUF_Pseudo_Loads <
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000911 "buffer_load_sbyte_d16_hi", VGPR_32, i32, null_frag, 1
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000912>;
913
914defm BUFFER_LOAD_SHORT_D16 : MUBUF_Pseudo_Loads <
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000915 "buffer_load_short_d16", VGPR_32, i32, null_frag, 1
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000916>;
917
918defm BUFFER_LOAD_SHORT_D16_HI : MUBUF_Pseudo_Loads <
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000919 "buffer_load_short_d16_hi", VGPR_32, i32, null_frag, 1
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000920>;
921
922defm BUFFER_STORE_BYTE_D16_HI : MUBUF_Pseudo_Stores <
923 "buffer_store_byte_d16_hi", VGPR_32, i32
924>;
925
926defm BUFFER_STORE_SHORT_D16_HI : MUBUF_Pseudo_Stores <
927 "buffer_store_short_d16_hi", VGPR_32, i32
928>;
929
930} // End HasD16LoadStore
931
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000932def BUFFER_WBINVL1 : MUBUF_Invalidate <"buffer_wbinvl1",
933 int_amdgcn_buffer_wbinvl1>;
934
935//===----------------------------------------------------------------------===//
936// MTBUF Instructions
937//===----------------------------------------------------------------------===//
938
David Stuttard70e8bc12017-06-22 16:29:22 +0000939defm TBUFFER_LOAD_FORMAT_X : MTBUF_Pseudo_Loads <"tbuffer_load_format_x", VGPR_32>;
940defm TBUFFER_LOAD_FORMAT_XY : MTBUF_Pseudo_Loads <"tbuffer_load_format_xy", VReg_64>;
941defm TBUFFER_LOAD_FORMAT_XYZ : MTBUF_Pseudo_Loads <"tbuffer_load_format_xyz", VReg_128>;
942defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Pseudo_Loads <"tbuffer_load_format_xyzw", VReg_128>;
943defm TBUFFER_STORE_FORMAT_X : MTBUF_Pseudo_Stores <"tbuffer_store_format_x", VGPR_32>;
944defm TBUFFER_STORE_FORMAT_XY : MTBUF_Pseudo_Stores <"tbuffer_store_format_xy", VReg_64>;
945defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Pseudo_Stores <"tbuffer_store_format_xyz", VReg_128>;
946defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Pseudo_Stores <"tbuffer_store_format_xyzw", VReg_128>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000947
Changpeng Fang29fcf882018-02-01 18:41:33 +0000948let SubtargetPredicate = HasUnpackedD16VMem, D16 = 1 in {
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000949 defm TBUFFER_LOAD_FORMAT_D16_X_gfx80 : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_x", VGPR_32>;
950 defm TBUFFER_LOAD_FORMAT_D16_XY_gfx80 : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xy", VReg_64>;
951 defm TBUFFER_LOAD_FORMAT_D16_XYZ_gfx80 : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xyz", VReg_96>;
952 defm TBUFFER_LOAD_FORMAT_D16_XYZW_gfx80 : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xyzw", VReg_128>;
953 defm TBUFFER_STORE_FORMAT_D16_X_gfx80 : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_x", VGPR_32>;
954 defm TBUFFER_STORE_FORMAT_D16_XY_gfx80 : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xy", VReg_64>;
955 defm TBUFFER_STORE_FORMAT_D16_XYZ_gfx80 : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xyz", VReg_96>;
956 defm TBUFFER_STORE_FORMAT_D16_XYZW_gfx80 : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xyzw", VReg_128>;
957} // End HasUnpackedD16VMem.
958
Changpeng Fang29fcf882018-02-01 18:41:33 +0000959let SubtargetPredicate = HasPackedD16VMem, D16 = 1 in {
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000960 defm TBUFFER_LOAD_FORMAT_D16_X : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_x", VGPR_32>;
961 defm TBUFFER_LOAD_FORMAT_D16_XY : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xy", VGPR_32>;
962 defm TBUFFER_LOAD_FORMAT_D16_XYZ : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xyz", VReg_64>;
963 defm TBUFFER_LOAD_FORMAT_D16_XYZW : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xyzw", VReg_64>;
964 defm TBUFFER_STORE_FORMAT_D16_X : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_x", VGPR_32>;
965 defm TBUFFER_STORE_FORMAT_D16_XY : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xy", VGPR_32>;
966 defm TBUFFER_STORE_FORMAT_D16_XYZ : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xyz", VReg_64>;
967 defm TBUFFER_STORE_FORMAT_D16_XYZW : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xyzw", VReg_64>;
968} // End HasPackedD16VMem.
969
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000970let SubtargetPredicate = isCIVI in {
971
972//===----------------------------------------------------------------------===//
973// Instruction definitions for CI and newer.
974//===----------------------------------------------------------------------===//
975// Remaining instructions:
976// BUFFER_LOAD_DWORDX3
977// BUFFER_STORE_DWORDX3
978
979def BUFFER_WBINVL1_VOL : MUBUF_Invalidate <"buffer_wbinvl1_vol",
980 int_amdgcn_buffer_wbinvl1_vol>;
981
982} // End let SubtargetPredicate = isCIVI
983
984//===----------------------------------------------------------------------===//
985// MUBUF Patterns
986//===----------------------------------------------------------------------===//
987
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000988//===----------------------------------------------------------------------===//
989// buffer_load/store_format patterns
990//===----------------------------------------------------------------------===//
991
992multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
993 string opcode> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000994 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000995 (vt (name v4i32:$rsrc, 0,
996 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
997 imm:$glc, imm:$slc)),
998 (!cast<MUBUF_Pseudo>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
999 (as_i1imm $glc), (as_i1imm $slc), 0)
1000 >;
1001
Matt Arsenault90c75932017-10-03 00:06:41 +00001002 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001003 (vt (name v4i32:$rsrc, i32:$vindex,
1004 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
1005 imm:$glc, imm:$slc)),
1006 (!cast<MUBUF_Pseudo>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
1007 (as_i1imm $glc), (as_i1imm $slc), 0)
1008 >;
1009
Matt Arsenault90c75932017-10-03 00:06:41 +00001010 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001011 (vt (name v4i32:$rsrc, 0,
1012 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1013 imm:$glc, imm:$slc)),
1014 (!cast<MUBUF_Pseudo>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
1015 (as_i1imm $glc), (as_i1imm $slc), 0)
1016 >;
1017
Matt Arsenault90c75932017-10-03 00:06:41 +00001018 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001019 (vt (name v4i32:$rsrc, i32:$vindex,
1020 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1021 imm:$glc, imm:$slc)),
1022 (!cast<MUBUF_Pseudo>(opcode # _BOTHEN)
1023 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
1024 $rsrc, $soffset, (as_i16imm $offset),
1025 (as_i1imm $glc), (as_i1imm $slc), 0)
1026 >;
1027}
1028
Tom Stellard6f9ef142016-12-20 17:19:44 +00001029defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">;
1030defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">;
1031defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00001032
1033let SubtargetPredicate = HasUnpackedD16VMem in {
1034 defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, f16, "BUFFER_LOAD_FORMAT_D16_X_gfx80">;
1035 defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format_d16, v2i32, "BUFFER_LOAD_FORMAT_D16_XY_gfx80">;
1036 defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format_d16, v4i32, "BUFFER_LOAD_FORMAT_D16_XYZW_gfx80">;
1037} // End HasUnpackedD16VMem.
1038
1039let SubtargetPredicate = HasPackedD16VMem in {
1040 defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, f16, "BUFFER_LOAD_FORMAT_D16_X">;
1041 defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, v2f16, "BUFFER_LOAD_FORMAT_D16_XY">;
1042 defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format_d16, i32, "BUFFER_LOAD_FORMAT_D16_XY">;
1043 defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format_d16, v2i32, "BUFFER_LOAD_FORMAT_D16_XYZW">;
1044} // End HasPackedD16VMem.
1045
Tom Stellard6f9ef142016-12-20 17:19:44 +00001046defm : MUBUF_LoadIntrinsicPat<SIbuffer_load, f32, "BUFFER_LOAD_DWORD">;
1047defm : MUBUF_LoadIntrinsicPat<SIbuffer_load, v2f32, "BUFFER_LOAD_DWORDX2">;
1048defm : MUBUF_LoadIntrinsicPat<SIbuffer_load, v4f32, "BUFFER_LOAD_DWORDX4">;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001049
1050multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
1051 string opcode> {
Matt Arsenault90c75932017-10-03 00:06:41 +00001052 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001053 (name vt:$vdata, v4i32:$rsrc, 0,
1054 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
1055 imm:$glc, imm:$slc),
1056 (!cast<MUBUF_Pseudo>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset, (as_i16imm $offset),
1057 (as_i1imm $glc), (as_i1imm $slc), 0)
1058 >;
1059
Matt Arsenault90c75932017-10-03 00:06:41 +00001060 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001061 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
1062 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
1063 imm:$glc, imm:$slc),
1064 (!cast<MUBUF_Pseudo>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset,
1065 (as_i16imm $offset), (as_i1imm $glc),
1066 (as_i1imm $slc), 0)
1067 >;
1068
Matt Arsenault90c75932017-10-03 00:06:41 +00001069 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001070 (name vt:$vdata, v4i32:$rsrc, 0,
1071 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1072 imm:$glc, imm:$slc),
1073 (!cast<MUBUF_Pseudo>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset,
1074 (as_i16imm $offset), (as_i1imm $glc),
1075 (as_i1imm $slc), 0)
1076 >;
1077
Matt Arsenault90c75932017-10-03 00:06:41 +00001078 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001079 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
1080 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1081 imm:$glc, imm:$slc),
1082 (!cast<MUBUF_Pseudo>(opcode # _BOTHEN_exact)
1083 $vdata,
1084 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
1085 $rsrc, $soffset, (as_i16imm $offset),
1086 (as_i1imm $glc), (as_i1imm $slc), 0)
1087 >;
1088}
1089
Marek Olsak5cec6412017-11-09 01:52:48 +00001090defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format, f32, "BUFFER_STORE_FORMAT_X">;
1091defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">;
1092defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00001093
1094let SubtargetPredicate = HasUnpackedD16VMem in {
1095 defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, f16, "BUFFER_STORE_FORMAT_D16_X_gfx80">;
1096 defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, v2i32, "BUFFER_STORE_FORMAT_D16_XY_gfx80">;
1097 defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, v4i32, "BUFFER_STORE_FORMAT_D16_XYZW_gfx80">;
1098} // End HasUnpackedD16VMem.
1099
1100let SubtargetPredicate = HasPackedD16VMem in {
1101 defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, f16, "BUFFER_STORE_FORMAT_D16_X">;
1102 defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, v2f16, "BUFFER_STORE_FORMAT_D16_XY">;
1103 defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, i32, "BUFFER_STORE_FORMAT_D16_XY">;
1104 defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, v2i32, "BUFFER_STORE_FORMAT_D16_XYZW">;
1105} // End HasPackedD16VMem.
1106
Marek Olsak5cec6412017-11-09 01:52:48 +00001107defm : MUBUF_StoreIntrinsicPat<SIbuffer_store, f32, "BUFFER_STORE_DWORD">;
1108defm : MUBUF_StoreIntrinsicPat<SIbuffer_store, v2f32, "BUFFER_STORE_DWORDX2">;
1109defm : MUBUF_StoreIntrinsicPat<SIbuffer_store, v4f32, "BUFFER_STORE_DWORDX4">;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001110
1111//===----------------------------------------------------------------------===//
1112// buffer_atomic patterns
1113//===----------------------------------------------------------------------===//
1114
1115multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> {
Matt Arsenault90c75932017-10-03 00:06:41 +00001116 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001117 (name i32:$vdata_in, v4i32:$rsrc, 0,
1118 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
1119 imm:$slc),
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001120 (!cast<MUBUF_Pseudo>(opcode # _OFFSET_RTN) $vdata_in, $rsrc, $soffset,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001121 (as_i16imm $offset), (as_i1imm $slc))
1122 >;
1123
Matt Arsenault90c75932017-10-03 00:06:41 +00001124 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001125 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
1126 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
1127 imm:$slc),
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001128 (!cast<MUBUF_Pseudo>(opcode # _IDXEN_RTN) $vdata_in, $vindex, $rsrc, $soffset,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001129 (as_i16imm $offset), (as_i1imm $slc))
1130 >;
1131
Matt Arsenault90c75932017-10-03 00:06:41 +00001132 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001133 (name i32:$vdata_in, v4i32:$rsrc, 0,
1134 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1135 imm:$slc),
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001136 (!cast<MUBUF_Pseudo>(opcode # _OFFEN_RTN) $vdata_in, $voffset, $rsrc, $soffset,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001137 (as_i16imm $offset), (as_i1imm $slc))
1138 >;
1139
Matt Arsenault90c75932017-10-03 00:06:41 +00001140 def : GCNPat<
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001141 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
1142 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1143 imm:$slc),
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001144 (!cast<MUBUF_Pseudo>(opcode # _BOTHEN_RTN)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001145 $vdata_in,
1146 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
1147 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc))
1148 >;
1149}
1150
Marek Olsak5cec6412017-11-09 01:52:48 +00001151defm : BufferAtomicPatterns<SIbuffer_atomic_swap, "BUFFER_ATOMIC_SWAP">;
1152defm : BufferAtomicPatterns<SIbuffer_atomic_add, "BUFFER_ATOMIC_ADD">;
1153defm : BufferAtomicPatterns<SIbuffer_atomic_sub, "BUFFER_ATOMIC_SUB">;
1154defm : BufferAtomicPatterns<SIbuffer_atomic_smin, "BUFFER_ATOMIC_SMIN">;
1155defm : BufferAtomicPatterns<SIbuffer_atomic_umin, "BUFFER_ATOMIC_UMIN">;
1156defm : BufferAtomicPatterns<SIbuffer_atomic_smax, "BUFFER_ATOMIC_SMAX">;
1157defm : BufferAtomicPatterns<SIbuffer_atomic_umax, "BUFFER_ATOMIC_UMAX">;
1158defm : BufferAtomicPatterns<SIbuffer_atomic_and, "BUFFER_ATOMIC_AND">;
1159defm : BufferAtomicPatterns<SIbuffer_atomic_or, "BUFFER_ATOMIC_OR">;
1160defm : BufferAtomicPatterns<SIbuffer_atomic_xor, "BUFFER_ATOMIC_XOR">;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001161
Matt Arsenault90c75932017-10-03 00:06:41 +00001162def : GCNPat<
Marek Olsak5cec6412017-11-09 01:52:48 +00001163 (SIbuffer_atomic_cmpswap
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001164 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
1165 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
1166 imm:$slc),
1167 (EXTRACT_SUBREG
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001168 (BUFFER_ATOMIC_CMPSWAP_OFFSET_RTN
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001169 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
1170 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
1171 sub0)
1172>;
1173
Matt Arsenault90c75932017-10-03 00:06:41 +00001174def : GCNPat<
Marek Olsak5cec6412017-11-09 01:52:48 +00001175 (SIbuffer_atomic_cmpswap
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001176 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
1177 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
1178 imm:$slc),
1179 (EXTRACT_SUBREG
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001180 (BUFFER_ATOMIC_CMPSWAP_IDXEN_RTN
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001181 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
1182 $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
1183 sub0)
1184>;
1185
Matt Arsenault90c75932017-10-03 00:06:41 +00001186def : GCNPat<
Marek Olsak5cec6412017-11-09 01:52:48 +00001187 (SIbuffer_atomic_cmpswap
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001188 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
1189 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1190 imm:$slc),
1191 (EXTRACT_SUBREG
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001192 (BUFFER_ATOMIC_CMPSWAP_OFFEN_RTN
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001193 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
1194 $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
1195 sub0)
1196>;
1197
Matt Arsenault90c75932017-10-03 00:06:41 +00001198def : GCNPat<
Marek Olsak5cec6412017-11-09 01:52:48 +00001199 (SIbuffer_atomic_cmpswap
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001200 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
1201 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1202 imm:$slc),
1203 (EXTRACT_SUBREG
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001204 (BUFFER_ATOMIC_CMPSWAP_BOTHEN_RTN
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001205 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
1206 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
1207 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
1208 sub0)
1209>;
1210
1211
Tom Stellard115a6152016-11-10 16:02:37 +00001212class MUBUFLoad_PatternADDR64 <MUBUF_Pseudo Instr_ADDR64, ValueType vt,
Matt Arsenault90c75932017-10-03 00:06:41 +00001213 PatFrag constant_ld> : GCNPat <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001214 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1215 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
1216 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
1217 >;
1218
1219multiclass MUBUFLoad_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET,
1220 ValueType vt, PatFrag atomic_ld> {
Matt Arsenault90c75932017-10-03 00:06:41 +00001221 def : GCNPat <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001222 (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1223 i16:$offset, i1:$slc))),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +00001224 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 0, $slc, 0)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001225 >;
1226
Matt Arsenault90c75932017-10-03 00:06:41 +00001227 def : GCNPat <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001228 (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +00001229 (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 0, 0, 0)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001230 >;
1231}
1232
Matt Arsenault90c75932017-10-03 00:06:41 +00001233let SubtargetPredicate = isSICI in {
Tom Stellard115a6152016-11-10 16:02:37 +00001234def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
1235def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
1236def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
1237def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001238
1239defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>;
1240defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>;
Matt Arsenault90c75932017-10-03 00:06:41 +00001241} // End SubtargetPredicate = isSICI
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001242
Tom Stellard115a6152016-11-10 16:02:37 +00001243multiclass MUBUFLoad_Pattern <MUBUF_Pseudo Instr_OFFSET, ValueType vt,
1244 PatFrag ld> {
1245
Matt Arsenault90c75932017-10-03 00:06:41 +00001246 def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001247 (vt (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1248 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
1249 (Instr_OFFSET $srsrc, $soffset, $offset, $glc, $slc, $tfe)
1250 >;
1251}
1252
Matt Arsenault90c75932017-10-03 00:06:41 +00001253let OtherPredicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +00001254
1255defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_OFFSET, i16, sextloadi8_constant>;
1256defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_OFFSET, i16, az_extloadi8_constant>;
1257defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_OFFSET, i16, mubuf_sextloadi8>;
1258defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_OFFSET, i16, mubuf_az_extloadi8>;
1259
Matt Arsenault65ca292a2017-09-07 05:37:34 +00001260defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_OFFSET, i16, mubuf_load>;
1261
Matt Arsenault90c75932017-10-03 00:06:41 +00001262} // End OtherPredicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +00001263
Matt Arsenault0774ea22017-04-24 19:40:59 +00001264multiclass MUBUFScratchLoadPat <MUBUF_Pseudo InstrOffen,
1265 MUBUF_Pseudo InstrOffset,
1266 ValueType vt, PatFrag ld> {
Matt Arsenault90c75932017-10-03 00:06:41 +00001267 def : GCNPat <
Matt Arsenault0774ea22017-04-24 19:40:59 +00001268 (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr,
1269 i32:$soffset, u16imm:$offset))),
1270 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
1271 >;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001272
Matt Arsenault90c75932017-10-03 00:06:41 +00001273 def : GCNPat <
Matt Arsenault0774ea22017-04-24 19:40:59 +00001274 (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset))),
1275 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0)
1276 >;
1277}
1278
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001279// XXX - Is it possible to have a complex pattern in a PatFrag?
1280multiclass MUBUFScratchLoadPat_Hi16 <MUBUF_Pseudo InstrOffen,
1281 MUBUF_Pseudo InstrOffset,
1282 ValueType vt, PatFrag ld> {
Matt Arsenault90c75932017-10-03 00:06:41 +00001283 def : GCNPat <
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001284 (build_vector vt:$lo, (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr,
1285 i32:$soffset, u16imm:$offset)))),
1286 (v2i16 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0, $lo))
1287 >;
1288
Matt Arsenault90c75932017-10-03 00:06:41 +00001289 def : GCNPat <
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001290 (build_vector f16:$lo, (f16 (bitconvert (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr,
1291 i32:$soffset, u16imm:$offset)))))),
1292 (v2f16 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0, $lo))
1293 >;
1294
1295
Matt Arsenault90c75932017-10-03 00:06:41 +00001296 def : GCNPat <
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001297 (build_vector vt:$lo, (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset)))),
1298 (v2i16 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0, $lo))
1299 >;
1300
Matt Arsenault90c75932017-10-03 00:06:41 +00001301 def : GCNPat <
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001302 (build_vector f16:$lo, (f16 (bitconvert (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset)))))),
1303 (v2f16 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0, $lo))
1304 >;
1305}
1306
Matt Arsenaulte1cd4822017-11-13 00:22:09 +00001307multiclass MUBUFScratchLoadPat_Lo16 <MUBUF_Pseudo InstrOffen,
1308 MUBUF_Pseudo InstrOffset,
1309 ValueType vt, PatFrag ld> {
1310 def : GCNPat <
1311 (build_vector (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr,
1312 i32:$soffset, u16imm:$offset))),
1313 (vt (Hi16Elt vt:$hi))),
1314 (v2i16 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0, $hi))
1315 >;
1316
1317 def : GCNPat <
1318 (build_vector (f16 (bitconvert (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr,
1319 i32:$soffset, u16imm:$offset))))),
1320 (f16 (Hi16Elt f16:$hi))),
1321 (v2f16 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0, $hi))
1322 >;
1323
1324 def : GCNPat <
1325 (build_vector (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset))),
1326 (vt (Hi16Elt vt:$hi))),
1327 (v2i16 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0, $hi))
1328 >;
1329
1330 def : GCNPat <
1331 (build_vector (f16 (bitconvert (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset))))),
1332 (f16 (Hi16Elt f16:$hi))),
1333 (v2f16 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0, $hi))
1334 >;
1335}
1336
Matt Arsenault0774ea22017-04-24 19:40:59 +00001337defm : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, BUFFER_LOAD_SBYTE_OFFSET, i32, sextloadi8_private>;
Matt Arsenaultbc683832017-09-20 03:43:35 +00001338defm : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, BUFFER_LOAD_UBYTE_OFFSET, i32, az_extloadi8_private>;
Matt Arsenault0774ea22017-04-24 19:40:59 +00001339defm : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, BUFFER_LOAD_SBYTE_OFFSET, i16, sextloadi8_private>;
Matt Arsenaultbc683832017-09-20 03:43:35 +00001340defm : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, BUFFER_LOAD_UBYTE_OFFSET, i16, az_extloadi8_private>;
Matt Arsenault0774ea22017-04-24 19:40:59 +00001341defm : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, BUFFER_LOAD_SSHORT_OFFSET, i32, sextloadi16_private>;
Matt Arsenaultbc683832017-09-20 03:43:35 +00001342defm : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, BUFFER_LOAD_USHORT_OFFSET, i32, az_extloadi16_private>;
Matt Arsenault65ca292a2017-09-07 05:37:34 +00001343defm : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, BUFFER_LOAD_USHORT_OFFSET, i16, load_private>;
Matt Arsenault0774ea22017-04-24 19:40:59 +00001344defm : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, BUFFER_LOAD_DWORD_OFFSET, i32, load_private>;
1345defm : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, BUFFER_LOAD_DWORDX2_OFFSET, v2i32, load_private>;
1346defm : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, BUFFER_LOAD_DWORDX4_OFFSET, v4i32, load_private>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001347
Matt Arsenault90c75932017-10-03 00:06:41 +00001348let OtherPredicates = [HasD16LoadStore] in {
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001349defm : MUBUFScratchLoadPat_Hi16<BUFFER_LOAD_SHORT_D16_HI_OFFEN, BUFFER_LOAD_SHORT_D16_HI_OFFSET, i16, load_private>;
1350defm : MUBUFScratchLoadPat_Hi16<BUFFER_LOAD_UBYTE_D16_HI_OFFEN, BUFFER_LOAD_UBYTE_D16_HI_OFFSET, i16, az_extloadi8_private>;
1351defm : MUBUFScratchLoadPat_Hi16<BUFFER_LOAD_SBYTE_D16_HI_OFFEN, BUFFER_LOAD_SBYTE_D16_HI_OFFSET, i16, sextloadi8_private>;
Matt Arsenaulte1cd4822017-11-13 00:22:09 +00001352
1353defm : MUBUFScratchLoadPat_Lo16<BUFFER_LOAD_SHORT_D16_OFFEN, BUFFER_LOAD_SHORT_D16_OFFSET, i16, load_private>;
1354defm : MUBUFScratchLoadPat_Lo16<BUFFER_LOAD_UBYTE_D16_OFFEN, BUFFER_LOAD_UBYTE_D16_OFFSET, i16, az_extloadi8_private>;
1355defm : MUBUFScratchLoadPat_Lo16<BUFFER_LOAD_SBYTE_D16_OFFEN, BUFFER_LOAD_SBYTE_D16_OFFSET, i16, sextloadi8_private>;
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001356}
1357
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001358// BUFFER_LOAD_DWORD*, addr64=0
1359multiclass MUBUF_Load_Dword <ValueType vt,
1360 MUBUF_Pseudo offset,
1361 MUBUF_Pseudo offen,
1362 MUBUF_Pseudo idxen,
1363 MUBUF_Pseudo bothen> {
1364
Matt Arsenault90c75932017-10-03 00:06:41 +00001365 def : GCNPat <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001366 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
1367 imm:$offset, 0, 0, imm:$glc, imm:$slc,
1368 imm:$tfe)),
1369 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
1370 (as_i1imm $slc), (as_i1imm $tfe))
1371 >;
1372
Matt Arsenault90c75932017-10-03 00:06:41 +00001373 def : GCNPat <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001374 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
1375 imm:$offset, 1, 0, imm:$glc, imm:$slc,
1376 imm:$tfe)),
1377 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
1378 (as_i1imm $tfe))
1379 >;
1380
Matt Arsenault90c75932017-10-03 00:06:41 +00001381 def : GCNPat <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001382 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
1383 imm:$offset, 0, 1, imm:$glc, imm:$slc,
1384 imm:$tfe)),
1385 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
1386 (as_i1imm $slc), (as_i1imm $tfe))
1387 >;
1388
Matt Arsenault90c75932017-10-03 00:06:41 +00001389 def : GCNPat <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001390 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
1391 imm:$offset, 1, 1, imm:$glc, imm:$slc,
1392 imm:$tfe)),
1393 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
1394 (as_i1imm $tfe))
1395 >;
1396}
1397
1398defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
1399 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
1400defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
1401 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
1402defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
1403 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
1404
1405multiclass MUBUFStore_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET,
1406 ValueType vt, PatFrag atomic_st> {
1407 // Store follows atomic op convention so address is forst
Matt Arsenault90c75932017-10-03 00:06:41 +00001408 def : GCNPat <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001409 (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1410 i16:$offset, i1:$slc), vt:$val),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +00001411 (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 0, $slc, 0)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001412 >;
1413
Matt Arsenault90c75932017-10-03 00:06:41 +00001414 def : GCNPat <
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001415 (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +00001416 (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 0, 0, 0)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001417 >;
1418}
Matt Arsenault90c75932017-10-03 00:06:41 +00001419let SubtargetPredicate = isSICI in {
Matt Arsenaultbc683832017-09-20 03:43:35 +00001420defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, store_atomic_global>;
1421defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, store_atomic_global>;
Matt Arsenault90c75932017-10-03 00:06:41 +00001422} // End Predicates = isSICI
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001423
Tom Stellard115a6152016-11-10 16:02:37 +00001424
1425multiclass MUBUFStore_Pattern <MUBUF_Pseudo Instr_OFFSET, ValueType vt,
1426 PatFrag st> {
1427
Matt Arsenault90c75932017-10-03 00:06:41 +00001428 def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001429 (st vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1430 i16:$offset, i1:$glc, i1:$slc, i1:$tfe)),
1431 (Instr_OFFSET $vdata, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
1432 >;
1433}
1434
1435defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE_OFFSET, i16, truncstorei8_global>;
Matt Arsenaultbc683832017-09-20 03:43:35 +00001436defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT_OFFSET, i16, store_global>;
Tom Stellard115a6152016-11-10 16:02:37 +00001437
Matt Arsenault0774ea22017-04-24 19:40:59 +00001438multiclass MUBUFScratchStorePat <MUBUF_Pseudo InstrOffen,
1439 MUBUF_Pseudo InstrOffset,
1440 ValueType vt, PatFrag st> {
Matt Arsenault90c75932017-10-03 00:06:41 +00001441 def : GCNPat <
Matt Arsenault0774ea22017-04-24 19:40:59 +00001442 (st vt:$value, (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr,
1443 i32:$soffset, u16imm:$offset)),
1444 (InstrOffen $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
1445 >;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001446
Matt Arsenault90c75932017-10-03 00:06:41 +00001447 def : GCNPat <
Matt Arsenault0774ea22017-04-24 19:40:59 +00001448 (st vt:$value, (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset,
1449 u16imm:$offset)),
1450 (InstrOffset $value, $srsrc, $soffset, $offset, 0, 0, 0)
1451 >;
1452}
1453
1454defm : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, BUFFER_STORE_BYTE_OFFSET, i32, truncstorei8_private>;
1455defm : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, BUFFER_STORE_SHORT_OFFSET, i32, truncstorei16_private>;
1456defm : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, BUFFER_STORE_BYTE_OFFSET, i16, truncstorei8_private>;
1457defm : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, BUFFER_STORE_SHORT_OFFSET, i16, store_private>;
1458defm : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, BUFFER_STORE_DWORD_OFFSET, i32, store_private>;
1459defm : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, BUFFER_STORE_DWORDX2_OFFSET, v2i32, store_private>;
1460defm : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, BUFFER_STORE_DWORDX4_OFFSET, v4i32, store_private>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001461
Matt Arsenaultfcc213f2017-09-20 03:20:09 +00001462
Matt Arsenault90c75932017-10-03 00:06:41 +00001463let OtherPredicates = [HasD16LoadStore] in {
Matt Arsenaultfcc213f2017-09-20 03:20:09 +00001464 // Hiding the extract high pattern in the PatFrag seems to not
1465 // automatically increase the complexity.
1466let AddedComplexity = 1 in {
Matt Arsenaultbc683832017-09-20 03:43:35 +00001467defm : MUBUFScratchStorePat <BUFFER_STORE_SHORT_D16_HI_OFFEN, BUFFER_STORE_SHORT_D16_HI_OFFSET, i32, store_hi16_private>;
1468defm : MUBUFScratchStorePat <BUFFER_STORE_BYTE_D16_HI_OFFEN, BUFFER_STORE_BYTE_D16_HI_OFFSET, i32, truncstorei8_hi16_private>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +00001469}
1470}
1471
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001472//===----------------------------------------------------------------------===//
1473// MTBUF Patterns
1474//===----------------------------------------------------------------------===//
1475
David Stuttard70e8bc12017-06-22 16:29:22 +00001476//===----------------------------------------------------------------------===//
1477// tbuffer_load/store_format patterns
1478//===----------------------------------------------------------------------===//
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001479
David Stuttard70e8bc12017-06-22 16:29:22 +00001480multiclass MTBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
1481 string opcode> {
Matt Arsenault90c75932017-10-03 00:06:41 +00001482 def : GCNPat<
David Stuttard70e8bc12017-06-22 16:29:22 +00001483 (vt (name v4i32:$rsrc, 0, 0, i32:$soffset, imm:$offset,
1484 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)),
1485 (!cast<MTBUF_Pseudo>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
1486 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1487 >;
1488
Matt Arsenault90c75932017-10-03 00:06:41 +00001489 def : GCNPat<
David Stuttard70e8bc12017-06-22 16:29:22 +00001490 (vt (name v4i32:$rsrc, i32:$vindex, 0, i32:$soffset, imm:$offset,
1491 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)),
1492 (!cast<MTBUF_Pseudo>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
1493 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1494 >;
1495
Matt Arsenault90c75932017-10-03 00:06:41 +00001496 def : GCNPat<
David Stuttard70e8bc12017-06-22 16:29:22 +00001497 (vt (name v4i32:$rsrc, 0, i32:$voffset, i32:$soffset, imm:$offset,
1498 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)),
1499 (!cast<MTBUF_Pseudo>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
1500 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1501 >;
1502
Matt Arsenault90c75932017-10-03 00:06:41 +00001503 def : GCNPat<
David Stuttard70e8bc12017-06-22 16:29:22 +00001504 (vt (name v4i32:$rsrc, i32:$vindex, i32:$voffset, i32:$soffset, imm:$offset,
1505 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)),
1506 (!cast<MTBUF_Pseudo>(opcode # _BOTHEN)
1507 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
1508 $rsrc, $soffset, (as_i16imm $offset),
1509 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1510 >;
1511}
1512
1513defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, i32, "TBUFFER_LOAD_FORMAT_X">;
1514defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v2i32, "TBUFFER_LOAD_FORMAT_XY">;
1515defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v4i32, "TBUFFER_LOAD_FORMAT_XYZW">;
1516defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, f32, "TBUFFER_LOAD_FORMAT_X">;
1517defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v2f32, "TBUFFER_LOAD_FORMAT_XY">;
1518defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v4f32, "TBUFFER_LOAD_FORMAT_XYZW">;
1519
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00001520let SubtargetPredicate = HasUnpackedD16VMem in {
1521 defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, f16, "TBUFFER_LOAD_FORMAT_D16_X_gfx80">;
1522 defm : MTBUF_LoadIntrinsicPat<SItbuffer_load_d16, v2i32, "TBUFFER_LOAD_FORMAT_D16_XY_gfx80">;
1523 defm : MTBUF_LoadIntrinsicPat<SItbuffer_load_d16, v4i32, "TBUFFER_LOAD_FORMAT_D16_XYZW_gfx80">;
1524} // End HasUnpackedD16VMem.
1525
1526let SubtargetPredicate = HasPackedD16VMem in {
1527 defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, f16, "TBUFFER_LOAD_FORMAT_D16_X">;
1528 defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v2f16, "TBUFFER_LOAD_FORMAT_D16_XY">;
1529 defm : MTBUF_LoadIntrinsicPat<SItbuffer_load_d16, i32, "TBUFFER_LOAD_FORMAT_D16_XY">;
1530 defm : MTBUF_LoadIntrinsicPat<SItbuffer_load_d16, v2i32, "TBUFFER_LOAD_FORMAT_D16_XYZW">;
1531} // End HasPackedD16VMem.
1532
David Stuttard70e8bc12017-06-22 16:29:22 +00001533multiclass MTBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
1534 string opcode> {
Matt Arsenault90c75932017-10-03 00:06:41 +00001535 def : GCNPat<
David Stuttard70e8bc12017-06-22 16:29:22 +00001536 (name vt:$vdata, v4i32:$rsrc, 0, 0, i32:$soffset, imm:$offset,
1537 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc),
1538 (!cast<MTBUF_Pseudo>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset,
1539 (as_i16imm $offset), (as_i8imm $dfmt),
1540 (as_i8imm $nfmt), (as_i1imm $glc),
1541 (as_i1imm $slc), 0)
1542 >;
1543
Matt Arsenault90c75932017-10-03 00:06:41 +00001544 def : GCNPat<
David Stuttard70e8bc12017-06-22 16:29:22 +00001545 (name vt:$vdata, v4i32:$rsrc, i32:$vindex, 0, i32:$soffset, imm:$offset,
1546 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc),
1547 (!cast<MTBUF_Pseudo>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset,
1548 (as_i16imm $offset), (as_i8imm $dfmt),
1549 (as_i8imm $nfmt), (as_i1imm $glc),
1550 (as_i1imm $slc), 0)
1551 >;
1552
Matt Arsenault90c75932017-10-03 00:06:41 +00001553 def : GCNPat<
David Stuttard70e8bc12017-06-22 16:29:22 +00001554 (name vt:$vdata, v4i32:$rsrc, 0, i32:$voffset, i32:$soffset, imm:$offset,
1555 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc),
1556 (!cast<MTBUF_Pseudo>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset,
1557 (as_i16imm $offset), (as_i8imm $dfmt),
1558 (as_i8imm $nfmt), (as_i1imm $glc),
1559 (as_i1imm $slc), 0)
1560 >;
1561
Matt Arsenault90c75932017-10-03 00:06:41 +00001562 def : GCNPat<
David Stuttard70e8bc12017-06-22 16:29:22 +00001563 (name vt:$vdata, v4i32:$rsrc, i32:$vindex, i32:$voffset, i32:$soffset,
1564 imm:$offset, imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc),
1565 (!cast<MTBUF_Pseudo>(opcode # _BOTHEN_exact)
1566 $vdata,
1567 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
1568 $rsrc, $soffset, (as_i16imm $offset),
1569 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1570 >;
1571}
1572
1573defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, i32, "TBUFFER_STORE_FORMAT_X">;
1574defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v2i32, "TBUFFER_STORE_FORMAT_XY">;
1575defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_x3, v4i32, "TBUFFER_STORE_FORMAT_XYZ">;
1576defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v4i32, "TBUFFER_STORE_FORMAT_XYZW">;
1577defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, f32, "TBUFFER_STORE_FORMAT_X">;
1578defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v2f32, "TBUFFER_STORE_FORMAT_XY">;
1579defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_x3, v4f32, "TBUFFER_STORE_FORMAT_XYZ">;
1580defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v4f32, "TBUFFER_STORE_FORMAT_XYZW">;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001581
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00001582let SubtargetPredicate = HasUnpackedD16VMem in {
1583 defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, f16, "TBUFFER_STORE_FORMAT_D16_X_gfx80">;
1584 defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, v2i32, "TBUFFER_STORE_FORMAT_D16_XY_gfx80">;
1585 defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, v4i32, "TBUFFER_STORE_FORMAT_D16_XYZW_gfx80">;
1586} // End HasUnpackedD16VMem.
1587
1588let SubtargetPredicate = HasPackedD16VMem in {
1589 defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, f16, "TBUFFER_STORE_FORMAT_D16_X">;
1590 defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, v2f16, "TBUFFER_STORE_FORMAT_D16_XY">;
1591 defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, i32, "TBUFFER_STORE_FORMAT_D16_XY">;
1592 defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, v2i32, "TBUFFER_STORE_FORMAT_D16_XYZW">;
1593} // End HasPackedD16VMem.
1594
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001595//===----------------------------------------------------------------------===//
1596// Target instructions, move to the appropriate target TD file
1597//===----------------------------------------------------------------------===//
1598
1599//===----------------------------------------------------------------------===//
1600// SI
1601//===----------------------------------------------------------------------===//
1602
1603class MUBUF_Real_si <bits<7> op, MUBUF_Pseudo ps> :
1604 MUBUF_Real<op, ps>,
1605 Enc64,
1606 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> {
1607 let AssemblerPredicate=isSICI;
1608 let DecoderNamespace="SICI";
1609
1610 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1611 let Inst{12} = ps.offen;
1612 let Inst{13} = ps.idxen;
1613 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
1614 let Inst{15} = ps.addr64;
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +00001615 let Inst{16} = !if(ps.lds, 1, 0);
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001616 let Inst{24-18} = op;
1617 let Inst{31-26} = 0x38; //encoding
1618 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1619 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1620 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1621 let Inst{54} = !if(ps.has_slc, slc, ?);
1622 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1623 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
1624}
1625
1626multiclass MUBUF_Real_AllAddr_si<bits<7> op> {
1627 def _OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>;
1628 def _ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64")>;
1629 def _OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>;
1630 def _IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>;
1631 def _BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>;
1632}
1633
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +00001634multiclass MUBUF_Real_AllAddr_Lds_si<bits<7> op> {
1635
1636 def _OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>,
1637 MUBUFLdsTable<0, "_OFFSET_si">;
1638 def _ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64")>,
1639 MUBUFLdsTable<0, "_ADDR64_si">;
1640 def _OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>,
1641 MUBUFLdsTable<0, "_OFFEN_si">;
1642 def _IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>,
1643 MUBUFLdsTable<0, "_IDXEN_si">;
1644 def _BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>,
1645 MUBUFLdsTable<0, "_BOTHEN_si">;
1646
1647 def _LDS_OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_OFFSET")>,
1648 MUBUFLdsTable<1, "_OFFSET_si">;
1649 def _LDS_ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_ADDR64")>,
1650 MUBUFLdsTable<1, "_ADDR64_si">;
1651 def _LDS_OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_OFFEN")>,
1652 MUBUFLdsTable<1, "_OFFEN_si">;
1653 def _LDS_IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_IDXEN")>,
1654 MUBUFLdsTable<1, "_IDXEN_si">;
1655 def _LDS_BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_BOTHEN")>,
1656 MUBUFLdsTable<1, "_BOTHEN_si">;
1657}
1658
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001659multiclass MUBUF_Real_Atomic_si<bits<7> op> : MUBUF_Real_AllAddr_si<op> {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001660 def _OFFSET_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET_RTN")>;
1661 def _ADDR64_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64_RTN")>;
1662 def _OFFEN_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN_RTN")>;
1663 def _IDXEN_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN_RTN")>;
1664 def _BOTHEN_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN_RTN")>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001665}
1666
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +00001667defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_Lds_si <0x00>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001668defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_si <0x01>;
1669defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x02>;
1670defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x03>;
1671defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_si <0x04>;
1672defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_si <0x05>;
1673defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x06>;
1674defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x07>;
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +00001675defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_Lds_si <0x08>;
1676defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_Lds_si <0x09>;
1677defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_Lds_si <0x0a>;
1678defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_Lds_si <0x0b>;
1679defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_Lds_si <0x0c>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001680defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_si <0x0d>;
1681defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_si <0x0e>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001682defm BUFFER_LOAD_DWORDX3 : MUBUF_Real_AllAddr_si <0x0f>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001683defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_si <0x18>;
1684defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_si <0x1a>;
1685defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_si <0x1c>;
1686defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_si <0x1d>;
1687defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_si <0x1e>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001688defm BUFFER_STORE_DWORDX3 : MUBUF_Real_AllAddr_si <0x1f>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001689
1690defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_si <0x30>;
1691defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_si <0x31>;
1692defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_si <0x32>;
1693defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_si <0x33>;
1694//defm BUFFER_ATOMIC_RSUB : MUBUF_Real_Atomic_si <0x34>; // isn't on CI & VI
1695defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_si <0x35>;
1696defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_si <0x36>;
1697defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_si <0x37>;
1698defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_si <0x38>;
1699defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_si <0x39>;
1700defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_si <0x3a>;
1701defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_si <0x3b>;
1702defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_si <0x3c>;
1703defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_si <0x3d>;
1704
1705//defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Real_Atomic_si <0x3e>; // isn't on VI
1706//defm BUFFER_ATOMIC_FMIN : MUBUF_Real_Atomic_si <0x3f>; // isn't on VI
1707//defm BUFFER_ATOMIC_FMAX : MUBUF_Real_Atomic_si <0x40>; // isn't on VI
1708defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_si <0x50>;
1709defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_si <0x51>;
1710defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_si <0x52>;
1711defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_si <0x53>;
1712//defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Real_Atomic_si <0x54>; // isn't on CI & VI
1713defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_si <0x55>;
1714defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_si <0x56>;
1715defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_si <0x57>;
1716defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_si <0x58>;
1717defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_si <0x59>;
1718defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_si <0x5a>;
1719defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_si <0x5b>;
1720defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_si <0x5c>;
1721defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_si <0x5d>;
Tom Stellardb133fbb2016-10-27 23:05:31 +00001722// FIXME: Need to handle hazard for BUFFER_ATOMIC_FCMPSWAP_X2 on CI.
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001723//defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Real_Atomic_si <0x5e">; // isn't on VI
1724//defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Real_Atomic_si <0x5f>; // isn't on VI
1725//defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Real_Atomic_si <0x60>; // isn't on VI
1726
1727def BUFFER_WBINVL1_SC_si : MUBUF_Real_si <0x70, BUFFER_WBINVL1_SC>;
1728def BUFFER_WBINVL1_si : MUBUF_Real_si <0x71, BUFFER_WBINVL1>;
1729
1730class MTBUF_Real_si <bits<3> op, MTBUF_Pseudo ps> :
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001731 MTBUF_Real<ps>,
David Stuttard70e8bc12017-06-22 16:29:22 +00001732 Enc64,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001733 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> {
1734 let AssemblerPredicate=isSICI;
1735 let DecoderNamespace="SICI";
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001736
David Stuttard70e8bc12017-06-22 16:29:22 +00001737 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1738 let Inst{12} = ps.offen;
1739 let Inst{13} = ps.idxen;
1740 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
1741 let Inst{15} = ps.addr64;
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001742 let Inst{18-16} = op;
David Stuttard70e8bc12017-06-22 16:29:22 +00001743 let Inst{22-19} = !if(ps.has_dfmt, dfmt, ps.dfmt_value);
1744 let Inst{25-23} = !if(ps.has_nfmt, nfmt, ps.nfmt_value);
1745 let Inst{31-26} = 0x3a; //encoding
1746 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1747 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1748 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1749 let Inst{54} = !if(ps.has_slc, slc, ?);
1750 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1751 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001752}
1753
David Stuttard70e8bc12017-06-22 16:29:22 +00001754multiclass MTBUF_Real_AllAddr_si<bits<3> op> {
1755 def _OFFSET_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_OFFSET")>;
1756 def _ADDR64_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_ADDR64")>;
1757 def _OFFEN_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_OFFEN")>;
1758 def _IDXEN_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_IDXEN")>;
1759 def _BOTHEN_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_BOTHEN")>;
1760}
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001761
David Stuttard70e8bc12017-06-22 16:29:22 +00001762defm TBUFFER_LOAD_FORMAT_X : MTBUF_Real_AllAddr_si <0>;
1763defm TBUFFER_LOAD_FORMAT_XY : MTBUF_Real_AllAddr_si <1>;
1764//defm TBUFFER_LOAD_FORMAT_XYZ : MTBUF_Real_AllAddr_si <2>;
1765defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Real_AllAddr_si <3>;
1766defm TBUFFER_STORE_FORMAT_X : MTBUF_Real_AllAddr_si <4>;
1767defm TBUFFER_STORE_FORMAT_XY : MTBUF_Real_AllAddr_si <5>;
1768defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Real_AllAddr_si <6>;
1769defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Real_AllAddr_si <7>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001770
1771//===----------------------------------------------------------------------===//
1772// CI
1773//===----------------------------------------------------------------------===//
1774
1775class MUBUF_Real_ci <bits<7> op, MUBUF_Pseudo ps> :
1776 MUBUF_Real_si<op, ps> {
1777 let AssemblerPredicate=isCIOnly;
1778 let DecoderNamespace="CI";
1779}
1780
1781def BUFFER_WBINVL1_VOL_ci : MUBUF_Real_ci <0x70, BUFFER_WBINVL1_VOL>;
1782
1783
1784//===----------------------------------------------------------------------===//
1785// VI
1786//===----------------------------------------------------------------------===//
1787
1788class MUBUF_Real_vi <bits<7> op, MUBUF_Pseudo ps> :
1789 MUBUF_Real<op, ps>,
1790 Enc64,
1791 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> {
1792 let AssemblerPredicate=isVI;
1793 let DecoderNamespace="VI";
1794
1795 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1796 let Inst{12} = ps.offen;
1797 let Inst{13} = ps.idxen;
1798 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +00001799 let Inst{16} = !if(ps.lds, 1, 0);
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001800 let Inst{17} = !if(ps.has_slc, slc, ?);
1801 let Inst{24-18} = op;
1802 let Inst{31-26} = 0x38; //encoding
1803 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1804 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1805 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1806 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1807 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
1808}
1809
1810multiclass MUBUF_Real_AllAddr_vi<bits<7> op> {
1811 def _OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>;
1812 def _OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>;
1813 def _IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>;
1814 def _BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>;
1815}
1816
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +00001817multiclass MUBUF_Real_AllAddr_Lds_vi<bits<7> op> {
1818
1819 def _OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>,
1820 MUBUFLdsTable<0, "_OFFSET_vi">;
1821 def _OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>,
1822 MUBUFLdsTable<0, "_OFFEN_vi">;
1823 def _IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>,
1824 MUBUFLdsTable<0, "_IDXEN_vi">;
1825 def _BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>,
1826 MUBUFLdsTable<0, "_BOTHEN_vi">;
1827
1828 def _LDS_OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_OFFSET")>,
1829 MUBUFLdsTable<1, "_OFFSET_vi">;
1830 def _LDS_OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_OFFEN")>,
1831 MUBUFLdsTable<1, "_OFFEN_vi">;
1832 def _LDS_IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_IDXEN")>,
1833 MUBUFLdsTable<1, "_IDXEN_vi">;
1834 def _LDS_BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_BOTHEN")>,
1835 MUBUFLdsTable<1, "_BOTHEN_vi">;
1836}
1837
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00001838class MUBUF_Real_gfx80 <bits<7> op, MUBUF_Pseudo ps> :
1839 MUBUF_Real<op, ps>,
1840 Enc64,
1841 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.GFX80> {
1842 let AssemblerPredicate=HasUnpackedD16VMem;
1843 let DecoderNamespace="GFX80_UNPACKED";
1844
1845 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1846 let Inst{12} = ps.offen;
1847 let Inst{13} = ps.idxen;
1848 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +00001849 let Inst{16} = !if(ps.lds, 1, 0);
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00001850 let Inst{17} = !if(ps.has_slc, slc, ?);
1851 let Inst{24-18} = op;
1852 let Inst{31-26} = 0x38; //encoding
1853 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1854 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1855 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1856 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1857 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
1858}
1859
1860multiclass MUBUF_Real_AllAddr_gfx80<bits<7> op> {
Changpeng Fangba6240c2018-01-18 22:57:57 +00001861 def _OFFSET_gfx80 : MUBUF_Real_gfx80 <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>;
1862 def _OFFEN_gfx80 : MUBUF_Real_gfx80 <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>;
1863 def _IDXEN_gfx80 : MUBUF_Real_gfx80 <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>;
1864 def _BOTHEN_gfx80 : MUBUF_Real_gfx80 <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00001865}
1866
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001867multiclass MUBUF_Real_Atomic_vi<bits<7> op> :
1868 MUBUF_Real_AllAddr_vi<op> {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001869 def _OFFSET_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET_RTN")>;
1870 def _OFFEN_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN_RTN")>;
1871 def _IDXEN_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN_RTN")>;
1872 def _BOTHEN_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN_RTN")>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001873}
1874
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +00001875defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_Lds_vi <0x00>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001876defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x01>;
1877defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x02>;
1878defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x03>;
1879defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_vi <0x04>;
1880defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x05>;
1881defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x06>;
1882defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x07>;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00001883let SubtargetPredicate = HasUnpackedD16VMem in {
1884 defm BUFFER_LOAD_FORMAT_D16_X_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x08>;
1885 defm BUFFER_LOAD_FORMAT_D16_XY_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x09>;
1886 defm BUFFER_LOAD_FORMAT_D16_XYZ_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0a>;
1887 defm BUFFER_LOAD_FORMAT_D16_XYZW_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0b>;
1888 defm BUFFER_STORE_FORMAT_D16_X_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0c>;
1889 defm BUFFER_STORE_FORMAT_D16_XY_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0d>;
1890 defm BUFFER_STORE_FORMAT_D16_XYZ_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0e>;
1891 defm BUFFER_STORE_FORMAT_D16_XYZW_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0f>;
1892} // End HasUnpackedD16VMem.
1893let SubtargetPredicate = HasPackedD16VMem in {
1894 defm BUFFER_LOAD_FORMAT_D16_X : MUBUF_Real_AllAddr_vi <0x08>;
1895 defm BUFFER_LOAD_FORMAT_D16_XY : MUBUF_Real_AllAddr_vi <0x09>;
1896 defm BUFFER_LOAD_FORMAT_D16_XYZ : MUBUF_Real_AllAddr_vi <0x0a>;
1897 defm BUFFER_LOAD_FORMAT_D16_XYZW : MUBUF_Real_AllAddr_vi <0x0b>;
1898 defm BUFFER_STORE_FORMAT_D16_X : MUBUF_Real_AllAddr_vi <0x0c>;
1899 defm BUFFER_STORE_FORMAT_D16_XY : MUBUF_Real_AllAddr_vi <0x0d>;
1900 defm BUFFER_STORE_FORMAT_D16_XYZ : MUBUF_Real_AllAddr_vi <0x0e>;
1901 defm BUFFER_STORE_FORMAT_D16_XYZW : MUBUF_Real_AllAddr_vi <0x0f>;
1902} // End HasPackedD16VMem.
Dmitry Preobrazhenskyd6e1a942018-02-21 13:13:48 +00001903defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_Lds_vi <0x10>;
1904defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_Lds_vi <0x11>;
1905defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_Lds_vi <0x12>;
1906defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_Lds_vi <0x13>;
1907defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_Lds_vi <0x14>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001908defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_vi <0x15>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001909defm BUFFER_LOAD_DWORDX3 : MUBUF_Real_AllAddr_vi <0x16>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001910defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_vi <0x17>;
1911defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_vi <0x18>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001912defm BUFFER_STORE_BYTE_D16_HI : MUBUF_Real_AllAddr_vi <0x19>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001913defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_vi <0x1a>;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001914defm BUFFER_STORE_SHORT_D16_HI : MUBUF_Real_AllAddr_vi <0x1b>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001915defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_vi <0x1c>;
1916defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_vi <0x1d>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001917defm BUFFER_STORE_DWORDX3 : MUBUF_Real_AllAddr_vi <0x1e>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001918defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_vi <0x1f>;
1919
Matt Arsenaulted6e8f02017-09-01 18:36:06 +00001920defm BUFFER_LOAD_UBYTE_D16 : MUBUF_Real_AllAddr_vi <0x20>;
1921defm BUFFER_LOAD_UBYTE_D16_HI : MUBUF_Real_AllAddr_vi <0x21>;
1922defm BUFFER_LOAD_SBYTE_D16 : MUBUF_Real_AllAddr_vi <0x22>;
1923defm BUFFER_LOAD_SBYTE_D16_HI : MUBUF_Real_AllAddr_vi <0x23>;
1924defm BUFFER_LOAD_SHORT_D16 : MUBUF_Real_AllAddr_vi <0x24>;
1925defm BUFFER_LOAD_SHORT_D16_HI : MUBUF_Real_AllAddr_vi <0x25>;
1926
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001927defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_vi <0x40>;
1928defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_vi <0x41>;
1929defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_vi <0x42>;
1930defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_vi <0x43>;
1931defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_vi <0x44>;
1932defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_vi <0x45>;
1933defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_vi <0x46>;
1934defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_vi <0x47>;
1935defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_vi <0x48>;
1936defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_vi <0x49>;
1937defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_vi <0x4a>;
1938defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_vi <0x4b>;
1939defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_vi <0x4c>;
1940
1941defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_vi <0x60>;
1942defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_vi <0x61>;
1943defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_vi <0x62>;
1944defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_vi <0x63>;
1945defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_vi <0x64>;
1946defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_vi <0x65>;
1947defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_vi <0x66>;
1948defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_vi <0x67>;
1949defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_vi <0x68>;
1950defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_vi <0x69>;
1951defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_vi <0x6a>;
1952defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_vi <0x6b>;
1953defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_vi <0x6c>;
1954
1955def BUFFER_WBINVL1_vi : MUBUF_Real_vi <0x3e, BUFFER_WBINVL1>;
1956def BUFFER_WBINVL1_VOL_vi : MUBUF_Real_vi <0x3f, BUFFER_WBINVL1_VOL>;
1957
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001958class MTBUF_Real_vi <bits<4> op, MTBUF_Pseudo ps> :
1959 MTBUF_Real<ps>,
David Stuttard70e8bc12017-06-22 16:29:22 +00001960 Enc64,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001961 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> {
1962 let AssemblerPredicate=isVI;
1963 let DecoderNamespace="VI";
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001964
David Stuttard70e8bc12017-06-22 16:29:22 +00001965 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1966 let Inst{12} = ps.offen;
1967 let Inst{13} = ps.idxen;
1968 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001969 let Inst{18-15} = op;
David Stuttard70e8bc12017-06-22 16:29:22 +00001970 let Inst{22-19} = !if(ps.has_dfmt, dfmt, ps.dfmt_value);
1971 let Inst{25-23} = !if(ps.has_nfmt, nfmt, ps.nfmt_value);
1972 let Inst{31-26} = 0x3a; //encoding
1973 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1974 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1975 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1976 let Inst{54} = !if(ps.has_slc, slc, ?);
1977 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1978 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001979}
1980
David Stuttard70e8bc12017-06-22 16:29:22 +00001981multiclass MTBUF_Real_AllAddr_vi<bits<4> op> {
1982 def _OFFSET_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_OFFSET")>;
1983 def _OFFEN_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_OFFEN")>;
1984 def _IDXEN_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_IDXEN")>;
1985 def _BOTHEN_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_BOTHEN")>;
1986}
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001987
Changpeng Fang44dfa1d2018-01-12 21:12:19 +00001988class MTBUF_Real_gfx80 <bits<4> op, MTBUF_Pseudo ps> :
1989 MTBUF_Real<ps>,
1990 Enc64,
1991 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.GFX80> {
1992 let AssemblerPredicate=HasUnpackedD16VMem;
1993 let DecoderNamespace="GFX80_UNPACKED";
1994
1995 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1996 let Inst{12} = ps.offen;
1997 let Inst{13} = ps.idxen;
1998 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
1999 let Inst{18-15} = op;
2000 let Inst{22-19} = !if(ps.has_dfmt, dfmt, ps.dfmt_value);
2001 let Inst{25-23} = !if(ps.has_nfmt, nfmt, ps.nfmt_value);
2002 let Inst{31-26} = 0x3a; //encoding
2003 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
2004 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
2005 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
2006 let Inst{54} = !if(ps.has_slc, slc, ?);
2007 let Inst{55} = !if(ps.has_tfe, tfe, ?);
2008 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
2009}
2010
2011multiclass MTBUF_Real_AllAddr_gfx80<bits<4> op> {
2012 def _OFFSET_gfx80 : MTBUF_Real_gfx80 <op, !cast<MTBUF_Pseudo>(NAME#"_OFFSET")>;
2013 def _OFFEN_gfx80 : MTBUF_Real_gfx80 <op, !cast<MTBUF_Pseudo>(NAME#"_OFFEN")>;
2014 def _IDXEN_gfx80 : MTBUF_Real_gfx80 <op, !cast<MTBUF_Pseudo>(NAME#"_IDXEN")>;
2015 def _BOTHEN_gfx80 : MTBUF_Real_gfx80 <op, !cast<MTBUF_Pseudo>(NAME#"_BOTHEN")>;
2016}
2017
2018defm TBUFFER_LOAD_FORMAT_X : MTBUF_Real_AllAddr_vi <0x00>;
2019defm TBUFFER_LOAD_FORMAT_XY : MTBUF_Real_AllAddr_vi <0x01>;
2020defm TBUFFER_LOAD_FORMAT_XYZ : MTBUF_Real_AllAddr_vi <0x02>;
2021defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Real_AllAddr_vi <0x03>;
2022defm TBUFFER_STORE_FORMAT_X : MTBUF_Real_AllAddr_vi <0x04>;
2023defm TBUFFER_STORE_FORMAT_XY : MTBUF_Real_AllAddr_vi <0x05>;
2024defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Real_AllAddr_vi <0x06>;
2025defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Real_AllAddr_vi <0x07>;
2026let SubtargetPredicate = HasUnpackedD16VMem in {
2027 defm TBUFFER_LOAD_FORMAT_D16_X_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x08>;
2028 defm TBUFFER_LOAD_FORMAT_D16_XY_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x09>;
2029 defm TBUFFER_LOAD_FORMAT_D16_XYZ_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0a>;
2030 defm TBUFFER_LOAD_FORMAT_D16_XYZW_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0b>;
2031 defm TBUFFER_STORE_FORMAT_D16_X_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0c>;
2032 defm TBUFFER_STORE_FORMAT_D16_XY_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0d>;
2033 defm TBUFFER_STORE_FORMAT_D16_XYZ_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0e>;
2034 defm TBUFFER_STORE_FORMAT_D16_XYZW_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0f>;
2035} // End HasUnpackedD16VMem.
2036let SubtargetPredicate = HasPackedD16VMem in {
2037 defm TBUFFER_LOAD_FORMAT_D16_X : MTBUF_Real_AllAddr_vi <0x08>;
2038 defm TBUFFER_LOAD_FORMAT_D16_XY : MTBUF_Real_AllAddr_vi <0x09>;
2039 defm TBUFFER_LOAD_FORMAT_D16_XYZ : MTBUF_Real_AllAddr_vi <0x0a>;
2040 defm TBUFFER_LOAD_FORMAT_D16_XYZW : MTBUF_Real_AllAddr_vi <0x0b>;
2041 defm TBUFFER_STORE_FORMAT_D16_X : MTBUF_Real_AllAddr_vi <0x0c>;
2042 defm TBUFFER_STORE_FORMAT_D16_XY : MTBUF_Real_AllAddr_vi <0x0d>;
2043 defm TBUFFER_STORE_FORMAT_D16_XYZ : MTBUF_Real_AllAddr_vi <0x0e>;
2044 defm TBUFFER_STORE_FORMAT_D16_XYZW : MTBUF_Real_AllAddr_vi <0x0f>;
2045} // End HasUnpackedD16VMem.