blob: bc89b134f8546ce8181461246a7346c1c9ba40f3 [file] [log] [blame]
Andrew Trick6a50baa2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Tricke77e84e2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
Andrew Trick02a80da2012-03-08 01:41:12 +000015#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/ADT/PriorityQueue.h"
17#include "llvm/Analysis/AliasAnalysis.h"
18#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszakdf17ddd2013-03-10 13:11:23 +000019#include "llvm/CodeGen/MachineDominators.h"
20#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick736dd9a2013-06-21 18:32:58 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000022#include "llvm/CodeGen/Passes.h"
Andrew Trick05ff4662012-06-06 20:29:31 +000023#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trickcd1c2f92012-11-28 05:13:24 +000024#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick61f1a272012-05-24 22:11:09 +000025#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000026#include "llvm/Support/CommandLine.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/ErrorHandling.h"
Andrew Trickea9fd952013-01-25 07:45:29 +000029#include "llvm/Support/GraphWriter.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000030#include "llvm/Support/raw_ostream.h"
Jakub Staszak80df8b82013-06-14 00:00:13 +000031#include "llvm/Target/TargetInstrInfo.h"
Andrew Trick7ccdc5c2012-01-17 06:55:07 +000032#include <queue>
33
Andrew Tricke77e84e2012-01-13 06:30:30 +000034using namespace llvm;
35
Chandler Carruth1b9dde02014-04-22 02:02:50 +000036#define DEBUG_TYPE "misched"
37
Andrew Trick7a8e1002012-09-11 00:39:15 +000038namespace llvm {
39cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
40 cl::desc("Force top-down list scheduling"));
41cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
42 cl::desc("Force bottom-up list scheduling"));
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +000043cl::opt<bool>
44DumpCriticalPathLength("misched-dcpl", cl::Hidden,
45 cl::desc("Print critical path length to stdout"));
Andrew Trick7a8e1002012-09-11 00:39:15 +000046}
Andrew Trick8823dec2012-03-14 04:00:41 +000047
Andrew Tricka5f19562012-03-07 00:18:25 +000048#ifndef NDEBUG
49static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
50 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hamesdd98c492012-03-19 18:38:38 +000051
Matthias Braund78ee542015-09-17 21:09:59 +000052/// In some situations a few uninteresting nodes depend on nearly all other
53/// nodes in the graph, provide a cutoff to hide them.
54static cl::opt<unsigned> ViewMISchedCutoff("view-misched-cutoff", cl::Hidden,
55 cl::desc("Hide nodes with more predecessor/successor than cutoff"));
56
Lang Hamesdd98c492012-03-19 18:38:38 +000057static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
58 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick33e05d72013-12-28 21:57:02 +000059
60static cl::opt<std::string> SchedOnlyFunc("misched-only-func", cl::Hidden,
61 cl::desc("Only schedule this function"));
62static cl::opt<unsigned> SchedOnlyBlock("misched-only-block", cl::Hidden,
63 cl::desc("Only schedule this MBB#"));
Andrew Tricka5f19562012-03-07 00:18:25 +000064#else
65static bool ViewMISchedDAGs = false;
66#endif // NDEBUG
67
Andrew Trickb6e74712013-09-04 20:59:59 +000068static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
69 cl::desc("Enable register pressure scheduling."), cl::init(true));
70
Andrew Trickc01b0042013-08-23 17:48:43 +000071static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
Andrew Trick6c88b352013-09-09 23:31:14 +000072 cl::desc("Enable cyclic critical path analysis."), cl::init(true));
Andrew Trickc01b0042013-08-23 17:48:43 +000073
Andrew Tricka7714a02012-11-12 19:40:10 +000074static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trick108c88c2012-11-13 08:47:29 +000075 cl::desc("Enable load clustering."), cl::init(true));
Andrew Tricka7714a02012-11-12 19:40:10 +000076
Andrew Trick263280242012-11-12 19:52:20 +000077// Experimental heuristics
78static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trick108c88c2012-11-13 08:47:29 +000079 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick263280242012-11-12 19:52:20 +000080
Andrew Trick48f2a722013-03-08 05:40:34 +000081static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
82 cl::desc("Verify machine instrs before and after machine scheduling"));
83
Andrew Trick44f750a2013-01-25 04:01:04 +000084// DAG subtrees must have at least this many nodes.
85static const unsigned MinSubtreeSize = 8;
86
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000087// Pin the vtables to this file.
88void MachineSchedStrategy::anchor() {}
89void ScheduleDAGMutation::anchor() {}
90
Andrew Trick63440872012-01-14 02:17:06 +000091//===----------------------------------------------------------------------===//
92// Machine Instruction Scheduling Pass and Registry
93//===----------------------------------------------------------------------===//
94
Andrew Trick4d4b5462012-04-24 20:36:19 +000095MachineSchedContext::MachineSchedContext():
Craig Topperc0196b12014-04-14 00:51:57 +000096 MF(nullptr), MLI(nullptr), MDT(nullptr), PassConfig(nullptr), AA(nullptr), LIS(nullptr) {
Andrew Trick4d4b5462012-04-24 20:36:19 +000097 RegClassInfo = new RegisterClassInfo();
98}
99
100MachineSchedContext::~MachineSchedContext() {
101 delete RegClassInfo;
102}
103
Andrew Tricke77e84e2012-01-13 06:30:30 +0000104namespace {
Andrew Trickd7f890e2013-12-28 21:56:47 +0000105/// Base class for a machine scheduler class that can run at any point.
106class MachineSchedulerBase : public MachineSchedContext,
107 public MachineFunctionPass {
108public:
109 MachineSchedulerBase(char &ID): MachineFunctionPass(ID) {}
110
Craig Topperc0196b12014-04-14 00:51:57 +0000111 void print(raw_ostream &O, const Module* = nullptr) const override;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000112
113protected:
114 void scheduleRegions(ScheduleDAGInstrs &Scheduler);
115};
116
Andrew Tricke1c034f2012-01-17 06:55:03 +0000117/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000118class MachineScheduler : public MachineSchedulerBase {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000119public:
Andrew Tricke1c034f2012-01-17 06:55:03 +0000120 MachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000121
Craig Topper4584cd52014-03-07 09:26:03 +0000122 void getAnalysisUsage(AnalysisUsage &AU) const override;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000123
Craig Topper4584cd52014-03-07 09:26:03 +0000124 bool runOnMachineFunction(MachineFunction&) override;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000125
Andrew Tricke77e84e2012-01-13 06:30:30 +0000126 static char ID; // Class identification, replacement for typeinfo
Andrew Trick978674b2013-09-20 05:14:41 +0000127
128protected:
129 ScheduleDAGInstrs *createMachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000130};
Andrew Trick17080b92013-12-28 21:56:51 +0000131
132/// PostMachineScheduler runs after shortly before code emission.
133class PostMachineScheduler : public MachineSchedulerBase {
134public:
135 PostMachineScheduler();
136
Craig Topper4584cd52014-03-07 09:26:03 +0000137 void getAnalysisUsage(AnalysisUsage &AU) const override;
Andrew Trick17080b92013-12-28 21:56:51 +0000138
Craig Topper4584cd52014-03-07 09:26:03 +0000139 bool runOnMachineFunction(MachineFunction&) override;
Andrew Trick17080b92013-12-28 21:56:51 +0000140
141 static char ID; // Class identification, replacement for typeinfo
142
143protected:
144 ScheduleDAGInstrs *createPostMachineScheduler();
145};
Andrew Tricke77e84e2012-01-13 06:30:30 +0000146} // namespace
147
Andrew Tricke1c034f2012-01-17 06:55:03 +0000148char MachineScheduler::ID = 0;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000149
Andrew Tricke1c034f2012-01-17 06:55:03 +0000150char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000151
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000152INITIALIZE_PASS_BEGIN(MachineScheduler, "machine-scheduler",
Andrew Tricke77e84e2012-01-13 06:30:30 +0000153 "Machine Instruction Scheduler", false, false)
Chandler Carruth7b560d42015-09-09 17:55:00 +0000154INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
Andrew Tricke77e84e2012-01-13 06:30:30 +0000155INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
156INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000157INITIALIZE_PASS_END(MachineScheduler, "machine-scheduler",
Andrew Tricke77e84e2012-01-13 06:30:30 +0000158 "Machine Instruction Scheduler", false, false)
159
Andrew Tricke1c034f2012-01-17 06:55:03 +0000160MachineScheduler::MachineScheduler()
Andrew Trickd7f890e2013-12-28 21:56:47 +0000161: MachineSchedulerBase(ID) {
Andrew Tricke1c034f2012-01-17 06:55:03 +0000162 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Tricke77e84e2012-01-13 06:30:30 +0000163}
164
Andrew Tricke1c034f2012-01-17 06:55:03 +0000165void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000166 AU.setPreservesCFG();
167 AU.addRequiredID(MachineDominatorsID);
168 AU.addRequired<MachineLoopInfo>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000169 AU.addRequired<AAResultsWrapperPass>();
Andrew Trick45300682012-03-09 00:52:20 +0000170 AU.addRequired<TargetPassConfig>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000171 AU.addRequired<SlotIndexes>();
172 AU.addPreserved<SlotIndexes>();
173 AU.addRequired<LiveIntervals>();
174 AU.addPreserved<LiveIntervals>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000175 MachineFunctionPass::getAnalysisUsage(AU);
176}
177
Andrew Trick17080b92013-12-28 21:56:51 +0000178char PostMachineScheduler::ID = 0;
179
180char &llvm::PostMachineSchedulerID = PostMachineScheduler::ID;
181
182INITIALIZE_PASS(PostMachineScheduler, "postmisched",
Saleem Abdulrasool7230b372013-12-28 22:47:55 +0000183 "PostRA Machine Instruction Scheduler", false, false)
Andrew Trick17080b92013-12-28 21:56:51 +0000184
185PostMachineScheduler::PostMachineScheduler()
186: MachineSchedulerBase(ID) {
187 initializePostMachineSchedulerPass(*PassRegistry::getPassRegistry());
188}
189
190void PostMachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
191 AU.setPreservesCFG();
192 AU.addRequiredID(MachineDominatorsID);
193 AU.addRequired<MachineLoopInfo>();
194 AU.addRequired<TargetPassConfig>();
195 MachineFunctionPass::getAnalysisUsage(AU);
196}
197
Andrew Tricke77e84e2012-01-13 06:30:30 +0000198MachinePassRegistry MachineSchedRegistry::Registry;
199
Andrew Trick45300682012-03-09 00:52:20 +0000200/// A dummy default scheduler factory indicates whether the scheduler
201/// is overridden on the command line.
202static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
Craig Topperc0196b12014-04-14 00:51:57 +0000203 return nullptr;
Andrew Trick45300682012-03-09 00:52:20 +0000204}
Andrew Tricke77e84e2012-01-13 06:30:30 +0000205
206/// MachineSchedOpt allows command line selection of the scheduler.
207static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
208 RegisterPassParser<MachineSchedRegistry> >
209MachineSchedOpt("misched",
Andrew Trick45300682012-03-09 00:52:20 +0000210 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Tricke77e84e2012-01-13 06:30:30 +0000211 cl::desc("Machine instruction scheduler to use"));
212
Andrew Trick45300682012-03-09 00:52:20 +0000213static MachineSchedRegistry
Andrew Trick8823dec2012-03-14 04:00:41 +0000214DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trick45300682012-03-09 00:52:20 +0000215 useDefaultMachineSched);
216
Eric Christopher5f141b02015-03-11 22:56:10 +0000217static cl::opt<bool> EnableMachineSched(
218 "enable-misched",
219 cl::desc("Enable the machine instruction scheduling pass."), cl::init(true),
220 cl::Hidden);
221
Andrew Trick8823dec2012-03-14 04:00:41 +0000222/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trick45300682012-03-09 00:52:20 +0000223/// default scheduler if the target does not set a default.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000224static ScheduleDAGInstrs *createGenericSchedLive(MachineSchedContext *C);
225static ScheduleDAGInstrs *createGenericSchedPostRA(MachineSchedContext *C);
Andrew Trickcc45a282012-04-24 18:04:34 +0000226
227/// Decrement this iterator until reaching the top or a non-debug instr.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000228static MachineBasicBlock::const_iterator
229priorNonDebug(MachineBasicBlock::const_iterator I,
230 MachineBasicBlock::const_iterator Beg) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000231 assert(I != Beg && "reached the top of the region, cannot decrement");
232 while (--I != Beg) {
233 if (!I->isDebugValue())
234 break;
235 }
236 return I;
237}
238
Andrew Trick2bc74c22013-08-30 04:36:57 +0000239/// Non-const version.
240static MachineBasicBlock::iterator
241priorNonDebug(MachineBasicBlock::iterator I,
242 MachineBasicBlock::const_iterator Beg) {
243 return const_cast<MachineInstr*>(
244 &*priorNonDebug(MachineBasicBlock::const_iterator(I), Beg));
245}
246
Andrew Trickcc45a282012-04-24 18:04:34 +0000247/// If this iterator is a debug value, increment until reaching the End or a
248/// non-debug instruction.
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000249static MachineBasicBlock::const_iterator
250nextIfDebug(MachineBasicBlock::const_iterator I,
251 MachineBasicBlock::const_iterator End) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000252 for(; I != End; ++I) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000253 if (!I->isDebugValue())
254 break;
255 }
256 return I;
257}
258
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000259/// Non-const version.
260static MachineBasicBlock::iterator
261nextIfDebug(MachineBasicBlock::iterator I,
262 MachineBasicBlock::const_iterator End) {
263 // Cast the return value to nonconst MachineInstr, then cast to an
264 // instr_iterator, which does not check for null, finally return a
265 // bundle_iterator.
266 return MachineBasicBlock::instr_iterator(
267 const_cast<MachineInstr*>(
268 &*nextIfDebug(MachineBasicBlock::const_iterator(I), End)));
269}
270
Andrew Trickdc4c1ad2013-09-24 17:11:19 +0000271/// Instantiate a ScheduleDAGInstrs that will be owned by the caller.
Andrew Trick978674b2013-09-20 05:14:41 +0000272ScheduleDAGInstrs *MachineScheduler::createMachineScheduler() {
273 // Select the scheduler, or set the default.
274 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
275 if (Ctor != useDefaultMachineSched)
276 return Ctor(this);
277
278 // Get the default scheduler set by the target for this function.
279 ScheduleDAGInstrs *Scheduler = PassConfig->createMachineScheduler(this);
280 if (Scheduler)
281 return Scheduler;
282
283 // Default to GenericScheduler.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000284 return createGenericSchedLive(this);
Andrew Trick978674b2013-09-20 05:14:41 +0000285}
286
Andrew Trick17080b92013-12-28 21:56:51 +0000287/// Instantiate a ScheduleDAGInstrs for PostRA scheduling that will be owned by
288/// the caller. We don't have a command line option to override the postRA
289/// scheduler. The Target must configure it.
290ScheduleDAGInstrs *PostMachineScheduler::createPostMachineScheduler() {
291 // Get the postRA scheduler set by the target for this function.
292 ScheduleDAGInstrs *Scheduler = PassConfig->createPostMachineScheduler(this);
293 if (Scheduler)
294 return Scheduler;
295
296 // Default to GenericScheduler.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000297 return createGenericSchedPostRA(this);
Andrew Trick17080b92013-12-28 21:56:51 +0000298}
299
Andrew Trick72515be2012-03-14 04:00:38 +0000300/// Top-level MachineScheduler pass driver.
301///
302/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick8823dec2012-03-14 04:00:41 +0000303/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
304/// consistent with the DAG builder, which traverses the interior of the
305/// scheduling regions bottom-up.
Andrew Trick72515be2012-03-14 04:00:38 +0000306///
307/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick8823dec2012-03-14 04:00:41 +0000308/// simplifying the DAG builder's support for "special" target instructions.
309/// At the same time the design allows target schedulers to operate across
Andrew Trick72515be2012-03-14 04:00:38 +0000310/// scheduling boundaries, for example to bundle the boudary instructions
311/// without reordering them. This creates complexity, because the target
312/// scheduler must update the RegionBegin and RegionEnd positions cached by
313/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
314/// design would be to split blocks at scheduling boundaries, but LLVM has a
315/// general bias against block splitting purely for implementation simplicity.
Andrew Tricke1c034f2012-01-17 06:55:03 +0000316bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Eric Christopher5f141b02015-03-11 22:56:10 +0000317 if (EnableMachineSched.getNumOccurrences()) {
318 if (!EnableMachineSched)
319 return false;
320 } else if (!mf.getSubtarget().enableMachineScheduler())
321 return false;
322
Andrew Trickc5d70082012-05-10 21:06:21 +0000323 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
324
Andrew Tricke77e84e2012-01-13 06:30:30 +0000325 // Initialize the context of the pass.
326 MF = &mf;
327 MLI = &getAnalysis<MachineLoopInfo>();
328 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trick45300682012-03-09 00:52:20 +0000329 PassConfig = &getAnalysis<TargetPassConfig>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000330 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Andrew Trick02a80da2012-03-08 01:41:12 +0000331
Lang Hamesad33d5a2012-01-27 22:36:19 +0000332 LIS = &getAnalysis<LiveIntervals>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000333
Andrew Trick48f2a722013-03-08 05:40:34 +0000334 if (VerifyScheduling) {
Andrew Trick97064962013-07-25 07:26:26 +0000335 DEBUG(LIS->dump());
Andrew Trick48f2a722013-03-08 05:40:34 +0000336 MF->verify(this, "Before machine scheduling.");
337 }
Andrew Trick4d4b5462012-04-24 20:36:19 +0000338 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick88639922012-04-24 17:56:43 +0000339
Andrew Trick978674b2013-09-20 05:14:41 +0000340 // Instantiate the selected scheduler for this target, function, and
341 // optimization level.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000342 std::unique_ptr<ScheduleDAGInstrs> Scheduler(createMachineScheduler());
Andrew Trickd7f890e2013-12-28 21:56:47 +0000343 scheduleRegions(*Scheduler);
344
345 DEBUG(LIS->dump());
346 if (VerifyScheduling)
347 MF->verify(this, "After machine scheduling.");
348 return true;
349}
350
Andrew Trick17080b92013-12-28 21:56:51 +0000351bool PostMachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Paul Robinson7c99ec52014-03-31 17:43:35 +0000352 if (skipOptnoneFunction(*mf.getFunction()))
353 return false;
354
Matthias Braun39a2afc2015-06-13 03:42:16 +0000355 if (!mf.getSubtarget().enablePostRAScheduler()) {
Andrew Trick8d2ee372014-06-04 07:06:27 +0000356 DEBUG(dbgs() << "Subtarget disables post-MI-sched.\n");
357 return false;
358 }
Andrew Trick17080b92013-12-28 21:56:51 +0000359 DEBUG(dbgs() << "Before post-MI-sched:\n"; mf.print(dbgs()));
360
361 // Initialize the context of the pass.
362 MF = &mf;
363 PassConfig = &getAnalysis<TargetPassConfig>();
364
365 if (VerifyScheduling)
366 MF->verify(this, "Before post machine scheduling.");
367
368 // Instantiate the selected scheduler for this target, function, and
369 // optimization level.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000370 std::unique_ptr<ScheduleDAGInstrs> Scheduler(createPostMachineScheduler());
Andrew Trick17080b92013-12-28 21:56:51 +0000371 scheduleRegions(*Scheduler);
372
373 if (VerifyScheduling)
374 MF->verify(this, "After post machine scheduling.");
375 return true;
376}
377
Andrew Trickd14d7c22013-12-28 21:56:57 +0000378/// Return true of the given instruction should not be included in a scheduling
379/// region.
380///
381/// MachineScheduler does not currently support scheduling across calls. To
382/// handle calls, the DAG builder needs to be modified to create register
383/// anti/output dependencies on the registers clobbered by the call's regmask
384/// operand. In PreRA scheduling, the stack pointer adjustment already prevents
385/// scheduling across calls. In PostRA scheduling, we need the isCall to enforce
386/// the boundary, but there would be no benefit to postRA scheduling across
387/// calls this late anyway.
388static bool isSchedBoundary(MachineBasicBlock::iterator MI,
389 MachineBasicBlock *MBB,
390 MachineFunction *MF,
391 const TargetInstrInfo *TII,
392 bool IsPostRA) {
393 return MI->isCall() || TII->isSchedulingBoundary(MI, MBB, *MF);
394}
395
Andrew Trickd7f890e2013-12-28 21:56:47 +0000396/// Main driver for both MachineScheduler and PostMachineScheduler.
397void MachineSchedulerBase::scheduleRegions(ScheduleDAGInstrs &Scheduler) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000398 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
Andrew Trickd14d7c22013-12-28 21:56:57 +0000399 bool IsPostRA = Scheduler.isPostRA();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000400
401 // Visit all machine basic blocks.
Andrew Trick88639922012-04-24 17:56:43 +0000402 //
403 // TODO: Visit blocks in global postorder or postorder within the bottom-up
404 // loop tree. Then we can optionally compute global RegPressure.
Andrew Tricke77e84e2012-01-13 06:30:30 +0000405 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
406 MBB != MBBEnd; ++MBB) {
407
Andrew Trickd7f890e2013-12-28 21:56:47 +0000408 Scheduler.startBlock(MBB);
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000409
Andrew Trick33e05d72013-12-28 21:57:02 +0000410#ifndef NDEBUG
411 if (SchedOnlyFunc.getNumOccurrences() && SchedOnlyFunc != MF->getName())
412 continue;
413 if (SchedOnlyBlock.getNumOccurrences()
414 && (int)SchedOnlyBlock != MBB->getNumber())
415 continue;
416#endif
417
Andrew Trick7e120f42012-01-14 02:17:09 +0000418 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledru35521e22012-07-23 08:51:15 +0000419 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickaf1bee72012-03-09 22:34:56 +0000420 // boundary at the bottom of the region. The DAG does not include RegionEnd,
421 // but the region does (i.e. the next RegionEnd is above the previous
422 // RegionBegin). If the current block has no terminator then RegionEnd ==
423 // MBB->end() for the bottom region.
424 //
425 // The Scheduler may insert instructions during either schedule() or
426 // exitRegion(), even for empty regions. So the local iterators 'I' and
427 // 'RegionEnd' are invalid across these calls.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000428 //
429 // MBB::size() uses instr_iterator to count. Here we need a bundle to count
430 // as a single instruction.
431 unsigned RemainingInstrs = std::distance(MBB->begin(), MBB->end());
Andrew Tricka21daf72012-03-09 03:46:39 +0000432 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickd7f890e2013-12-28 21:56:47 +0000433 RegionEnd != MBB->begin(); RegionEnd = Scheduler.begin()) {
Andrew Trick88639922012-04-24 17:56:43 +0000434
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000435 // Avoid decrementing RegionEnd for blocks with no terminator.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000436 if (RegionEnd != MBB->end() ||
437 isSchedBoundary(std::prev(RegionEnd), MBB, MF, TII, IsPostRA)) {
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000438 --RegionEnd;
439 // Count the boundary instruction.
Andrew Trick4d1fa712012-11-06 07:10:34 +0000440 --RemainingInstrs;
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000441 }
442
Andrew Trick7e120f42012-01-14 02:17:09 +0000443 // The next region starts above the previous region. Look backward in the
444 // instruction stream until we find the nearest boundary.
Andrew Tricka53e1012013-08-23 17:48:33 +0000445 unsigned NumRegionInstrs = 0;
Andrew Trick7e120f42012-01-14 02:17:09 +0000446 MachineBasicBlock::iterator I = RegionEnd;
Andrea Di Biagiod65fd9f2014-12-12 15:09:58 +0000447 for(;I != MBB->begin(); --I, --RemainingInstrs) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000448 if (isSchedBoundary(std::prev(I), MBB, MF, TII, IsPostRA))
Andrew Trick7e120f42012-01-14 02:17:09 +0000449 break;
Andrea Di Biagiod65fd9f2014-12-12 15:09:58 +0000450 if (!I->isDebugValue())
451 ++NumRegionInstrs;
Andrew Trick7e120f42012-01-14 02:17:09 +0000452 }
Andrew Trick60cf03e2012-03-07 05:21:52 +0000453 // Notify the scheduler of the region, even if we may skip scheduling
454 // it. Perhaps it still needs to be bundled.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000455 Scheduler.enterRegion(MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick60cf03e2012-03-07 05:21:52 +0000456
457 // Skip empty scheduling regions (0 or 1 schedulable instructions).
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000458 if (I == RegionEnd || I == std::prev(RegionEnd)) {
Andrew Trick60cf03e2012-03-07 05:21:52 +0000459 // Close the current region. Bundle the terminator if needed.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000460 // This invalidates 'RegionEnd' and 'I'.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000461 Scheduler.exitRegion();
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000462 continue;
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000463 }
Andrew Trickd14d7c22013-12-28 21:56:57 +0000464 DEBUG(dbgs() << "********** " << ((Scheduler.isPostRA()) ? "PostRA " : "")
465 << "MI Scheduling **********\n");
Craig Toppera538d832012-08-22 06:07:19 +0000466 DEBUG(dbgs() << MF->getName()
Andrew Trick54b2ce32013-01-25 07:45:31 +0000467 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
468 << "\n From: " << *I << " To: ";
Andrew Tricke57583a2012-02-08 02:17:21 +0000469 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
470 else dbgs() << "End";
Andrew Tricka53e1012013-08-23 17:48:33 +0000471 dbgs() << " RegionInstrs: " << NumRegionInstrs
472 << " Remaining: " << RemainingInstrs << "\n");
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +0000473 if (DumpCriticalPathLength) {
474 errs() << MF->getName();
475 errs() << ":BB# " << MBB->getNumber();
476 errs() << " " << MBB->getName() << " \n";
477 }
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000478
Andrew Trick1c0ec452012-03-09 03:46:42 +0000479 // Schedule a region: possibly reorder instructions.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000480 // This invalidates 'RegionEnd' and 'I'.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000481 Scheduler.schedule();
Andrew Trick1c0ec452012-03-09 03:46:42 +0000482
483 // Close the current region.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000484 Scheduler.exitRegion();
Andrew Trick60cf03e2012-03-07 05:21:52 +0000485
486 // Scheduling has invalidated the current iterator 'I'. Ask the
487 // scheduler for the top of it's scheduled region.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000488 RegionEnd = Scheduler.begin();
Andrew Trick7e120f42012-01-14 02:17:09 +0000489 }
Andrew Trick4d1fa712012-11-06 07:10:34 +0000490 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trickd7f890e2013-12-28 21:56:47 +0000491 Scheduler.finishBlock();
Andrew Trickd14d7c22013-12-28 21:56:57 +0000492 if (Scheduler.isPostRA()) {
493 // FIXME: Ideally, no further passes should rely on kill flags. However,
494 // thumb2 size reduction is currently an exception.
495 Scheduler.fixupKills(MBB);
496 }
Andrew Tricke77e84e2012-01-13 06:30:30 +0000497 }
Andrew Trickd7f890e2013-12-28 21:56:47 +0000498 Scheduler.finalizeSchedule();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000499}
500
Andrew Trickd7f890e2013-12-28 21:56:47 +0000501void MachineSchedulerBase::print(raw_ostream &O, const Module* m) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000502 // unimplemented
503}
504
Alp Tokerd8d510a2014-07-01 21:19:13 +0000505LLVM_DUMP_METHOD
Andrew Trick7a8e1002012-09-11 00:39:15 +0000506void ReadyQueue::dump() {
Andrew Trickd40d0f22013-06-17 21:45:05 +0000507 dbgs() << Name << ": ";
Andrew Trick7a8e1002012-09-11 00:39:15 +0000508 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
509 dbgs() << Queue[i]->NodeNum << " ";
510 dbgs() << "\n";
511}
Andrew Trick8823dec2012-03-14 04:00:41 +0000512
513//===----------------------------------------------------------------------===//
Andrew Trickd7f890e2013-12-28 21:56:47 +0000514// ScheduleDAGMI - Basic machine instruction scheduling. This is
515// independent of PreRA/PostRA scheduling and involves no extra book-keeping for
516// virtual registers.
517// ===----------------------------------------------------------------------===/
Andrew Trick8823dec2012-03-14 04:00:41 +0000518
David Blaikie422b93d2014-04-21 20:32:32 +0000519// Provide a vtable anchor.
Andrew Trick44f750a2013-01-25 04:01:04 +0000520ScheduleDAGMI::~ScheduleDAGMI() {
Andrew Trick44f750a2013-01-25 04:01:04 +0000521}
522
Andrew Trick85a1d4c2013-04-24 15:54:43 +0000523bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
524 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
525}
526
Andrew Tricka7714a02012-11-12 19:40:10 +0000527bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick263280242012-11-12 19:52:20 +0000528 if (SuccSU != &ExitSU) {
529 // Do not use WillCreateCycle, it assumes SD scheduling.
530 // If Pred is reachable from Succ, then the edge creates a cycle.
531 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
532 return false;
533 Topo.AddPred(SuccSU, PredDep.getSUnit());
534 }
Andrew Tricka7714a02012-11-12 19:40:10 +0000535 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
536 // Return true regardless of whether a new edge needed to be inserted.
537 return true;
538}
539
Andrew Trick02a80da2012-03-08 01:41:12 +0000540/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
541/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000542///
543/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000544void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trick02a80da2012-03-08 01:41:12 +0000545 SUnit *SuccSU = SuccEdge->getSUnit();
546
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000547 if (SuccEdge->isWeak()) {
548 --SuccSU->WeakPredsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000549 if (SuccEdge->isCluster())
550 NextClusterSucc = SuccSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000551 return;
552 }
Andrew Trick02a80da2012-03-08 01:41:12 +0000553#ifndef NDEBUG
554 if (SuccSU->NumPredsLeft == 0) {
555 dbgs() << "*** Scheduling failed! ***\n";
556 SuccSU->dump(this);
557 dbgs() << " has been released too many times!\n";
Craig Topperc0196b12014-04-14 00:51:57 +0000558 llvm_unreachable(nullptr);
Andrew Trick02a80da2012-03-08 01:41:12 +0000559 }
560#endif
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000561 // SU->TopReadyCycle was set to CurrCycle when it was scheduled. However,
562 // CurrCycle may have advanced since then.
563 if (SuccSU->TopReadyCycle < SU->TopReadyCycle + SuccEdge->getLatency())
564 SuccSU->TopReadyCycle = SU->TopReadyCycle + SuccEdge->getLatency();
565
Andrew Trick02a80da2012-03-08 01:41:12 +0000566 --SuccSU->NumPredsLeft;
567 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick8823dec2012-03-14 04:00:41 +0000568 SchedImpl->releaseTopNode(SuccSU);
Andrew Trick02a80da2012-03-08 01:41:12 +0000569}
570
571/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick8823dec2012-03-14 04:00:41 +0000572void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trick02a80da2012-03-08 01:41:12 +0000573 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
574 I != E; ++I) {
575 releaseSucc(SU, &*I);
576 }
577}
578
Andrew Trick8823dec2012-03-14 04:00:41 +0000579/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
580/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000581///
582/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000583void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
584 SUnit *PredSU = PredEdge->getSUnit();
585
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000586 if (PredEdge->isWeak()) {
587 --PredSU->WeakSuccsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000588 if (PredEdge->isCluster())
589 NextClusterPred = PredSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000590 return;
591 }
Andrew Trick8823dec2012-03-14 04:00:41 +0000592#ifndef NDEBUG
593 if (PredSU->NumSuccsLeft == 0) {
594 dbgs() << "*** Scheduling failed! ***\n";
595 PredSU->dump(this);
596 dbgs() << " has been released too many times!\n";
Craig Topperc0196b12014-04-14 00:51:57 +0000597 llvm_unreachable(nullptr);
Andrew Trick8823dec2012-03-14 04:00:41 +0000598 }
599#endif
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000600 // SU->BotReadyCycle was set to CurrCycle when it was scheduled. However,
601 // CurrCycle may have advanced since then.
602 if (PredSU->BotReadyCycle < SU->BotReadyCycle + PredEdge->getLatency())
603 PredSU->BotReadyCycle = SU->BotReadyCycle + PredEdge->getLatency();
604
Andrew Trick8823dec2012-03-14 04:00:41 +0000605 --PredSU->NumSuccsLeft;
606 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
607 SchedImpl->releaseBottomNode(PredSU);
608}
609
610/// releasePredecessors - Call releasePred on each of SU's predecessors.
611void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
612 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
613 I != E; ++I) {
614 releasePred(SU, &*I);
615 }
616}
617
Andrew Trickd7f890e2013-12-28 21:56:47 +0000618/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
619/// crossing a scheduling boundary. [begin, end) includes all instructions in
620/// the region, including the boundary itself and single-instruction regions
621/// that don't get scheduled.
622void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
623 MachineBasicBlock::iterator begin,
624 MachineBasicBlock::iterator end,
625 unsigned regioninstrs)
626{
627 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
628
629 SchedImpl->initPolicy(begin, end, regioninstrs);
630}
631
Andrew Tricke833e1c2013-04-13 06:07:40 +0000632/// This is normally called from the main scheduler loop but may also be invoked
633/// by the scheduling strategy to perform additional code motion.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000634void ScheduleDAGMI::moveInstruction(
635 MachineInstr *MI, MachineBasicBlock::iterator InsertPos) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000636 // Advance RegionBegin if the first instruction moves down.
Andrew Trick54f7def2012-03-21 04:12:10 +0000637 if (&*RegionBegin == MI)
Andrew Trick463b2f12012-05-17 18:35:03 +0000638 ++RegionBegin;
639
640 // Update the instruction stream.
Andrew Trick8823dec2012-03-14 04:00:41 +0000641 BB->splice(InsertPos, BB, MI);
Andrew Trick463b2f12012-05-17 18:35:03 +0000642
643 // Update LiveIntervals
Andrew Trickd7f890e2013-12-28 21:56:47 +0000644 if (LIS)
645 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick463b2f12012-05-17 18:35:03 +0000646
647 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick8823dec2012-03-14 04:00:41 +0000648 if (RegionBegin == InsertPos)
649 RegionBegin = MI;
650}
651
Andrew Trickde670c02012-03-21 04:12:07 +0000652bool ScheduleDAGMI::checkSchedLimit() {
653#ifndef NDEBUG
654 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
655 CurrentTop = CurrentBottom;
656 return false;
657 }
658 ++NumInstrsScheduled;
659#endif
660 return true;
661}
662
Andrew Trickd7f890e2013-12-28 21:56:47 +0000663/// Per-region scheduling driver, called back from
664/// MachineScheduler::runOnMachineFunction. This is a simplified driver that
665/// does not consider liveness or register pressure. It is useful for PostRA
666/// scheduling and potentially other custom schedulers.
667void ScheduleDAGMI::schedule() {
668 // Build the DAG.
669 buildSchedGraph(AA);
670
671 Topo.InitDAGTopologicalSorting();
672
673 postprocessDAG();
674
675 SmallVector<SUnit*, 8> TopRoots, BotRoots;
676 findRootsAndBiasEdges(TopRoots, BotRoots);
677
678 // Initialize the strategy before modifying the DAG.
679 // This may initialize a DFSResult to be used for queue priority.
680 SchedImpl->initialize(this);
681
682 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
683 SUnits[su].dumpAll(this));
684 if (ViewMISchedDAGs) viewGraph();
685
686 // Initialize ready queues now that the DAG and priority data are finalized.
687 initQueues(TopRoots, BotRoots);
688
689 bool IsTopNode = false;
690 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
691 assert(!SU->isScheduled && "Node already scheduled");
692 if (!checkSchedLimit())
693 break;
694
695 MachineInstr *MI = SU->getInstr();
696 if (IsTopNode) {
697 assert(SU->isTopReady() && "node still has unscheduled dependencies");
698 if (&*CurrentTop == MI)
699 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
700 else
701 moveInstruction(MI, CurrentTop);
702 }
703 else {
704 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
705 MachineBasicBlock::iterator priorII =
706 priorNonDebug(CurrentBottom, CurrentTop);
707 if (&*priorII == MI)
708 CurrentBottom = priorII;
709 else {
710 if (&*CurrentTop == MI)
711 CurrentTop = nextIfDebug(++CurrentTop, priorII);
712 moveInstruction(MI, CurrentBottom);
713 CurrentBottom = MI;
714 }
715 }
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000716 // Notify the scheduling strategy before updating the DAG.
Andrew Trick491e34a2014-06-12 22:36:28 +0000717 // This sets the scheduled node's ReadyCycle to CurrCycle. When updateQueues
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000718 // runs, it can then use the accurate ReadyCycle time to determine whether
719 // newly released nodes can move to the readyQ.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000720 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000721
722 updateQueues(SU, IsTopNode);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000723 }
724 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
725
726 placeDebugValues();
727
728 DEBUG({
729 unsigned BBNum = begin()->getParent()->getNumber();
730 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
731 dumpSchedule();
732 dbgs() << '\n';
733 });
734}
735
736/// Apply each ScheduleDAGMutation step in order.
737void ScheduleDAGMI::postprocessDAG() {
738 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
739 Mutations[i]->apply(this);
740 }
741}
742
743void ScheduleDAGMI::
744findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
745 SmallVectorImpl<SUnit*> &BotRoots) {
746 for (std::vector<SUnit>::iterator
747 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
748 SUnit *SU = &(*I);
749 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
750
751 // Order predecessors so DFSResult follows the critical path.
752 SU->biasCriticalPath();
753
754 // A SUnit is ready to top schedule if it has no predecessors.
755 if (!I->NumPredsLeft)
756 TopRoots.push_back(SU);
757 // A SUnit is ready to bottom schedule if it has no successors.
758 if (!I->NumSuccsLeft)
759 BotRoots.push_back(SU);
760 }
761 ExitSU.biasCriticalPath();
762}
763
764/// Identify DAG roots and setup scheduler queues.
765void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
766 ArrayRef<SUnit*> BotRoots) {
Craig Topperc0196b12014-04-14 00:51:57 +0000767 NextClusterSucc = nullptr;
768 NextClusterPred = nullptr;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000769
770 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
771 //
772 // Nodes with unreleased weak edges can still be roots.
773 // Release top roots in forward order.
774 for (SmallVectorImpl<SUnit*>::const_iterator
775 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
776 SchedImpl->releaseTopNode(*I);
777 }
778 // Release bottom roots in reverse order so the higher priority nodes appear
779 // first. This is more natural and slightly more efficient.
780 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
781 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
782 SchedImpl->releaseBottomNode(*I);
783 }
784
785 releaseSuccessors(&EntrySU);
786 releasePredecessors(&ExitSU);
787
788 SchedImpl->registerRoots();
789
790 // Advance past initial DebugValues.
791 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
792 CurrentBottom = RegionEnd;
793}
794
795/// Update scheduler queues after scheduling an instruction.
796void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
797 // Release dependent instructions for scheduling.
798 if (IsTopNode)
799 releaseSuccessors(SU);
800 else
801 releasePredecessors(SU);
802
803 SU->isScheduled = true;
804}
805
806/// Reinsert any remaining debug_values, just like the PostRA scheduler.
807void ScheduleDAGMI::placeDebugValues() {
808 // If first instruction was a DBG_VALUE then put it back.
809 if (FirstDbgValue) {
810 BB->splice(RegionBegin, BB, FirstDbgValue);
811 RegionBegin = FirstDbgValue;
812 }
813
814 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
815 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000816 std::pair<MachineInstr *, MachineInstr *> P = *std::prev(DI);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000817 MachineInstr *DbgValue = P.first;
818 MachineBasicBlock::iterator OrigPrevMI = P.second;
819 if (&*RegionBegin == DbgValue)
820 ++RegionBegin;
821 BB->splice(++OrigPrevMI, BB, DbgValue);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000822 if (OrigPrevMI == std::prev(RegionEnd))
Andrew Trickd7f890e2013-12-28 21:56:47 +0000823 RegionEnd = DbgValue;
824 }
825 DbgValues.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000826 FirstDbgValue = nullptr;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000827}
828
829#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
830void ScheduleDAGMI::dumpSchedule() const {
831 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
832 if (SUnit *SU = getSUnit(&(*MI)))
833 SU->dump(this);
834 else
835 dbgs() << "Missing SUnit\n";
836 }
837}
838#endif
839
840//===----------------------------------------------------------------------===//
841// ScheduleDAGMILive - Base class for MachineInstr scheduling with LiveIntervals
842// preservation.
843//===----------------------------------------------------------------------===//
844
845ScheduleDAGMILive::~ScheduleDAGMILive() {
846 delete DFSResult;
847}
848
Andrew Trick88639922012-04-24 17:56:43 +0000849/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
850/// crossing a scheduling boundary. [begin, end) includes all instructions in
851/// the region, including the boundary itself and single-instruction regions
852/// that don't get scheduled.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000853void ScheduleDAGMILive::enterRegion(MachineBasicBlock *bb,
Andrew Trick88639922012-04-24 17:56:43 +0000854 MachineBasicBlock::iterator begin,
855 MachineBasicBlock::iterator end,
Andrew Tricka53e1012013-08-23 17:48:33 +0000856 unsigned regioninstrs)
Andrew Trick88639922012-04-24 17:56:43 +0000857{
Andrew Trickd7f890e2013-12-28 21:56:47 +0000858 // ScheduleDAGMI initializes SchedImpl's per-region policy.
859 ScheduleDAGMI::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick4add42f2012-05-10 21:06:10 +0000860
861 // For convenience remember the end of the liveness region.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000862 LiveRegionEnd = (RegionEnd == bb->end()) ? RegionEnd : std::next(RegionEnd);
Andrew Trick75e411c2013-09-06 17:32:34 +0000863
Andrew Trickb248b4a2013-09-06 17:32:47 +0000864 SUPressureDiffs.clear();
865
Andrew Trick75e411c2013-09-06 17:32:34 +0000866 ShouldTrackPressure = SchedImpl->shouldTrackPressure();
Andrew Trick4add42f2012-05-10 21:06:10 +0000867}
868
869// Setup the register pressure trackers for the top scheduled top and bottom
870// scheduled regions.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000871void ScheduleDAGMILive::initRegPressure() {
Andrew Trick4add42f2012-05-10 21:06:10 +0000872 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
873 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
874
875 // Close the RPTracker to finalize live ins.
876 RPTracker.closeRegion();
877
Andrew Trick9c17eab2013-07-30 19:59:12 +0000878 DEBUG(RPTracker.dump());
Andrew Trick79d3eec2012-05-24 22:11:14 +0000879
Andrew Trick4add42f2012-05-10 21:06:10 +0000880 // Initialize the live ins and live outs.
881 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
882 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
883
884 // Close one end of the tracker so we can call
885 // getMaxUpward/DownwardPressureDelta before advancing across any
886 // instructions. This converts currently live regs into live ins/outs.
887 TopRPTracker.closeTop();
888 BotRPTracker.closeBottom();
889
Andrew Trick9c17eab2013-07-30 19:59:12 +0000890 BotRPTracker.initLiveThru(RPTracker);
891 if (!BotRPTracker.getLiveThru().empty()) {
892 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
893 DEBUG(dbgs() << "Live Thru: ";
894 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
895 };
896
Andrew Trick2bc74c22013-08-30 04:36:57 +0000897 // For each live out vreg reduce the pressure change associated with other
898 // uses of the same vreg below the live-out reaching def.
899 updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
900
Andrew Trick4add42f2012-05-10 21:06:10 +0000901 // Account for liveness generated by the region boundary.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000902 if (LiveRegionEnd != RegionEnd) {
903 SmallVector<unsigned, 8> LiveUses;
904 BotRPTracker.recede(&LiveUses);
905 updatePressureDiffs(LiveUses);
906 }
Andrew Trick4add42f2012-05-10 21:06:10 +0000907
908 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick22025772012-05-17 18:35:10 +0000909
910 // Cache the list of excess pressure sets in this region. This will also track
911 // the max pressure in the scheduled code for these sets.
912 RegionCriticalPSets.clear();
Jakub Staszakc641ada2013-01-25 21:44:27 +0000913 const std::vector<unsigned> &RegionPressure =
914 RPTracker.getPressure().MaxSetPressure;
Andrew Trick22025772012-05-17 18:35:10 +0000915 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick736dd9a2013-06-21 18:32:58 +0000916 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trickb55db582013-06-21 18:33:01 +0000917 if (RegionPressure[i] > Limit) {
918 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
919 << " Limit " << Limit
920 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick1a831342013-08-30 03:49:48 +0000921 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trickb55db582013-06-21 18:33:01 +0000922 }
Andrew Trick22025772012-05-17 18:35:10 +0000923 }
924 DEBUG(dbgs() << "Excess PSets: ";
925 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
926 dbgs() << TRI->getRegPressureSetName(
Andrew Trick1a831342013-08-30 03:49:48 +0000927 RegionCriticalPSets[i].getPSet()) << " ";
Andrew Trick22025772012-05-17 18:35:10 +0000928 dbgs() << "\n");
929}
930
Andrew Trickd7f890e2013-12-28 21:56:47 +0000931void ScheduleDAGMILive::
Andrew Trickb248b4a2013-09-06 17:32:47 +0000932updateScheduledPressure(const SUnit *SU,
933 const std::vector<unsigned> &NewMaxPressure) {
934 const PressureDiff &PDiff = getPressureDiff(SU);
935 unsigned CritIdx = 0, CritEnd = RegionCriticalPSets.size();
936 for (PressureDiff::const_iterator I = PDiff.begin(), E = PDiff.end();
937 I != E; ++I) {
938 if (!I->isValid())
939 break;
940 unsigned ID = I->getPSet();
941 while (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() < ID)
942 ++CritIdx;
943 if (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() == ID) {
944 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[CritIdx].getUnitInc()
945 && NewMaxPressure[ID] <= INT16_MAX)
946 RegionCriticalPSets[CritIdx].setUnitInc(NewMaxPressure[ID]);
947 }
948 unsigned Limit = RegClassInfo->getRegPressureSetLimit(ID);
949 if (NewMaxPressure[ID] >= Limit - 2) {
950 DEBUG(dbgs() << " " << TRI->getRegPressureSetName(ID) << ": "
Andrew Trick569dc65a2015-05-17 23:40:31 +0000951 << NewMaxPressure[ID]
952 << ((NewMaxPressure[ID] > Limit) ? " > " : " <= ") << Limit
953 << "(+ " << BotRPTracker.getLiveThru()[ID] << " livethru)\n");
Andrew Trickb248b4a2013-09-06 17:32:47 +0000954 }
Andrew Trick22025772012-05-17 18:35:10 +0000955 }
Andrew Trick88639922012-04-24 17:56:43 +0000956}
957
Andrew Trick2bc74c22013-08-30 04:36:57 +0000958/// Update the PressureDiff array for liveness after scheduling this
959/// instruction.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000960void ScheduleDAGMILive::updatePressureDiffs(ArrayRef<unsigned> LiveUses) {
Andrew Trick2bc74c22013-08-30 04:36:57 +0000961 for (unsigned LUIdx = 0, LUEnd = LiveUses.size(); LUIdx != LUEnd; ++LUIdx) {
962 /// FIXME: Currently assuming single-use physregs.
963 unsigned Reg = LiveUses[LUIdx];
Andrew Trickffdbefb2013-09-06 17:32:39 +0000964 DEBUG(dbgs() << " LiveReg: " << PrintVRegOrUnit(Reg, TRI) << "\n");
Andrew Trick2bc74c22013-08-30 04:36:57 +0000965 if (!TRI->isVirtualRegister(Reg))
966 continue;
Andrew Trickffdbefb2013-09-06 17:32:39 +0000967
Andrew Trick2bc74c22013-08-30 04:36:57 +0000968 // This may be called before CurrentBottom has been initialized. However,
969 // BotRPTracker must have a valid position. We want the value live into the
970 // instruction or live out of the block, so ask for the previous
971 // instruction's live-out.
972 const LiveInterval &LI = LIS->getInterval(Reg);
973 VNInfo *VNI;
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000974 MachineBasicBlock::const_iterator I =
975 nextIfDebug(BotRPTracker.getPos(), BB->end());
976 if (I == BB->end())
Andrew Trick2bc74c22013-08-30 04:36:57 +0000977 VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
978 else {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000979 LiveQueryResult LRQ = LI.Query(LIS->getInstructionIndex(I));
Andrew Trick2bc74c22013-08-30 04:36:57 +0000980 VNI = LRQ.valueIn();
981 }
982 // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
983 assert(VNI && "No live value at use.");
984 for (VReg2UseMap::iterator
985 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
986 SUnit *SU = UI->SU;
Andrew Trickffdbefb2013-09-06 17:32:39 +0000987 DEBUG(dbgs() << " UpdateRegP: SU(" << SU->NodeNum << ") "
988 << *SU->getInstr());
Andrew Trick2bc74c22013-08-30 04:36:57 +0000989 // If this use comes before the reaching def, it cannot be a last use, so
990 // descrease its pressure change.
991 if (!SU->isScheduled && SU != &ExitSU) {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000992 LiveQueryResult LRQ
993 = LI.Query(LIS->getInstructionIndex(SU->getInstr()));
Andrew Trick2bc74c22013-08-30 04:36:57 +0000994 if (LRQ.valueIn() == VNI)
995 getPressureDiff(SU).addPressureChange(Reg, true, &MRI);
996 }
997 }
998 }
999}
1000
Andrew Trick8823dec2012-03-14 04:00:41 +00001001/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick88639922012-04-24 17:56:43 +00001002/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
1003/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick7a8e1002012-09-11 00:39:15 +00001004///
1005/// This is a skeletal driver, with all the functionality pushed into helpers,
Nick Lewycky06b0ea22015-08-18 22:41:58 +00001006/// so that it can be easily extended by experimental schedulers. Generally,
Andrew Trick7a8e1002012-09-11 00:39:15 +00001007/// implementing MachineSchedStrategy should be sufficient to implement a new
1008/// scheduling algorithm. However, if a scheduler further subclasses
Andrew Trickd7f890e2013-12-28 21:56:47 +00001009/// ScheduleDAGMILive then it will want to override this virtual method in order
1010/// to update any specialized state.
1011void ScheduleDAGMILive::schedule() {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001012 buildDAGWithRegPressure();
1013
Andrew Tricka7714a02012-11-12 19:40:10 +00001014 Topo.InitDAGTopologicalSorting();
1015
Andrew Tricka2733e92012-09-14 17:22:42 +00001016 postprocessDAG();
1017
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001018 SmallVector<SUnit*, 8> TopRoots, BotRoots;
1019 findRootsAndBiasEdges(TopRoots, BotRoots);
1020
1021 // Initialize the strategy before modifying the DAG.
1022 // This may initialize a DFSResult to be used for queue priority.
1023 SchedImpl->initialize(this);
1024
Andrew Trick7a8e1002012-09-11 00:39:15 +00001025 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
1026 SUnits[su].dumpAll(this));
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001027 if (ViewMISchedDAGs) viewGraph();
Andrew Trick7a8e1002012-09-11 00:39:15 +00001028
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001029 // Initialize ready queues now that the DAG and priority data are finalized.
1030 initQueues(TopRoots, BotRoots);
Andrew Trick7a8e1002012-09-11 00:39:15 +00001031
Andrew Trickd7f890e2013-12-28 21:56:47 +00001032 if (ShouldTrackPressure) {
1033 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
1034 TopRPTracker.setPos(CurrentTop);
1035 }
1036
Andrew Trick7a8e1002012-09-11 00:39:15 +00001037 bool IsTopNode = false;
1038 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick984d98b2012-10-08 18:53:53 +00001039 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick7a8e1002012-09-11 00:39:15 +00001040 if (!checkSchedLimit())
1041 break;
1042
1043 scheduleMI(SU, IsTopNode);
1044
Andrew Trickd7f890e2013-12-28 21:56:47 +00001045 if (DFSResult) {
1046 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
1047 if (!ScheduledTrees.test(SubtreeID)) {
1048 ScheduledTrees.set(SubtreeID);
1049 DFSResult->scheduleTree(SubtreeID);
1050 SchedImpl->scheduleTree(SubtreeID);
1051 }
1052 }
1053
1054 // Notify the scheduling strategy after updating the DAG.
1055 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick43adfb32015-03-27 06:10:13 +00001056
1057 updateQueues(SU, IsTopNode);
Andrew Trick7a8e1002012-09-11 00:39:15 +00001058 }
1059 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
1060
1061 placeDebugValues();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001062
1063 DEBUG({
Andrew Trickcf7e6972012-11-28 03:42:47 +00001064 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001065 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
1066 dumpSchedule();
1067 dbgs() << '\n';
1068 });
Andrew Trick7a8e1002012-09-11 00:39:15 +00001069}
1070
1071/// Build the DAG and setup three register pressure trackers.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001072void ScheduleDAGMILive::buildDAGWithRegPressure() {
Andrew Trickb6e74712013-09-04 20:59:59 +00001073 if (!ShouldTrackPressure) {
1074 RPTracker.reset();
1075 RegionCriticalPSets.clear();
1076 buildSchedGraph(AA);
1077 return;
1078 }
1079
Andrew Trick4add42f2012-05-10 21:06:10 +00001080 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trick9c17eab2013-07-30 19:59:12 +00001081 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
1082 /*TrackUntiedDefs=*/true);
Andrew Trick88639922012-04-24 17:56:43 +00001083
Andrew Trick4add42f2012-05-10 21:06:10 +00001084 // Account for liveness generate by the region boundary.
1085 if (LiveRegionEnd != RegionEnd)
1086 RPTracker.recede();
1087
1088 // Build the DAG, and compute current register pressure.
Andrew Trick1a831342013-08-30 03:49:48 +00001089 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs);
Andrew Trick02a80da2012-03-08 01:41:12 +00001090
Andrew Trick4add42f2012-05-10 21:06:10 +00001091 // Initialize top/bottom trackers after computing region pressure.
1092 initRegPressure();
Andrew Trick7a8e1002012-09-11 00:39:15 +00001093}
Andrew Trick4add42f2012-05-10 21:06:10 +00001094
Andrew Trickd7f890e2013-12-28 21:56:47 +00001095void ScheduleDAGMILive::computeDFSResult() {
Andrew Trick44f750a2013-01-25 04:01:04 +00001096 if (!DFSResult)
1097 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
1098 DFSResult->clear();
Andrew Trick44f750a2013-01-25 04:01:04 +00001099 ScheduledTrees.clear();
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001100 DFSResult->resize(SUnits.size());
1101 DFSResult->compute(SUnits);
Andrew Trick44f750a2013-01-25 04:01:04 +00001102 ScheduledTrees.resize(DFSResult->getNumSubtrees());
1103}
1104
Andrew Trick483f4192013-08-29 18:04:49 +00001105/// Compute the max cyclic critical path through the DAG. The scheduling DAG
1106/// only provides the critical path for single block loops. To handle loops that
1107/// span blocks, we could use the vreg path latencies provided by
1108/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
1109/// available for use in the scheduler.
1110///
1111/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trickef80f502013-08-30 02:02:12 +00001112/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick483f4192013-08-29 18:04:49 +00001113/// the following instruction sequence where each instruction has unit latency
1114/// and defines an epomymous virtual register:
1115///
1116/// a->b(a,c)->c(b)->d(c)->exit
1117///
1118/// The cyclic critical path is a two cycles: b->c->b
1119/// The acyclic critical path is four cycles: a->b->c->d->exit
1120/// LiveOutHeight = height(c) = len(c->d->exit) = 2
1121/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
1122/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
1123/// LiveInDepth = depth(b) = len(a->b) = 1
1124///
1125/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
1126/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
1127/// CyclicCriticalPath = min(2, 2) = 2
Andrew Trickd7f890e2013-12-28 21:56:47 +00001128///
1129/// This could be relevant to PostRA scheduling, but is currently implemented
1130/// assuming LiveIntervals.
1131unsigned ScheduleDAGMILive::computeCyclicCriticalPath() {
Andrew Trick483f4192013-08-29 18:04:49 +00001132 // This only applies to single block loop.
1133 if (!BB->isSuccessor(BB))
1134 return 0;
1135
1136 unsigned MaxCyclicLatency = 0;
1137 // Visit each live out vreg def to find def/use pairs that cross iterations.
1138 ArrayRef<unsigned> LiveOuts = RPTracker.getPressure().LiveOutRegs;
1139 for (ArrayRef<unsigned>::iterator RI = LiveOuts.begin(), RE = LiveOuts.end();
1140 RI != RE; ++RI) {
1141 unsigned Reg = *RI;
1142 if (!TRI->isVirtualRegister(Reg))
1143 continue;
1144 const LiveInterval &LI = LIS->getInterval(Reg);
1145 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
1146 if (!DefVNI)
1147 continue;
1148
1149 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
1150 const SUnit *DefSU = getSUnit(DefMI);
1151 if (!DefSU)
1152 continue;
1153
1154 unsigned LiveOutHeight = DefSU->getHeight();
1155 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
1156 // Visit all local users of the vreg def.
1157 for (VReg2UseMap::iterator
1158 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
1159 if (UI->SU == &ExitSU)
1160 continue;
1161
1162 // Only consider uses of the phi.
Matthias Braun88dd0ab2013-10-10 21:28:52 +00001163 LiveQueryResult LRQ =
1164 LI.Query(LIS->getInstructionIndex(UI->SU->getInstr()));
Andrew Trick483f4192013-08-29 18:04:49 +00001165 if (!LRQ.valueIn()->isPHIDef())
1166 continue;
1167
1168 // Assume that a path spanning two iterations is a cycle, which could
1169 // overestimate in strange cases. This allows cyclic latency to be
1170 // estimated as the minimum slack of the vreg's depth or height.
1171 unsigned CyclicLatency = 0;
1172 if (LiveOutDepth > UI->SU->getDepth())
1173 CyclicLatency = LiveOutDepth - UI->SU->getDepth();
1174
1175 unsigned LiveInHeight = UI->SU->getHeight() + DefSU->Latency;
1176 if (LiveInHeight > LiveOutHeight) {
1177 if (LiveInHeight - LiveOutHeight < CyclicLatency)
1178 CyclicLatency = LiveInHeight - LiveOutHeight;
1179 }
1180 else
1181 CyclicLatency = 0;
1182
1183 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
1184 << UI->SU->NodeNum << ") = " << CyclicLatency << "c\n");
1185 if (CyclicLatency > MaxCyclicLatency)
1186 MaxCyclicLatency = CyclicLatency;
1187 }
1188 }
1189 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
1190 return MaxCyclicLatency;
1191}
1192
Andrew Trick7a8e1002012-09-11 00:39:15 +00001193/// Move an instruction and update register pressure.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001194void ScheduleDAGMILive::scheduleMI(SUnit *SU, bool IsTopNode) {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001195 // Move the instruction to its new location in the instruction stream.
1196 MachineInstr *MI = SU->getInstr();
Andrew Trick02a80da2012-03-08 01:41:12 +00001197
Andrew Trick7a8e1002012-09-11 00:39:15 +00001198 if (IsTopNode) {
1199 assert(SU->isTopReady() && "node still has unscheduled dependencies");
1200 if (&*CurrentTop == MI)
1201 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick8823dec2012-03-14 04:00:41 +00001202 else {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001203 moveInstruction(MI, CurrentTop);
1204 TopRPTracker.setPos(MI);
Andrew Trick8823dec2012-03-14 04:00:41 +00001205 }
Andrew Trickc3ea0052012-04-24 18:04:37 +00001206
Andrew Trickb6e74712013-09-04 20:59:59 +00001207 if (ShouldTrackPressure) {
1208 // Update top scheduled pressure.
1209 TopRPTracker.advance();
1210 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
Andrew Trickb248b4a2013-09-06 17:32:47 +00001211 updateScheduledPressure(SU, TopRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +00001212 }
Andrew Trick7a8e1002012-09-11 00:39:15 +00001213 }
1214 else {
1215 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
1216 MachineBasicBlock::iterator priorII =
1217 priorNonDebug(CurrentBottom, CurrentTop);
1218 if (&*priorII == MI)
1219 CurrentBottom = priorII;
1220 else {
1221 if (&*CurrentTop == MI) {
1222 CurrentTop = nextIfDebug(++CurrentTop, priorII);
1223 TopRPTracker.setPos(CurrentTop);
1224 }
1225 moveInstruction(MI, CurrentBottom);
1226 CurrentBottom = MI;
1227 }
Andrew Trickb6e74712013-09-04 20:59:59 +00001228 if (ShouldTrackPressure) {
1229 // Update bottom scheduled pressure.
1230 SmallVector<unsigned, 8> LiveUses;
1231 BotRPTracker.recede(&LiveUses);
1232 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
Andrew Trickb248b4a2013-09-06 17:32:47 +00001233 updateScheduledPressure(SU, BotRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +00001234 updatePressureDiffs(LiveUses);
Andrew Trickb6e74712013-09-04 20:59:59 +00001235 }
Andrew Trick7a8e1002012-09-11 00:39:15 +00001236 }
1237}
1238
Andrew Trick263280242012-11-12 19:52:20 +00001239//===----------------------------------------------------------------------===//
1240// LoadClusterMutation - DAG post-processing to cluster loads.
1241//===----------------------------------------------------------------------===//
1242
Andrew Tricka7714a02012-11-12 19:40:10 +00001243namespace {
1244/// \brief Post-process the DAG to create cluster edges between neighboring
1245/// loads.
1246class LoadClusterMutation : public ScheduleDAGMutation {
1247 struct LoadInfo {
1248 SUnit *SU;
1249 unsigned BaseReg;
1250 unsigned Offset;
1251 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
1252 : SU(su), BaseReg(reg), Offset(ofs) {}
Benjamin Kramerb0f74b22014-03-07 21:35:39 +00001253
1254 bool operator<(const LoadInfo &RHS) const {
1255 return std::tie(BaseReg, Offset) < std::tie(RHS.BaseReg, RHS.Offset);
1256 }
Andrew Tricka7714a02012-11-12 19:40:10 +00001257 };
Andrew Tricka7714a02012-11-12 19:40:10 +00001258
1259 const TargetInstrInfo *TII;
1260 const TargetRegisterInfo *TRI;
1261public:
1262 LoadClusterMutation(const TargetInstrInfo *tii,
1263 const TargetRegisterInfo *tri)
1264 : TII(tii), TRI(tri) {}
1265
Craig Topper4584cd52014-03-07 09:26:03 +00001266 void apply(ScheduleDAGMI *DAG) override;
Andrew Tricka7714a02012-11-12 19:40:10 +00001267protected:
1268 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
1269};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001270} // anonymous
Andrew Tricka7714a02012-11-12 19:40:10 +00001271
Andrew Tricka7714a02012-11-12 19:40:10 +00001272void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
1273 ScheduleDAGMI *DAG) {
1274 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
1275 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
1276 SUnit *SU = Loads[Idx];
1277 unsigned BaseReg;
1278 unsigned Offset;
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001279 if (TII->getMemOpBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
Andrew Tricka7714a02012-11-12 19:40:10 +00001280 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
1281 }
1282 if (LoadRecords.size() < 2)
1283 return;
Benjamin Kramerb0f74b22014-03-07 21:35:39 +00001284 std::sort(LoadRecords.begin(), LoadRecords.end());
Andrew Tricka7714a02012-11-12 19:40:10 +00001285 unsigned ClusterLength = 1;
1286 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
1287 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
1288 ClusterLength = 1;
1289 continue;
1290 }
1291
1292 SUnit *SUa = LoadRecords[Idx].SU;
1293 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Trickec369d52012-11-12 21:28:10 +00001294 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Tricka7714a02012-11-12 19:40:10 +00001295 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
1296
1297 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
1298 << SUb->NodeNum << ")\n");
1299 // Copy successor edges from SUa to SUb. Interleaving computation
1300 // dependent on SUa can prevent load combining due to register reuse.
1301 // Predecessor edges do not need to be copied from SUb to SUa since nearby
1302 // loads should have effectively the same inputs.
1303 for (SUnit::const_succ_iterator
1304 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
1305 if (SI->getSUnit() == SUb)
1306 continue;
1307 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
1308 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
1309 }
1310 ++ClusterLength;
1311 }
1312 else
1313 ClusterLength = 1;
1314 }
1315}
1316
1317/// \brief Callback from DAG postProcessing to create cluster edges for loads.
1318void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
1319 // Map DAG NodeNum to store chain ID.
1320 DenseMap<unsigned, unsigned> StoreChainIDs;
1321 // Map each store chain to a set of dependent loads.
1322 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
1323 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1324 SUnit *SU = &DAG->SUnits[Idx];
1325 if (!SU->getInstr()->mayLoad())
1326 continue;
1327 unsigned ChainPredID = DAG->SUnits.size();
1328 for (SUnit::const_pred_iterator
1329 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1330 if (PI->isCtrl()) {
1331 ChainPredID = PI->getSUnit()->NodeNum;
1332 break;
1333 }
1334 }
1335 // Check if this chain-like pred has been seen
1336 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
1337 unsigned NumChains = StoreChainDependents.size();
1338 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
1339 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
1340 if (Result.second)
1341 StoreChainDependents.resize(NumChains + 1);
1342 StoreChainDependents[Result.first->second].push_back(SU);
1343 }
1344 // Iterate over the store chains.
1345 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
1346 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
1347}
1348
Andrew Trick02a80da2012-03-08 01:41:12 +00001349//===----------------------------------------------------------------------===//
Andrew Trick263280242012-11-12 19:52:20 +00001350// MacroFusion - DAG post-processing to encourage fusion of macro ops.
1351//===----------------------------------------------------------------------===//
1352
1353namespace {
1354/// \brief Post-process the DAG to create cluster edges between instructions
1355/// that may be fused by the processor into a single operation.
1356class MacroFusion : public ScheduleDAGMutation {
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001357 const TargetInstrInfo &TII;
1358 const TargetRegisterInfo &TRI;
Andrew Trick263280242012-11-12 19:52:20 +00001359public:
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001360 MacroFusion(const TargetInstrInfo &TII, const TargetRegisterInfo &TRI)
1361 : TII(TII), TRI(TRI) {}
Andrew Trick263280242012-11-12 19:52:20 +00001362
Craig Topper4584cd52014-03-07 09:26:03 +00001363 void apply(ScheduleDAGMI *DAG) override;
Andrew Trick263280242012-11-12 19:52:20 +00001364};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001365} // anonymous
Andrew Trick263280242012-11-12 19:52:20 +00001366
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001367/// Returns true if \p MI reads a register written by \p Other.
1368static bool HasDataDep(const TargetRegisterInfo &TRI, const MachineInstr &MI,
1369 const MachineInstr &Other) {
1370 for (const MachineOperand &MO : MI.uses()) {
1371 if (!MO.isReg() || !MO.readsReg())
1372 continue;
1373
1374 unsigned Reg = MO.getReg();
1375 if (Other.modifiesRegister(Reg, &TRI))
1376 return true;
1377 }
1378 return false;
1379}
1380
Andrew Trick263280242012-11-12 19:52:20 +00001381/// \brief Callback from DAG postProcessing to create cluster edges to encourage
1382/// fused operations.
1383void MacroFusion::apply(ScheduleDAGMI *DAG) {
1384 // For now, assume targets can only fuse with the branch.
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001385 SUnit &ExitSU = DAG->ExitSU;
1386 MachineInstr *Branch = ExitSU.getInstr();
Andrew Trick263280242012-11-12 19:52:20 +00001387 if (!Branch)
1388 return;
1389
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001390 for (SUnit &SU : DAG->SUnits) {
1391 // SUnits with successors can't be schedule in front of the ExitSU.
1392 if (!SU.Succs.empty())
1393 continue;
1394 // We only care if the node writes to a register that the branch reads.
1395 MachineInstr *Pred = SU.getInstr();
1396 if (!HasDataDep(TRI, *Branch, *Pred))
1397 continue;
1398
1399 if (!TII.shouldScheduleAdjacent(Pred, Branch))
Andrew Trick263280242012-11-12 19:52:20 +00001400 continue;
1401
1402 // Create a single weak edge from SU to ExitSU. The only effect is to cause
1403 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
1404 // need to copy predecessor edges from ExitSU to SU, since top-down
1405 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
1406 // of SU, we could create an artificial edge from the deepest root, but it
1407 // hasn't been needed yet.
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001408 bool Success = DAG->addEdge(&ExitSU, SDep(&SU, SDep::Cluster));
Andrew Trick263280242012-11-12 19:52:20 +00001409 (void)Success;
1410 assert(Success && "No DAG nodes should be reachable from ExitSU");
1411
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001412 DEBUG(dbgs() << "Macro Fuse SU(" << SU.NodeNum << ")\n");
Andrew Trick263280242012-11-12 19:52:20 +00001413 break;
1414 }
1415}
1416
1417//===----------------------------------------------------------------------===//
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001418// CopyConstrain - DAG post-processing to encourage copy elimination.
1419//===----------------------------------------------------------------------===//
1420
1421namespace {
1422/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1423/// the one use that defines the copy's source vreg, most likely an induction
1424/// variable increment.
1425class CopyConstrain : public ScheduleDAGMutation {
1426 // Transient state.
1427 SlotIndex RegionBeginIdx;
Andrew Trick2e875172013-04-24 23:19:56 +00001428 // RegionEndIdx is the slot index of the last non-debug instruction in the
1429 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001430 SlotIndex RegionEndIdx;
1431public:
1432 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1433
Craig Topper4584cd52014-03-07 09:26:03 +00001434 void apply(ScheduleDAGMI *DAG) override;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001435
1436protected:
Andrew Trickd7f890e2013-12-28 21:56:47 +00001437 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG);
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001438};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001439} // anonymous
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001440
1441/// constrainLocalCopy handles two possibilities:
1442/// 1) Local src:
1443/// I0: = dst
1444/// I1: src = ...
1445/// I2: = dst
1446/// I3: dst = src (copy)
1447/// (create pred->succ edges I0->I1, I2->I1)
1448///
1449/// 2) Local copy:
1450/// I0: dst = src (copy)
1451/// I1: = dst
1452/// I2: src = ...
1453/// I3: = dst
1454/// (create pred->succ edges I1->I2, I3->I2)
1455///
1456/// Although the MachineScheduler is currently constrained to single blocks,
1457/// this algorithm should handle extended blocks. An EBB is a set of
1458/// contiguously numbered blocks such that the previous block in the EBB is
1459/// always the single predecessor.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001460void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG) {
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001461 LiveIntervals *LIS = DAG->getLIS();
1462 MachineInstr *Copy = CopySU->getInstr();
1463
1464 // Check for pure vreg copies.
1465 unsigned SrcReg = Copy->getOperand(1).getReg();
1466 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
1467 return;
1468
1469 unsigned DstReg = Copy->getOperand(0).getReg();
1470 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
1471 return;
1472
1473 // Check if either the dest or source is local. If it's live across a back
1474 // edge, it's not local. Note that if both vregs are live across the back
1475 // edge, we cannot successfully contrain the copy without cyclic scheduling.
Michael Kuperstein54c61ed2015-01-19 07:30:47 +00001476 // If both the copy's source and dest are local live intervals, then we
1477 // should treat the dest as the global for the purpose of adding
1478 // constraints. This adds edges from source's other uses to the copy.
1479 unsigned LocalReg = SrcReg;
1480 unsigned GlobalReg = DstReg;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001481 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1482 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
Michael Kuperstein54c61ed2015-01-19 07:30:47 +00001483 LocalReg = DstReg;
1484 GlobalReg = SrcReg;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001485 LocalLI = &LIS->getInterval(LocalReg);
1486 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1487 return;
1488 }
1489 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1490
1491 // Find the global segment after the start of the local LI.
1492 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1493 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1494 // local live range. We could create edges from other global uses to the local
1495 // start, but the coalescer should have already eliminated these cases, so
1496 // don't bother dealing with it.
1497 if (GlobalSegment == GlobalLI->end())
1498 return;
1499
1500 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1501 // returned the next global segment. But if GlobalSegment overlaps with
1502 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1503 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1504 if (GlobalSegment->contains(LocalLI->beginIndex()))
1505 ++GlobalSegment;
1506
1507 if (GlobalSegment == GlobalLI->end())
1508 return;
1509
1510 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1511 if (GlobalSegment != GlobalLI->begin()) {
1512 // Two address defs have no hole.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001513 if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->end,
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001514 GlobalSegment->start)) {
1515 return;
1516 }
Andrew Trickd9761772013-07-30 19:59:08 +00001517 // If the prior global segment may be defined by the same two-address
1518 // instruction that also defines LocalLI, then can't make a hole here.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001519 if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->start,
Andrew Trickd9761772013-07-30 19:59:08 +00001520 LocalLI->beginIndex())) {
1521 return;
1522 }
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001523 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1524 // it would be a disconnected component in the live range.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001525 assert(std::prev(GlobalSegment)->start < LocalLI->beginIndex() &&
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001526 "Disconnected LRG within the scheduling region.");
1527 }
1528 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1529 if (!GlobalDef)
1530 return;
1531
1532 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1533 if (!GlobalSU)
1534 return;
1535
1536 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1537 // constraining the uses of the last local def to precede GlobalDef.
1538 SmallVector<SUnit*,8> LocalUses;
1539 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1540 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1541 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1542 for (SUnit::const_succ_iterator
1543 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1544 I != E; ++I) {
1545 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1546 continue;
1547 if (I->getSUnit() == GlobalSU)
1548 continue;
1549 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1550 return;
1551 LocalUses.push_back(I->getSUnit());
1552 }
1553 // Open the top of the GlobalLI hole by constraining any earlier global uses
1554 // to precede the start of LocalLI.
1555 SmallVector<SUnit*,8> GlobalUses;
1556 MachineInstr *FirstLocalDef =
1557 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1558 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1559 for (SUnit::const_pred_iterator
1560 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1561 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1562 continue;
1563 if (I->getSUnit() == FirstLocalSU)
1564 continue;
1565 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1566 return;
1567 GlobalUses.push_back(I->getSUnit());
1568 }
1569 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1570 // Add the weak edges.
1571 for (SmallVectorImpl<SUnit*>::const_iterator
1572 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1573 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1574 << GlobalSU->NodeNum << ")\n");
1575 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1576 }
1577 for (SmallVectorImpl<SUnit*>::const_iterator
1578 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1579 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1580 << FirstLocalSU->NodeNum << ")\n");
1581 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1582 }
1583}
1584
1585/// \brief Callback from DAG postProcessing to create weak edges to encourage
1586/// copy elimination.
1587void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Trickd7f890e2013-12-28 21:56:47 +00001588 assert(DAG->hasVRegLiveness() && "Expect VRegs with LiveIntervals");
1589
Andrew Trick2e875172013-04-24 23:19:56 +00001590 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1591 if (FirstPos == DAG->end())
1592 return;
1593 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001594 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1595 &*priorNonDebug(DAG->end(), DAG->begin()));
1596
1597 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1598 SUnit *SU = &DAG->SUnits[Idx];
1599 if (!SU->getInstr()->isCopy())
1600 continue;
1601
Andrew Trickd7f890e2013-12-28 21:56:47 +00001602 constrainLocalCopy(SU, static_cast<ScheduleDAGMILive*>(DAG));
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001603 }
1604}
1605
1606//===----------------------------------------------------------------------===//
Andrew Trickfc127d12013-12-07 05:59:44 +00001607// MachineSchedStrategy helpers used by GenericScheduler, GenericPostScheduler
1608// and possibly other custom schedulers.
Andrew Trickd14d7c22013-12-28 21:56:57 +00001609//===----------------------------------------------------------------------===//
Andrew Tricke1c034f2012-01-17 06:55:03 +00001610
Andrew Trick5a22df42013-12-05 17:56:02 +00001611static const unsigned InvalidCycle = ~0U;
1612
Andrew Trickfc127d12013-12-07 05:59:44 +00001613SchedBoundary::~SchedBoundary() { delete HazardRec; }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001614
Andrew Trickfc127d12013-12-07 05:59:44 +00001615void SchedBoundary::reset() {
1616 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1617 // Destroying and reconstructing it is very expensive though. So keep
1618 // invalid, placeholder HazardRecs.
1619 if (HazardRec && HazardRec->isEnabled()) {
1620 delete HazardRec;
Craig Topperc0196b12014-04-14 00:51:57 +00001621 HazardRec = nullptr;
Andrew Trickfc127d12013-12-07 05:59:44 +00001622 }
1623 Available.clear();
1624 Pending.clear();
1625 CheckPending = false;
1626 NextSUs.clear();
1627 CurrCycle = 0;
1628 CurrMOps = 0;
1629 MinReadyCycle = UINT_MAX;
1630 ExpectedLatency = 0;
1631 DependentLatency = 0;
1632 RetiredMOps = 0;
1633 MaxExecutedResCount = 0;
1634 ZoneCritResIdx = 0;
1635 IsResourceLimited = false;
1636 ReservedCycles.clear();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001637#ifndef NDEBUG
Andrew Trickd14d7c22013-12-28 21:56:57 +00001638 // Track the maximum number of stall cycles that could arise either from the
1639 // latency of a DAG edge or the number of cycles that a processor resource is
1640 // reserved (SchedBoundary::ReservedCycles).
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001641 MaxObservedStall = 0;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001642#endif
Andrew Trickfc127d12013-12-07 05:59:44 +00001643 // Reserve a zero-count for invalid CritResIdx.
1644 ExecutedResCounts.resize(1);
1645 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
1646}
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001647
Andrew Trickfc127d12013-12-07 05:59:44 +00001648void SchedRemainder::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001649init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1650 reset();
1651 if (!SchedModel->hasInstrSchedModel())
1652 return;
1653 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1654 for (std::vector<SUnit>::iterator
1655 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1656 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001657 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1658 * SchedModel->getMicroOpFactor();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001659 for (TargetSchedModel::ProcResIter
1660 PI = SchedModel->getWriteProcResBegin(SC),
1661 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1662 unsigned PIdx = PI->ProcResourceIdx;
1663 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1664 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1665 }
1666 }
1667}
1668
Andrew Trickfc127d12013-12-07 05:59:44 +00001669void SchedBoundary::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001670init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1671 reset();
1672 DAG = dag;
1673 SchedModel = smodel;
1674 Rem = rem;
Andrew Trick5a22df42013-12-05 17:56:02 +00001675 if (SchedModel->hasInstrSchedModel()) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001676 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick5a22df42013-12-05 17:56:02 +00001677 ReservedCycles.resize(SchedModel->getNumProcResourceKinds(), InvalidCycle);
1678 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001679}
1680
Andrew Trick880e5732013-12-05 17:55:58 +00001681/// Compute the stall cycles based on this SUnit's ready time. Heuristics treat
1682/// these "soft stalls" differently than the hard stall cycles based on CPU
1683/// resources and computed by checkHazard(). A fully in-order model
1684/// (MicroOpBufferSize==0) will not make use of this since instructions are not
1685/// available for scheduling until they are ready. However, a weaker in-order
1686/// model may use this for heuristics. For example, if a processor has in-order
1687/// behavior when reading certain resources, this may come into play.
Andrew Trickfc127d12013-12-07 05:59:44 +00001688unsigned SchedBoundary::getLatencyStallCycles(SUnit *SU) {
Andrew Trick880e5732013-12-05 17:55:58 +00001689 if (!SU->isUnbuffered)
1690 return 0;
1691
1692 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1693 if (ReadyCycle > CurrCycle)
1694 return ReadyCycle - CurrCycle;
1695 return 0;
1696}
1697
Andrew Trick5a22df42013-12-05 17:56:02 +00001698/// Compute the next cycle at which the given processor resource can be
1699/// scheduled.
Andrew Trickfc127d12013-12-07 05:59:44 +00001700unsigned SchedBoundary::
Andrew Trick5a22df42013-12-05 17:56:02 +00001701getNextResourceCycle(unsigned PIdx, unsigned Cycles) {
1702 unsigned NextUnreserved = ReservedCycles[PIdx];
1703 // If this resource has never been used, always return cycle zero.
1704 if (NextUnreserved == InvalidCycle)
1705 return 0;
1706 // For bottom-up scheduling add the cycles needed for the current operation.
1707 if (!isTop())
1708 NextUnreserved += Cycles;
1709 return NextUnreserved;
1710}
1711
Andrew Trick8c9e6722012-06-29 03:23:24 +00001712/// Does this SU have a hazard within the current instruction group.
1713///
1714/// The scheduler supports two modes of hazard recognition. The first is the
1715/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1716/// supports highly complicated in-order reservation tables
1717/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1718///
1719/// The second is a streamlined mechanism that checks for hazards based on
1720/// simple counters that the scheduler itself maintains. It explicitly checks
1721/// for instruction dispatch limitations, including the number of micro-ops that
1722/// can dispatch per cycle.
1723///
1724/// TODO: Also check whether the SU must start a new group.
Andrew Trickfc127d12013-12-07 05:59:44 +00001725bool SchedBoundary::checkHazard(SUnit *SU) {
Andrew Trickd14d7c22013-12-28 21:56:57 +00001726 if (HazardRec->isEnabled()
1727 && HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard) {
1728 return true;
1729 }
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001730 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Tricke2ff5752013-06-15 04:49:49 +00001731 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001732 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1733 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick8c9e6722012-06-29 03:23:24 +00001734 return true;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001735 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001736 if (SchedModel->hasInstrSchedModel() && SU->hasReservedResource) {
1737 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1738 for (TargetSchedModel::ProcResIter
1739 PI = SchedModel->getWriteProcResBegin(SC),
1740 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
Andrew Trick56327222014-06-27 04:57:05 +00001741 unsigned NRCycle = getNextResourceCycle(PI->ProcResourceIdx, PI->Cycles);
1742 if (NRCycle > CurrCycle) {
Andrew Trick040c0da2014-06-27 05:09:36 +00001743#ifndef NDEBUG
Chad Rosieraba845e2014-07-02 16:46:08 +00001744 MaxObservedStall = std::max(PI->Cycles, MaxObservedStall);
Andrew Trick040c0da2014-06-27 05:09:36 +00001745#endif
Andrew Trick56327222014-06-27 04:57:05 +00001746 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") "
1747 << SchedModel->getResourceName(PI->ProcResourceIdx)
1748 << "=" << NRCycle << "c\n");
Andrew Trick5a22df42013-12-05 17:56:02 +00001749 return true;
Andrew Trick56327222014-06-27 04:57:05 +00001750 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001751 }
1752 }
Andrew Trick8c9e6722012-06-29 03:23:24 +00001753 return false;
1754}
1755
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001756// Find the unscheduled node in ReadySUs with the highest latency.
Andrew Trickfc127d12013-12-07 05:59:44 +00001757unsigned SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001758findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
Craig Topperc0196b12014-04-14 00:51:57 +00001759 SUnit *LateSU = nullptr;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001760 unsigned RemLatency = 0;
1761 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001762 I != E; ++I) {
1763 unsigned L = getUnscheduledLatency(*I);
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001764 if (L > RemLatency) {
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001765 RemLatency = L;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001766 LateSU = *I;
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001767 }
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001768 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001769 if (LateSU) {
1770 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1771 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001772 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001773 return RemLatency;
1774}
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001775
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001776// Count resources in this zone and the remaining unscheduled
1777// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1778// resource index, or zero if the zone is issue limited.
Andrew Trickfc127d12013-12-07 05:59:44 +00001779unsigned SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001780getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov64c391d2013-07-19 08:55:18 +00001781 OtherCritIdx = 0;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001782 if (!SchedModel->hasInstrSchedModel())
1783 return 0;
1784
1785 unsigned OtherCritCount = Rem->RemIssueCount
1786 + (RetiredMOps * SchedModel->getMicroOpFactor());
1787 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1788 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001789 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1790 PIdx != PEnd; ++PIdx) {
1791 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1792 if (OtherCount > OtherCritCount) {
1793 OtherCritCount = OtherCount;
1794 OtherCritIdx = PIdx;
1795 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001796 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001797 if (OtherCritIdx) {
1798 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1799 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
Andrew Trickfc127d12013-12-07 05:59:44 +00001800 << " " << SchedModel->getResourceName(OtherCritIdx) << "\n");
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001801 }
1802 return OtherCritCount;
1803}
1804
Andrew Trickfc127d12013-12-07 05:59:44 +00001805void SchedBoundary::releaseNode(SUnit *SU, unsigned ReadyCycle) {
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001806 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1807
1808#ifndef NDEBUG
Andrew Trick491e34a2014-06-12 22:36:28 +00001809 // ReadyCycle was been bumped up to the CurrCycle when this node was
1810 // scheduled, but CurrCycle may have been eagerly advanced immediately after
1811 // scheduling, so may now be greater than ReadyCycle.
1812 if (ReadyCycle > CurrCycle)
1813 MaxObservedStall = std::max(ReadyCycle - CurrCycle, MaxObservedStall);
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001814#endif
1815
Andrew Trick61f1a272012-05-24 22:11:09 +00001816 if (ReadyCycle < MinReadyCycle)
1817 MinReadyCycle = ReadyCycle;
1818
1819 // Check for interlocks first. For the purpose of other heuristics, an
1820 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001821 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1822 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick61f1a272012-05-24 22:11:09 +00001823 Pending.push(SU);
1824 else
1825 Available.push(SU);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001826
1827 // Record this node as an immediate dependent of the scheduled node.
1828 NextSUs.insert(SU);
Andrew Trick61f1a272012-05-24 22:11:09 +00001829}
1830
Andrew Trickfc127d12013-12-07 05:59:44 +00001831void SchedBoundary::releaseTopNode(SUnit *SU) {
1832 if (SU->isScheduled)
1833 return;
1834
Andrew Trickfc127d12013-12-07 05:59:44 +00001835 releaseNode(SU, SU->TopReadyCycle);
1836}
1837
1838void SchedBoundary::releaseBottomNode(SUnit *SU) {
1839 if (SU->isScheduled)
1840 return;
1841
Andrew Trickfc127d12013-12-07 05:59:44 +00001842 releaseNode(SU, SU->BotReadyCycle);
1843}
1844
Andrew Trick61f1a272012-05-24 22:11:09 +00001845/// Move the boundary of scheduled code by one cycle.
Andrew Trickfc127d12013-12-07 05:59:44 +00001846void SchedBoundary::bumpCycle(unsigned NextCycle) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001847 if (SchedModel->getMicroOpBufferSize() == 0) {
1848 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
1849 if (MinReadyCycle > NextCycle)
1850 NextCycle = MinReadyCycle;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001851 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001852 // Update the current micro-ops, which will issue in the next cycle.
1853 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
1854 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
1855
1856 // Decrement DependentLatency based on the next cycle.
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001857 if ((NextCycle - CurrCycle) > DependentLatency)
1858 DependentLatency = 0;
1859 else
1860 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick61f1a272012-05-24 22:11:09 +00001861
1862 if (!HazardRec->isEnabled()) {
Andrew Trick45446062012-06-05 21:11:27 +00001863 // Bypass HazardRec virtual calls.
Andrew Trick61f1a272012-05-24 22:11:09 +00001864 CurrCycle = NextCycle;
1865 }
1866 else {
Andrew Trick45446062012-06-05 21:11:27 +00001867 // Bypass getHazardType calls in case of long latency.
Andrew Trick61f1a272012-05-24 22:11:09 +00001868 for (; CurrCycle != NextCycle; ++CurrCycle) {
1869 if (isTop())
1870 HazardRec->AdvanceCycle();
1871 else
1872 HazardRec->RecedeCycle();
1873 }
1874 }
1875 CheckPending = true;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001876 unsigned LFactor = SchedModel->getLatencyFactor();
1877 IsResourceLimited =
1878 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1879 > (int)LFactor;
Andrew Trick61f1a272012-05-24 22:11:09 +00001880
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001881 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
1882}
1883
Andrew Trickfc127d12013-12-07 05:59:44 +00001884void SchedBoundary::incExecutedResources(unsigned PIdx, unsigned Count) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001885 ExecutedResCounts[PIdx] += Count;
1886 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
1887 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick61f1a272012-05-24 22:11:09 +00001888}
1889
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001890/// Add the given processor resource to this scheduled zone.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001891///
1892/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
1893/// during which this resource is consumed.
1894///
1895/// \return the next cycle at which the instruction may execute without
1896/// oversubscribing resources.
Andrew Trickfc127d12013-12-07 05:59:44 +00001897unsigned SchedBoundary::
Andrew Trick5a22df42013-12-05 17:56:02 +00001898countResource(unsigned PIdx, unsigned Cycles, unsigned NextCycle) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001899 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001900 unsigned Count = Factor * Cycles;
Andrew Trickfc127d12013-12-07 05:59:44 +00001901 DEBUG(dbgs() << " " << SchedModel->getResourceName(PIdx)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001902 << " +" << Cycles << "x" << Factor << "u\n");
1903
1904 // Update Executed resources counts.
1905 incExecutedResources(PIdx, Count);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001906 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1907 Rem->RemainingCounts[PIdx] -= Count;
1908
Andrew Trickb13ef172013-07-19 00:20:07 +00001909 // Check if this resource exceeds the current critical resource. If so, it
1910 // becomes the critical resource.
1911 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001912 ZoneCritResIdx = PIdx;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001913 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfc127d12013-12-07 05:59:44 +00001914 << SchedModel->getResourceName(PIdx) << ": "
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001915 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001916 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001917 // For reserved resources, record the highest cycle using the resource.
1918 unsigned NextAvailable = getNextResourceCycle(PIdx, Cycles);
1919 if (NextAvailable > CurrCycle) {
1920 DEBUG(dbgs() << " Resource conflict: "
1921 << SchedModel->getProcResource(PIdx)->Name << " reserved until @"
1922 << NextAvailable << "\n");
1923 }
1924 return NextAvailable;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001925}
1926
Andrew Trick45446062012-06-05 21:11:27 +00001927/// Move the boundary of scheduled code by one SUnit.
Andrew Trickfc127d12013-12-07 05:59:44 +00001928void SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trick45446062012-06-05 21:11:27 +00001929 // Update the reservation table.
1930 if (HazardRec->isEnabled()) {
1931 if (!isTop() && SU->isCall) {
1932 // Calls are scheduled with their preceding instructions. For bottom-up
1933 // scheduling, clear the pipeline state before emitting.
1934 HazardRec->Reset();
1935 }
1936 HazardRec->EmitInstruction(SU);
1937 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001938 // checkHazard should prevent scheduling multiple instructions per cycle that
1939 // exceed the issue width.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001940 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1941 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
Daniel Jasper0d92abd2013-12-06 08:58:22 +00001942 assert(
1943 (CurrMOps == 0 || (CurrMOps + IncMOps) <= SchedModel->getIssueWidth()) &&
Andrew Trickf7760a22013-12-06 17:19:20 +00001944 "Cannot schedule this instruction's MicroOps in the current cycle.");
Andrew Trick5a22df42013-12-05 17:56:02 +00001945
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001946 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1947 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
1948
Andrew Trick5a22df42013-12-05 17:56:02 +00001949 unsigned NextCycle = CurrCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001950 switch (SchedModel->getMicroOpBufferSize()) {
1951 case 0:
1952 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
1953 break;
1954 case 1:
1955 if (ReadyCycle > NextCycle) {
1956 NextCycle = ReadyCycle;
1957 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
1958 }
1959 break;
1960 default:
1961 // We don't currently model the OOO reorder buffer, so consider all
Andrew Trick880e5732013-12-05 17:55:58 +00001962 // scheduled MOps to be "retired". We do loosely model in-order resource
1963 // latency. If this instruction uses an in-order resource, account for any
1964 // likely stall cycles.
1965 if (SU->isUnbuffered && ReadyCycle > NextCycle)
1966 NextCycle = ReadyCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001967 break;
1968 }
1969 RetiredMOps += IncMOps;
1970
1971 // Update resource counts and critical resource.
1972 if (SchedModel->hasInstrSchedModel()) {
1973 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
1974 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
1975 Rem->RemIssueCount -= DecRemIssue;
1976 if (ZoneCritResIdx) {
1977 // Scale scheduled micro-ops for comparing with the critical resource.
1978 unsigned ScaledMOps =
1979 RetiredMOps * SchedModel->getMicroOpFactor();
1980
1981 // If scaled micro-ops are now more than the previous critical resource by
1982 // a full cycle, then micro-ops issue becomes critical.
1983 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
1984 >= (int)SchedModel->getLatencyFactor()) {
1985 ZoneCritResIdx = 0;
1986 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
1987 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
1988 }
1989 }
1990 for (TargetSchedModel::ProcResIter
1991 PI = SchedModel->getWriteProcResBegin(SC),
1992 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1993 unsigned RCycle =
Andrew Trick5a22df42013-12-05 17:56:02 +00001994 countResource(PI->ProcResourceIdx, PI->Cycles, NextCycle);
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001995 if (RCycle > NextCycle)
1996 NextCycle = RCycle;
1997 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001998 if (SU->hasReservedResource) {
1999 // For reserved resources, record the highest cycle using the resource.
2000 // For top-down scheduling, this is the cycle in which we schedule this
2001 // instruction plus the number of cycles the operations reserves the
2002 // resource. For bottom-up is it simply the instruction's cycle.
2003 for (TargetSchedModel::ProcResIter
2004 PI = SchedModel->getWriteProcResBegin(SC),
2005 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2006 unsigned PIdx = PI->ProcResourceIdx;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002007 if (SchedModel->getProcResource(PIdx)->BufferSize == 0) {
Chad Rosieraba845e2014-07-02 16:46:08 +00002008 if (isTop()) {
2009 ReservedCycles[PIdx] =
2010 std::max(getNextResourceCycle(PIdx, 0), NextCycle + PI->Cycles);
2011 }
2012 else
2013 ReservedCycles[PIdx] = NextCycle;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002014 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002015 }
2016 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002017 }
2018 // Update ExpectedLatency and DependentLatency.
2019 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2020 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2021 if (SU->getDepth() > TopLatency) {
2022 TopLatency = SU->getDepth();
2023 DEBUG(dbgs() << " " << Available.getName()
2024 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2025 }
2026 if (SU->getHeight() > BotLatency) {
2027 BotLatency = SU->getHeight();
2028 DEBUG(dbgs() << " " << Available.getName()
2029 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2030 }
2031 // If we stall for any reason, bump the cycle.
2032 if (NextCycle > CurrCycle) {
2033 bumpCycle(NextCycle);
2034 }
2035 else {
2036 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
Alp Tokercb402912014-01-24 17:20:08 +00002037 // resource limited. If a stall occurred, bumpCycle does this.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002038 unsigned LFactor = SchedModel->getLatencyFactor();
2039 IsResourceLimited =
2040 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2041 > (int)LFactor;
2042 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002043 // Update CurrMOps after calling bumpCycle to handle stalls, since bumpCycle
2044 // resets CurrMOps. Loop to handle instructions with more MOps than issue in
2045 // one cycle. Since we commonly reach the max MOps here, opportunistically
2046 // bump the cycle to avoid uselessly checking everything in the readyQ.
2047 CurrMOps += IncMOps;
2048 while (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trick5a22df42013-12-05 17:56:02 +00002049 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
2050 << " at cycle " << CurrCycle << '\n');
Andrew Trickd14d7c22013-12-28 21:56:57 +00002051 bumpCycle(++NextCycle);
Andrew Trick5a22df42013-12-05 17:56:02 +00002052 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002053 DEBUG(dumpScheduledState());
Andrew Trick45446062012-06-05 21:11:27 +00002054}
2055
Andrew Trick61f1a272012-05-24 22:11:09 +00002056/// Release pending ready nodes in to the available queue. This makes them
2057/// visible to heuristics.
Andrew Trickfc127d12013-12-07 05:59:44 +00002058void SchedBoundary::releasePending() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002059 // If the available queue is empty, it is safe to reset MinReadyCycle.
2060 if (Available.empty())
2061 MinReadyCycle = UINT_MAX;
2062
2063 // Check to see if any of the pending instructions are ready to issue. If
2064 // so, add them to the available queue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002065 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick61f1a272012-05-24 22:11:09 +00002066 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2067 SUnit *SU = *(Pending.begin()+i);
Andrew Trick45446062012-06-05 21:11:27 +00002068 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick61f1a272012-05-24 22:11:09 +00002069
2070 if (ReadyCycle < MinReadyCycle)
2071 MinReadyCycle = ReadyCycle;
2072
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002073 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick61f1a272012-05-24 22:11:09 +00002074 continue;
2075
Andrew Trick8c9e6722012-06-29 03:23:24 +00002076 if (checkHazard(SU))
Andrew Trick61f1a272012-05-24 22:11:09 +00002077 continue;
2078
2079 Available.push(SU);
2080 Pending.remove(Pending.begin()+i);
2081 --i; --e;
2082 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002083 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick61f1a272012-05-24 22:11:09 +00002084 CheckPending = false;
2085}
2086
2087/// Remove SU from the ready set for this boundary.
Andrew Trickfc127d12013-12-07 05:59:44 +00002088void SchedBoundary::removeReady(SUnit *SU) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002089 if (Available.isInQueue(SU))
2090 Available.remove(Available.find(SU));
2091 else {
2092 assert(Pending.isInQueue(SU) && "bad ready count");
2093 Pending.remove(Pending.find(SU));
2094 }
2095}
2096
2097/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002098/// defer any nodes that now hit a hazard, and advance the cycle until at least
2099/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trickfc127d12013-12-07 05:59:44 +00002100SUnit *SchedBoundary::pickOnlyChoice() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002101 if (CheckPending)
2102 releasePending();
2103
Andrew Tricke2ff5752013-06-15 04:49:49 +00002104 if (CurrMOps > 0) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002105 // Defer any ready instrs that now have a hazard.
2106 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2107 if (checkHazard(*I)) {
2108 Pending.push(*I);
2109 I = Available.remove(I);
2110 continue;
2111 }
2112 ++I;
2113 }
2114 }
Andrew Trick61f1a272012-05-24 22:11:09 +00002115 for (unsigned i = 0; Available.empty(); ++i) {
Chad Rosieraba845e2014-07-02 16:46:08 +00002116// FIXME: Re-enable assert once PR20057 is resolved.
2117// assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedStall) &&
2118// "permanent hazard");
2119 (void)i;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002120 bumpCycle(CurrCycle + 1);
Andrew Trick61f1a272012-05-24 22:11:09 +00002121 releasePending();
2122 }
2123 if (Available.size() == 1)
2124 return *Available.begin();
Craig Topperc0196b12014-04-14 00:51:57 +00002125 return nullptr;
Andrew Trick61f1a272012-05-24 22:11:09 +00002126}
2127
Andrew Trick8e8415f2013-06-15 05:46:47 +00002128#ifndef NDEBUG
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002129// This is useful information to dump after bumpNode.
2130// Note that the Queue contents are more useful before pickNodeFromQueue.
Andrew Trickfc127d12013-12-07 05:59:44 +00002131void SchedBoundary::dumpScheduledState() {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002132 unsigned ResFactor;
2133 unsigned ResCount;
2134 if (ZoneCritResIdx) {
2135 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2136 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002137 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002138 else {
2139 ResFactor = SchedModel->getMicroOpFactor();
2140 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002141 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002142 unsigned LFactor = SchedModel->getLatencyFactor();
2143 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2144 << " Retired: " << RetiredMOps;
2145 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2146 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
Andrew Trickfc127d12013-12-07 05:59:44 +00002147 << ResCount / ResFactor << " "
2148 << SchedModel->getResourceName(ZoneCritResIdx)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002149 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2150 << (IsResourceLimited ? " - Resource" : " - Latency")
2151 << " limited.\n";
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002152}
Andrew Trick8e8415f2013-06-15 05:46:47 +00002153#endif
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002154
Andrew Trickfc127d12013-12-07 05:59:44 +00002155//===----------------------------------------------------------------------===//
Andrew Trickd14d7c22013-12-28 21:56:57 +00002156// GenericScheduler - Generic implementation of MachineSchedStrategy.
Andrew Trickfc127d12013-12-07 05:59:44 +00002157//===----------------------------------------------------------------------===//
2158
Andrew Trickd14d7c22013-12-28 21:56:57 +00002159void GenericSchedulerBase::SchedCandidate::
2160initResourceDelta(const ScheduleDAGMI *DAG,
2161 const TargetSchedModel *SchedModel) {
2162 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2163 return;
2164
2165 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2166 for (TargetSchedModel::ProcResIter
2167 PI = SchedModel->getWriteProcResBegin(SC),
2168 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2169 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2170 ResDelta.CritResources += PI->Cycles;
2171 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2172 ResDelta.DemandedResources += PI->Cycles;
2173 }
2174}
2175
2176/// Set the CandPolicy given a scheduling zone given the current resources and
2177/// latencies inside and outside the zone.
2178void GenericSchedulerBase::setPolicy(CandPolicy &Policy,
2179 bool IsPostRA,
2180 SchedBoundary &CurrZone,
2181 SchedBoundary *OtherZone) {
Eric Christopher572e03a2015-06-19 01:53:21 +00002182 // Apply preemptive heuristics based on the total latency and resources
Andrew Trickd14d7c22013-12-28 21:56:57 +00002183 // inside and outside this zone. Potential stalls should be considered before
2184 // following this policy.
2185
2186 // Compute remaining latency. We need this both to determine whether the
2187 // overall schedule has become latency-limited and whether the instructions
2188 // outside this zone are resource or latency limited.
2189 //
2190 // The "dependent" latency is updated incrementally during scheduling as the
2191 // max height/depth of scheduled nodes minus the cycles since it was
2192 // scheduled:
2193 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
2194 //
2195 // The "independent" latency is the max ready queue depth:
2196 // ILat = max N.depth for N in Available|Pending
2197 //
2198 // RemainingLatency is the greater of independent and dependent latency.
2199 unsigned RemLatency = CurrZone.getDependentLatency();
2200 RemLatency = std::max(RemLatency,
2201 CurrZone.findMaxLatency(CurrZone.Available.elements()));
2202 RemLatency = std::max(RemLatency,
2203 CurrZone.findMaxLatency(CurrZone.Pending.elements()));
2204
2205 // Compute the critical resource outside the zone.
Andrew Trick7afe4812013-12-28 22:25:57 +00002206 unsigned OtherCritIdx = 0;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002207 unsigned OtherCount =
2208 OtherZone ? OtherZone->getOtherResourceCount(OtherCritIdx) : 0;
2209
2210 bool OtherResLimited = false;
2211 if (SchedModel->hasInstrSchedModel()) {
2212 unsigned LFactor = SchedModel->getLatencyFactor();
2213 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
2214 }
2215 // Schedule aggressively for latency in PostRA mode. We don't check for
2216 // acyclic latency during PostRA, and highly out-of-order processors will
2217 // skip PostRA scheduling.
2218 if (!OtherResLimited) {
2219 if (IsPostRA || (RemLatency + CurrZone.getCurrCycle() > Rem.CriticalPath)) {
2220 Policy.ReduceLatency |= true;
2221 DEBUG(dbgs() << " " << CurrZone.Available.getName()
2222 << " RemainingLatency " << RemLatency << " + "
2223 << CurrZone.getCurrCycle() << "c > CritPath "
2224 << Rem.CriticalPath << "\n");
2225 }
2226 }
2227 // If the same resource is limiting inside and outside the zone, do nothing.
2228 if (CurrZone.getZoneCritResIdx() == OtherCritIdx)
2229 return;
2230
2231 DEBUG(
2232 if (CurrZone.isResourceLimited()) {
2233 dbgs() << " " << CurrZone.Available.getName() << " ResourceLimited: "
2234 << SchedModel->getResourceName(CurrZone.getZoneCritResIdx())
2235 << "\n";
2236 }
2237 if (OtherResLimited)
2238 dbgs() << " RemainingLimit: "
2239 << SchedModel->getResourceName(OtherCritIdx) << "\n";
2240 if (!CurrZone.isResourceLimited() && !OtherResLimited)
2241 dbgs() << " Latency limited both directions.\n");
2242
2243 if (CurrZone.isResourceLimited() && !Policy.ReduceResIdx)
2244 Policy.ReduceResIdx = CurrZone.getZoneCritResIdx();
2245
2246 if (OtherResLimited)
2247 Policy.DemandResIdx = OtherCritIdx;
2248}
2249
2250#ifndef NDEBUG
2251const char *GenericSchedulerBase::getReasonStr(
2252 GenericSchedulerBase::CandReason Reason) {
2253 switch (Reason) {
2254 case NoCand: return "NOCAND ";
2255 case PhysRegCopy: return "PREG-COPY";
2256 case RegExcess: return "REG-EXCESS";
2257 case RegCritical: return "REG-CRIT ";
2258 case Stall: return "STALL ";
2259 case Cluster: return "CLUSTER ";
2260 case Weak: return "WEAK ";
2261 case RegMax: return "REG-MAX ";
2262 case ResourceReduce: return "RES-REDUCE";
2263 case ResourceDemand: return "RES-DEMAND";
2264 case TopDepthReduce: return "TOP-DEPTH ";
2265 case TopPathReduce: return "TOP-PATH ";
2266 case BotHeightReduce:return "BOT-HEIGHT";
2267 case BotPathReduce: return "BOT-PATH ";
2268 case NextDefUse: return "DEF-USE ";
2269 case NodeOrder: return "ORDER ";
2270 };
2271 llvm_unreachable("Unknown reason!");
2272}
2273
2274void GenericSchedulerBase::traceCandidate(const SchedCandidate &Cand) {
2275 PressureChange P;
2276 unsigned ResIdx = 0;
2277 unsigned Latency = 0;
2278 switch (Cand.Reason) {
2279 default:
2280 break;
2281 case RegExcess:
2282 P = Cand.RPDelta.Excess;
2283 break;
2284 case RegCritical:
2285 P = Cand.RPDelta.CriticalMax;
2286 break;
2287 case RegMax:
2288 P = Cand.RPDelta.CurrentMax;
2289 break;
2290 case ResourceReduce:
2291 ResIdx = Cand.Policy.ReduceResIdx;
2292 break;
2293 case ResourceDemand:
2294 ResIdx = Cand.Policy.DemandResIdx;
2295 break;
2296 case TopDepthReduce:
2297 Latency = Cand.SU->getDepth();
2298 break;
2299 case TopPathReduce:
2300 Latency = Cand.SU->getHeight();
2301 break;
2302 case BotHeightReduce:
2303 Latency = Cand.SU->getHeight();
2304 break;
2305 case BotPathReduce:
2306 Latency = Cand.SU->getDepth();
2307 break;
2308 }
2309 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
2310 if (P.isValid())
2311 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2312 << ":" << P.getUnitInc() << " ";
2313 else
2314 dbgs() << " ";
2315 if (ResIdx)
2316 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
2317 else
2318 dbgs() << " ";
2319 if (Latency)
2320 dbgs() << " " << Latency << " cycles ";
2321 else
2322 dbgs() << " ";
2323 dbgs() << '\n';
2324}
2325#endif
2326
2327/// Return true if this heuristic determines order.
2328static bool tryLess(int TryVal, int CandVal,
2329 GenericSchedulerBase::SchedCandidate &TryCand,
2330 GenericSchedulerBase::SchedCandidate &Cand,
2331 GenericSchedulerBase::CandReason Reason) {
2332 if (TryVal < CandVal) {
2333 TryCand.Reason = Reason;
2334 return true;
2335 }
2336 if (TryVal > CandVal) {
2337 if (Cand.Reason > Reason)
2338 Cand.Reason = Reason;
2339 return true;
2340 }
2341 Cand.setRepeat(Reason);
2342 return false;
2343}
2344
2345static bool tryGreater(int TryVal, int CandVal,
2346 GenericSchedulerBase::SchedCandidate &TryCand,
2347 GenericSchedulerBase::SchedCandidate &Cand,
2348 GenericSchedulerBase::CandReason Reason) {
2349 if (TryVal > CandVal) {
2350 TryCand.Reason = Reason;
2351 return true;
2352 }
2353 if (TryVal < CandVal) {
2354 if (Cand.Reason > Reason)
2355 Cand.Reason = Reason;
2356 return true;
2357 }
2358 Cand.setRepeat(Reason);
2359 return false;
2360}
2361
2362static bool tryLatency(GenericSchedulerBase::SchedCandidate &TryCand,
2363 GenericSchedulerBase::SchedCandidate &Cand,
2364 SchedBoundary &Zone) {
2365 if (Zone.isTop()) {
2366 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2367 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2368 TryCand, Cand, GenericSchedulerBase::TopDepthReduce))
2369 return true;
2370 }
2371 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2372 TryCand, Cand, GenericSchedulerBase::TopPathReduce))
2373 return true;
2374 }
2375 else {
2376 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2377 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2378 TryCand, Cand, GenericSchedulerBase::BotHeightReduce))
2379 return true;
2380 }
2381 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2382 TryCand, Cand, GenericSchedulerBase::BotPathReduce))
2383 return true;
2384 }
2385 return false;
2386}
2387
2388static void tracePick(const GenericSchedulerBase::SchedCandidate &Cand,
2389 bool IsTop) {
2390 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
2391 << GenericSchedulerBase::getReasonStr(Cand.Reason) << '\n');
2392}
2393
Andrew Trickfc127d12013-12-07 05:59:44 +00002394void GenericScheduler::initialize(ScheduleDAGMI *dag) {
Andrew Trickd7f890e2013-12-28 21:56:47 +00002395 assert(dag->hasVRegLiveness() &&
2396 "(PreRA)GenericScheduler needs vreg liveness");
2397 DAG = static_cast<ScheduleDAGMILive*>(dag);
Andrew Trickfc127d12013-12-07 05:59:44 +00002398 SchedModel = DAG->getSchedModel();
2399 TRI = DAG->TRI;
2400
2401 Rem.init(DAG, SchedModel);
2402 Top.init(DAG, SchedModel, &Rem);
2403 Bot.init(DAG, SchedModel, &Rem);
2404
2405 // Initialize resource counts.
2406
2407 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
2408 // are disabled, then these HazardRecs will be disabled.
2409 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trickfc127d12013-12-07 05:59:44 +00002410 if (!Top.HazardRec) {
2411 Top.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002412 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002413 Itin, DAG);
Andrew Trickfc127d12013-12-07 05:59:44 +00002414 }
2415 if (!Bot.HazardRec) {
2416 Bot.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002417 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002418 Itin, DAG);
Andrew Trickfc127d12013-12-07 05:59:44 +00002419 }
2420}
2421
2422/// Initialize the per-region scheduling policy.
2423void GenericScheduler::initPolicy(MachineBasicBlock::iterator Begin,
2424 MachineBasicBlock::iterator End,
2425 unsigned NumRegionInstrs) {
Eric Christopher99556d72014-10-14 06:56:25 +00002426 const MachineFunction &MF = *Begin->getParent()->getParent();
2427 const TargetLowering *TLI = MF.getSubtarget().getTargetLowering();
Andrew Trickfc127d12013-12-07 05:59:44 +00002428
2429 // Avoid setting up the register pressure tracker for small regions to save
2430 // compile time. As a rough heuristic, only track pressure when the number of
2431 // schedulable instructions exceeds half the integer register file.
Andrew Trick350ff2c2014-01-21 21:27:37 +00002432 RegionPolicy.ShouldTrackPressure = true;
Andrew Trick46753512014-01-22 03:38:55 +00002433 for (unsigned VT = MVT::i32; VT > (unsigned)MVT::i1; --VT) {
2434 MVT::SimpleValueType LegalIntVT = (MVT::SimpleValueType)VT;
2435 if (TLI->isTypeLegal(LegalIntVT)) {
Andrew Trick350ff2c2014-01-21 21:27:37 +00002436 unsigned NIntRegs = Context->RegClassInfo->getNumAllocatableRegs(
Andrew Trick46753512014-01-22 03:38:55 +00002437 TLI->getRegClassFor(LegalIntVT));
Andrew Trick350ff2c2014-01-21 21:27:37 +00002438 RegionPolicy.ShouldTrackPressure = NumRegionInstrs > (NIntRegs / 2);
2439 }
2440 }
Andrew Trickfc127d12013-12-07 05:59:44 +00002441
2442 // For generic targets, we default to bottom-up, because it's simpler and more
2443 // compile-time optimizations have been implemented in that direction.
2444 RegionPolicy.OnlyBottomUp = true;
2445
2446 // Allow the subtarget to override default policy.
Eric Christopher99556d72014-10-14 06:56:25 +00002447 MF.getSubtarget().overrideSchedPolicy(RegionPolicy, Begin, End,
2448 NumRegionInstrs);
Andrew Trickfc127d12013-12-07 05:59:44 +00002449
2450 // After subtarget overrides, apply command line options.
2451 if (!EnableRegPressure)
2452 RegionPolicy.ShouldTrackPressure = false;
2453
2454 // Check -misched-topdown/bottomup can force or unforce scheduling direction.
2455 // e.g. -misched-bottomup=false allows scheduling in both directions.
2456 assert((!ForceTopDown || !ForceBottomUp) &&
2457 "-misched-topdown incompatible with -misched-bottomup");
2458 if (ForceBottomUp.getNumOccurrences() > 0) {
2459 RegionPolicy.OnlyBottomUp = ForceBottomUp;
2460 if (RegionPolicy.OnlyBottomUp)
2461 RegionPolicy.OnlyTopDown = false;
2462 }
2463 if (ForceTopDown.getNumOccurrences() > 0) {
2464 RegionPolicy.OnlyTopDown = ForceTopDown;
2465 if (RegionPolicy.OnlyTopDown)
2466 RegionPolicy.OnlyBottomUp = false;
2467 }
2468}
2469
2470/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
2471/// critical path by more cycles than it takes to drain the instruction buffer.
2472/// We estimate an upper bounds on in-flight instructions as:
2473///
2474/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
2475/// InFlightIterations = AcyclicPath / CyclesPerIteration
2476/// InFlightResources = InFlightIterations * LoopResources
2477///
2478/// TODO: Check execution resources in addition to IssueCount.
2479void GenericScheduler::checkAcyclicLatency() {
2480 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
2481 return;
2482
2483 // Scaled number of cycles per loop iteration.
2484 unsigned IterCount =
2485 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
2486 Rem.RemIssueCount);
2487 // Scaled acyclic critical path.
2488 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
2489 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
2490 unsigned InFlightCount =
2491 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
2492 unsigned BufferLimit =
2493 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
2494
2495 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
2496
2497 DEBUG(dbgs() << "IssueCycles="
2498 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
2499 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
2500 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
2501 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
2502 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
2503 if (Rem.IsAcyclicLatencyLimited)
2504 dbgs() << " ACYCLIC LATENCY LIMIT\n");
2505}
2506
2507void GenericScheduler::registerRoots() {
2508 Rem.CriticalPath = DAG->ExitSU.getDepth();
2509
2510 // Some roots may not feed into ExitSU. Check all of them in case.
2511 for (std::vector<SUnit*>::const_iterator
2512 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
2513 if ((*I)->getDepth() > Rem.CriticalPath)
2514 Rem.CriticalPath = (*I)->getDepth();
2515 }
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +00002516 DEBUG(dbgs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << '\n');
2517 if (DumpCriticalPathLength) {
2518 errs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << " \n";
2519 }
Andrew Trickfc127d12013-12-07 05:59:44 +00002520
2521 if (EnableCyclicPath) {
2522 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
2523 checkAcyclicLatency();
2524 }
2525}
2526
Andrew Trick1a831342013-08-30 03:49:48 +00002527static bool tryPressure(const PressureChange &TryP,
2528 const PressureChange &CandP,
Andrew Trickd14d7c22013-12-28 21:56:57 +00002529 GenericSchedulerBase::SchedCandidate &TryCand,
2530 GenericSchedulerBase::SchedCandidate &Cand,
2531 GenericSchedulerBase::CandReason Reason) {
Andrew Trickb1a45b62013-08-30 04:27:29 +00002532 int TryRank = TryP.getPSetOrMax();
2533 int CandRank = CandP.getPSetOrMax();
2534 // If both candidates affect the same set, go with the smallest increase.
2535 if (TryRank == CandRank) {
2536 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2537 Reason);
Andrew Trick401b6952013-07-25 07:26:35 +00002538 }
Andrew Trickb1a45b62013-08-30 04:27:29 +00002539 // If one candidate decreases and the other increases, go with it.
2540 // Invalid candidates have UnitInc==0.
Hal Finkel7a87f8a2014-10-10 17:06:20 +00002541 if (tryGreater(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2542 Reason)) {
Andrew Trickb1a45b62013-08-30 04:27:29 +00002543 return true;
2544 }
Andrew Trick401b6952013-07-25 07:26:35 +00002545 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick1a831342013-08-30 03:49:48 +00002546 if (TryP.getUnitInc() < 0)
Andrew Trick401b6952013-07-25 07:26:35 +00002547 std::swap(TryRank, CandRank);
2548 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2549}
2550
Andrew Tricka7714a02012-11-12 19:40:10 +00002551static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2552 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2553}
2554
Andrew Tricke833e1c2013-04-13 06:07:40 +00002555/// Minimize physical register live ranges. Regalloc wants them adjacent to
2556/// their physreg def/use.
2557///
2558/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2559/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2560/// with the operation that produces or consumes the physreg. We'll do this when
2561/// regalloc has support for parallel copies.
2562static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2563 const MachineInstr *MI = SU->getInstr();
2564 if (!MI->isCopy())
2565 return 0;
2566
2567 unsigned ScheduledOper = isTop ? 1 : 0;
2568 unsigned UnscheduledOper = isTop ? 0 : 1;
2569 // If we have already scheduled the physreg produce/consumer, immediately
2570 // schedule the copy.
2571 if (TargetRegisterInfo::isPhysicalRegister(
2572 MI->getOperand(ScheduledOper).getReg()))
2573 return 1;
2574 // If the physreg is at the boundary, defer it. Otherwise schedule it
2575 // immediately to free the dependent. We can hoist the copy later.
2576 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2577 if (TargetRegisterInfo::isPhysicalRegister(
2578 MI->getOperand(UnscheduledOper).getReg()))
2579 return AtBoundary ? -1 : 1;
2580 return 0;
2581}
2582
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002583/// Apply a set of heursitics to a new candidate. Heuristics are currently
2584/// hierarchical. This may be more efficient than a graduated cost model because
2585/// we don't need to evaluate all aspects of the model for each node in the
2586/// queue. But it's really done to make the heuristics easier to debug and
2587/// statistically analyze.
2588///
2589/// \param Cand provides the policy and current best candidate.
2590/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2591/// \param Zone describes the scheduled zone that we are extending.
2592/// \param RPTracker describes reg pressure within the scheduled zone.
2593/// \param TempTracker is a scratch pressure tracker to reuse in queries.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002594void GenericScheduler::tryCandidate(SchedCandidate &Cand,
Andrew Trickbb1247b2013-12-05 17:55:47 +00002595 SchedCandidate &TryCand,
2596 SchedBoundary &Zone,
2597 const RegPressureTracker &RPTracker,
2598 RegPressureTracker &TempTracker) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002599
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002600 if (DAG->isTrackingPressure()) {
Andrew Trick310190e2013-09-04 21:00:02 +00002601 // Always initialize TryCand's RPDelta.
2602 if (Zone.isTop()) {
2603 TempTracker.getMaxDownwardPressureDelta(
Andrew Trick1a831342013-08-30 03:49:48 +00002604 TryCand.SU->getInstr(),
Andrew Trick1a831342013-08-30 03:49:48 +00002605 TryCand.RPDelta,
2606 DAG->getRegionCriticalPSets(),
2607 DAG->getRegPressure().MaxSetPressure);
2608 }
2609 else {
Andrew Trick310190e2013-09-04 21:00:02 +00002610 if (VerifyScheduling) {
2611 TempTracker.getMaxUpwardPressureDelta(
2612 TryCand.SU->getInstr(),
2613 &DAG->getPressureDiff(TryCand.SU),
2614 TryCand.RPDelta,
2615 DAG->getRegionCriticalPSets(),
2616 DAG->getRegPressure().MaxSetPressure);
2617 }
2618 else {
2619 RPTracker.getUpwardPressureDelta(
2620 TryCand.SU->getInstr(),
2621 DAG->getPressureDiff(TryCand.SU),
2622 TryCand.RPDelta,
2623 DAG->getRegionCriticalPSets(),
2624 DAG->getRegPressure().MaxSetPressure);
2625 }
Andrew Trick1a831342013-08-30 03:49:48 +00002626 }
2627 }
Andrew Trickc573cd92013-09-06 17:32:44 +00002628 DEBUG(if (TryCand.RPDelta.Excess.isValid())
2629 dbgs() << " SU(" << TryCand.SU->NodeNum << ") "
2630 << TRI->getRegPressureSetName(TryCand.RPDelta.Excess.getPSet())
2631 << ":" << TryCand.RPDelta.Excess.getUnitInc() << "\n");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002632
2633 // Initialize the candidate if needed.
2634 if (!Cand.isValid()) {
2635 TryCand.Reason = NodeOrder;
2636 return;
2637 }
Andrew Tricke833e1c2013-04-13 06:07:40 +00002638
2639 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2640 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2641 TryCand, Cand, PhysRegCopy))
2642 return;
2643
Andrew Tricke02d5da2015-05-17 23:40:27 +00002644 // Avoid exceeding the target's limit.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002645 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.Excess,
2646 Cand.RPDelta.Excess,
2647 TryCand, Cand, RegExcess))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002648 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002649
2650 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002651 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
2652 Cand.RPDelta.CriticalMax,
2653 TryCand, Cand, RegCritical))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002654 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002655
Andrew Trickddffae92013-09-06 17:32:36 +00002656 // For loops that are acyclic path limited, aggressively schedule for latency.
Andrew Tricke1f7bf22013-09-09 22:28:08 +00002657 // This can result in very long dependence chains scheduled in sequence, so
2658 // once every cycle (when CurrMOps == 0), switch to normal heuristics.
Andrew Trickfc127d12013-12-07 05:59:44 +00002659 if (Rem.IsAcyclicLatencyLimited && !Zone.getCurrMOps()
Andrew Tricke1f7bf22013-09-09 22:28:08 +00002660 && tryLatency(TryCand, Cand, Zone))
Andrew Trickddffae92013-09-06 17:32:36 +00002661 return;
2662
Andrew Trick880e5732013-12-05 17:55:58 +00002663 // Prioritize instructions that read unbuffered resources by stall cycles.
2664 if (tryLess(Zone.getLatencyStallCycles(TryCand.SU),
2665 Zone.getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
2666 return;
2667
Andrew Tricka7714a02012-11-12 19:40:10 +00002668 // Keep clustered nodes together to encourage downstream peephole
2669 // optimizations which may reduce resource requirements.
2670 //
2671 // This is a best effort to set things up for a post-RA pass. Optimizations
2672 // like generating loads of multiple registers should ideally be done within
2673 // the scheduler pass by combining the loads during DAG postprocessing.
2674 const SUnit *NextClusterSU =
2675 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2676 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2677 TryCand, Cand, Cluster))
2678 return;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002679
2680 // Weak edges are for clustering and other constraints.
Andrew Tricka7714a02012-11-12 19:40:10 +00002681 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2682 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002683 TryCand, Cand, Weak)) {
Andrew Tricka7714a02012-11-12 19:40:10 +00002684 return;
2685 }
Andrew Trick71f08a32013-06-17 21:45:13 +00002686 // Avoid increasing the max pressure of the entire region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002687 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
2688 Cand.RPDelta.CurrentMax,
2689 TryCand, Cand, RegMax))
Andrew Trick71f08a32013-06-17 21:45:13 +00002690 return;
2691
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002692 // Avoid critical resource consumption and balance the schedule.
2693 TryCand.initResourceDelta(DAG, SchedModel);
2694 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2695 TryCand, Cand, ResourceReduce))
2696 return;
2697 if (tryGreater(TryCand.ResDelta.DemandedResources,
2698 Cand.ResDelta.DemandedResources,
2699 TryCand, Cand, ResourceDemand))
2700 return;
2701
2702 // Avoid serializing long latency dependence chains.
Andrew Trickc01b0042013-08-23 17:48:43 +00002703 // For acyclic path limited loops, latency was already checked above.
2704 if (Cand.Policy.ReduceLatency && !Rem.IsAcyclicLatencyLimited
2705 && tryLatency(TryCand, Cand, Zone)) {
2706 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002707 }
2708
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002709 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002710 // local pressure avoidance strategy that also makes the machine code
2711 // readable.
Andrew Trickfc127d12013-12-07 05:59:44 +00002712 if (tryGreater(Zone.isNextSU(TryCand.SU), Zone.isNextSU(Cand.SU),
Andrew Tricka7714a02012-11-12 19:40:10 +00002713 TryCand, Cand, NextDefUse))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002714 return;
Andrew Tricka7714a02012-11-12 19:40:10 +00002715
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002716 // Fall through to original instruction order.
2717 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2718 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2719 TryCand.Reason = NodeOrder;
2720 }
2721}
Andrew Trick419eae22012-05-10 21:06:19 +00002722
Andrew Trickc573cd92013-09-06 17:32:44 +00002723/// Pick the best candidate from the queue.
Andrew Trick7ee9de52012-05-10 21:06:16 +00002724///
2725/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2726/// DAG building. To adjust for the current scheduling location we need to
2727/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002728void GenericScheduler::pickNodeFromQueue(SchedBoundary &Zone,
Andrew Trickbb1247b2013-12-05 17:55:47 +00002729 const RegPressureTracker &RPTracker,
2730 SchedCandidate &Cand) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002731 ReadyQueue &Q = Zone.Available;
2732
Andrew Tricka8ad5f72012-05-24 22:11:12 +00002733 DEBUG(Q.dump());
Andrew Trick22025772012-05-17 18:35:10 +00002734
Andrew Trick7ee9de52012-05-10 21:06:16 +00002735 // getMaxPressureDelta temporarily modifies the tracker.
2736 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2737
Andrew Trickdd375dd2012-05-24 22:11:03 +00002738 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00002739
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002740 SchedCandidate TryCand(Cand.Policy);
2741 TryCand.SU = *I;
2742 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2743 if (TryCand.Reason != NoCand) {
2744 // Initialize resource delta if needed in case future heuristics query it.
2745 if (TryCand.ResDelta == SchedResourceDelta())
2746 TryCand.initResourceDelta(DAG, SchedModel);
2747 Cand.setBest(TryCand);
Andrew Trick419d4912013-04-05 00:31:29 +00002748 DEBUG(traceCandidate(Cand));
Andrew Trick22025772012-05-17 18:35:10 +00002749 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00002750 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002751}
2752
Andrew Trick22025772012-05-17 18:35:10 +00002753/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002754SUnit *GenericScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick22025772012-05-17 18:35:10 +00002755 // Schedule as far as possible in the direction of no choice. This is most
2756 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick61f1a272012-05-24 22:11:09 +00002757 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00002758 IsTopNode = false;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002759 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick61f1a272012-05-24 22:11:09 +00002760 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00002761 }
Andrew Trick61f1a272012-05-24 22:11:09 +00002762 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00002763 IsTopNode = true;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002764 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick61f1a272012-05-24 22:11:09 +00002765 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00002766 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002767 CandPolicy NoPolicy;
2768 SchedCandidate BotCand(NoPolicy);
2769 SchedCandidate TopCand(NoPolicy);
Andrew Trickfc127d12013-12-07 05:59:44 +00002770 // Set the bottom-up policy based on the state of the current bottom zone and
2771 // the instructions outside the zone, including the top zone.
Andrew Trickd14d7c22013-12-28 21:56:57 +00002772 setPolicy(BotCand.Policy, /*IsPostRA=*/false, Bot, &Top);
Andrew Trickfc127d12013-12-07 05:59:44 +00002773 // Set the top-down policy based on the state of the current top zone and
2774 // the instructions outside the zone, including the bottom zone.
Andrew Trickd14d7c22013-12-28 21:56:57 +00002775 setPolicy(TopCand.Policy, /*IsPostRA=*/false, Top, &Bot);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002776
Andrew Trick22025772012-05-17 18:35:10 +00002777 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002778 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2779 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick22025772012-05-17 18:35:10 +00002780
2781 // If either Q has a single candidate that provides the least increase in
2782 // Excess pressure, we can immediately schedule from that Q.
2783 //
2784 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2785 // affects picking from either Q. If scheduling in one direction must
2786 // increase pressure for one of the excess PSets, then schedule in that
2787 // direction first to provide more freedom in the other direction.
Andrew Trickd40d0f22013-06-17 21:45:05 +00002788 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2789 || (BotCand.Reason == RegCritical
2790 && !BotCand.isRepeat(RegCritical)))
2791 {
Andrew Trick22025772012-05-17 18:35:10 +00002792 IsTopNode = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002793 tracePick(BotCand, IsTopNode);
Andrew Trick61f1a272012-05-24 22:11:09 +00002794 return BotCand.SU;
Andrew Trick22025772012-05-17 18:35:10 +00002795 }
2796 // Check if the top Q has a better candidate.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002797 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2798 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick22025772012-05-17 18:35:10 +00002799
Andrew Trickd40d0f22013-06-17 21:45:05 +00002800 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002801 if (TopCand.Reason < BotCand.Reason) {
2802 IsTopNode = true;
2803 tracePick(TopCand, IsTopNode);
2804 return TopCand.SU;
2805 }
Andrew Trickd40d0f22013-06-17 21:45:05 +00002806 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick22025772012-05-17 18:35:10 +00002807 IsTopNode = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002808 tracePick(BotCand, IsTopNode);
Andrew Trick61f1a272012-05-24 22:11:09 +00002809 return BotCand.SU;
Andrew Trick22025772012-05-17 18:35:10 +00002810}
2811
2812/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002813SUnit *GenericScheduler::pickNode(bool &IsTopNode) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00002814 if (DAG->top() == DAG->bottom()) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002815 assert(Top.Available.empty() && Top.Pending.empty() &&
2816 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Craig Topperc0196b12014-04-14 00:51:57 +00002817 return nullptr;
Andrew Trick7ee9de52012-05-10 21:06:16 +00002818 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00002819 SUnit *SU;
Andrew Trick984d98b2012-10-08 18:53:53 +00002820 do {
Andrew Trick75e411c2013-09-06 17:32:34 +00002821 if (RegionPolicy.OnlyTopDown) {
Andrew Trick984d98b2012-10-08 18:53:53 +00002822 SU = Top.pickOnlyChoice();
2823 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002824 CandPolicy NoPolicy;
2825 SchedCandidate TopCand(NoPolicy);
2826 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00002827 assert(TopCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickef54c592013-09-04 21:00:16 +00002828 tracePick(TopCand, true);
Andrew Trick984d98b2012-10-08 18:53:53 +00002829 SU = TopCand.SU;
2830 }
2831 IsTopNode = true;
Andrew Tricka306a8a2012-05-24 23:11:17 +00002832 }
Andrew Trick75e411c2013-09-06 17:32:34 +00002833 else if (RegionPolicy.OnlyBottomUp) {
Andrew Trick984d98b2012-10-08 18:53:53 +00002834 SU = Bot.pickOnlyChoice();
2835 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002836 CandPolicy NoPolicy;
2837 SchedCandidate BotCand(NoPolicy);
2838 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00002839 assert(BotCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickef54c592013-09-04 21:00:16 +00002840 tracePick(BotCand, false);
Andrew Trick984d98b2012-10-08 18:53:53 +00002841 SU = BotCand.SU;
2842 }
2843 IsTopNode = false;
Andrew Tricka306a8a2012-05-24 23:11:17 +00002844 }
Andrew Trick984d98b2012-10-08 18:53:53 +00002845 else {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002846 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick984d98b2012-10-08 18:53:53 +00002847 }
2848 } while (SU->isScheduled);
2849
Andrew Trick61f1a272012-05-24 22:11:09 +00002850 if (SU->isTopReady())
2851 Top.removeReady(SU);
2852 if (SU->isBottomReady())
2853 Bot.removeReady(SU);
Andrew Trick4e7f6a72012-05-25 02:02:39 +00002854
Andrew Trick1f0bb692013-04-13 06:07:49 +00002855 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7ee9de52012-05-10 21:06:16 +00002856 return SU;
2857}
2858
Andrew Trick665d3ec2013-09-19 23:10:59 +00002859void GenericScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
Andrew Tricke833e1c2013-04-13 06:07:40 +00002860
2861 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2862 if (!isTop)
2863 ++InsertPos;
2864 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2865
2866 // Find already scheduled copies with a single physreg dependence and move
2867 // them just above the scheduled instruction.
2868 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2869 I != E; ++I) {
2870 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2871 continue;
2872 SUnit *DepSU = I->getSUnit();
2873 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2874 continue;
2875 MachineInstr *Copy = DepSU->getInstr();
2876 if (!Copy->isCopy())
2877 continue;
2878 DEBUG(dbgs() << " Rescheduling physreg copy ";
2879 I->getSUnit()->dump(DAG));
2880 DAG->moveInstruction(Copy, InsertPos);
2881 }
2882}
2883
Andrew Trick61f1a272012-05-24 22:11:09 +00002884/// Update the scheduler's state after scheduling a node. This is the same node
Andrew Trickd14d7c22013-12-28 21:56:57 +00002885/// that was just returned by pickNode(). However, ScheduleDAGMILive needs to
2886/// update it's state based on the current cycle before MachineSchedStrategy
2887/// does.
Andrew Tricke833e1c2013-04-13 06:07:40 +00002888///
2889/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2890/// them here. See comments in biasPhysRegCopy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002891void GenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trick45446062012-06-05 21:11:27 +00002892 if (IsTopNode) {
Andrew Trickfc127d12013-12-07 05:59:44 +00002893 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
Andrew Trickce27bb92012-06-29 03:23:22 +00002894 Top.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00002895 if (SU->hasPhysRegUses)
2896 reschedulePhysRegCopies(SU, true);
Andrew Trick61f1a272012-05-24 22:11:09 +00002897 }
Andrew Trick45446062012-06-05 21:11:27 +00002898 else {
Andrew Trickfc127d12013-12-07 05:59:44 +00002899 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.getCurrCycle());
Andrew Trickce27bb92012-06-29 03:23:22 +00002900 Bot.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00002901 if (SU->hasPhysRegDefs)
2902 reschedulePhysRegCopies(SU, false);
Andrew Trick61f1a272012-05-24 22:11:09 +00002903 }
2904}
2905
Andrew Trick8823dec2012-03-14 04:00:41 +00002906/// Create the standard converging machine scheduler. This will be used as the
2907/// default scheduler if the target does not set a default.
Andrew Trickd14d7c22013-12-28 21:56:57 +00002908static ScheduleDAGInstrs *createGenericSchedLive(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00002909 ScheduleDAGMILive *DAG = new ScheduleDAGMILive(C, make_unique<GenericScheduler>(C));
Andrew Tricka7714a02012-11-12 19:40:10 +00002910 // Register DAG post-processors.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002911 //
2912 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2913 // data and pass it to later mutations. Have a single mutation that gathers
2914 // the interesting nodes in one pass.
David Blaikie422b93d2014-04-21 20:32:32 +00002915 DAG->addMutation(make_unique<CopyConstrain>(DAG->TII, DAG->TRI));
Andrew Tricka6e87772013-09-04 21:00:08 +00002916 if (EnableLoadCluster && DAG->TII->enableClusterLoads())
David Blaikie422b93d2014-04-21 20:32:32 +00002917 DAG->addMutation(make_unique<LoadClusterMutation>(DAG->TII, DAG->TRI));
Andrew Trick263280242012-11-12 19:52:20 +00002918 if (EnableMacroFusion)
Matthias Braun2bd6dd82015-07-20 22:34:44 +00002919 DAG->addMutation(make_unique<MacroFusion>(*DAG->TII, *DAG->TRI));
Andrew Tricka7714a02012-11-12 19:40:10 +00002920 return DAG;
Andrew Tricke1c034f2012-01-17 06:55:03 +00002921}
Andrew Trickd14d7c22013-12-28 21:56:57 +00002922
Andrew Tricke1c034f2012-01-17 06:55:03 +00002923static MachineSchedRegistry
Andrew Trick665d3ec2013-09-19 23:10:59 +00002924GenericSchedRegistry("converge", "Standard converging scheduler.",
Andrew Trickd14d7c22013-12-28 21:56:57 +00002925 createGenericSchedLive);
2926
2927//===----------------------------------------------------------------------===//
2928// PostGenericScheduler - Generic PostRA implementation of MachineSchedStrategy.
2929//===----------------------------------------------------------------------===//
2930
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002931void PostGenericScheduler::initialize(ScheduleDAGMI *Dag) {
2932 DAG = Dag;
2933 SchedModel = DAG->getSchedModel();
2934 TRI = DAG->TRI;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002935
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002936 Rem.init(DAG, SchedModel);
2937 Top.init(DAG, SchedModel, &Rem);
2938 BotRoots.clear();
Andrew Trickd14d7c22013-12-28 21:56:57 +00002939
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002940 // Initialize the HazardRecognizers. If itineraries don't exist, are empty,
2941 // or are disabled, then these HazardRecs will be disabled.
2942 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002943 if (!Top.HazardRec) {
2944 Top.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002945 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002946 Itin, DAG);
Andrew Trickd14d7c22013-12-28 21:56:57 +00002947 }
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002948}
Andrew Trickd14d7c22013-12-28 21:56:57 +00002949
Andrew Trickd14d7c22013-12-28 21:56:57 +00002950
2951void PostGenericScheduler::registerRoots() {
2952 Rem.CriticalPath = DAG->ExitSU.getDepth();
2953
2954 // Some roots may not feed into ExitSU. Check all of them in case.
2955 for (SmallVectorImpl<SUnit*>::const_iterator
2956 I = BotRoots.begin(), E = BotRoots.end(); I != E; ++I) {
2957 if ((*I)->getDepth() > Rem.CriticalPath)
2958 Rem.CriticalPath = (*I)->getDepth();
2959 }
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +00002960 DEBUG(dbgs() << "Critical Path: (PGS-RR) " << Rem.CriticalPath << '\n');
2961 if (DumpCriticalPathLength) {
2962 errs() << "Critical Path(PGS-RR ): " << Rem.CriticalPath << " \n";
2963 }
Andrew Trickd14d7c22013-12-28 21:56:57 +00002964}
2965
2966/// Apply a set of heursitics to a new candidate for PostRA scheduling.
2967///
2968/// \param Cand provides the policy and current best candidate.
2969/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2970void PostGenericScheduler::tryCandidate(SchedCandidate &Cand,
2971 SchedCandidate &TryCand) {
2972
2973 // Initialize the candidate if needed.
2974 if (!Cand.isValid()) {
2975 TryCand.Reason = NodeOrder;
2976 return;
2977 }
2978
2979 // Prioritize instructions that read unbuffered resources by stall cycles.
2980 if (tryLess(Top.getLatencyStallCycles(TryCand.SU),
2981 Top.getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
2982 return;
2983
2984 // Avoid critical resource consumption and balance the schedule.
2985 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2986 TryCand, Cand, ResourceReduce))
2987 return;
2988 if (tryGreater(TryCand.ResDelta.DemandedResources,
2989 Cand.ResDelta.DemandedResources,
2990 TryCand, Cand, ResourceDemand))
2991 return;
2992
2993 // Avoid serializing long latency dependence chains.
2994 if (Cand.Policy.ReduceLatency && tryLatency(TryCand, Cand, Top)) {
2995 return;
2996 }
2997
2998 // Fall through to original instruction order.
2999 if (TryCand.SU->NodeNum < Cand.SU->NodeNum)
3000 TryCand.Reason = NodeOrder;
3001}
3002
3003void PostGenericScheduler::pickNodeFromQueue(SchedCandidate &Cand) {
3004 ReadyQueue &Q = Top.Available;
3005
3006 DEBUG(Q.dump());
3007
3008 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
3009 SchedCandidate TryCand(Cand.Policy);
3010 TryCand.SU = *I;
3011 TryCand.initResourceDelta(DAG, SchedModel);
3012 tryCandidate(Cand, TryCand);
3013 if (TryCand.Reason != NoCand) {
3014 Cand.setBest(TryCand);
3015 DEBUG(traceCandidate(Cand));
3016 }
3017 }
3018}
3019
3020/// Pick the next node to schedule.
3021SUnit *PostGenericScheduler::pickNode(bool &IsTopNode) {
3022 if (DAG->top() == DAG->bottom()) {
3023 assert(Top.Available.empty() && Top.Pending.empty() && "ReadyQ garbage");
Craig Topperc0196b12014-04-14 00:51:57 +00003024 return nullptr;
Andrew Trickd14d7c22013-12-28 21:56:57 +00003025 }
3026 SUnit *SU;
3027 do {
3028 SU = Top.pickOnlyChoice();
3029 if (!SU) {
3030 CandPolicy NoPolicy;
3031 SchedCandidate TopCand(NoPolicy);
3032 // Set the top-down policy based on the state of the current top zone and
3033 // the instructions outside the zone, including the bottom zone.
Craig Topperc0196b12014-04-14 00:51:57 +00003034 setPolicy(TopCand.Policy, /*IsPostRA=*/true, Top, nullptr);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003035 pickNodeFromQueue(TopCand);
3036 assert(TopCand.Reason != NoCand && "failed to find a candidate");
3037 tracePick(TopCand, true);
3038 SU = TopCand.SU;
3039 }
3040 } while (SU->isScheduled);
3041
3042 IsTopNode = true;
3043 Top.removeReady(SU);
3044
3045 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
3046 return SU;
3047}
3048
3049/// Called after ScheduleDAGMI has scheduled an instruction and updated
3050/// scheduled/remaining flags in the DAG nodes.
3051void PostGenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
3052 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
3053 Top.bumpNode(SU);
3054}
3055
3056/// Create a generic scheduler with no vreg liveness or DAG mutation passes.
3057static ScheduleDAGInstrs *createGenericSchedPostRA(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00003058 return new ScheduleDAGMI(C, make_unique<PostGenericScheduler>(C), /*IsPostRA=*/true);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003059}
Andrew Tricke1c034f2012-01-17 06:55:03 +00003060
3061//===----------------------------------------------------------------------===//
Andrew Trick90f711d2012-10-15 18:02:27 +00003062// ILP Scheduler. Currently for experimental analysis of heuristics.
3063//===----------------------------------------------------------------------===//
3064
3065namespace {
3066/// \brief Order nodes by the ILP metric.
3067struct ILPOrder {
Andrew Trick44f750a2013-01-25 04:01:04 +00003068 const SchedDFSResult *DFSResult;
3069 const BitVector *ScheduledTrees;
Andrew Trick90f711d2012-10-15 18:02:27 +00003070 bool MaximizeILP;
3071
Craig Topperc0196b12014-04-14 00:51:57 +00003072 ILPOrder(bool MaxILP)
3073 : DFSResult(nullptr), ScheduledTrees(nullptr), MaximizeILP(MaxILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00003074
3075 /// \brief Apply a less-than relation on node priority.
Andrew Trick48d392e2012-11-28 05:13:28 +00003076 ///
3077 /// (Return true if A comes after B in the Q.)
Andrew Trick90f711d2012-10-15 18:02:27 +00003078 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick48d392e2012-11-28 05:13:28 +00003079 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
3080 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
3081 if (SchedTreeA != SchedTreeB) {
3082 // Unscheduled trees have lower priority.
3083 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
3084 return ScheduledTrees->test(SchedTreeB);
3085
3086 // Trees with shallower connections have have lower priority.
3087 if (DFSResult->getSubtreeLevel(SchedTreeA)
3088 != DFSResult->getSubtreeLevel(SchedTreeB)) {
3089 return DFSResult->getSubtreeLevel(SchedTreeA)
3090 < DFSResult->getSubtreeLevel(SchedTreeB);
3091 }
3092 }
Andrew Trick90f711d2012-10-15 18:02:27 +00003093 if (MaximizeILP)
Andrew Trick48d392e2012-11-28 05:13:28 +00003094 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00003095 else
Andrew Trick48d392e2012-11-28 05:13:28 +00003096 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00003097 }
3098};
3099
3100/// \brief Schedule based on the ILP metric.
3101class ILPScheduler : public MachineSchedStrategy {
Andrew Trickd7f890e2013-12-28 21:56:47 +00003102 ScheduleDAGMILive *DAG;
Andrew Trick90f711d2012-10-15 18:02:27 +00003103 ILPOrder Cmp;
3104
3105 std::vector<SUnit*> ReadyQ;
3106public:
Craig Topperc0196b12014-04-14 00:51:57 +00003107 ILPScheduler(bool MaximizeILP): DAG(nullptr), Cmp(MaximizeILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00003108
Craig Topper4584cd52014-03-07 09:26:03 +00003109 void initialize(ScheduleDAGMI *dag) override {
Andrew Trickd7f890e2013-12-28 21:56:47 +00003110 assert(dag->hasVRegLiveness() && "ILPScheduler needs vreg liveness");
3111 DAG = static_cast<ScheduleDAGMILive*>(dag);
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00003112 DAG->computeDFSResult();
Andrew Trick44f750a2013-01-25 04:01:04 +00003113 Cmp.DFSResult = DAG->getDFSResult();
3114 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick90f711d2012-10-15 18:02:27 +00003115 ReadyQ.clear();
Andrew Trick90f711d2012-10-15 18:02:27 +00003116 }
3117
Craig Topper4584cd52014-03-07 09:26:03 +00003118 void registerRoots() override {
Benjamin Krameraa598b32012-11-29 14:36:26 +00003119 // Restore the heap in ReadyQ with the updated DFS results.
3120 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00003121 }
3122
3123 /// Implement MachineSchedStrategy interface.
3124 /// -----------------------------------------
3125
Andrew Trick48d392e2012-11-28 05:13:28 +00003126 /// Callback to select the highest priority node from the ready Q.
Craig Topper4584cd52014-03-07 09:26:03 +00003127 SUnit *pickNode(bool &IsTopNode) override {
Craig Topperc0196b12014-04-14 00:51:57 +00003128 if (ReadyQ.empty()) return nullptr;
Matt Arsenault4ab769f2013-03-21 00:57:21 +00003129 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00003130 SUnit *SU = ReadyQ.back();
3131 ReadyQ.pop_back();
3132 IsTopNode = false;
Andrew Trick1f0bb692013-04-13 06:07:49 +00003133 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick44f750a2013-01-25 04:01:04 +00003134 << " ILP: " << DAG->getDFSResult()->getILP(SU)
3135 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
3136 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trick1f0bb692013-04-13 06:07:49 +00003137 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
3138 << "Scheduling " << *SU->getInstr());
Andrew Trick90f711d2012-10-15 18:02:27 +00003139 return SU;
3140 }
3141
Andrew Trick44f750a2013-01-25 04:01:04 +00003142 /// \brief Scheduler callback to notify that a new subtree is scheduled.
Craig Topper4584cd52014-03-07 09:26:03 +00003143 void scheduleTree(unsigned SubtreeID) override {
Andrew Trick44f750a2013-01-25 04:01:04 +00003144 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3145 }
3146
Andrew Trick48d392e2012-11-28 05:13:28 +00003147 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
3148 /// DFSResults, and resort the priority Q.
Craig Topper4584cd52014-03-07 09:26:03 +00003149 void schedNode(SUnit *SU, bool IsTopNode) override {
Andrew Trick48d392e2012-11-28 05:13:28 +00003150 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick48d392e2012-11-28 05:13:28 +00003151 }
Andrew Trick90f711d2012-10-15 18:02:27 +00003152
Craig Topper4584cd52014-03-07 09:26:03 +00003153 void releaseTopNode(SUnit *) override { /*only called for top roots*/ }
Andrew Trick90f711d2012-10-15 18:02:27 +00003154
Craig Topper4584cd52014-03-07 09:26:03 +00003155 void releaseBottomNode(SUnit *SU) override {
Andrew Trick90f711d2012-10-15 18:02:27 +00003156 ReadyQ.push_back(SU);
3157 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3158 }
3159};
3160} // namespace
3161
3162static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00003163 return new ScheduleDAGMILive(C, make_unique<ILPScheduler>(true));
Andrew Trick90f711d2012-10-15 18:02:27 +00003164}
3165static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00003166 return new ScheduleDAGMILive(C, make_unique<ILPScheduler>(false));
Andrew Trick90f711d2012-10-15 18:02:27 +00003167}
3168static MachineSchedRegistry ILPMaxRegistry(
3169 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
3170static MachineSchedRegistry ILPMinRegistry(
3171 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
3172
3173//===----------------------------------------------------------------------===//
Andrew Trick63440872012-01-14 02:17:06 +00003174// Machine Instruction Shuffler for Correctness Testing
3175//===----------------------------------------------------------------------===//
3176
Andrew Tricke77e84e2012-01-13 06:30:30 +00003177#ifndef NDEBUG
3178namespace {
Andrew Trick8823dec2012-03-14 04:00:41 +00003179/// Apply a less-than relation on the node order, which corresponds to the
3180/// instruction order prior to scheduling. IsReverse implements greater-than.
3181template<bool IsReverse>
3182struct SUnitOrder {
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003183 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick8823dec2012-03-14 04:00:41 +00003184 if (IsReverse)
3185 return A->NodeNum > B->NodeNum;
3186 else
3187 return A->NodeNum < B->NodeNum;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003188 }
3189};
3190
Andrew Tricke77e84e2012-01-13 06:30:30 +00003191/// Reorder instructions as much as possible.
Andrew Trick8823dec2012-03-14 04:00:41 +00003192class InstructionShuffler : public MachineSchedStrategy {
3193 bool IsAlternating;
3194 bool IsTopDown;
3195
3196 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
3197 // gives nodes with a higher number higher priority causing the latest
3198 // instructions to be scheduled first.
3199 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
3200 TopQ;
3201 // When scheduling bottom-up, use greater-than as the queue priority.
3202 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
3203 BottomQ;
Andrew Tricke77e84e2012-01-13 06:30:30 +00003204public:
Andrew Trick8823dec2012-03-14 04:00:41 +00003205 InstructionShuffler(bool alternate, bool topdown)
3206 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Tricke77e84e2012-01-13 06:30:30 +00003207
Craig Topper9d74a5a2014-04-29 07:58:41 +00003208 void initialize(ScheduleDAGMI*) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003209 TopQ.clear();
3210 BottomQ.clear();
3211 }
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003212
Andrew Trick8823dec2012-03-14 04:00:41 +00003213 /// Implement MachineSchedStrategy interface.
3214 /// -----------------------------------------
3215
Craig Topper9d74a5a2014-04-29 07:58:41 +00003216 SUnit *pickNode(bool &IsTopNode) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003217 SUnit *SU;
3218 if (IsTopDown) {
3219 do {
Craig Topperc0196b12014-04-14 00:51:57 +00003220 if (TopQ.empty()) return nullptr;
Andrew Trick8823dec2012-03-14 04:00:41 +00003221 SU = TopQ.top();
3222 TopQ.pop();
3223 } while (SU->isScheduled);
3224 IsTopNode = true;
3225 }
3226 else {
3227 do {
Craig Topperc0196b12014-04-14 00:51:57 +00003228 if (BottomQ.empty()) return nullptr;
Andrew Trick8823dec2012-03-14 04:00:41 +00003229 SU = BottomQ.top();
3230 BottomQ.pop();
3231 } while (SU->isScheduled);
3232 IsTopNode = false;
3233 }
3234 if (IsAlternating)
3235 IsTopDown = !IsTopDown;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003236 return SU;
3237 }
3238
Craig Topper9d74a5a2014-04-29 07:58:41 +00003239 void schedNode(SUnit *SU, bool IsTopNode) override {}
Andrew Trick61f1a272012-05-24 22:11:09 +00003240
Craig Topper9d74a5a2014-04-29 07:58:41 +00003241 void releaseTopNode(SUnit *SU) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003242 TopQ.push(SU);
3243 }
Craig Topper9d74a5a2014-04-29 07:58:41 +00003244 void releaseBottomNode(SUnit *SU) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003245 BottomQ.push(SU);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003246 }
3247};
3248} // namespace
3249
Andrew Trick02a80da2012-03-08 01:41:12 +00003250static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick8823dec2012-03-14 04:00:41 +00003251 bool Alternate = !ForceTopDown && !ForceBottomUp;
3252 bool TopDown = !ForceBottomUp;
Benjamin Kramer05e7a842012-03-14 11:26:37 +00003253 assert((TopDown || !ForceTopDown) &&
Andrew Trick8823dec2012-03-14 04:00:41 +00003254 "-misched-topdown incompatible with -misched-bottomup");
David Blaikie422b93d2014-04-21 20:32:32 +00003255 return new ScheduleDAGMILive(C, make_unique<InstructionShuffler>(Alternate, TopDown));
Andrew Tricke77e84e2012-01-13 06:30:30 +00003256}
Andrew Trick8823dec2012-03-14 04:00:41 +00003257static MachineSchedRegistry ShufflerRegistry(
3258 "shuffle", "Shuffle machine instructions alternating directions",
3259 createInstructionShuffler);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003260#endif // !NDEBUG
Andrew Trickea9fd952013-01-25 07:45:29 +00003261
3262//===----------------------------------------------------------------------===//
Andrew Trickd7f890e2013-12-28 21:56:47 +00003263// GraphWriter support for ScheduleDAGMILive.
Andrew Trickea9fd952013-01-25 07:45:29 +00003264//===----------------------------------------------------------------------===//
3265
3266#ifndef NDEBUG
3267namespace llvm {
3268
3269template<> struct GraphTraits<
3270 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
3271
3272template<>
3273struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
3274
3275 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
3276
3277 static std::string getGraphName(const ScheduleDAG *G) {
3278 return G->MF.getName();
3279 }
3280
3281 static bool renderGraphFromBottomUp() {
3282 return true;
3283 }
3284
3285 static bool isNodeHidden(const SUnit *Node) {
Matthias Braund78ee542015-09-17 21:09:59 +00003286 if (ViewMISchedCutoff == 0)
3287 return false;
3288 return (Node->Preds.size() > ViewMISchedCutoff
3289 || Node->Succs.size() > ViewMISchedCutoff);
Andrew Trickea9fd952013-01-25 07:45:29 +00003290 }
3291
3292 static bool hasNodeAddressLabel(const SUnit *Node,
3293 const ScheduleDAG *Graph) {
3294 return false;
3295 }
3296
3297 /// If you want to override the dot attributes printed for a particular
3298 /// edge, override this method.
3299 static std::string getEdgeAttributes(const SUnit *Node,
3300 SUnitIterator EI,
3301 const ScheduleDAG *Graph) {
3302 if (EI.isArtificialDep())
3303 return "color=cyan,style=dashed";
3304 if (EI.isCtrlDep())
3305 return "color=blue,style=dashed";
3306 return "";
3307 }
3308
3309 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
Alp Tokere69170a2014-06-26 22:52:05 +00003310 std::string Str;
3311 raw_string_ostream SS(Str);
Andrew Trickd7f890e2013-12-28 21:56:47 +00003312 const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3313 const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
Craig Topperc0196b12014-04-14 00:51:57 +00003314 static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
Andrew Trick7609b7d2013-09-06 17:32:42 +00003315 SS << "SU:" << SU->NodeNum;
3316 if (DFS)
3317 SS << " I:" << DFS->getNumInstrs(SU);
Andrew Trickea9fd952013-01-25 07:45:29 +00003318 return SS.str();
3319 }
3320 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3321 return G->getGraphNodeLabel(SU);
3322 }
3323
Andrew Trickd7f890e2013-12-28 21:56:47 +00003324 static std::string getNodeAttributes(const SUnit *N, const ScheduleDAG *G) {
Andrew Trickea9fd952013-01-25 07:45:29 +00003325 std::string Str("shape=Mrecord");
Andrew Trickd7f890e2013-12-28 21:56:47 +00003326 const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3327 const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
Craig Topperc0196b12014-04-14 00:51:57 +00003328 static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
Andrew Trickea9fd952013-01-25 07:45:29 +00003329 if (DFS) {
3330 Str += ",style=filled,fillcolor=\"#";
3331 Str += DOT::getColorString(DFS->getSubtreeID(N));
3332 Str += '"';
3333 }
3334 return Str;
3335 }
3336};
3337} // namespace llvm
3338#endif // NDEBUG
3339
3340/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3341/// rendered using 'dot'.
3342///
3343void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3344#ifndef NDEBUG
3345 ViewGraph(this, Name, false, Title);
3346#else
3347 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3348 << "systems with Graphviz or gv!\n";
3349#endif // NDEBUG
3350}
3351
3352/// Out-of-line implementation with no arguments is handy for gdb.
3353void ScheduleDAGMI::viewGraph() {
3354 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3355}