blob: 7febed25cb84cc09328d35f21365ee76fcd691a7 [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZISelDAGToDAG.cpp - A dag to dag inst selector for SystemZ --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the SystemZ target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SystemZTargetMachine.h"
Richard Sandiford97846492013-07-09 09:46:39 +000015#include "llvm/Analysis/AliasAnalysis.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000016#include "llvm/CodeGen/SelectionDAGISel.h"
17#include "llvm/Support/Debug.h"
18#include "llvm/Support/raw_ostream.h"
19
20using namespace llvm;
21
22namespace {
23// Used to build addressing modes.
24struct SystemZAddressingMode {
25 // The shape of the address.
26 enum AddrForm {
27 // base+displacement
28 FormBD,
29
30 // base+displacement+index for load and store operands
31 FormBDXNormal,
32
33 // base+displacement+index for load address operands
34 FormBDXLA,
35
36 // base+displacement+index+ADJDYNALLOC
37 FormBDXDynAlloc
38 };
39 AddrForm Form;
40
41 // The type of displacement. The enum names here correspond directly
42 // to the definitions in SystemZOperand.td. We could split them into
43 // flags -- single/pair, 128-bit, etc. -- but it hardly seems worth it.
44 enum DispRange {
45 Disp12Only,
46 Disp12Pair,
47 Disp20Only,
48 Disp20Only128,
49 Disp20Pair
50 };
51 DispRange DR;
52
53 // The parts of the address. The address is equivalent to:
54 //
55 // Base + Disp + Index + (IncludesDynAlloc ? ADJDYNALLOC : 0)
56 SDValue Base;
57 int64_t Disp;
58 SDValue Index;
59 bool IncludesDynAlloc;
60
61 SystemZAddressingMode(AddrForm form, DispRange dr)
62 : Form(form), DR(dr), Base(), Disp(0), Index(),
63 IncludesDynAlloc(false) {}
64
65 // True if the address can have an index register.
66 bool hasIndexField() { return Form != FormBD; }
67
68 // True if the address can (and must) include ADJDYNALLOC.
69 bool isDynAlloc() { return Form == FormBDXDynAlloc; }
70
71 void dump() {
72 errs() << "SystemZAddressingMode " << this << '\n';
73
74 errs() << " Base ";
75 if (Base.getNode() != 0)
76 Base.getNode()->dump();
77 else
78 errs() << "null\n";
79
80 if (hasIndexField()) {
81 errs() << " Index ";
82 if (Index.getNode() != 0)
83 Index.getNode()->dump();
84 else
85 errs() << "null\n";
86 }
87
88 errs() << " Disp " << Disp;
89 if (IncludesDynAlloc)
90 errs() << " + ADJDYNALLOC";
91 errs() << '\n';
92 }
93};
94
Richard Sandiford82ec87d2013-07-16 11:02:24 +000095// Return a mask with Count low bits set.
96static uint64_t allOnes(unsigned int Count) {
97 return Count == 0 ? 0 : (uint64_t(1) << (Count - 1) << 1) - 1;
98}
99
Richard Sandiford51093212013-07-18 10:40:35 +0000100// Represents operands 2 to 5 of the ROTATE AND ... SELECTED BITS operation
101// given by Opcode. The operands are: Input (R2), Start (I3), End (I4) and
102// Rotate (I5). The combined operand value is effectively:
103//
104// (or (rotl Input, Rotate), ~Mask)
105//
106// for RNSBG and:
107//
108// (and (rotl Input, Rotate), Mask)
109//
Richard Sandiford3e382972013-10-16 13:35:13 +0000110// otherwise. The output value has BitSize bits, although Input may be
111// narrower (in which case the upper bits are don't care).
Richard Sandiford5cbac962013-07-18 09:45:08 +0000112struct RxSBGOperands {
Richard Sandiford51093212013-07-18 10:40:35 +0000113 RxSBGOperands(unsigned Op, SDValue N)
114 : Opcode(Op), BitSize(N.getValueType().getSizeInBits()),
115 Mask(allOnes(BitSize)), Input(N), Start(64 - BitSize), End(63),
116 Rotate(0) {}
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000117
Richard Sandiford51093212013-07-18 10:40:35 +0000118 unsigned Opcode;
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000119 unsigned BitSize;
120 uint64_t Mask;
121 SDValue Input;
122 unsigned Start;
123 unsigned End;
124 unsigned Rotate;
125};
126
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000127class SystemZDAGToDAGISel : public SelectionDAGISel {
128 const SystemZTargetLowering &Lowering;
129 const SystemZSubtarget &Subtarget;
130
131 // Used by SystemZOperands.td to create integer constants.
Richard Sandiford54b36912013-09-27 15:14:04 +0000132 inline SDValue getImm(const SDNode *Node, uint64_t Imm) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000133 return CurDAG->getTargetConstant(Imm, Node->getValueType(0));
134 }
135
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000136 const SystemZTargetMachine &getTargetMachine() const {
137 return static_cast<const SystemZTargetMachine &>(TM);
138 }
139
140 const SystemZInstrInfo *getInstrInfo() const {
141 return getTargetMachine().getInstrInfo();
142 }
143
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000144 // Try to fold more of the base or index of AM into AM, where IsBase
145 // selects between the base and index.
Richard Sandiford54b36912013-09-27 15:14:04 +0000146 bool expandAddress(SystemZAddressingMode &AM, bool IsBase) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000147
148 // Try to describe N in AM, returning true on success.
Richard Sandiford54b36912013-09-27 15:14:04 +0000149 bool selectAddress(SDValue N, SystemZAddressingMode &AM) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000150
151 // Extract individual target operands from matched address AM.
152 void getAddressOperands(const SystemZAddressingMode &AM, EVT VT,
Richard Sandiford54b36912013-09-27 15:14:04 +0000153 SDValue &Base, SDValue &Disp) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000154 void getAddressOperands(const SystemZAddressingMode &AM, EVT VT,
Richard Sandiford54b36912013-09-27 15:14:04 +0000155 SDValue &Base, SDValue &Disp, SDValue &Index) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000156
157 // Try to match Addr as a FormBD address with displacement type DR.
158 // Return true on success, storing the base and displacement in
159 // Base and Disp respectively.
160 bool selectBDAddr(SystemZAddressingMode::DispRange DR, SDValue Addr,
Richard Sandiford54b36912013-09-27 15:14:04 +0000161 SDValue &Base, SDValue &Disp) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000162
Richard Sandiforda481f582013-08-23 11:18:53 +0000163 // Try to match Addr as a FormBDX address with displacement type DR.
164 // Return true on success and if the result had no index. Store the
165 // base and displacement in Base and Disp respectively.
166 bool selectMVIAddr(SystemZAddressingMode::DispRange DR, SDValue Addr,
Richard Sandiford54b36912013-09-27 15:14:04 +0000167 SDValue &Base, SDValue &Disp) const;
Richard Sandiforda481f582013-08-23 11:18:53 +0000168
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000169 // Try to match Addr as a FormBDX* address of form Form with
170 // displacement type DR. Return true on success, storing the base,
171 // displacement and index in Base, Disp and Index respectively.
172 bool selectBDXAddr(SystemZAddressingMode::AddrForm Form,
173 SystemZAddressingMode::DispRange DR, SDValue Addr,
Richard Sandiford54b36912013-09-27 15:14:04 +0000174 SDValue &Base, SDValue &Disp, SDValue &Index) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000175
176 // PC-relative address matching routines used by SystemZOperands.td.
Richard Sandiford54b36912013-09-27 15:14:04 +0000177 bool selectPCRelAddress(SDValue Addr, SDValue &Target) const {
178 if (SystemZISD::isPCREL(Addr.getOpcode())) {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000179 Target = Addr.getOperand(0);
180 return true;
181 }
182 return false;
183 }
184
185 // BD matching routines used by SystemZOperands.td.
Richard Sandiford54b36912013-09-27 15:14:04 +0000186 bool selectBDAddr12Only(SDValue Addr, SDValue &Base, SDValue &Disp) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000187 return selectBDAddr(SystemZAddressingMode::Disp12Only, Addr, Base, Disp);
188 }
Richard Sandiford54b36912013-09-27 15:14:04 +0000189 bool selectBDAddr12Pair(SDValue Addr, SDValue &Base, SDValue &Disp) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000190 return selectBDAddr(SystemZAddressingMode::Disp12Pair, Addr, Base, Disp);
191 }
Richard Sandiford54b36912013-09-27 15:14:04 +0000192 bool selectBDAddr20Only(SDValue Addr, SDValue &Base, SDValue &Disp) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000193 return selectBDAddr(SystemZAddressingMode::Disp20Only, Addr, Base, Disp);
194 }
Richard Sandiford54b36912013-09-27 15:14:04 +0000195 bool selectBDAddr20Pair(SDValue Addr, SDValue &Base, SDValue &Disp) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000196 return selectBDAddr(SystemZAddressingMode::Disp20Pair, Addr, Base, Disp);
197 }
198
Richard Sandiforda481f582013-08-23 11:18:53 +0000199 // MVI matching routines used by SystemZOperands.td.
Richard Sandiford54b36912013-09-27 15:14:04 +0000200 bool selectMVIAddr12Pair(SDValue Addr, SDValue &Base, SDValue &Disp) const {
Richard Sandiforda481f582013-08-23 11:18:53 +0000201 return selectMVIAddr(SystemZAddressingMode::Disp12Pair, Addr, Base, Disp);
202 }
Richard Sandiford54b36912013-09-27 15:14:04 +0000203 bool selectMVIAddr20Pair(SDValue Addr, SDValue &Base, SDValue &Disp) const {
Richard Sandiforda481f582013-08-23 11:18:53 +0000204 return selectMVIAddr(SystemZAddressingMode::Disp20Pair, Addr, Base, Disp);
205 }
206
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000207 // BDX matching routines used by SystemZOperands.td.
208 bool selectBDXAddr12Only(SDValue Addr, SDValue &Base, SDValue &Disp,
Richard Sandiford54b36912013-09-27 15:14:04 +0000209 SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000210 return selectBDXAddr(SystemZAddressingMode::FormBDXNormal,
211 SystemZAddressingMode::Disp12Only,
212 Addr, Base, Disp, Index);
213 }
214 bool selectBDXAddr12Pair(SDValue Addr, SDValue &Base, SDValue &Disp,
Richard Sandiford54b36912013-09-27 15:14:04 +0000215 SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000216 return selectBDXAddr(SystemZAddressingMode::FormBDXNormal,
217 SystemZAddressingMode::Disp12Pair,
218 Addr, Base, Disp, Index);
219 }
220 bool selectDynAlloc12Only(SDValue Addr, SDValue &Base, SDValue &Disp,
Richard Sandiford54b36912013-09-27 15:14:04 +0000221 SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000222 return selectBDXAddr(SystemZAddressingMode::FormBDXDynAlloc,
223 SystemZAddressingMode::Disp12Only,
224 Addr, Base, Disp, Index);
225 }
226 bool selectBDXAddr20Only(SDValue Addr, SDValue &Base, SDValue &Disp,
Richard Sandiford54b36912013-09-27 15:14:04 +0000227 SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000228 return selectBDXAddr(SystemZAddressingMode::FormBDXNormal,
229 SystemZAddressingMode::Disp20Only,
230 Addr, Base, Disp, Index);
231 }
232 bool selectBDXAddr20Only128(SDValue Addr, SDValue &Base, SDValue &Disp,
Richard Sandiford54b36912013-09-27 15:14:04 +0000233 SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000234 return selectBDXAddr(SystemZAddressingMode::FormBDXNormal,
235 SystemZAddressingMode::Disp20Only128,
236 Addr, Base, Disp, Index);
237 }
238 bool selectBDXAddr20Pair(SDValue Addr, SDValue &Base, SDValue &Disp,
Richard Sandiford54b36912013-09-27 15:14:04 +0000239 SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000240 return selectBDXAddr(SystemZAddressingMode::FormBDXNormal,
241 SystemZAddressingMode::Disp20Pair,
242 Addr, Base, Disp, Index);
243 }
244 bool selectLAAddr12Pair(SDValue Addr, SDValue &Base, SDValue &Disp,
Richard Sandiford54b36912013-09-27 15:14:04 +0000245 SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000246 return selectBDXAddr(SystemZAddressingMode::FormBDXLA,
247 SystemZAddressingMode::Disp12Pair,
248 Addr, Base, Disp, Index);
249 }
250 bool selectLAAddr20Pair(SDValue Addr, SDValue &Base, SDValue &Disp,
Richard Sandiford54b36912013-09-27 15:14:04 +0000251 SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000252 return selectBDXAddr(SystemZAddressingMode::FormBDXLA,
253 SystemZAddressingMode::Disp20Pair,
254 Addr, Base, Disp, Index);
255 }
256
Richard Sandiford885140c2013-07-16 11:55:57 +0000257 // Check whether (or Op (and X InsertMask)) is effectively an insertion
258 // of X into bits InsertMask of some Y != Op. Return true if so and
259 // set Op to that Y.
Richard Sandiford54b36912013-09-27 15:14:04 +0000260 bool detectOrAndInsertion(SDValue &Op, uint64_t InsertMask) const;
Richard Sandiford885140c2013-07-16 11:55:57 +0000261
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000262 // Try to update RxSBG so that only the bits of RxSBG.Input in Mask are used.
263 // Return true on success.
Richard Sandiford54b36912013-09-27 15:14:04 +0000264 bool refineRxSBGMask(RxSBGOperands &RxSBG, uint64_t Mask) const;
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000265
Richard Sandiford5cbac962013-07-18 09:45:08 +0000266 // Try to fold some of RxSBG.Input into other fields of RxSBG.
267 // Return true on success.
Richard Sandiford54b36912013-09-27 15:14:04 +0000268 bool expandRxSBG(RxSBGOperands &RxSBG) const;
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000269
Richard Sandiford3ad5a152013-10-01 14:36:20 +0000270 // Return an undefined value of type VT.
271 SDValue getUNDEF(SDLoc DL, EVT VT) const;
Richard Sandiford84f54a32013-07-11 08:59:12 +0000272
273 // Convert N to VT, if it isn't already.
Richard Sandiford54b36912013-09-27 15:14:04 +0000274 SDValue convertTo(SDLoc DL, EVT VT, SDValue N) const;
Richard Sandiford84f54a32013-07-11 08:59:12 +0000275
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000276 // Try to implement AND or shift node N using RISBG with the zero flag set.
277 // Return the selected node on success, otherwise return null.
278 SDNode *tryRISBGZero(SDNode *N);
Richard Sandiford84f54a32013-07-11 08:59:12 +0000279
Richard Sandiford7878b852013-07-18 10:06:15 +0000280 // Try to use RISBG or Opcode to implement OR or XOR node N.
281 // Return the selected node on success, otherwise return null.
282 SDNode *tryRxSBG(SDNode *N, unsigned Opcode);
Richard Sandiford885140c2013-07-16 11:55:57 +0000283
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000284 // If Op0 is null, then Node is a constant that can be loaded using:
285 //
286 // (Opcode UpperVal LowerVal)
287 //
288 // If Op0 is nonnull, then Node can be implemented using:
289 //
290 // (Opcode (Opcode Op0 UpperVal) LowerVal)
291 SDNode *splitLargeImmediate(unsigned Opcode, SDNode *Node, SDValue Op0,
292 uint64_t UpperVal, uint64_t LowerVal);
293
Richard Sandiford067817e2013-09-27 15:29:20 +0000294 // Return true if Load and Store are loads and stores of the same size
295 // and are guaranteed not to overlap. Such operations can be implemented
296 // using block (SS-format) instructions.
297 //
298 // Partial overlap would lead to incorrect code, since the block operations
299 // are logically bytewise, even though they have a fast path for the
300 // non-overlapping case. We also need to avoid full overlap (i.e. two
301 // addresses that might be equal at run time) because although that case
302 // would be handled correctly, it might be implemented by millicode.
303 bool canUseBlockOperation(StoreSDNode *Store, LoadSDNode *Load) const;
304
Richard Sandiford178273a2013-09-05 10:36:45 +0000305 // N is a (store (load Y), X) pattern. Return true if it can use an MVC
306 // from Y to X.
Richard Sandiford97846492013-07-09 09:46:39 +0000307 bool storeLoadCanUseMVC(SDNode *N) const;
308
Richard Sandiford178273a2013-09-05 10:36:45 +0000309 // N is a (store (op (load A[0]), (load A[1])), X) pattern. Return true
310 // if A[1 - I] == X and if N can use a block operation like NC from A[I]
311 // to X.
312 bool storeLoadCanUseBlockBinary(SDNode *N, unsigned I) const;
313
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000314public:
315 SystemZDAGToDAGISel(SystemZTargetMachine &TM, CodeGenOpt::Level OptLevel)
316 : SelectionDAGISel(TM, OptLevel),
317 Lowering(*TM.getTargetLowering()),
318 Subtarget(*TM.getSubtargetImpl()) { }
319
320 // Override MachineFunctionPass.
321 virtual const char *getPassName() const LLVM_OVERRIDE {
322 return "SystemZ DAG->DAG Pattern Instruction Selection";
323 }
324
325 // Override SelectionDAGISel.
326 virtual SDNode *Select(SDNode *Node) LLVM_OVERRIDE;
327 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
328 char ConstraintCode,
329 std::vector<SDValue> &OutOps)
330 LLVM_OVERRIDE;
331
332 // Include the pieces autogenerated from the target description.
333 #include "SystemZGenDAGISel.inc"
334};
335} // end anonymous namespace
336
337FunctionPass *llvm::createSystemZISelDag(SystemZTargetMachine &TM,
338 CodeGenOpt::Level OptLevel) {
339 return new SystemZDAGToDAGISel(TM, OptLevel);
340}
341
342// Return true if Val should be selected as a displacement for an address
343// with range DR. Here we're interested in the range of both the instruction
344// described by DR and of any pairing instruction.
345static bool selectDisp(SystemZAddressingMode::DispRange DR, int64_t Val) {
346 switch (DR) {
347 case SystemZAddressingMode::Disp12Only:
348 return isUInt<12>(Val);
349
350 case SystemZAddressingMode::Disp12Pair:
351 case SystemZAddressingMode::Disp20Only:
352 case SystemZAddressingMode::Disp20Pair:
353 return isInt<20>(Val);
354
355 case SystemZAddressingMode::Disp20Only128:
356 return isInt<20>(Val) && isInt<20>(Val + 8);
357 }
358 llvm_unreachable("Unhandled displacement range");
359}
360
361// Change the base or index in AM to Value, where IsBase selects
362// between the base and index.
363static void changeComponent(SystemZAddressingMode &AM, bool IsBase,
364 SDValue Value) {
365 if (IsBase)
366 AM.Base = Value;
367 else
368 AM.Index = Value;
369}
370
371// The base or index of AM is equivalent to Value + ADJDYNALLOC,
372// where IsBase selects between the base and index. Try to fold the
373// ADJDYNALLOC into AM.
374static bool expandAdjDynAlloc(SystemZAddressingMode &AM, bool IsBase,
375 SDValue Value) {
376 if (AM.isDynAlloc() && !AM.IncludesDynAlloc) {
377 changeComponent(AM, IsBase, Value);
378 AM.IncludesDynAlloc = true;
379 return true;
380 }
381 return false;
382}
383
384// The base of AM is equivalent to Base + Index. Try to use Index as
385// the index register.
386static bool expandIndex(SystemZAddressingMode &AM, SDValue Base,
387 SDValue Index) {
388 if (AM.hasIndexField() && !AM.Index.getNode()) {
389 AM.Base = Base;
390 AM.Index = Index;
391 return true;
392 }
393 return false;
394}
395
396// The base or index of AM is equivalent to Op0 + Op1, where IsBase selects
397// between the base and index. Try to fold Op1 into AM's displacement.
398static bool expandDisp(SystemZAddressingMode &AM, bool IsBase,
Richard Sandiford54b36912013-09-27 15:14:04 +0000399 SDValue Op0, uint64_t Op1) {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000400 // First try adjusting the displacement.
Richard Sandiford54b36912013-09-27 15:14:04 +0000401 int64_t TestDisp = AM.Disp + Op1;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000402 if (selectDisp(AM.DR, TestDisp)) {
403 changeComponent(AM, IsBase, Op0);
404 AM.Disp = TestDisp;
405 return true;
406 }
407
408 // We could consider forcing the displacement into a register and
409 // using it as an index, but it would need to be carefully tuned.
410 return false;
411}
412
413bool SystemZDAGToDAGISel::expandAddress(SystemZAddressingMode &AM,
Richard Sandiford54b36912013-09-27 15:14:04 +0000414 bool IsBase) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000415 SDValue N = IsBase ? AM.Base : AM.Index;
416 unsigned Opcode = N.getOpcode();
417 if (Opcode == ISD::TRUNCATE) {
418 N = N.getOperand(0);
419 Opcode = N.getOpcode();
420 }
421 if (Opcode == ISD::ADD || CurDAG->isBaseWithConstantOffset(N)) {
422 SDValue Op0 = N.getOperand(0);
423 SDValue Op1 = N.getOperand(1);
424
425 unsigned Op0Code = Op0->getOpcode();
426 unsigned Op1Code = Op1->getOpcode();
427
428 if (Op0Code == SystemZISD::ADJDYNALLOC)
429 return expandAdjDynAlloc(AM, IsBase, Op1);
430 if (Op1Code == SystemZISD::ADJDYNALLOC)
431 return expandAdjDynAlloc(AM, IsBase, Op0);
432
433 if (Op0Code == ISD::Constant)
Richard Sandiford54b36912013-09-27 15:14:04 +0000434 return expandDisp(AM, IsBase, Op1,
435 cast<ConstantSDNode>(Op0)->getSExtValue());
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000436 if (Op1Code == ISD::Constant)
Richard Sandiford54b36912013-09-27 15:14:04 +0000437 return expandDisp(AM, IsBase, Op0,
438 cast<ConstantSDNode>(Op1)->getSExtValue());
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000439
440 if (IsBase && expandIndex(AM, Op0, Op1))
441 return true;
442 }
Richard Sandiford54b36912013-09-27 15:14:04 +0000443 if (Opcode == SystemZISD::PCREL_OFFSET) {
444 SDValue Full = N.getOperand(0);
445 SDValue Base = N.getOperand(1);
446 SDValue Anchor = Base.getOperand(0);
447 uint64_t Offset = (cast<GlobalAddressSDNode>(Full)->getOffset() -
448 cast<GlobalAddressSDNode>(Anchor)->getOffset());
449 return expandDisp(AM, IsBase, Base, Offset);
450 }
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000451 return false;
452}
453
454// Return true if an instruction with displacement range DR should be
455// used for displacement value Val. selectDisp(DR, Val) must already hold.
456static bool isValidDisp(SystemZAddressingMode::DispRange DR, int64_t Val) {
457 assert(selectDisp(DR, Val) && "Invalid displacement");
458 switch (DR) {
459 case SystemZAddressingMode::Disp12Only:
460 case SystemZAddressingMode::Disp20Only:
461 case SystemZAddressingMode::Disp20Only128:
462 return true;
463
464 case SystemZAddressingMode::Disp12Pair:
465 // Use the other instruction if the displacement is too large.
466 return isUInt<12>(Val);
467
468 case SystemZAddressingMode::Disp20Pair:
469 // Use the other instruction if the displacement is small enough.
470 return !isUInt<12>(Val);
471 }
472 llvm_unreachable("Unhandled displacement range");
473}
474
475// Return true if Base + Disp + Index should be performed by LA(Y).
476static bool shouldUseLA(SDNode *Base, int64_t Disp, SDNode *Index) {
477 // Don't use LA(Y) for constants.
478 if (!Base)
479 return false;
480
481 // Always use LA(Y) for frame addresses, since we know that the destination
482 // register is almost always (perhaps always) going to be different from
483 // the frame register.
484 if (Base->getOpcode() == ISD::FrameIndex)
485 return true;
486
487 if (Disp) {
488 // Always use LA(Y) if there is a base, displacement and index.
489 if (Index)
490 return true;
491
492 // Always use LA if the displacement is small enough. It should always
493 // be no worse than AGHI (and better if it avoids a move).
494 if (isUInt<12>(Disp))
495 return true;
496
497 // For similar reasons, always use LAY if the constant is too big for AGHI.
498 // LAY should be no worse than AGFI.
499 if (!isInt<16>(Disp))
500 return true;
501 } else {
502 // Don't use LA for plain registers.
503 if (!Index)
504 return false;
505
506 // Don't use LA for plain addition if the index operand is only used
507 // once. It should be a natural two-operand addition in that case.
508 if (Index->hasOneUse())
509 return false;
510
511 // Prefer addition if the second operation is sign-extended, in the
512 // hope of using AGF.
513 unsigned IndexOpcode = Index->getOpcode();
514 if (IndexOpcode == ISD::SIGN_EXTEND ||
515 IndexOpcode == ISD::SIGN_EXTEND_INREG)
516 return false;
517 }
518
519 // Don't use LA for two-operand addition if either operand is only
520 // used once. The addition instructions are better in that case.
521 if (Base->hasOneUse())
522 return false;
523
524 return true;
525}
526
527// Return true if Addr is suitable for AM, updating AM if so.
528bool SystemZDAGToDAGISel::selectAddress(SDValue Addr,
Richard Sandiford54b36912013-09-27 15:14:04 +0000529 SystemZAddressingMode &AM) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000530 // Start out assuming that the address will need to be loaded separately,
531 // then try to extend it as much as we can.
532 AM.Base = Addr;
533
534 // First try treating the address as a constant.
535 if (Addr.getOpcode() == ISD::Constant &&
Richard Sandiford54b36912013-09-27 15:14:04 +0000536 expandDisp(AM, true, SDValue(),
537 cast<ConstantSDNode>(Addr)->getSExtValue()))
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000538 ;
539 else
540 // Otherwise try expanding each component.
541 while (expandAddress(AM, true) ||
542 (AM.Index.getNode() && expandAddress(AM, false)))
543 continue;
544
545 // Reject cases where it isn't profitable to use LA(Y).
546 if (AM.Form == SystemZAddressingMode::FormBDXLA &&
547 !shouldUseLA(AM.Base.getNode(), AM.Disp, AM.Index.getNode()))
548 return false;
549
550 // Reject cases where the other instruction in a pair should be used.
551 if (!isValidDisp(AM.DR, AM.Disp))
552 return false;
553
554 // Make sure that ADJDYNALLOC is included where necessary.
555 if (AM.isDynAlloc() && !AM.IncludesDynAlloc)
556 return false;
557
558 DEBUG(AM.dump());
559 return true;
560}
561
562// Insert a node into the DAG at least before Pos. This will reposition
563// the node as needed, and will assign it a node ID that is <= Pos's ID.
564// Note that this does *not* preserve the uniqueness of node IDs!
565// The selection DAG must no longer depend on their uniqueness when this
566// function is used.
567static void insertDAGNode(SelectionDAG *DAG, SDNode *Pos, SDValue N) {
568 if (N.getNode()->getNodeId() == -1 ||
569 N.getNode()->getNodeId() > Pos->getNodeId()) {
570 DAG->RepositionNode(Pos, N.getNode());
571 N.getNode()->setNodeId(Pos->getNodeId());
572 }
573}
574
575void SystemZDAGToDAGISel::getAddressOperands(const SystemZAddressingMode &AM,
576 EVT VT, SDValue &Base,
Richard Sandiford54b36912013-09-27 15:14:04 +0000577 SDValue &Disp) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000578 Base = AM.Base;
579 if (!Base.getNode())
580 // Register 0 means "no base". This is mostly useful for shifts.
581 Base = CurDAG->getRegister(0, VT);
582 else if (Base.getOpcode() == ISD::FrameIndex) {
583 // Lower a FrameIndex to a TargetFrameIndex.
584 int64_t FrameIndex = cast<FrameIndexSDNode>(Base)->getIndex();
585 Base = CurDAG->getTargetFrameIndex(FrameIndex, VT);
586 } else if (Base.getValueType() != VT) {
587 // Truncate values from i64 to i32, for shifts.
588 assert(VT == MVT::i32 && Base.getValueType() == MVT::i64 &&
589 "Unexpected truncation");
Andrew Trickef9de2a2013-05-25 02:42:55 +0000590 SDLoc DL(Base);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000591 SDValue Trunc = CurDAG->getNode(ISD::TRUNCATE, DL, VT, Base);
592 insertDAGNode(CurDAG, Base.getNode(), Trunc);
593 Base = Trunc;
594 }
595
596 // Lower the displacement to a TargetConstant.
597 Disp = CurDAG->getTargetConstant(AM.Disp, VT);
598}
599
600void SystemZDAGToDAGISel::getAddressOperands(const SystemZAddressingMode &AM,
601 EVT VT, SDValue &Base,
Richard Sandiford54b36912013-09-27 15:14:04 +0000602 SDValue &Disp,
603 SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000604 getAddressOperands(AM, VT, Base, Disp);
605
606 Index = AM.Index;
607 if (!Index.getNode())
608 // Register 0 means "no index".
609 Index = CurDAG->getRegister(0, VT);
610}
611
612bool SystemZDAGToDAGISel::selectBDAddr(SystemZAddressingMode::DispRange DR,
613 SDValue Addr, SDValue &Base,
Richard Sandiford54b36912013-09-27 15:14:04 +0000614 SDValue &Disp) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000615 SystemZAddressingMode AM(SystemZAddressingMode::FormBD, DR);
616 if (!selectAddress(Addr, AM))
617 return false;
618
619 getAddressOperands(AM, Addr.getValueType(), Base, Disp);
620 return true;
621}
622
Richard Sandiforda481f582013-08-23 11:18:53 +0000623bool SystemZDAGToDAGISel::selectMVIAddr(SystemZAddressingMode::DispRange DR,
624 SDValue Addr, SDValue &Base,
Richard Sandiford54b36912013-09-27 15:14:04 +0000625 SDValue &Disp) const {
Richard Sandiforda481f582013-08-23 11:18:53 +0000626 SystemZAddressingMode AM(SystemZAddressingMode::FormBDXNormal, DR);
627 if (!selectAddress(Addr, AM) || AM.Index.getNode())
628 return false;
629
630 getAddressOperands(AM, Addr.getValueType(), Base, Disp);
631 return true;
632}
633
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000634bool SystemZDAGToDAGISel::selectBDXAddr(SystemZAddressingMode::AddrForm Form,
635 SystemZAddressingMode::DispRange DR,
636 SDValue Addr, SDValue &Base,
Richard Sandiford54b36912013-09-27 15:14:04 +0000637 SDValue &Disp, SDValue &Index) const {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000638 SystemZAddressingMode AM(Form, DR);
639 if (!selectAddress(Addr, AM))
640 return false;
641
642 getAddressOperands(AM, Addr.getValueType(), Base, Disp, Index);
643 return true;
644}
645
Richard Sandiford885140c2013-07-16 11:55:57 +0000646bool SystemZDAGToDAGISel::detectOrAndInsertion(SDValue &Op,
Richard Sandiford54b36912013-09-27 15:14:04 +0000647 uint64_t InsertMask) const {
Richard Sandiford885140c2013-07-16 11:55:57 +0000648 // We're only interested in cases where the insertion is into some operand
649 // of Op, rather than into Op itself. The only useful case is an AND.
650 if (Op.getOpcode() != ISD::AND)
651 return false;
652
653 // We need a constant mask.
654 ConstantSDNode *MaskNode =
655 dyn_cast<ConstantSDNode>(Op.getOperand(1).getNode());
656 if (!MaskNode)
657 return false;
658
659 // It's not an insertion of Op.getOperand(0) if the two masks overlap.
660 uint64_t AndMask = MaskNode->getZExtValue();
661 if (InsertMask & AndMask)
662 return false;
663
664 // It's only an insertion if all bits are covered or are known to be zero.
665 // The inner check covers all cases but is more expensive.
666 uint64_t Used = allOnes(Op.getValueType().getSizeInBits());
667 if (Used != (AndMask | InsertMask)) {
668 APInt KnownZero, KnownOne;
669 CurDAG->ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne);
670 if (Used != (AndMask | InsertMask | KnownZero.getZExtValue()))
671 return false;
672 }
673
674 Op = Op.getOperand(0);
675 return true;
676}
677
Richard Sandiford54b36912013-09-27 15:14:04 +0000678bool SystemZDAGToDAGISel::refineRxSBGMask(RxSBGOperands &RxSBG,
679 uint64_t Mask) const {
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000680 const SystemZInstrInfo *TII = getInstrInfo();
Richard Sandiford5cbac962013-07-18 09:45:08 +0000681 if (RxSBG.Rotate != 0)
682 Mask = (Mask << RxSBG.Rotate) | (Mask >> (64 - RxSBG.Rotate));
683 Mask &= RxSBG.Mask;
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000684 if (TII->isRxSBGMask(Mask, RxSBG.BitSize, RxSBG.Start, RxSBG.End)) {
Richard Sandiford5cbac962013-07-18 09:45:08 +0000685 RxSBG.Mask = Mask;
Richard Sandiford5cbac962013-07-18 09:45:08 +0000686 return true;
687 }
Richard Sandiford84f54a32013-07-11 08:59:12 +0000688 return false;
689}
690
Richard Sandiford297f7d22013-07-18 10:14:55 +0000691// RxSBG.Input is a shift of Count bits in the direction given by IsLeft.
692// Return true if the result depends on the signs or zeros that are
693// shifted in.
694static bool shiftedInBitsMatter(RxSBGOperands &RxSBG, uint64_t Count,
695 bool IsLeft) {
696 // Work out which bits of the shift result are zeros or sign copies.
697 uint64_t ShiftedIn = allOnes(Count);
698 if (!IsLeft)
699 ShiftedIn <<= RxSBG.BitSize - Count;
700
701 // Rotate that mask in the same way as RxSBG.Input is rotated.
702 if (RxSBG.Rotate != 0)
703 ShiftedIn = ((ShiftedIn << RxSBG.Rotate) |
704 (ShiftedIn >> (64 - RxSBG.Rotate)));
705
706 // Fail if any of the zero or sign bits are used.
707 return (ShiftedIn & RxSBG.Mask) != 0;
708}
709
Richard Sandiford54b36912013-09-27 15:14:04 +0000710bool SystemZDAGToDAGISel::expandRxSBG(RxSBGOperands &RxSBG) const {
Richard Sandiford5cbac962013-07-18 09:45:08 +0000711 SDValue N = RxSBG.Input;
Richard Sandiford297f7d22013-07-18 10:14:55 +0000712 unsigned Opcode = N.getOpcode();
713 switch (Opcode) {
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000714 case ISD::AND: {
Richard Sandiford51093212013-07-18 10:40:35 +0000715 if (RxSBG.Opcode == SystemZ::RNSBG)
716 return false;
717
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000718 ConstantSDNode *MaskNode =
719 dyn_cast<ConstantSDNode>(N.getOperand(1).getNode());
720 if (!MaskNode)
721 return false;
722
723 SDValue Input = N.getOperand(0);
724 uint64_t Mask = MaskNode->getZExtValue();
Richard Sandiford5cbac962013-07-18 09:45:08 +0000725 if (!refineRxSBGMask(RxSBG, Mask)) {
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000726 // If some bits of Input are already known zeros, those bits will have
727 // been removed from the mask. See if adding them back in makes the
728 // mask suitable.
729 APInt KnownZero, KnownOne;
730 CurDAG->ComputeMaskedBits(Input, KnownZero, KnownOne);
731 Mask |= KnownZero.getZExtValue();
Richard Sandiford5cbac962013-07-18 09:45:08 +0000732 if (!refineRxSBGMask(RxSBG, Mask))
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000733 return false;
734 }
Richard Sandiford5cbac962013-07-18 09:45:08 +0000735 RxSBG.Input = Input;
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000736 return true;
737 }
738
Richard Sandiford51093212013-07-18 10:40:35 +0000739 case ISD::OR: {
740 if (RxSBG.Opcode != SystemZ::RNSBG)
741 return false;
742
743 ConstantSDNode *MaskNode =
744 dyn_cast<ConstantSDNode>(N.getOperand(1).getNode());
745 if (!MaskNode)
746 return false;
747
748 SDValue Input = N.getOperand(0);
749 uint64_t Mask = ~MaskNode->getZExtValue();
750 if (!refineRxSBGMask(RxSBG, Mask)) {
751 // If some bits of Input are already known ones, those bits will have
752 // been removed from the mask. See if adding them back in makes the
753 // mask suitable.
754 APInt KnownZero, KnownOne;
755 CurDAG->ComputeMaskedBits(Input, KnownZero, KnownOne);
756 Mask &= ~KnownOne.getZExtValue();
757 if (!refineRxSBGMask(RxSBG, Mask))
758 return false;
759 }
760 RxSBG.Input = Input;
761 return true;
762 }
763
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000764 case ISD::ROTL: {
Richard Sandiford5cbac962013-07-18 09:45:08 +0000765 // Any 64-bit rotate left can be merged into the RxSBG.
Richard Sandiford3e382972013-10-16 13:35:13 +0000766 if (RxSBG.BitSize != 64 || N.getValueType() != MVT::i64)
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000767 return false;
768 ConstantSDNode *CountNode
769 = dyn_cast<ConstantSDNode>(N.getOperand(1).getNode());
770 if (!CountNode)
771 return false;
772
Richard Sandiford5cbac962013-07-18 09:45:08 +0000773 RxSBG.Rotate = (RxSBG.Rotate + CountNode->getZExtValue()) & 63;
774 RxSBG.Input = N.getOperand(0);
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000775 return true;
776 }
777
Richard Sandiford3e382972013-10-16 13:35:13 +0000778 case ISD::SIGN_EXTEND:
779 case ISD::ZERO_EXTEND:
780 case ISD::ANY_EXTEND: {
781 // Check that the extension bits are don't-care (i.e. are masked out
782 // by the final mask).
783 unsigned InnerBitSize = N.getOperand(0).getValueType().getSizeInBits();
784 if (shiftedInBitsMatter(RxSBG, RxSBG.BitSize - InnerBitSize, false))
785 return false;
786
787 RxSBG.Input = N.getOperand(0);
788 return true;
789 }
790
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000791 case ISD::SHL: {
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000792 ConstantSDNode *CountNode =
793 dyn_cast<ConstantSDNode>(N.getOperand(1).getNode());
794 if (!CountNode)
795 return false;
796
797 uint64_t Count = CountNode->getZExtValue();
Richard Sandiford3e382972013-10-16 13:35:13 +0000798 unsigned BitSize = N.getValueType().getSizeInBits();
799 if (Count < 1 || Count >= BitSize)
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000800 return false;
801
Richard Sandiford51093212013-07-18 10:40:35 +0000802 if (RxSBG.Opcode == SystemZ::RNSBG) {
803 // Treat (shl X, count) as (rotl X, size-count) as long as the bottom
804 // count bits from RxSBG.Input are ignored.
805 if (shiftedInBitsMatter(RxSBG, Count, true))
806 return false;
807 } else {
808 // Treat (shl X, count) as (and (rotl X, count), ~0<<count).
Richard Sandiford3e382972013-10-16 13:35:13 +0000809 if (!refineRxSBGMask(RxSBG, allOnes(BitSize - Count) << Count))
Richard Sandiford51093212013-07-18 10:40:35 +0000810 return false;
811 }
812
Richard Sandiford5cbac962013-07-18 09:45:08 +0000813 RxSBG.Rotate = (RxSBG.Rotate + Count) & 63;
814 RxSBG.Input = N.getOperand(0);
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000815 return true;
816 }
817
Richard Sandiford297f7d22013-07-18 10:14:55 +0000818 case ISD::SRL:
819 case ISD::SRA: {
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000820 ConstantSDNode *CountNode =
821 dyn_cast<ConstantSDNode>(N.getOperand(1).getNode());
822 if (!CountNode)
823 return false;
824
825 uint64_t Count = CountNode->getZExtValue();
Richard Sandiford3e382972013-10-16 13:35:13 +0000826 unsigned BitSize = N.getValueType().getSizeInBits();
827 if (Count < 1 || Count >= BitSize)
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000828 return false;
829
Richard Sandiford51093212013-07-18 10:40:35 +0000830 if (RxSBG.Opcode == SystemZ::RNSBG || Opcode == ISD::SRA) {
831 // Treat (srl|sra X, count) as (rotl X, size-count) as long as the top
832 // count bits from RxSBG.Input are ignored.
Richard Sandiford297f7d22013-07-18 10:14:55 +0000833 if (shiftedInBitsMatter(RxSBG, Count, false))
834 return false;
835 } else {
836 // Treat (srl X, count), mask) as (and (rotl X, size-count), ~0>>count),
837 // which is similar to SLL above.
Richard Sandiford3e382972013-10-16 13:35:13 +0000838 if (!refineRxSBGMask(RxSBG, allOnes(BitSize - Count)))
Richard Sandiford297f7d22013-07-18 10:14:55 +0000839 return false;
840 }
841
Richard Sandiford5cbac962013-07-18 09:45:08 +0000842 RxSBG.Rotate = (RxSBG.Rotate - Count) & 63;
843 RxSBG.Input = N.getOperand(0);
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000844 return true;
845 }
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000846 default:
847 return false;
848 }
849}
850
Richard Sandiford3ad5a152013-10-01 14:36:20 +0000851SDValue SystemZDAGToDAGISel::getUNDEF(SDLoc DL, EVT VT) const {
852 SDNode *N = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, VT);
Richard Sandiford84f54a32013-07-11 08:59:12 +0000853 return SDValue(N, 0);
854}
855
Richard Sandiford54b36912013-09-27 15:14:04 +0000856SDValue SystemZDAGToDAGISel::convertTo(SDLoc DL, EVT VT, SDValue N) const {
Richard Sandifordd8163202013-09-13 09:12:44 +0000857 if (N.getValueType() == MVT::i32 && VT == MVT::i64)
Richard Sandiford87a44362013-09-30 10:28:35 +0000858 return CurDAG->getTargetInsertSubreg(SystemZ::subreg_l32,
Richard Sandiford3ad5a152013-10-01 14:36:20 +0000859 DL, VT, getUNDEF(DL, MVT::i64), N);
Richard Sandifordd8163202013-09-13 09:12:44 +0000860 if (N.getValueType() == MVT::i64 && VT == MVT::i32)
Richard Sandiford87a44362013-09-30 10:28:35 +0000861 return CurDAG->getTargetExtractSubreg(SystemZ::subreg_l32, DL, VT, N);
Richard Sandiford84f54a32013-07-11 08:59:12 +0000862 assert(N.getValueType() == VT && "Unexpected value types");
863 return N;
864}
865
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000866SDNode *SystemZDAGToDAGISel::tryRISBGZero(SDNode *N) {
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000867 EVT VT = N->getValueType(0);
Richard Sandiford51093212013-07-18 10:40:35 +0000868 RxSBGOperands RISBG(SystemZ::RISBG, SDValue(N, 0));
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000869 unsigned Count = 0;
Richard Sandiford5cbac962013-07-18 09:45:08 +0000870 while (expandRxSBG(RISBG))
Richard Sandiford3e382972013-10-16 13:35:13 +0000871 if (RISBG.Input.getOpcode() != ISD::ANY_EXTEND)
872 Count += 1;
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000873 if (Count == 0)
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000874 return 0;
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000875 if (Count == 1) {
876 // Prefer to use normal shift instructions over RISBG, since they can handle
877 // all cases and are sometimes shorter.
878 if (N->getOpcode() != ISD::AND)
879 return 0;
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000880
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000881 // Prefer register extensions like LLC over RISBG. Also prefer to start
882 // out with normal ANDs if one instruction would be enough. We can convert
883 // these ANDs into an RISBG later if a three-address instruction is useful.
884 if (VT == MVT::i32 ||
885 RISBG.Mask == 0xff ||
886 RISBG.Mask == 0xffff ||
887 SystemZ::isImmLF(~RISBG.Mask) ||
888 SystemZ::isImmHF(~RISBG.Mask)) {
889 // Force the new mask into the DAG, since it may include known-one bits.
890 ConstantSDNode *MaskN = cast<ConstantSDNode>(N->getOperand(1).getNode());
891 if (MaskN->getZExtValue() != RISBG.Mask) {
892 SDValue NewMask = CurDAG->getConstant(RISBG.Mask, VT);
893 N = CurDAG->UpdateNodeOperands(N, N->getOperand(0), NewMask);
894 return SelectCode(N);
895 }
896 return 0;
897 }
898 }
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000899
Richard Sandiford3ad5a152013-10-01 14:36:20 +0000900 unsigned Opcode = SystemZ::RISBG;
901 EVT OpcodeVT = MVT::i64;
902 if (VT == MVT::i32 && Subtarget.hasHighWord()) {
903 Opcode = SystemZ::RISBMux;
904 OpcodeVT = MVT::i32;
905 RISBG.Start &= 31;
906 RISBG.End &= 31;
907 }
Richard Sandiford84f54a32013-07-11 08:59:12 +0000908 SDValue Ops[5] = {
Richard Sandiford3ad5a152013-10-01 14:36:20 +0000909 getUNDEF(SDLoc(N), OpcodeVT),
910 convertTo(SDLoc(N), OpcodeVT, RISBG.Input),
Richard Sandiford82ec87d2013-07-16 11:02:24 +0000911 CurDAG->getTargetConstant(RISBG.Start, MVT::i32),
912 CurDAG->getTargetConstant(RISBG.End | 128, MVT::i32),
913 CurDAG->getTargetConstant(RISBG.Rotate, MVT::i32)
Richard Sandiford84f54a32013-07-11 08:59:12 +0000914 };
Richard Sandiford3ad5a152013-10-01 14:36:20 +0000915 N = CurDAG->getMachineNode(Opcode, SDLoc(N), OpcodeVT, Ops);
Richard Sandiford84f54a32013-07-11 08:59:12 +0000916 return convertTo(SDLoc(N), VT, SDValue(N, 0)).getNode();
917}
918
Richard Sandiford7878b852013-07-18 10:06:15 +0000919SDNode *SystemZDAGToDAGISel::tryRxSBG(SDNode *N, unsigned Opcode) {
920 // Try treating each operand of N as the second operand of the RxSBG
Richard Sandiford885140c2013-07-16 11:55:57 +0000921 // and see which goes deepest.
Richard Sandiford51093212013-07-18 10:40:35 +0000922 RxSBGOperands RxSBG[] = {
923 RxSBGOperands(Opcode, N->getOperand(0)),
924 RxSBGOperands(Opcode, N->getOperand(1))
925 };
Richard Sandiford885140c2013-07-16 11:55:57 +0000926 unsigned Count[] = { 0, 0 };
927 for (unsigned I = 0; I < 2; ++I)
Richard Sandiford5cbac962013-07-18 09:45:08 +0000928 while (expandRxSBG(RxSBG[I]))
Richard Sandiford3e382972013-10-16 13:35:13 +0000929 if (RxSBG[I].Input.getOpcode() != ISD::ANY_EXTEND)
930 Count[I] += 1;
Richard Sandiford885140c2013-07-16 11:55:57 +0000931
932 // Do nothing if neither operand is suitable.
933 if (Count[0] == 0 && Count[1] == 0)
934 return 0;
935
936 // Pick the deepest second operand.
937 unsigned I = Count[0] > Count[1] ? 0 : 1;
938 SDValue Op0 = N->getOperand(I ^ 1);
939
940 // Prefer IC for character insertions from memory.
Richard Sandiford7878b852013-07-18 10:06:15 +0000941 if (Opcode == SystemZ::ROSBG && (RxSBG[I].Mask & 0xff) == 0)
Richard Sandiford885140c2013-07-16 11:55:57 +0000942 if (LoadSDNode *Load = dyn_cast<LoadSDNode>(Op0.getNode()))
943 if (Load->getMemoryVT() == MVT::i8)
944 return 0;
945
946 // See whether we can avoid an AND in the first operand by converting
947 // ROSBG to RISBG.
Richard Sandiford7878b852013-07-18 10:06:15 +0000948 if (Opcode == SystemZ::ROSBG && detectOrAndInsertion(Op0, RxSBG[I].Mask))
Richard Sandiford885140c2013-07-16 11:55:57 +0000949 Opcode = SystemZ::RISBG;
950
951 EVT VT = N->getValueType(0);
952 SDValue Ops[5] = {
953 convertTo(SDLoc(N), MVT::i64, Op0),
Richard Sandiford5cbac962013-07-18 09:45:08 +0000954 convertTo(SDLoc(N), MVT::i64, RxSBG[I].Input),
955 CurDAG->getTargetConstant(RxSBG[I].Start, MVT::i32),
956 CurDAG->getTargetConstant(RxSBG[I].End, MVT::i32),
957 CurDAG->getTargetConstant(RxSBG[I].Rotate, MVT::i32)
Richard Sandiford885140c2013-07-16 11:55:57 +0000958 };
959 N = CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i64, Ops);
960 return convertTo(SDLoc(N), VT, SDValue(N, 0)).getNode();
961}
962
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000963SDNode *SystemZDAGToDAGISel::splitLargeImmediate(unsigned Opcode, SDNode *Node,
964 SDValue Op0, uint64_t UpperVal,
965 uint64_t LowerVal) {
966 EVT VT = Node->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000967 SDLoc DL(Node);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000968 SDValue Upper = CurDAG->getConstant(UpperVal, VT);
969 if (Op0.getNode())
970 Upper = CurDAG->getNode(Opcode, DL, VT, Op0, Upper);
971 Upper = SDValue(Select(Upper.getNode()), 0);
972
973 SDValue Lower = CurDAG->getConstant(LowerVal, VT);
974 SDValue Or = CurDAG->getNode(Opcode, DL, VT, Upper, Lower);
975 return Or.getNode();
976}
977
Richard Sandiford067817e2013-09-27 15:29:20 +0000978bool SystemZDAGToDAGISel::canUseBlockOperation(StoreSDNode *Store,
979 LoadSDNode *Load) const {
Richard Sandiford178273a2013-09-05 10:36:45 +0000980 // Check that the two memory operands have the same size.
981 if (Load->getMemoryVT() != Store->getMemoryVT())
Richard Sandiford97846492013-07-09 09:46:39 +0000982 return false;
983
Richard Sandiford178273a2013-09-05 10:36:45 +0000984 // Volatility stops an access from being decomposed.
985 if (Load->isVolatile() || Store->isVolatile())
986 return false;
Richard Sandiford97846492013-07-09 09:46:39 +0000987
988 // There's no chance of overlap if the load is invariant.
989 if (Load->isInvariant())
990 return true;
991
Richard Sandiford97846492013-07-09 09:46:39 +0000992 // Otherwise we need to check whether there's an alias.
993 const Value *V1 = Load->getSrcValue();
994 const Value *V2 = Store->getSrcValue();
995 if (!V1 || !V2)
996 return false;
997
Richard Sandiford067817e2013-09-27 15:29:20 +0000998 // Reject equality.
999 uint64_t Size = Load->getMemoryVT().getStoreSize();
Richard Sandiford97846492013-07-09 09:46:39 +00001000 int64_t End1 = Load->getSrcValueOffset() + Size;
1001 int64_t End2 = Store->getSrcValueOffset() + Size;
Richard Sandiford067817e2013-09-27 15:29:20 +00001002 if (V1 == V2 && End1 == End2)
1003 return false;
1004
Richard Sandiford97846492013-07-09 09:46:39 +00001005 return !AA->alias(AliasAnalysis::Location(V1, End1, Load->getTBAAInfo()),
1006 AliasAnalysis::Location(V2, End2, Store->getTBAAInfo()));
1007}
1008
Richard Sandiford178273a2013-09-05 10:36:45 +00001009bool SystemZDAGToDAGISel::storeLoadCanUseMVC(SDNode *N) const {
1010 StoreSDNode *Store = cast<StoreSDNode>(N);
1011 LoadSDNode *Load = cast<LoadSDNode>(Store->getValue());
1012
1013 // Prefer not to use MVC if either address can use ... RELATIVE LONG
1014 // instructions.
1015 uint64_t Size = Load->getMemoryVT().getStoreSize();
1016 if (Size > 1 && Size <= 8) {
1017 // Prefer LHRL, LRL and LGRL.
Richard Sandiford54b36912013-09-27 15:14:04 +00001018 if (SystemZISD::isPCREL(Load->getBasePtr().getOpcode()))
Richard Sandiford178273a2013-09-05 10:36:45 +00001019 return false;
1020 // Prefer STHRL, STRL and STGRL.
Richard Sandiford54b36912013-09-27 15:14:04 +00001021 if (SystemZISD::isPCREL(Store->getBasePtr().getOpcode()))
Richard Sandiford178273a2013-09-05 10:36:45 +00001022 return false;
1023 }
1024
Richard Sandiford067817e2013-09-27 15:29:20 +00001025 return canUseBlockOperation(Store, Load);
Richard Sandiford178273a2013-09-05 10:36:45 +00001026}
1027
1028bool SystemZDAGToDAGISel::storeLoadCanUseBlockBinary(SDNode *N,
1029 unsigned I) const {
1030 StoreSDNode *StoreA = cast<StoreSDNode>(N);
1031 LoadSDNode *LoadA = cast<LoadSDNode>(StoreA->getValue().getOperand(1 - I));
1032 LoadSDNode *LoadB = cast<LoadSDNode>(StoreA->getValue().getOperand(I));
Richard Sandiford067817e2013-09-27 15:29:20 +00001033 return !LoadA->isVolatile() && canUseBlockOperation(StoreA, LoadB);
Richard Sandiford178273a2013-09-05 10:36:45 +00001034}
1035
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001036SDNode *SystemZDAGToDAGISel::Select(SDNode *Node) {
1037 // Dump information about the Node being selected
1038 DEBUG(errs() << "Selecting: "; Node->dump(CurDAG); errs() << "\n");
1039
1040 // If we have a custom node, we already have selected!
1041 if (Node->isMachineOpcode()) {
1042 DEBUG(errs() << "== "; Node->dump(CurDAG); errs() << "\n");
Tim Northover31d093c2013-09-22 08:21:56 +00001043 Node->setNodeId(-1);
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001044 return 0;
1045 }
1046
1047 unsigned Opcode = Node->getOpcode();
Richard Sandiford84f54a32013-07-11 08:59:12 +00001048 SDNode *ResNode = 0;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001049 switch (Opcode) {
1050 case ISD::OR:
Richard Sandiford885140c2013-07-16 11:55:57 +00001051 if (Node->getOperand(1).getOpcode() != ISD::Constant)
Richard Sandiford7878b852013-07-18 10:06:15 +00001052 ResNode = tryRxSBG(Node, SystemZ::ROSBG);
1053 goto or_xor;
1054
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001055 case ISD::XOR:
Richard Sandiford7878b852013-07-18 10:06:15 +00001056 if (Node->getOperand(1).getOpcode() != ISD::Constant)
1057 ResNode = tryRxSBG(Node, SystemZ::RXSBG);
1058 // Fall through.
1059 or_xor:
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001060 // If this is a 64-bit operation in which both 32-bit halves are nonzero,
1061 // split the operation into two.
Richard Sandiford885140c2013-07-16 11:55:57 +00001062 if (!ResNode && Node->getValueType(0) == MVT::i64)
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001063 if (ConstantSDNode *Op1 = dyn_cast<ConstantSDNode>(Node->getOperand(1))) {
1064 uint64_t Val = Op1->getZExtValue();
1065 if (!SystemZ::isImmLF(Val) && !SystemZ::isImmHF(Val))
1066 Node = splitLargeImmediate(Opcode, Node, Node->getOperand(0),
1067 Val - uint32_t(Val), uint32_t(Val));
1068 }
1069 break;
1070
Richard Sandiford84f54a32013-07-11 08:59:12 +00001071 case ISD::AND:
Richard Sandiford51093212013-07-18 10:40:35 +00001072 if (Node->getOperand(1).getOpcode() != ISD::Constant)
1073 ResNode = tryRxSBG(Node, SystemZ::RNSBG);
1074 // Fall through.
Richard Sandiford82ec87d2013-07-16 11:02:24 +00001075 case ISD::ROTL:
1076 case ISD::SHL:
1077 case ISD::SRL:
Richard Sandiford7878b852013-07-18 10:06:15 +00001078 if (!ResNode)
1079 ResNode = tryRISBGZero(Node);
Richard Sandiford84f54a32013-07-11 08:59:12 +00001080 break;
1081
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001082 case ISD::Constant:
1083 // If this is a 64-bit constant that is out of the range of LLILF,
1084 // LLIHF and LGFI, split it into two 32-bit pieces.
1085 if (Node->getValueType(0) == MVT::i64) {
1086 uint64_t Val = cast<ConstantSDNode>(Node)->getZExtValue();
1087 if (!SystemZ::isImmLF(Val) && !SystemZ::isImmHF(Val) && !isInt<32>(Val))
1088 Node = splitLargeImmediate(ISD::OR, Node, SDValue(),
1089 Val - uint32_t(Val), uint32_t(Val));
1090 }
1091 break;
1092
1093 case ISD::ATOMIC_LOAD_SUB:
1094 // Try to convert subtractions of constants to additions.
1095 if (ConstantSDNode *Op2 = dyn_cast<ConstantSDNode>(Node->getOperand(2))) {
1096 uint64_t Value = -Op2->getZExtValue();
1097 EVT VT = Node->getValueType(0);
1098 if (VT == MVT::i32 || isInt<32>(Value)) {
1099 SDValue Ops[] = { Node->getOperand(0), Node->getOperand(1),
1100 CurDAG->getConstant(int32_t(Value), VT) };
1101 Node = CurDAG->MorphNodeTo(Node, ISD::ATOMIC_LOAD_ADD,
1102 Node->getVTList(), Ops, array_lengthof(Ops));
1103 }
1104 }
1105 break;
Richard Sandifordee834382013-07-31 12:38:08 +00001106
1107 case SystemZISD::SELECT_CCMASK: {
1108 SDValue Op0 = Node->getOperand(0);
1109 SDValue Op1 = Node->getOperand(1);
1110 // Prefer to put any load first, so that it can be matched as a
1111 // conditional load.
1112 if (Op1.getOpcode() == ISD::LOAD && Op0.getOpcode() != ISD::LOAD) {
1113 SDValue CCValid = Node->getOperand(2);
1114 SDValue CCMask = Node->getOperand(3);
1115 uint64_t ConstCCValid =
1116 cast<ConstantSDNode>(CCValid.getNode())->getZExtValue();
1117 uint64_t ConstCCMask =
1118 cast<ConstantSDNode>(CCMask.getNode())->getZExtValue();
1119 // Invert the condition.
1120 CCMask = CurDAG->getConstant(ConstCCValid ^ ConstCCMask,
1121 CCMask.getValueType());
1122 SDValue Op4 = Node->getOperand(4);
1123 Node = CurDAG->UpdateNodeOperands(Node, Op1, Op0, CCValid, CCMask, Op4);
1124 }
1125 break;
1126 }
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001127 }
1128
1129 // Select the default instruction
Richard Sandiford84f54a32013-07-11 08:59:12 +00001130 if (!ResNode)
1131 ResNode = SelectCode(Node);
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001132
1133 DEBUG(errs() << "=> ";
1134 if (ResNode == NULL || ResNode == Node)
1135 Node->dump(CurDAG);
1136 else
1137 ResNode->dump(CurDAG);
1138 errs() << "\n";
1139 );
1140 return ResNode;
1141}
1142
1143bool SystemZDAGToDAGISel::
1144SelectInlineAsmMemoryOperand(const SDValue &Op,
1145 char ConstraintCode,
1146 std::vector<SDValue> &OutOps) {
1147 assert(ConstraintCode == 'm' && "Unexpected constraint code");
1148 // Accept addresses with short displacements, which are compatible
1149 // with Q, R, S and T. But keep the index operand for future expansion.
1150 SDValue Base, Disp, Index;
1151 if (!selectBDXAddr(SystemZAddressingMode::FormBD,
1152 SystemZAddressingMode::Disp12Only,
1153 Op, Base, Disp, Index))
1154 return true;
1155 OutOps.push_back(Base);
1156 OutOps.push_back(Disp);
1157 OutOps.push_back(Index);
1158 return false;
1159}