blob: a2f5876e7f4a4b90a09a58983182233109085ab8 [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPULegalizerInfo.cpp -----------------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the Machinelegalizer class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
David Blaikie36a0f222018-03-23 23:58:31 +000014#include "AMDGPU.h"
Craig Topper2fa14362018-03-29 17:21:10 +000015#include "AMDGPULegalizerInfo.h"
Matt Arsenault85803362018-03-17 15:17:41 +000016#include "AMDGPUTargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000018#include "llvm/CodeGen/ValueTypes.h"
Tom Stellardca166212017-01-30 21:56:46 +000019#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "llvm/IR/Type.h"
Tom Stellardca166212017-01-30 21:56:46 +000021#include "llvm/Support/Debug.h"
22
23using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Matt Arsenault990f5072019-01-25 00:51:00 +000025using namespace LegalizeMutations;
Matt Arsenault7ac79ed2019-01-20 19:45:18 +000026using namespace LegalityPredicates;
Tom Stellardca166212017-01-30 21:56:46 +000027
Tom Stellard5bfbae52018-07-11 20:59:01 +000028AMDGPULegalizerInfo::AMDGPULegalizerInfo(const GCNSubtarget &ST,
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +000029 const GCNTargetMachine &TM) {
Tom Stellardca166212017-01-30 21:56:46 +000030 using namespace TargetOpcode;
31
Matt Arsenault85803362018-03-17 15:17:41 +000032 auto GetAddrSpacePtr = [&TM](unsigned AS) {
33 return LLT::pointer(AS, TM.getPointerSizeInBits(AS));
34 };
35
36 const LLT S1 = LLT::scalar(1);
Matt Arsenault45991592019-01-18 21:33:50 +000037 const LLT S16 = LLT::scalar(16);
Tom Stellardca166212017-01-30 21:56:46 +000038 const LLT S32 = LLT::scalar(32);
39 const LLT S64 = LLT::scalar(64);
Matt Arsenaultca676342019-01-25 02:36:32 +000040 const LLT S128 = LLT::scalar(128);
Matt Arsenaultff6a9a22019-01-20 18:40:36 +000041 const LLT S256 = LLT::scalar(256);
Tom Stellardeebbfc22018-06-30 04:09:44 +000042 const LLT S512 = LLT::scalar(512);
Matt Arsenault85803362018-03-17 15:17:41 +000043
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000044 const LLT V2S16 = LLT::vector(2, 16);
Matt Arsenaulta1515d22019-01-08 01:30:02 +000045 const LLT V4S16 = LLT::vector(4, 16);
46 const LLT V8S16 = LLT::vector(8, 16);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000047
48 const LLT V2S32 = LLT::vector(2, 32);
49 const LLT V3S32 = LLT::vector(3, 32);
50 const LLT V4S32 = LLT::vector(4, 32);
51 const LLT V5S32 = LLT::vector(5, 32);
52 const LLT V6S32 = LLT::vector(6, 32);
53 const LLT V7S32 = LLT::vector(7, 32);
54 const LLT V8S32 = LLT::vector(8, 32);
55 const LLT V9S32 = LLT::vector(9, 32);
56 const LLT V10S32 = LLT::vector(10, 32);
57 const LLT V11S32 = LLT::vector(11, 32);
58 const LLT V12S32 = LLT::vector(12, 32);
59 const LLT V13S32 = LLT::vector(13, 32);
60 const LLT V14S32 = LLT::vector(14, 32);
61 const LLT V15S32 = LLT::vector(15, 32);
62 const LLT V16S32 = LLT::vector(16, 32);
63
64 const LLT V2S64 = LLT::vector(2, 64);
65 const LLT V3S64 = LLT::vector(3, 64);
66 const LLT V4S64 = LLT::vector(4, 64);
67 const LLT V5S64 = LLT::vector(5, 64);
68 const LLT V6S64 = LLT::vector(6, 64);
69 const LLT V7S64 = LLT::vector(7, 64);
70 const LLT V8S64 = LLT::vector(8, 64);
71
72 std::initializer_list<LLT> AllS32Vectors =
73 {V2S32, V3S32, V4S32, V5S32, V6S32, V7S32, V8S32,
74 V9S32, V10S32, V11S32, V12S32, V13S32, V14S32, V15S32, V16S32};
75 std::initializer_list<LLT> AllS64Vectors =
76 {V2S64, V3S64, V4S64, V5S64, V6S64, V7S64, V8S64};
77
Matt Arsenault85803362018-03-17 15:17:41 +000078 const LLT GlobalPtr = GetAddrSpacePtr(AMDGPUAS::GLOBAL_ADDRESS);
79 const LLT ConstantPtr = GetAddrSpacePtr(AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault685d1e82018-03-17 15:17:45 +000080 const LLT LocalPtr = GetAddrSpacePtr(AMDGPUAS::LOCAL_ADDRESS);
Matt Arsenault0da63502018-08-31 05:49:54 +000081 const LLT FlatPtr = GetAddrSpacePtr(AMDGPUAS::FLAT_ADDRESS);
82 const LLT PrivatePtr = GetAddrSpacePtr(AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault85803362018-03-17 15:17:41 +000083
Matt Arsenault934e5342018-12-13 20:34:15 +000084 const LLT CodePtr = FlatPtr;
85
Matt Arsenault685d1e82018-03-17 15:17:45 +000086 const LLT AddrSpaces[] = {
87 GlobalPtr,
88 ConstantPtr,
89 LocalPtr,
90 FlatPtr,
91 PrivatePtr
92 };
Tom Stellardca166212017-01-30 21:56:46 +000093
Matt Arsenaultadc40ba2019-01-08 01:22:47 +000094 setAction({G_BRCOND, S1}, Legal);
95
Matt Arsenault3e08b772019-01-25 04:53:57 +000096 getActionDefinitionsBuilder({G_ADD, G_SUB, G_MUL, G_UMULH, G_SMULH})
Matt Arsenault5d622fb2019-01-25 03:23:04 +000097 .legalFor({S32})
98 .scalarize(0);
Matt Arsenault43398832018-12-20 01:35:49 +000099
Matt Arsenault26a6c742019-01-26 23:47:07 +0000100 // Report legal for any types we can handle anywhere. For the cases only legal
101 // on the SALU, RegBankSelect will be able to re-legalize.
Matt Arsenault43398832018-12-20 01:35:49 +0000102 getActionDefinitionsBuilder({G_AND, G_OR, G_XOR})
Matt Arsenault26a6c742019-01-26 23:47:07 +0000103 .legalFor({S32, S1, S64, V2S32, V2S16, V4S16})
104 .clampScalar(0, S32, S64)
105 .scalarize(0);
Tom Stellardee6e6452017-06-12 20:54:56 +0000106
Matt Arsenault68c668a2019-01-08 01:09:09 +0000107 getActionDefinitionsBuilder({G_UADDO, G_SADDO, G_USUBO, G_SSUBO,
108 G_UADDE, G_SADDE, G_USUBE, G_SSUBE})
Matt Arsenault4d475942019-01-26 23:44:51 +0000109 .legalFor({{S32, S1}})
110 .clampScalar(0, S32, S32);
Matt Arsenault2cc15b62019-01-08 01:03:58 +0000111
Matt Arsenault7ac79ed2019-01-20 19:45:18 +0000112 getActionDefinitionsBuilder(G_BITCAST)
113 .legalForCartesianProduct({S32, V2S16})
114 .legalForCartesianProduct({S64, V2S32, V4S16})
115 .legalForCartesianProduct({V2S64, V4S32})
116 // Don't worry about the size constraint.
117 .legalIf(all(isPointer(0), isPointer(1)));
Tom Stellardff63ee02017-06-19 13:15:45 +0000118
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000119 getActionDefinitionsBuilder(G_FCONSTANT)
Matt Arsenault45991592019-01-18 21:33:50 +0000120 .legalFor({S32, S64, S16});
Tom Stellardeebbfc22018-06-30 04:09:44 +0000121
122 // G_IMPLICIT_DEF is a no-op so we can make it legal for any value type that
123 // can fit in a register.
124 // FIXME: We need to legalize several more operations before we can add
125 // a test case for size > 512.
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000126 getActionDefinitionsBuilder(G_IMPLICIT_DEF)
Tom Stellardeebbfc22018-06-30 04:09:44 +0000127 .legalIf([=](const LegalityQuery &Query) {
128 return Query.Types[0].getSizeInBits() <= 512;
129 })
130 .clampScalar(0, S1, S512);
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000131
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000132
Tom Stellarde0424122017-06-03 01:13:33 +0000133 // FIXME: i1 operands to intrinsics should always be legal, but other i1
134 // values may not be legal. We need to figure out how to distinguish
135 // between these two scenarios.
Matt Arsenault45991592019-01-18 21:33:50 +0000136 // FIXME: Pointer types
137 getActionDefinitionsBuilder(G_CONSTANT)
Matt Arsenault41a8bee2019-01-22 19:04:51 +0000138 .legalFor({S1, S32, S64})
Matt Arsenault45991592019-01-18 21:33:50 +0000139 .clampScalar(0, S32, S64)
140 .widenScalarToNextPow2(0);
Matt Arsenault06cbb272018-03-01 19:16:52 +0000141
Matt Arsenaultc94e26c2018-12-18 09:46:13 +0000142 setAction({G_FRAME_INDEX, PrivatePtr}, Legal);
143
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000144 getActionDefinitionsBuilder({G_FADD, G_FMUL, G_FNEG, G_FABS, G_FMA})
145 .legalFor({S32, S64})
Matt Arsenault990f5072019-01-25 00:51:00 +0000146 .scalarize(0)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000147 .clampScalar(0, S32, S64);
Tom Stellardd0c6cf22017-10-27 23:57:41 +0000148
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000149 getActionDefinitionsBuilder(G_FPTRUNC)
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000150 .legalFor({{S32, S64}, {S16, S32}})
151 .scalarize(0);
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000152
Matt Arsenault24563ef2019-01-20 18:34:24 +0000153 getActionDefinitionsBuilder(G_FPEXT)
154 .legalFor({{S64, S32}, {S32, S16}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000155 .lowerFor({{S64, S16}}) // FIXME: Implement
156 .scalarize(0);
Matt Arsenault24563ef2019-01-20 18:34:24 +0000157
Matt Arsenault745fd9f2019-01-20 19:10:31 +0000158 getActionDefinitionsBuilder(G_FSUB)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000159 // Use actual fsub instruction
160 .legalFor({S32})
161 // Must use fadd + fneg
162 .lowerFor({S64, S16, V2S16})
Matt Arsenault990f5072019-01-25 00:51:00 +0000163 .scalarize(0)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000164 .clampScalar(0, S32, S64);
Matt Arsenaulte01e7c82018-12-18 09:19:03 +0000165
Matt Arsenault24563ef2019-01-20 18:34:24 +0000166 getActionDefinitionsBuilder({G_SEXT, G_ZEXT, G_ANYEXT})
Matt Arsenault46ffe682019-01-20 19:28:20 +0000167 .legalFor({{S64, S32}, {S32, S16}, {S64, S16},
Matt Arsenaultca676342019-01-25 02:36:32 +0000168 {S32, S1}, {S64, S1}, {S16, S1},
169 // FIXME: Hack
170 {S128, S32}})
171 .scalarize(0);
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000172
Matt Arsenaultfb671642019-01-22 00:20:17 +0000173 getActionDefinitionsBuilder({G_SITOFP, G_UITOFP})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000174 .legalFor({{S32, S32}, {S64, S32}})
175 .scalarize(0);
Matt Arsenaultdd022ce2018-03-01 19:04:25 +0000176
Matt Arsenaultfb671642019-01-22 00:20:17 +0000177 getActionDefinitionsBuilder({G_FPTOSI, G_FPTOUI})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000178 .legalFor({{S32, S32}, {S32, S64}})
179 .scalarize(0);
Tom Stellard33445762018-02-07 04:47:59 +0000180
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000181 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_INTRINSIC_ROUND})
182 .legalFor({S32, S64});
183
Matt Arsenault685d1e82018-03-17 15:17:45 +0000184 for (LLT PtrTy : AddrSpaces) {
185 LLT IdxTy = LLT::scalar(PtrTy.getSizeInBits());
186 setAction({G_GEP, PtrTy}, Legal);
187 setAction({G_GEP, 1, IdxTy}, Legal);
188 }
Tom Stellardca166212017-01-30 21:56:46 +0000189
Matt Arsenault3b9a82f2019-01-25 04:54:00 +0000190 // FIXME: When RegBankSelect inserts copies, it will only create new registers
191 // with scalar types. This means we can end up with G_LOAD/G_STORE/G_GEP
192 // instruction with scalar types for their pointer operands. In assert builds,
193 // the instruction selector will assert if it sees a generic instruction which
194 // isn't legal, so we need to tell it that scalar types are legal for pointer
195 // operands
196 setAction({G_GEP, S64}, Legal);
197
Matt Arsenault934e5342018-12-13 20:34:15 +0000198 setAction({G_BLOCK_ADDR, CodePtr}, Legal);
199
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000200 getActionDefinitionsBuilder({G_ICMP, G_FCMP})
201 .legalFor({{S1, S32}, {S1, S64}})
202 .widenScalarToNextPow2(1)
203 .clampScalar(1, S32, S64)
Matt Arsenaultded2f822019-01-26 23:54:53 +0000204 .scalarize(0);
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000205
Matt Arsenault95fd95c2019-01-25 04:03:38 +0000206 // FIXME: fexp, flog2, flog10 needs to be custom lowered.
207 getActionDefinitionsBuilder({G_FPOW, G_FEXP, G_FEXP2,
208 G_FLOG, G_FLOG2, G_FLOG10})
209 .legalFor({S32})
210 .scalarize(0);
Tom Stellard8cd60a52017-06-06 14:16:50 +0000211
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000212 setAction({G_CTLZ, S32}, Legal);
213 setAction({G_CTLZ_ZERO_UNDEF, S32}, Legal);
214 setAction({G_CTTZ, S32}, Legal);
215 setAction({G_CTTZ_ZERO_UNDEF, S32}, Legal);
216 setAction({G_BSWAP, S32}, Legal);
217 setAction({G_CTPOP, S32}, Legal);
218
Tom Stellard7c650782018-10-05 04:34:09 +0000219 getActionDefinitionsBuilder(G_INTTOPTR)
220 .legalIf([](const LegalityQuery &Query) {
221 return true;
222 });
Matt Arsenault85803362018-03-17 15:17:41 +0000223
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000224 getActionDefinitionsBuilder(G_PTRTOINT)
225 .legalIf([](const LegalityQuery &Query) {
226 return true;
227 });
228
Matt Arsenault85803362018-03-17 15:17:41 +0000229 getActionDefinitionsBuilder({G_LOAD, G_STORE})
230 .legalIf([=, &ST](const LegalityQuery &Query) {
231 const LLT &Ty0 = Query.Types[0];
232
233 // TODO: Decompose private loads into 4-byte components.
234 // TODO: Illegal flat loads on SI
235 switch (Ty0.getSizeInBits()) {
236 case 32:
237 case 64:
238 case 128:
239 return true;
240
241 case 96:
242 // XXX hasLoadX3
243 return (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS);
244
245 case 256:
246 case 512:
247 // TODO: constant loads
248 default:
249 return false;
250 }
251 });
252
253
Matt Arsenault6614f852019-01-22 19:02:10 +0000254 auto &ExtLoads = getActionDefinitionsBuilder({G_SEXTLOAD, G_ZEXTLOAD})
255 .legalForTypesWithMemSize({
256 {S32, GlobalPtr, 8},
257 {S32, GlobalPtr, 16},
258 {S32, LocalPtr, 8},
259 {S32, LocalPtr, 16},
260 {S32, PrivatePtr, 8},
261 {S32, PrivatePtr, 16}});
262 if (ST.hasFlatAddressSpace()) {
263 ExtLoads.legalForTypesWithMemSize({{S32, FlatPtr, 8},
264 {S32, FlatPtr, 16}});
265 }
266
267 ExtLoads.clampScalar(0, S32, S32)
268 .widenScalarToNextPow2(0)
269 .unsupportedIfMemSizeNotPow2()
270 .lower();
271
Matt Arsenault36d40922018-12-20 00:33:49 +0000272 auto &Atomics = getActionDefinitionsBuilder(
273 {G_ATOMICRMW_XCHG, G_ATOMICRMW_ADD, G_ATOMICRMW_SUB,
274 G_ATOMICRMW_AND, G_ATOMICRMW_OR, G_ATOMICRMW_XOR,
275 G_ATOMICRMW_MAX, G_ATOMICRMW_MIN, G_ATOMICRMW_UMAX,
276 G_ATOMICRMW_UMIN, G_ATOMIC_CMPXCHG})
277 .legalFor({{S32, GlobalPtr}, {S32, LocalPtr},
278 {S64, GlobalPtr}, {S64, LocalPtr}});
279 if (ST.hasFlatAddressSpace()) {
280 Atomics.legalFor({{S32, FlatPtr}, {S64, FlatPtr}});
281 }
Tom Stellardca166212017-01-30 21:56:46 +0000282
Matt Arsenault96e47012019-01-18 21:42:55 +0000283 // TODO: Pointer types, any 32-bit or 64-bit vector
284 getActionDefinitionsBuilder(G_SELECT)
285 .legalFor({{S32, S1}, {S64, S1}, {V2S32, S1}, {V2S16, S1}})
Matt Arsenault990f5072019-01-25 00:51:00 +0000286 .clampScalar(0, S32, S64)
287 .scalarize(0);
Tom Stellard2860a422017-06-07 13:54:51 +0000288
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000289 // TODO: Only the low 4/5/6 bits of the shift amount are observed, so we can
290 // be more flexible with the shift amount type.
291 auto &Shifts = getActionDefinitionsBuilder({G_SHL, G_LSHR, G_ASHR})
292 .legalFor({{S32, S32}, {S64, S32}});
293 if (ST.has16BitInsts())
294 Shifts.legalFor({{S16, S32}, {S16, S16}});
295 else
296 Shifts.clampScalar(0, S32, S64);
297 Shifts.clampScalar(1, S32, S32);
Tom Stellardca166212017-01-30 21:56:46 +0000298
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000299 for (unsigned Op : {G_EXTRACT_VECTOR_ELT, G_INSERT_VECTOR_ELT}) {
Matt Arsenault63786292019-01-22 20:38:15 +0000300 unsigned VecTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 1 : 0;
301 unsigned EltTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 0 : 1;
302 unsigned IdxTypeIdx = 2;
303
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000304 getActionDefinitionsBuilder(Op)
305 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault63786292019-01-22 20:38:15 +0000306 const LLT &VecTy = Query.Types[VecTypeIdx];
307 const LLT &IdxTy = Query.Types[IdxTypeIdx];
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000308 return VecTy.getSizeInBits() % 32 == 0 &&
309 VecTy.getSizeInBits() <= 512 &&
310 IdxTy.getSizeInBits() == 32;
Matt Arsenault63786292019-01-22 20:38:15 +0000311 })
312 .clampScalar(EltTypeIdx, S32, S64)
313 .clampScalar(VecTypeIdx, S32, S64)
314 .clampScalar(IdxTypeIdx, S32, S32);
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000315 }
316
Matt Arsenault63786292019-01-22 20:38:15 +0000317 getActionDefinitionsBuilder(G_EXTRACT_VECTOR_ELT)
318 .unsupportedIf([=](const LegalityQuery &Query) {
319 const LLT &EltTy = Query.Types[1].getElementType();
320 return Query.Types[0] != EltTy;
321 });
322
Matt Arsenault71272e62018-03-05 16:25:15 +0000323 // FIXME: Doesn't handle extract of illegal sizes.
Tom Stellardb7f19e62018-07-24 02:19:20 +0000324 getActionDefinitionsBuilder({G_EXTRACT, G_INSERT})
Matt Arsenault71272e62018-03-05 16:25:15 +0000325 .legalIf([=](const LegalityQuery &Query) {
326 const LLT &Ty0 = Query.Types[0];
327 const LLT &Ty1 = Query.Types[1];
Matt Arsenault26a6c742019-01-26 23:47:07 +0000328 return (Ty0.getSizeInBits() % 16 == 0) &&
329 (Ty1.getSizeInBits() % 16 == 0);
Matt Arsenault71272e62018-03-05 16:25:15 +0000330 });
331
Amara Emerson5ec14602018-12-10 18:44:58 +0000332 getActionDefinitionsBuilder(G_BUILD_VECTOR)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000333 .legalForCartesianProduct(AllS32Vectors, {S32})
334 .legalForCartesianProduct(AllS64Vectors, {S64})
335 .clampNumElements(0, V16S32, V16S32)
336 .clampNumElements(0, V2S64, V8S64)
337 .minScalarSameAs(1, 0)
338 // FIXME: Sort of a hack to make progress on other legalizations.
339 .legalIf([=](const LegalityQuery &Query) {
340 return Query.Types[0].getScalarSizeInBits() < 32;
341 });
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000342
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000343 // TODO: Support any combination of v2s32
344 getActionDefinitionsBuilder(G_CONCAT_VECTORS)
345 .legalFor({{V4S32, V2S32},
346 {V8S32, V2S32},
347 {V8S32, V4S32},
348 {V4S64, V2S64},
349 {V4S16, V2S16},
350 {V8S16, V2S16},
351 {V8S16, V4S16}});
352
Matt Arsenault503afda2018-03-12 13:35:43 +0000353 // Merge/Unmerge
354 for (unsigned Op : {G_MERGE_VALUES, G_UNMERGE_VALUES}) {
355 unsigned BigTyIdx = Op == G_MERGE_VALUES ? 0 : 1;
356 unsigned LitTyIdx = Op == G_MERGE_VALUES ? 1 : 0;
357
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000358 auto notValidElt = [=](const LegalityQuery &Query, unsigned TypeIdx) {
359 const LLT &Ty = Query.Types[TypeIdx];
360 if (Ty.isVector()) {
361 const LLT &EltTy = Ty.getElementType();
362 if (EltTy.getSizeInBits() < 8 || EltTy.getSizeInBits() > 64)
363 return true;
364 if (!isPowerOf2_32(EltTy.getSizeInBits()))
365 return true;
366 }
367 return false;
368 };
369
Matt Arsenault503afda2018-03-12 13:35:43 +0000370 getActionDefinitionsBuilder(Op)
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000371 // Break up vectors with weird elements into scalars
372 .fewerElementsIf(
373 [=](const LegalityQuery &Query) { return notValidElt(Query, 0); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000374 scalarize(0))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000375 .fewerElementsIf(
376 [=](const LegalityQuery &Query) { return notValidElt(Query, 1); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000377 scalarize(1))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000378 .clampScalar(BigTyIdx, S32, S512)
379 .widenScalarIf(
380 [=](const LegalityQuery &Query) {
381 const LLT &Ty = Query.Types[BigTyIdx];
382 return !isPowerOf2_32(Ty.getSizeInBits()) &&
383 Ty.getSizeInBits() % 16 != 0;
384 },
385 [=](const LegalityQuery &Query) {
386 // Pick the next power of 2, or a multiple of 64 over 128.
387 // Whichever is smaller.
388 const LLT &Ty = Query.Types[BigTyIdx];
389 unsigned NewSizeInBits = 1 << Log2_32_Ceil(Ty.getSizeInBits() + 1);
390 if (NewSizeInBits >= 256) {
391 unsigned RoundedTo = alignTo<64>(Ty.getSizeInBits() + 1);
392 if (RoundedTo < NewSizeInBits)
393 NewSizeInBits = RoundedTo;
394 }
395 return std::make_pair(BigTyIdx, LLT::scalar(NewSizeInBits));
396 })
397 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 16)
398 // Clamp the little scalar to s8-s256 and make it a power of 2. It's not
399 // worth considering the multiples of 64 since 2*192 and 2*384 are not
400 // valid.
401 .clampScalar(LitTyIdx, S16, S256)
402 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 32)
Matt Arsenault503afda2018-03-12 13:35:43 +0000403 .legalIf([=](const LegalityQuery &Query) {
404 const LLT &BigTy = Query.Types[BigTyIdx];
405 const LLT &LitTy = Query.Types[LitTyIdx];
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000406
407 if (BigTy.isVector() && BigTy.getSizeInBits() < 32)
408 return false;
409 if (LitTy.isVector() && LitTy.getSizeInBits() < 32)
410 return false;
411
412 return BigTy.getSizeInBits() % 16 == 0 &&
413 LitTy.getSizeInBits() % 16 == 0 &&
Matt Arsenault503afda2018-03-12 13:35:43 +0000414 BigTy.getSizeInBits() <= 512;
415 })
416 // Any vectors left are the wrong size. Scalarize them.
Matt Arsenault990f5072019-01-25 00:51:00 +0000417 .scalarize(0)
418 .scalarize(1);
Matt Arsenault503afda2018-03-12 13:35:43 +0000419 }
420
Tom Stellardca166212017-01-30 21:56:46 +0000421 computeTables();
Roman Tereshin76c29c62018-05-31 16:16:48 +0000422 verify(*ST.getInstrInfo());
Tom Stellardca166212017-01-30 21:56:46 +0000423}