blob: 7f08d2dea9dc6f3e4140e965c192432bfa282ed2 [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengbc7a0f442006-01-11 06:09:51 +000016#include "X86InstrBuilder.h"
Evan Chengf55b7382008-01-05 00:41:47 +000017#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000018#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000019#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000020#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner7c551262006-01-11 01:15:34 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000026#include "llvm/CodeGen/SelectionDAGISel.h"
Peter Collingbourne235c2752016-12-08 19:01:00 +000027#include "llvm/IR/ConstantRange.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000028#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Instructions.h"
30#include "llvm/IR/Intrinsics.h"
31#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000032#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000034#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetOptions.h"
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +000038#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000039using namespace llvm;
40
Chandler Carruth84e68b22014-04-22 02:41:26 +000041#define DEBUG_TYPE "x86-isel"
42
Chris Lattner1ef9cd42006-12-19 22:59:26 +000043STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
44
Chris Lattner655e7df2005-11-16 01:54:32 +000045//===----------------------------------------------------------------------===//
46// Pattern Matcher Implementation
47//===----------------------------------------------------------------------===//
48
49namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000050 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
51 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000052 struct X86ISelAddressMode {
53 enum {
54 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000055 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000056 } BaseType;
57
Dan Gohman0fd54fb2010-04-29 23:30:41 +000058 // This is really a union, discriminated by BaseType!
59 SDValue Base_Reg;
60 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000061
62 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000063 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000064 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000065 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000066 const GlobalValue *GV;
67 const Constant *CP;
68 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000069 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000070 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000071 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000072 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000073 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000074
75 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000076 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
77 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
78 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000079
80 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000081 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000082 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000083 }
Chad Rosier24c19d22012-08-01 18:39:17 +000084
Chris Lattnerfea81da2009-06-27 04:16:01 +000085 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000086 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000087 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000088 }
Chad Rosier24c19d22012-08-01 18:39:17 +000089
Sanjay Patelb5723d02015-10-13 15:12:27 +000090 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000091 bool isRIPRelative() const {
92 if (BaseType != RegBase) return false;
93 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000094 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000095 return RegNode->getReg() == X86::RIP;
96 return false;
97 }
Chad Rosier24c19d22012-08-01 18:39:17 +000098
Chris Lattnerfea81da2009-06-27 04:16:01 +000099 void setBaseReg(SDValue Reg) {
100 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000101 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000102 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000103
Manman Ren19f49ac2012-09-11 22:23:19 +0000104#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dale Johannesendafdbf72008-08-11 23:46:25 +0000105 void dump() {
David Greenedbdb1b22010-01-05 01:29:08 +0000106 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000107 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000108 if (Base_Reg.getNode())
Chad Rosier24c19d22012-08-01 18:39:17 +0000109 Base_Reg.getNode()->dump();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000110 else
David Greenedbdb1b22010-01-05 01:29:08 +0000111 dbgs() << "nul";
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000112 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000113 << " Scale" << Scale << '\n'
114 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000115 if (IndexReg.getNode())
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000116 IndexReg.getNode()->dump();
117 else
Chad Rosier24c19d22012-08-01 18:39:17 +0000118 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000119 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000120 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000121 if (GV)
122 GV->dump();
123 else
David Greenedbdb1b22010-01-05 01:29:08 +0000124 dbgs() << "nul";
125 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000126 if (CP)
127 CP->dump();
128 else
David Greenedbdb1b22010-01-05 01:29:08 +0000129 dbgs() << "nul";
130 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000131 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000132 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000133 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000134 else
David Greenedbdb1b22010-01-05 01:29:08 +0000135 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000136 dbgs() << " MCSym ";
137 if (MCSym)
138 dbgs() << MCSym;
139 else
140 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000141 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000142 }
Manman Ren742534c2012-09-06 19:06:06 +0000143#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000144 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000145}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000146
147namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000148 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000149 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000150 /// SelectionDAG operations.
151 ///
Craig Topper26eec092014-03-31 06:22:15 +0000152 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000153 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000154 /// make the right decision when generating code for different targets.
155 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000156
Sanjay Patelb5723d02015-10-13 15:12:27 +0000157 /// If true, selector should try to optimize for code size instead of
158 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000159 bool OptForSize;
160
Hans Wennborg4ae51192016-03-25 01:10:56 +0000161 /// If true, selector should try to optimize for minimum code size.
162 bool OptForMinSize;
163
Chris Lattner655e7df2005-11-16 01:54:32 +0000164 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000165 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Hans Wennborg4ae51192016-03-25 01:10:56 +0000166 : SelectionDAGISel(tm, OptLevel), OptForSize(false),
167 OptForMinSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000168
Mehdi Amini117296c2016-10-01 02:56:57 +0000169 StringRef getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000170 return "X86 DAG->DAG Instruction Selection";
171 }
172
Eric Christopher4f09c592014-05-22 01:53:26 +0000173 bool runOnMachineFunction(MachineFunction &MF) override {
174 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000175 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000176 SelectionDAGISel::runOnMachineFunction(MF);
177 return true;
178 }
179
Craig Topper2d9361e2014-03-09 07:44:38 +0000180 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000181
Craig Topper2d9361e2014-03-09 07:44:38 +0000182 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000183
Craig Topper2d9361e2014-03-09 07:44:38 +0000184 void PreprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000185
Chris Lattner655e7df2005-11-16 01:54:32 +0000186// Include the pieces autogenerated from the target description.
187#include "X86GenDAGISel.inc"
188
189 private:
Justin Bogner593741d2016-05-10 23:55:37 +0000190 void Select(SDNode *N) override;
Justin Bognerc200ad72016-05-11 17:46:03 +0000191 bool tryGather(SDNode *N, unsigned Opc);
Chris Lattner655e7df2005-11-16 01:54:32 +0000192
Sanjay Patel85030aa2015-10-13 16:23:00 +0000193 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
194 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
195 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
196 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
Sanjay Patelefab8b02015-10-21 18:56:06 +0000197 bool matchAdd(SDValue N, X86ISelAddressMode &AM, unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000198 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000199 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000200 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
201 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000202 SDValue &Scale, SDValue &Index, SDValue &Disp,
203 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000204 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000205 SDValue &Scale, SDValue &Index, SDValue &Disp,
206 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000207 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
208 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000209 SDValue &Scale, SDValue &Index, SDValue &Disp,
210 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000211 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000212 SDValue &Scale, SDValue &Index, SDValue &Disp,
213 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000214 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000215 SDValue &Scale, SDValue &Index, SDValue &Disp,
216 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000217 bool selectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000218 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000219 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000220 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000221 SDValue &NodeWithChain);
Peter Collingbourne32ab3a82016-11-09 23:53:43 +0000222 bool selectRelocImm(SDValue N, SDValue &Op);
Chad Rosier24c19d22012-08-01 18:39:17 +0000223
Sanjay Patel85030aa2015-10-13 16:23:00 +0000224 bool tryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000225 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000226 SDValue &Index, SDValue &Disp,
227 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000228
Sanjay Patelb5723d02015-10-13 15:12:27 +0000229 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000230 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000231 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000232 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000233
Sanjay Patel85030aa2015-10-13 16:23:00 +0000234 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000235
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000236 inline void getAddressOperands(X86ISelAddressMode &AM, const SDLoc &DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000237 SDValue &Base, SDValue &Scale,
238 SDValue &Index, SDValue &Disp,
239 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000240 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000241 ? CurDAG->getTargetFrameIndex(
242 AM.Base_FrameIndex,
243 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000244 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000245 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000246 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000247 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000248 // is 32-bit.
249 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000250 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000251 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000252 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000253 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000254 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000255 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000256 else if (AM.ES) {
257 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000258 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000259 } else if (AM.MCSym) {
260 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
261 assert(AM.SymbolFlags == 0 && "oo");
262 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000263 } else if (AM.JT != -1) {
264 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000265 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000266 } else if (AM.BlockAddr)
267 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
268 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000269 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000270 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000271
272 if (AM.Segment.getNode())
273 Segment = AM.Segment;
274 else
Owen Anderson9f944592009-08-11 20:47:22 +0000275 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000276 }
277
Michael Kuperstein243c0732015-08-11 14:10:58 +0000278 // Utility function to determine whether we should avoid selecting
279 // immediate forms of instructions for better code size or not.
280 // At a high level, we'd like to avoid such instructions when
281 // we have similar constants used within the same basic block
282 // that can be kept in a register.
283 //
284 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
285 uint32_t UseCount = 0;
286
287 // Do not want to hoist if we're not optimizing for size.
288 // TODO: We'd like to remove this restriction.
289 // See the comment in X86InstrInfo.td for more info.
290 if (!OptForSize)
291 return false;
292
293 // Walk all the users of the immediate.
294 for (SDNode::use_iterator UI = N->use_begin(),
295 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000296
Michael Kuperstein243c0732015-08-11 14:10:58 +0000297 SDNode *User = *UI;
298
299 // This user is already selected. Count it as a legitimate use and
300 // move on.
301 if (User->isMachineOpcode()) {
302 UseCount++;
303 continue;
304 }
305
306 // We want to count stores of immediates as real uses.
307 if (User->getOpcode() == ISD::STORE &&
308 User->getOperand(1).getNode() == N) {
309 UseCount++;
310 continue;
311 }
312
313 // We don't currently match users that have > 2 operands (except
314 // for stores, which are handled above)
315 // Those instruction won't match in ISEL, for now, and would
316 // be counted incorrectly.
317 // This may change in the future as we add additional instruction
318 // types.
319 if (User->getNumOperands() != 2)
320 continue;
Justin Bognerb0126992016-05-05 23:19:08 +0000321
Michael Kuperstein243c0732015-08-11 14:10:58 +0000322 // Immediates that are used for offsets as part of stack
323 // manipulation should be left alone. These are typically
324 // used to indicate SP offsets for argument passing and
325 // will get pulled into stores/pushes (implicitly).
326 if (User->getOpcode() == X86ISD::ADD ||
327 User->getOpcode() == ISD::ADD ||
328 User->getOpcode() == X86ISD::SUB ||
329 User->getOpcode() == ISD::SUB) {
330
331 // Find the other operand of the add/sub.
332 SDValue OtherOp = User->getOperand(0);
333 if (OtherOp.getNode() == N)
334 OtherOp = User->getOperand(1);
335
336 // Don't count if the other operand is SP.
337 RegisterSDNode *RegNode;
338 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
339 (RegNode = dyn_cast_or_null<RegisterSDNode>(
340 OtherOp->getOperand(1).getNode())))
341 if ((RegNode->getReg() == X86::ESP) ||
342 (RegNode->getReg() == X86::RSP))
343 continue;
344 }
345
346 // ... otherwise, count this and move on.
347 UseCount++;
348 }
349
350 // If we have more than 1 use, then recommend for hoisting.
351 return (UseCount > 1);
352 }
353
Sanjay Patelb5723d02015-10-13 15:12:27 +0000354 /// Return a target constant with the specified value of type i8.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000355 inline SDValue getI8Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000356 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000357 }
358
Sanjay Patelb5723d02015-10-13 15:12:27 +0000359 /// Return a target constant with the specified value, of type i32.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000360 inline SDValue getI32Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000361 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000362 }
Evan Chengd49cc362006-02-10 22:24:32 +0000363
Sanjay Patelb5723d02015-10-13 15:12:27 +0000364 /// Return an SDNode that returns the value of the global base register.
365 /// Output instructions required to initialize the global base register,
366 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000367 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000368
Sanjay Patelb5723d02015-10-13 15:12:27 +0000369 /// Return a reference to the TargetMachine, casted to the target-specific
370 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000371 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000372 return static_cast<const X86TargetMachine &>(TM);
373 }
374
Sanjay Patelb5723d02015-10-13 15:12:27 +0000375 /// Return a reference to the TargetInstrInfo, casted to the target-specific
376 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000377 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000378 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000379 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000380
381 /// \brief Address-mode matching performs shift-of-and to and-of-shift
382 /// reassociation in order to expose more scaled addressing
383 /// opportunities.
384 bool ComplexPatternFuncMutatesDAG() const override {
385 return true;
386 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000387 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000388}
389
Evan Cheng72bb66a2006-08-08 00:31:00 +0000390
Evan Cheng5e73ff22010-02-15 19:41:07 +0000391bool
392X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000393 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000394
Evan Cheng5e73ff22010-02-15 19:41:07 +0000395 if (!N.hasOneUse())
396 return false;
397
398 if (N.getOpcode() != ISD::LOAD)
399 return true;
400
401 // If N is a load, do additional profitability checks.
402 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000403 switch (U->getOpcode()) {
404 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000405 case X86ISD::ADD:
406 case X86ISD::SUB:
407 case X86ISD::AND:
408 case X86ISD::XOR:
409 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000410 case ISD::ADD:
411 case ISD::ADDC:
412 case ISD::ADDE:
413 case ISD::AND:
414 case ISD::OR:
415 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000416 SDValue Op1 = U->getOperand(1);
417
Evan Cheng83bdb382008-11-27 00:49:46 +0000418 // If the other operand is a 8-bit immediate we should fold the immediate
419 // instead. This reduces code size.
420 // e.g.
421 // movl 4(%esp), %eax
422 // addl $4, %eax
423 // vs.
424 // movl $4, %eax
425 // addl 4(%esp), %eax
426 // The former is 2 bytes shorter. In case where the increment is 1, then
427 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindolabb834f02009-04-10 10:09:34 +0000428 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman2293eb62009-03-14 02:07:16 +0000429 if (Imm->getAPIntValue().isSignedIntN(8))
430 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000431
432 // If the other operand is a TLS address, we should fold it instead.
433 // This produces
434 // movl %gs:0, %eax
435 // leal i@NTPOFF(%eax), %eax
436 // instead of
437 // movl $i@NTPOFF, %eax
438 // addl %gs:0, %eax
439 // if the block also has an access to a second TLS address this will save
440 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000441 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000442 if (Op1.getOpcode() == X86ISD::Wrapper) {
443 SDValue Val = Op1.getOperand(0);
444 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
445 return false;
446 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000447 }
448 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000449 }
450
451 return true;
452}
453
Sanjay Patelb5723d02015-10-13 15:12:27 +0000454/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000455/// load's chain operand and move load below the call's chain operand.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000456static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
457 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000458 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000459 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000460 if (Chain.getNode() == Load.getNode())
461 Ops.push_back(Load.getOperand(0));
462 else {
463 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000464 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000465 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
466 if (Chain.getOperand(i).getNode() == Load.getNode())
467 Ops.push_back(Load.getOperand(0));
468 else
469 Ops.push_back(Chain.getOperand(i));
470 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000471 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000472 Ops.clear();
473 Ops.push_back(NewChain);
474 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000475 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000476 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000477 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000478 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000479
Evan Chengf00f1e52008-08-25 21:27:18 +0000480 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000481 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000482 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000483 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000484}
485
Sanjay Patelb5723d02015-10-13 15:12:27 +0000486/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000487/// moved below CALLSEQ_START and the chains leading up to the call.
488/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000489/// In the case of a tail call, there isn't a callseq node between the call
490/// chain and the load.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000491static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000492 // The transformation is somewhat dangerous if the call's chain was glued to
493 // the call. After MoveBelowOrigChain the load is moved between the call and
494 // the chain, this can create a cycle if the load is not folded. So it is
495 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000496 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000497 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000498 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000499 if (!LD ||
500 LD->isVolatile() ||
501 LD->getAddressingMode() != ISD::UNINDEXED ||
502 LD->getExtensionType() != ISD::NON_EXTLOAD)
503 return false;
504
505 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000506 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000507 if (!Chain.hasOneUse())
508 return false;
509 Chain = Chain.getOperand(0);
510 }
Evan Chengd703df62010-03-14 03:48:46 +0000511
512 if (!Chain.getNumOperands())
513 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000514 // Since we are not checking for AA here, conservatively abort if the chain
515 // writes to memory. It's not safe to move the callee (a load) across a store.
516 if (isa<MemSDNode>(Chain.getNode()) &&
517 cast<MemSDNode>(Chain.getNode())->writeMem())
518 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000519 if (Chain.getOperand(0).getNode() == Callee.getNode())
520 return true;
521 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000522 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
523 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000524 return true;
525 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000526}
527
Chris Lattner8d637042010-03-02 23:12:51 +0000528void X86DAGToDAGISel::PreprocessISelDAG() {
Hans Wennborg4ae51192016-03-25 01:10:56 +0000529 // OptFor[Min]Size are used in pattern predicates that isel is matching.
Sanjay Patel68b03252015-08-10 16:47:47 +0000530 OptForSize = MF->getFunction()->optForSize();
Hans Wennborg4ae51192016-03-25 01:10:56 +0000531 OptForMinSize = MF->getFunction()->optForMinSize();
532 assert((!OptForMinSize || OptForSize) && "OptForMinSize implies OptForSize");
Chad Rosier24c19d22012-08-01 18:39:17 +0000533
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000534 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
535 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000536 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000537
Evan Chengd703df62010-03-14 03:48:46 +0000538 if (OptLevel != CodeGenOpt::None &&
Michael Liao96b42602013-03-28 23:13:21 +0000539 // Only does this when target favors doesn't favor register indirect
540 // call.
541 ((N->getOpcode() == X86ISD::CALL && !Subtarget->callRegIndirect()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000542 (N->getOpcode() == X86ISD::TC_RETURN &&
Nick Lewyckyf41a80e2013-01-13 19:03:55 +0000543 // Only does this if load can be folded into TC_RETURN.
Evan Cheng847ad442012-10-05 01:48:22 +0000544 (Subtarget->is64Bit() ||
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000545 !getTargetMachine().isPositionIndependent())))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000546 /// Also try moving call address load from outside callseq_start to just
547 /// before the call to allow it to be folded.
548 ///
549 /// [Load chain]
550 /// ^
551 /// |
552 /// [Load]
553 /// ^ ^
554 /// | |
555 /// / \--
556 /// / |
557 ///[CALLSEQ_START] |
558 /// ^ |
559 /// | |
560 /// [LOAD/C2Reg] |
561 /// | |
562 /// \ /
563 /// \ /
564 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000565 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000566 SDValue Chain = N->getOperand(0);
567 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000568 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000569 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000570 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000571 ++NumLoadMoved;
572 continue;
573 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000574
Chris Lattner8d637042010-03-02 23:12:51 +0000575 // Lower fpround and fpextend nodes that target the FP stack to be store and
576 // load to the stack. This is a gross hack. We would like to simply mark
577 // these as being illegal, but when we do that, legalize produces these when
578 // it expands calls, then expands these in the same legalize pass. We would
579 // like dag combine to be able to hack on these between the call expansion
580 // and the node legalization. As such this pass basically does "really
581 // late" legalization of these inline with the X86 isel pass.
582 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000583 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
584 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000585
Craig Topper83e042a2013-08-15 05:57:07 +0000586 MVT SrcVT = N->getOperand(0).getSimpleValueType();
587 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000588
589 // If any of the sources are vectors, no fp stack involved.
590 if (SrcVT.isVector() || DstVT.isVector())
591 continue;
592
593 // If the source and destination are SSE registers, then this is a legal
594 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000595 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000596 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000597 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
598 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000599 if (SrcIsSSE && DstIsSSE)
600 continue;
601
Chris Lattnerd587e582008-03-09 07:05:32 +0000602 if (!SrcIsSSE && !DstIsSSE) {
603 // If this is an FPStack extension, it is a noop.
604 if (N->getOpcode() == ISD::FP_EXTEND)
605 continue;
606 // If this is a value-preserving FPStack truncation, it is a noop.
607 if (N->getConstantOperandVal(1))
608 continue;
609 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000610
Chris Lattnera91f77e2008-01-24 08:07:48 +0000611 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
612 // FPStack has extload and truncstore. SSE can fold direct loads into other
613 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000614 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000615 if (N->getOpcode() == ISD::FP_ROUND)
616 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
617 else
618 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000619
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000620 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000621 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000622
Chris Lattnera91f77e2008-01-24 08:07:48 +0000623 // FIXME: optimize the case where the src/dest is a load or store?
Justin Lebar9c375812016-07-15 18:27:10 +0000624 SDValue Store =
625 CurDAG->getTruncStore(CurDAG->getEntryNode(), dl, N->getOperand(0),
626 MemTmp, MachinePointerInfo(), MemVT);
Stuart Hastings81c43062011-02-16 16:23:55 +0000627 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Justin Lebar9c375812016-07-15 18:27:10 +0000628 MachinePointerInfo(), MemVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000629
630 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
631 // extload we created. This will cause general havok on the dag because
632 // anything below the conversion could be folded into other existing nodes.
633 // To avoid invalidating 'I', back it up to the convert node.
634 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000635 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000636
Chris Lattnera91f77e2008-01-24 08:07:48 +0000637 // Now that we did that, the node is dead. Increment the iterator to the
638 // next node to process, then delete N.
639 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000640 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000641 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000642}
643
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000644
Sanjay Patelb5723d02015-10-13 15:12:27 +0000645/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000646void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000647 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000648 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000649 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000650
651 TargetLowering::CallLoweringInfo CLI(*CurDAG);
652 CLI.setChain(CurDAG->getRoot())
653 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000654 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +0000655 std::move(Args));
David Majnemerd5ab35f2015-02-21 05:49:45 +0000656 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
657 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
658 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000659 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000660}
661
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000662void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000663 // If this is main, emit special code for main.
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000664 if (const Function *Fn = MF->getFunction())
665 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
Sanjay Patel85030aa2015-10-13 16:23:00 +0000666 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000667}
668
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000669static bool isDispSafeForFrameIndex(int64_t Val) {
Eli Friedman344ec792011-07-13 21:29:53 +0000670 // On 64-bit platforms, we can run into an issue where a frame index
671 // includes a displacement that, when added to the explicit displacement,
672 // will overflow the displacement field. Assuming that the frame index
673 // displacement fits into a 31-bit integer (which is only slightly more
674 // aggressive than the current fundamental assumption that it fits into
675 // a 32-bit integer), a 31-bit disp should always be safe.
676 return isInt<31>(Val);
677}
678
Sanjay Patel85030aa2015-10-13 16:23:00 +0000679bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000680 X86ISelAddressMode &AM) {
Reid Kleckner9dad2272015-05-04 23:22:36 +0000681 // Cannot combine ExternalSymbol displacements with integer offsets.
Rafael Espindola36b718f2015-06-22 17:46:53 +0000682 if (Offset != 0 && (AM.ES || AM.MCSym))
Reid Kleckner9dad2272015-05-04 23:22:36 +0000683 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000684 int64_t Val = AM.Disp + Offset;
685 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000686 if (Subtarget->is64Bit()) {
687 if (!X86::isOffsetSuitableForCodeModel(Val, M,
688 AM.hasSymbolicDisplacement()))
689 return true;
690 // In addition to the checks required for a register base, check that
691 // we do not try to use an unsafe Disp with a frame index.
692 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
693 !isDispSafeForFrameIndex(Val))
694 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000695 }
Eli Friedman344ec792011-07-13 21:29:53 +0000696 AM.Disp = Val;
697 return false;
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000698
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000699}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000700
Sanjay Patel85030aa2015-10-13 16:23:00 +0000701bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000702 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000703
Chris Lattner8a236b62010-09-22 04:39:11 +0000704 // load gs:0 -> GS segment register.
705 // load fs:0 -> FS segment register.
706 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000707 // This optimization is valid because the GNU TLS model defines that
708 // gs:0 (or fs:0 on X86-64) contains its own address.
709 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000710 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000711 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
Marcin Koscielnicki0275fac2016-05-05 11:35:51 +0000712 Subtarget->isTargetGlibc())
Chris Lattner8a236b62010-09-22 04:39:11 +0000713 switch (N->getPointerInfo().getAddrSpace()) {
714 case 256:
715 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
716 return false;
717 case 257:
718 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
719 return false;
David L Kreitzerc9fbf102016-05-03 20:16:08 +0000720 // Address space 258 is not handled here, because it is not used to
721 // address TLS areas.
Chris Lattner8a236b62010-09-22 04:39:11 +0000722 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000723
Rafael Espindola3b2df102009-04-08 21:14:34 +0000724 return true;
725}
726
Sanjay Patelb5723d02015-10-13 15:12:27 +0000727/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
728/// mode. These wrap things that will resolve down into a symbol reference.
729/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000730bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000731 // If the addressing mode already has a symbol as the displacement, we can
732 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000733 if (AM.hasSymbolicDisplacement())
734 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000735
736 SDValue N0 = N.getOperand(0);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000737 CodeModel::Model M = TM.getCodeModel();
738
Chris Lattnerfea81da2009-06-27 04:16:01 +0000739 // Handle X86-64 rip-relative addresses. We check this before checking direct
740 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruth3779ac12012-04-09 02:13:06 +0000741 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattnerfea81da2009-06-27 04:16:01 +0000742 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
743 // they cannot be folded into immediate fields.
744 // FIXME: This can be improved for kernel and other models?
Chandler Carruth3779ac12012-04-09 02:13:06 +0000745 (M == CodeModel::Small || M == CodeModel::Kernel)) {
746 // Base and index reg must be 0 in order to use %rip as base.
747 if (AM.hasBaseOrIndexReg())
748 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000749 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000750 X86ISelAddressMode Backup = AM;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000751 AM.GV = G->getGlobal();
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000752 AM.SymbolFlags = G->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000753 if (foldOffsetIntoAddress(G->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000754 AM = Backup;
755 return true;
756 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000757 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000758 X86ISelAddressMode Backup = AM;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000759 AM.CP = CP->getConstVal();
760 AM.Align = CP->getAlignment();
Chris Lattner1d3b65a2009-06-26 05:56:49 +0000761 AM.SymbolFlags = CP->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000762 if (foldOffsetIntoAddress(CP->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000763 AM = Backup;
764 return true;
765 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000766 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
767 AM.ES = S->getSymbol();
768 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000769 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
770 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000771 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000772 AM.JT = J->getIndex();
773 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000774 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
775 X86ISelAddressMode Backup = AM;
776 AM.BlockAddr = BA->getBlockAddress();
777 AM.SymbolFlags = BA->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000778 if (foldOffsetIntoAddress(BA->getOffset(), AM)) {
Michael Liaoabb87d42012-09-12 21:43:09 +0000779 AM = Backup;
780 return true;
781 }
782 } else
783 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000784
Chris Lattnerfea81da2009-06-27 04:16:01 +0000785 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson9f944592009-08-11 20:47:22 +0000786 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000787 return false;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000788 }
789
790 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruth3779ac12012-04-09 02:13:06 +0000791 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
792 // mode, this only applies to a non-RIP-relative computation.
Chris Lattnerfea81da2009-06-27 04:16:01 +0000793 if (!Subtarget->is64Bit() ||
Chandler Carruth3779ac12012-04-09 02:13:06 +0000794 M == CodeModel::Small || M == CodeModel::Kernel) {
795 assert(N.getOpcode() != X86ISD::WrapperRIP &&
796 "RIP-relative addressing already handled");
Chris Lattnerfea81da2009-06-27 04:16:01 +0000797 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
798 AM.GV = G->getGlobal();
799 AM.Disp += G->getOffset();
800 AM.SymbolFlags = G->getTargetFlags();
801 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
802 AM.CP = CP->getConstVal();
803 AM.Align = CP->getAlignment();
804 AM.Disp += CP->getOffset();
805 AM.SymbolFlags = CP->getTargetFlags();
806 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
807 AM.ES = S->getSymbol();
808 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000809 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
810 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000811 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000812 AM.JT = J->getIndex();
813 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000814 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
815 AM.BlockAddr = BA->getBlockAddress();
816 AM.Disp += BA->getOffset();
817 AM.SymbolFlags = BA->getTargetFlags();
818 } else
819 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000820 return false;
821 }
822
823 return true;
824}
825
Sanjay Patelb5723d02015-10-13 15:12:27 +0000826/// Add the specified node to the specified addressing mode, returning true if
827/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000828bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
829 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +0000830 return true;
831
832 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
833 // a smaller encoding and avoids a scaled-index.
834 if (AM.Scale == 2 &&
835 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000836 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000837 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +0000838 AM.Scale = 1;
839 }
840
Dan Gohman05046082009-08-20 18:23:44 +0000841 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
842 // because it has a smaller encoding.
843 // TODO: Which other code models can use this?
844 if (TM.getCodeModel() == CodeModel::Small &&
845 Subtarget->is64Bit() &&
846 AM.Scale == 1 &&
847 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000848 AM.Base_Reg.getNode() == nullptr &&
849 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +0000850 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +0000851 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000852 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +0000853
Dan Gohman824ab402009-07-22 23:26:55 +0000854 return false;
855}
856
Sanjay Patelefab8b02015-10-21 18:56:06 +0000857bool X86DAGToDAGISel::matchAdd(SDValue N, X86ISelAddressMode &AM,
858 unsigned Depth) {
859 // Add an artificial use to this node so that we can keep track of
860 // it if it gets CSE'd with a different node.
861 HandleSDNode Handle(N);
862
863 X86ISelAddressMode Backup = AM;
864 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
865 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
866 return false;
867 AM = Backup;
868
869 // Try again after commuting the operands.
870 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1) &&
871 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
872 return false;
873 AM = Backup;
874
875 // If we couldn't fold both operands into the address at the same time,
876 // see if we can just put each operand into a register and fold at least
877 // the add.
878 if (AM.BaseType == X86ISelAddressMode::RegBase &&
879 !AM.Base_Reg.getNode() &&
880 !AM.IndexReg.getNode()) {
881 N = Handle.getValue();
882 AM.Base_Reg = N.getOperand(0);
883 AM.IndexReg = N.getOperand(1);
884 AM.Scale = 1;
885 return false;
886 }
887 N = Handle.getValue();
888 return true;
889}
890
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000891// Insert a node into the DAG at least before the Pos node's position. This
892// will reposition the node as needed, and will assign it a node ID that is <=
893// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
894// IDs! The selection DAG must no longer depend on their uniqueness when this
895// is used.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000896static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000897 if (N.getNode()->getNodeId() == -1 ||
898 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000899 DAG.RepositionNode(Pos.getNode()->getIterator(), N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000900 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
901 }
902}
903
Adam Nemet0c7caf42014-09-16 17:14:10 +0000904// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
905// safe. This allows us to convert the shift and and into an h-register
906// extract and a scaled index. Returns false if the simplification is
907// performed.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000908static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
909 uint64_t Mask,
910 SDValue Shift, SDValue X,
911 X86ISelAddressMode &AM) {
Chandler Carruth51d30762012-01-11 08:48:20 +0000912 if (Shift.getOpcode() != ISD::SRL ||
913 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
914 !Shift.hasOneUse())
915 return true;
916
917 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
918 if (ScaleLog <= 0 || ScaleLog >= 4 ||
919 Mask != (0xffu << ScaleLog))
920 return true;
921
Craig Topper83e042a2013-08-15 05:57:07 +0000922 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000923 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000924 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
925 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +0000926 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
927 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000928 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +0000929 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
930
Chandler Carrutheb21da02012-01-12 01:34:44 +0000931 // Insert the new nodes into the topological ordering. We must do this in
932 // a valid topological ordering as nothing is going to go back and re-sort
933 // these nodes. We continually insert before 'N' in sequence as this is
934 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
935 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000936 insertDAGNode(DAG, N, Eight);
937 insertDAGNode(DAG, N, Srl);
938 insertDAGNode(DAG, N, NewMask);
939 insertDAGNode(DAG, N, And);
940 insertDAGNode(DAG, N, ShlCount);
941 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +0000942 DAG.ReplaceAllUsesWith(N, Shl);
943 AM.IndexReg = And;
944 AM.Scale = (1 << ScaleLog);
945 return false;
946}
947
Chandler Carruthaa01e662012-01-11 09:35:00 +0000948// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
949// allows us to fold the shift into this addressing mode. Returns false if the
950// transform succeeded.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000951static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
952 uint64_t Mask,
953 SDValue Shift, SDValue X,
954 X86ISelAddressMode &AM) {
Chandler Carruthaa01e662012-01-11 09:35:00 +0000955 if (Shift.getOpcode() != ISD::SHL ||
956 !isa<ConstantSDNode>(Shift.getOperand(1)))
957 return true;
958
959 // Not likely to be profitable if either the AND or SHIFT node has more
960 // than one use (unless all uses are for address computation). Besides,
961 // isel mechanism requires their node ids to be reused.
962 if (!N.hasOneUse() || !Shift.hasOneUse())
963 return true;
964
965 // Verify that the shift amount is something we can fold.
966 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
967 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
968 return true;
969
Craig Topper83e042a2013-08-15 05:57:07 +0000970 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000971 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000972 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000973 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
974 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
975
Chandler Carrutheb21da02012-01-12 01:34:44 +0000976 // Insert the new nodes into the topological ordering. We must do this in
977 // a valid topological ordering as nothing is going to go back and re-sort
978 // these nodes. We continually insert before 'N' in sequence as this is
979 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
980 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000981 insertDAGNode(DAG, N, NewMask);
982 insertDAGNode(DAG, N, NewAnd);
983 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000984 DAG.ReplaceAllUsesWith(N, NewShift);
985
986 AM.Scale = 1 << ShiftAmt;
987 AM.IndexReg = NewAnd;
988 return false;
989}
990
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000991// Implement some heroics to detect shifts of masked values where the mask can
992// be replaced by extending the shift and undoing that in the addressing mode
993// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
994// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
995// the addressing mode. This results in code such as:
996//
997// int f(short *y, int *lookup_table) {
998// ...
999// return *y + lookup_table[*y >> 11];
1000// }
1001//
1002// Turning into:
1003// movzwl (%rdi), %eax
1004// movl %eax, %ecx
1005// shrl $11, %ecx
1006// addl (%rsi,%rcx,4), %eax
1007//
1008// Instead of:
1009// movzwl (%rdi), %eax
1010// movl %eax, %ecx
1011// shrl $9, %ecx
1012// andl $124, %rcx
1013// addl (%rsi,%rcx), %eax
1014//
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001015// Note that this function assumes the mask is provided as a mask *after* the
1016// value is shifted. The input chain may or may not match that, but computing
1017// such a mask is trivial.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001018static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
1019 uint64_t Mask,
1020 SDValue Shift, SDValue X,
1021 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001022 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
1023 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001024 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001025
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001026 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001027 unsigned MaskLZ = countLeadingZeros(Mask);
1028 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001029
1030 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001031 // from the trailing zeros of the mask.
1032 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001033
1034 // There is nothing we can do here unless the mask is removing some bits.
1035 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1036 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1037
1038 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001039 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001040
1041 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001042 // Also scale it down based on the size of the shift.
Craig Topper83e042a2013-08-15 05:57:07 +00001043 MaskLZ -= (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001044
1045 // The final check is to ensure that any masked out high bits of X are
1046 // already known to be zero. Otherwise, the mask has a semantic impact
1047 // other than masking out a couple of low bits. Unfortunately, because of
1048 // the mask, zero extensions will be removed from operands in some cases.
1049 // This code works extra hard to look through extensions because we can
1050 // replace them with zero extensions cheaply if necessary.
1051 bool ReplacingAnyExtend = false;
1052 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001053 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1054 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001055 // Assume that we'll replace the any-extend with a zero-extend, and
1056 // narrow the search to the extended value.
1057 X = X.getOperand(0);
1058 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1059 ReplacingAnyExtend = true;
1060 }
Craig Topper83e042a2013-08-15 05:57:07 +00001061 APInt MaskedHighBits =
1062 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001063 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001064 DAG.computeKnownBits(X, KnownZero, KnownOne);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001065 if (MaskedHighBits != KnownZero) return true;
1066
1067 // We've identified a pattern that can be transformed into a single shift
1068 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001069 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001070 if (ReplacingAnyExtend) {
1071 assert(X.getValueType() != VT);
1072 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001073 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001074 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001075 X = NewX;
1076 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001077 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001078 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001079 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001080 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001081 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001082
1083 // Insert the new nodes into the topological ordering. We must do this in
1084 // a valid topological ordering as nothing is going to go back and re-sort
1085 // these nodes. We continually insert before 'N' in sequence as this is
1086 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1087 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001088 insertDAGNode(DAG, N, NewSRLAmt);
1089 insertDAGNode(DAG, N, NewSRL);
1090 insertDAGNode(DAG, N, NewSHLAmt);
1091 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001092 DAG.ReplaceAllUsesWith(N, NewSHL);
1093
1094 AM.Scale = 1 << AMShiftAmt;
1095 AM.IndexReg = NewSRL;
1096 return false;
1097}
1098
Sanjay Patel85030aa2015-10-13 16:23:00 +00001099bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001100 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001101 SDLoc dl(N);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001102 DEBUG({
David Greenedbdb1b22010-01-05 01:29:08 +00001103 dbgs() << "MatchAddress: ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001104 AM.dump();
1105 });
Dan Gohmanccb36112007-08-13 20:03:06 +00001106 // Limit recursion.
1107 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001108 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001109
Chris Lattnerfea81da2009-06-27 04:16:01 +00001110 // If this is already a %rip relative address, we can only merge immediates
1111 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001112 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001113 if (AM.isRIPRelative()) {
1114 // FIXME: JumpTable and ExternalSymbol address currently don't like
1115 // displacements. It isn't very important, but this should be fixed for
1116 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001117 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1118 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001119
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001120 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001121 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001122 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001123 return true;
1124 }
1125
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001126 switch (N.getOpcode()) {
1127 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001128 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001129 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001130 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1131 // Use the symbol and don't prefix it.
1132 AM.MCSym = ESNode->getMCSymbol();
1133 return false;
1134 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001135 break;
1136 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001137 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001138 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001139 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001140 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001141 break;
1142 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001143
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001144 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001145 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001146 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001147 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001148 break;
1149
Rafael Espindola3b2df102009-04-08 21:14:34 +00001150 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001151 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001152 return false;
1153 break;
1154
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001155 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001156 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001157 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001158 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001159 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001160 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001161 return false;
1162 }
1163 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001164
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001165 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001166 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001167 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001168
Gabor Greif81d6a382008-08-31 15:37:04 +00001169 if (ConstantSDNode
1170 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001171 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001172 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1173 // that the base operand remains free for further matching. If
1174 // the base doesn't end up getting used, a post-processing step
1175 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001176 if (Val == 1 || Val == 2 || Val == 3) {
1177 AM.Scale = 1 << Val;
Gabor Greiff304a7a2008-08-28 21:40:38 +00001178 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001179
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001180 // Okay, we know that we have a scale by now. However, if the scaled
1181 // value is an add of something and a constant, we can fold the
1182 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001183 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001184 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001185 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001186 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001187 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001188 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001189 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001190 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001191
1192 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001193 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001194 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001195 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001196 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001197
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001198 case ISD::SRL: {
1199 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001200 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001201
1202 SDValue And = N.getOperand(0);
1203 if (And.getOpcode() != ISD::AND) break;
1204 SDValue X = And.getOperand(0);
1205
1206 // We only handle up to 64-bit values here as those are what matter for
1207 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001208 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001209
1210 // The mask used for the transform is expected to be post-shift, but we
1211 // found the shift first so just apply the shift to the mask before passing
1212 // it down.
1213 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1214 !isa<ConstantSDNode>(And.getOperand(1)))
1215 break;
1216 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1217
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001218 // Try to fold the mask and shift into the scale, and return false if we
1219 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001220 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001221 return false;
1222 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001223 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001224
Dan Gohmanbf474952007-10-22 20:22:24 +00001225 case ISD::SMUL_LOHI:
1226 case ISD::UMUL_LOHI:
1227 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001228 if (N.getResNo() != 0) break;
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001229 LLVM_FALLTHROUGH;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001230 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001231 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001232 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001233 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001234 AM.Base_Reg.getNode() == nullptr &&
1235 AM.IndexReg.getNode() == nullptr) {
Gabor Greif81d6a382008-08-31 15:37:04 +00001236 if (ConstantSDNode
1237 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001238 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1239 CN->getZExtValue() == 9) {
1240 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001241
Gabor Greiff304a7a2008-08-28 21:40:38 +00001242 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001243 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001244
1245 // Okay, we know that we have a scale by now. However, if the scaled
1246 // value is an add of something and a constant, we can fold the
1247 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001248 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
1249 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
1250 Reg = MulVal.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001251 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001252 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001253 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001254 if (foldOffsetIntoAddress(Disp, AM))
Gabor Greiff304a7a2008-08-28 21:40:38 +00001255 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001256 } else {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001257 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001258 }
1259
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001260 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001261 return false;
1262 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001263 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001264 break;
1265
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001266 case ISD::SUB: {
1267 // Given A-B, if A can be completely folded into the address and
1268 // the index field with the index field unused, use -B as the index.
1269 // This is a win if a has multiple parts that can be folded into
1270 // the address. Also, this saves a mov if the base register has
1271 // other uses, since it avoids a two-address sub instruction, however
1272 // it costs an additional mov if the index register has other uses.
1273
Dan Gohman99ba4da2010-06-18 01:24:29 +00001274 // Add an artificial use to this node so that we can keep track of
1275 // it if it gets CSE'd with a different node.
1276 HandleSDNode Handle(N);
1277
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001278 // Test if the LHS of the sub can be folded.
1279 X86ISelAddressMode Backup = AM;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001280 if (matchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001281 AM = Backup;
1282 break;
1283 }
1284 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001285 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001286 AM = Backup;
1287 break;
1288 }
Evan Cheng68333f52010-03-17 23:58:35 +00001289
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001290 int Cost = 0;
Dan Gohman99ba4da2010-06-18 01:24:29 +00001291 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001292 // If the RHS involves a register with multiple uses, this
1293 // transformation incurs an extra mov, due to the neg instruction
1294 // clobbering its operand.
1295 if (!RHS.getNode()->hasOneUse() ||
1296 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1297 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1298 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1299 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson9f944592009-08-11 20:47:22 +00001300 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001301 ++Cost;
1302 // If the base is a register with multiple uses, this
1303 // transformation may save a mov.
1304 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001305 AM.Base_Reg.getNode() &&
1306 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001307 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1308 --Cost;
1309 // If the folded LHS was interesting, this transformation saves
1310 // address arithmetic.
1311 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1312 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1313 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1314 --Cost;
1315 // If it doesn't look like it may be an overall win, don't do it.
1316 if (Cost >= 0) {
1317 AM = Backup;
1318 break;
1319 }
1320
1321 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001322 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001323 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1324 AM.IndexReg = Neg;
1325 AM.Scale = 1;
1326
1327 // Insert the new nodes into the topological ordering.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001328 insertDAGNode(*CurDAG, N, Zero);
1329 insertDAGNode(*CurDAG, N, Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001330 return false;
1331 }
1332
Sanjay Patelefab8b02015-10-21 18:56:06 +00001333 case ISD::ADD:
1334 if (!matchAdd(N, AM, Depth))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001335 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001336 break;
Evan Cheng734e1e22006-05-30 06:59:36 +00001337
Sanjay Patel533c10c2015-11-09 23:31:38 +00001338 case ISD::OR:
Sanjay Patel32538d62015-11-09 21:16:49 +00001339 // We want to look through a transform in InstCombine and DAGCombiner that
1340 // turns 'add' into 'or', so we can treat this 'or' exactly like an 'add'.
Sanjay Patel533c10c2015-11-09 23:31:38 +00001341 // Example: (or (and x, 1), (shl y, 3)) --> (add (and x, 1), (shl y, 3))
Sanjay Patel32538d62015-11-09 21:16:49 +00001342 // An 'lea' can then be used to match the shift (multiply) and add:
1343 // and $1, %esi
1344 // lea (%rsi, %rdi, 8), %rax
Sanjay Patel533c10c2015-11-09 23:31:38 +00001345 if (CurDAG->haveNoCommonBitsSet(N.getOperand(0), N.getOperand(1)) &&
1346 !matchAdd(N, AM, Depth))
1347 return false;
Evan Cheng734e1e22006-05-30 06:59:36 +00001348 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001349
Evan Cheng827d30d2007-12-13 00:43:27 +00001350 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001351 // Perform some heroic transforms on an and of a constant-count shift
1352 // with a constant to enable use of the scaled offset field.
1353
Evan Cheng827d30d2007-12-13 00:43:27 +00001354 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001355 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001356
Chandler Carruthaa01e662012-01-11 09:35:00 +00001357 SDValue Shift = N.getOperand(0);
1358 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001359 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001360
1361 // We only handle up to 64-bit values here as those are what matter for
1362 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001363 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001364
Chandler Carruthb0049f42012-01-11 09:35:04 +00001365 if (!isa<ConstantSDNode>(N.getOperand(1)))
1366 break;
1367 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001368
Chandler Carruth51d30762012-01-11 08:48:20 +00001369 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001370 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001371 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001372
Chandler Carruth51d30762012-01-11 08:48:20 +00001373 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001374 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001375 return false;
1376
Chandler Carruthaa01e662012-01-11 09:35:00 +00001377 // Try to swap the mask and shift to place shifts which can be done as
1378 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001379 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001380 return false;
1381 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001382 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001383 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001384
Sanjay Patel85030aa2015-10-13 16:23:00 +00001385 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001386}
1387
Sanjay Patelb5723d02015-10-13 15:12:27 +00001388/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001389/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001390bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001391 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001392 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001393 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001394 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001395 AM.IndexReg = N;
1396 AM.Scale = 1;
1397 return false;
1398 }
1399
1400 // Otherwise, we cannot select it.
1401 return true;
1402 }
1403
1404 // Default, generate it as a register.
1405 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001406 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001407 return false;
1408}
1409
Sanjay Patel85030aa2015-10-13 16:23:00 +00001410bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001411 SDValue &Scale, SDValue &Index,
1412 SDValue &Disp, SDValue &Segment) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001413
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001414 MaskedGatherScatterSDNode *Mgs = dyn_cast<MaskedGatherScatterSDNode>(Parent);
1415 if (!Mgs)
1416 return false;
1417 X86ISelAddressMode AM;
1418 unsigned AddrSpace = Mgs->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001419 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001420 if (AddrSpace == 256)
1421 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1422 if (AddrSpace == 257)
1423 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001424 if (AddrSpace == 258)
1425 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001426
1427 SDLoc DL(N);
1428 Base = Mgs->getBasePtr();
1429 Index = Mgs->getIndex();
Sanjay Patel5f6bb6c2016-09-14 15:43:44 +00001430 unsigned ScalarSize = Mgs->getValue().getScalarValueSizeInBits();
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001431 Scale = getI8Imm(ScalarSize/8, DL);
1432
1433 // If Base is 0, the whole address is in index and the Scale is 1
Daniel Jasper232778a2015-04-30 09:01:21 +00001434 if (isa<ConstantSDNode>(Base)) {
Mehdi Amini42152362015-10-21 06:11:01 +00001435 assert(cast<ConstantSDNode>(Base)->isNullValue() &&
Daniel Jasper232778a2015-04-30 09:01:21 +00001436 "Unexpected base in gather/scatter");
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001437 Scale = getI8Imm(1, DL);
1438 Base = CurDAG->getRegister(0, MVT::i32);
1439 }
1440 if (AM.Segment.getNode())
1441 Segment = AM.Segment;
1442 else
1443 Segment = CurDAG->getRegister(0, MVT::i32);
1444 Disp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1445 return true;
1446}
1447
Sanjay Patelb5723d02015-10-13 15:12:27 +00001448/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001449/// It returns the operands which make up the maximal addressing mode it can
1450/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001451///
1452/// Parent is the parent node of the addr operand that is being matched. It
1453/// is always a load, store, atomic node, or null. It is only null when
1454/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001455bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001456 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001457 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001458 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001459
Chris Lattner8a236b62010-09-22 04:39:11 +00001460 if (Parent &&
1461 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1462 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001463 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001464 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001465 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1466 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1467 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001468 unsigned AddrSpace =
1469 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001470 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Chris Lattner8a236b62010-09-22 04:39:11 +00001471 if (AddrSpace == 256)
1472 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1473 if (AddrSpace == 257)
1474 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001475 if (AddrSpace == 258)
1476 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Chris Lattner8a236b62010-09-22 04:39:11 +00001477 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001478
Sanjay Patel85030aa2015-10-13 16:23:00 +00001479 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001480 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001481
Craig Topper83e042a2013-08-15 05:57:07 +00001482 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001483 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001484 if (!AM.Base_Reg.getNode())
1485 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001486 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001487
Gabor Greiff304a7a2008-08-28 21:40:38 +00001488 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001489 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001490
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001491 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001492 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001493}
1494
Sanjay Patelb5723d02015-10-13 15:12:27 +00001495/// Match a scalar SSE load. In particular, we want to match a load whose top
1496/// elements are either undef or zeros. The load flavor is derived from the
1497/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001498///
1499/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001500/// PatternChainNode: this is the matched node that has a chain input and
1501/// output.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001502bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001503 SDValue N, SDValue &Base,
1504 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001505 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001506 SDValue &PatternNodeWithChain) {
Craig Topper36ecce92016-12-12 07:57:24 +00001507 // We can allow a full vector load here since narrowing a load is ok.
1508 if (ISD::isNON_EXTLoad(N.getNode())) {
1509 PatternNodeWithChain = N;
1510 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper1fd41962016-12-19 08:35:56 +00001511 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel)) {
Craig Topper36ecce92016-12-12 07:57:24 +00001512 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1513 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1514 Segment);
1515 }
1516 }
1517
1518 // We can also match the special zero extended load opcode.
1519 if (N.getOpcode() == X86ISD::VZEXT_LOAD) {
1520 PatternNodeWithChain = N;
1521 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper1fd41962016-12-19 08:35:56 +00001522 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel)) {
Craig Topper36ecce92016-12-12 07:57:24 +00001523 auto *MI = cast<MemIntrinsicSDNode>(PatternNodeWithChain);
1524 return selectAddr(MI, MI->getBasePtr(), Base, Scale, Index, Disp,
1525 Segment);
1526 }
1527 }
1528
Craig Topper991d1ca2016-11-26 17:29:25 +00001529 // Need to make sure that the SCALAR_TO_VECTOR and load are both only used
1530 // once. Otherwise the load might get duplicated and the chain output of the
1531 // duplicate load will not be observed by all dependencies.
1532 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR && N.getNode()->hasOneUse()) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001533 PatternNodeWithChain = N.getOperand(0);
1534 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Topper991d1ca2016-11-26 17:29:25 +00001535 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
1536 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel)) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001537 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Craig Topperd3ab1a32016-11-26 18:43:21 +00001538 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1539 Segment);
Chris Lattner398195e2006-10-07 21:55:32 +00001540 }
1541 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001542
1543 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001544 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001545 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001546 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001547 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Craig Toppere266e122016-11-26 18:43:24 +00001548 N.getOperand(0).getNode()->hasOneUse()) {
1549 PatternNodeWithChain = N.getOperand(0).getOperand(0);
1550 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Toppere266e122016-11-26 18:43:24 +00001551 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
1552 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel)) {
1553 // Okay, this is a zero extending load. Fold it.
1554 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1555 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1556 Segment);
1557 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001558 }
Craig Toppere266e122016-11-26 18:43:24 +00001559
Chris Lattner398195e2006-10-07 21:55:32 +00001560 return false;
1561}
1562
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001563
Sanjay Patel85030aa2015-10-13 16:23:00 +00001564bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001565 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1566 uint64_t ImmVal = CN->getZExtValue();
1567 if ((uint32_t)ImmVal != (uint64_t)ImmVal)
1568 return false;
1569
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001570 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001571 return true;
1572 }
1573
1574 // In static codegen with small code model, we can get the address of a label
1575 // into a register with 'movl'. TableGen has already made sure we're looking
1576 // at a label of some kind.
Tim Northover6833e3f2013-06-10 20:43:49 +00001577 assert(N->getOpcode() == X86ISD::Wrapper &&
1578 "Unexpected node type for MOV32ri64");
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001579 N = N.getOperand(0);
1580
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001581 // At least GNU as does not accept 'movl' for TPOFF relocations.
1582 // FIXME: We could use 'movl' when we know we are targeting MC.
1583 if (N->getOpcode() == ISD::TargetGlobalTLSAddress)
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001584 return false;
1585
1586 Imm = N;
Peter Collingbourne235c2752016-12-08 19:01:00 +00001587 if (N->getOpcode() != ISD::TargetGlobalAddress)
1588 return TM.getCodeModel() == CodeModel::Small;
1589
1590 Optional<ConstantRange> CR =
1591 cast<GlobalAddressSDNode>(N)->getGlobal()->getAbsoluteSymbolRange();
1592 if (!CR)
1593 return TM.getCodeModel() == CodeModel::Small;
1594
1595 return CR->getUnsignedMax().ult(1ull << 32);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001596}
1597
Sanjay Patel85030aa2015-10-13 16:23:00 +00001598bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001599 SDValue &Scale, SDValue &Index,
1600 SDValue &Disp, SDValue &Segment) {
Justin Bogner32ad24d2016-04-12 21:34:24 +00001601 // Save the debug loc before calling selectLEAAddr, in case it invalidates N.
1602 SDLoc DL(N);
1603
Sanjay Patel85030aa2015-10-13 16:23:00 +00001604 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001605 return false;
1606
Tim Northover6833e3f2013-06-10 20:43:49 +00001607 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1608 if (RN && RN->getReg() == 0)
1609 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001610 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001611 // Base could already be %rip, particularly in the x32 ABI.
1612 Base = SDValue(CurDAG->getMachineNode(
1613 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001614 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001615 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001616 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001617 0);
1618 }
1619
1620 RN = dyn_cast<RegisterSDNode>(Index);
1621 if (RN && RN->getReg() == 0)
1622 Index = CurDAG->getRegister(0, MVT::i64);
1623 else {
1624 assert(Index.getValueType() == MVT::i32 &&
1625 "Expect to be extending 32-bit registers for use in LEA");
1626 Index = SDValue(CurDAG->getMachineNode(
1627 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001628 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001629 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001630 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1631 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001632 0);
1633 }
1634
1635 return true;
1636}
1637
Sanjay Patelb5723d02015-10-13 15:12:27 +00001638/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001639/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001640bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001641 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001642 SDValue &Index, SDValue &Disp,
1643 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001644 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001645
Justin Bogner32ad24d2016-04-12 21:34:24 +00001646 // Save the DL and VT before calling matchAddress, it can invalidate N.
1647 SDLoc DL(N);
1648 MVT VT = N.getSimpleValueType();
1649
Rafael Espindolabb834f02009-04-10 10:09:34 +00001650 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1651 // segments.
1652 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001653 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001654 AM.Segment = T;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001655 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001656 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001657 assert (T == AM.Segment);
1658 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001659
Evan Cheng77d86ff2006-02-25 10:09:08 +00001660 unsigned Complexity = 0;
1661 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001662 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001663 Complexity = 1;
1664 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001665 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001666 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1667 Complexity = 4;
1668
Gabor Greiff304a7a2008-08-28 21:40:38 +00001669 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001670 Complexity++;
1671 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001672 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001673
Chris Lattner3e1d9172007-03-20 06:08:29 +00001674 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1675 // a simple shift.
1676 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001677 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001678
1679 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001680 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001681 // optimal (especially for code size consideration). LEA is nice because of
1682 // its three-address nature. Tweak the cost function again when we can run
1683 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001684 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001685 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001686 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001687 Complexity = 4;
1688 else
1689 Complexity += 2;
1690 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001691
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001692 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001693 Complexity++;
1694
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001695 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001696 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001697 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001698
Justin Bogner32ad24d2016-04-12 21:34:24 +00001699 getAddressOperands(AM, DL, Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001700 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001701}
1702
Sanjay Patelb5723d02015-10-13 15:12:27 +00001703/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001704bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001705 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001706 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001707 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1708 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001709
Chris Lattner7d2b0492009-06-20 20:38:48 +00001710 X86ISelAddressMode AM;
1711 AM.GV = GA->getGlobal();
1712 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001713 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001714 AM.SymbolFlags = GA->getTargetFlags();
1715
Owen Anderson9f944592009-08-11 20:47:22 +00001716 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001717 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001718 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001719 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001720 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001721 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001722
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001723 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001724 return true;
1725}
1726
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001727bool X86DAGToDAGISel::selectRelocImm(SDValue N, SDValue &Op) {
1728 if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1729 Op = CurDAG->getTargetConstant(CN->getAPIntValue(), SDLoc(CN),
1730 N.getValueType());
1731 return true;
1732 }
1733
Peter Collingbourne235c2752016-12-08 19:01:00 +00001734 // Keep track of the original value type and whether this value was
1735 // truncated. If we see a truncation from pointer type to VT that truncates
1736 // bits that are known to be zero, we can use a narrow reference.
1737 EVT VT = N.getValueType();
1738 bool WasTruncated = false;
1739 if (N.getOpcode() == ISD::TRUNCATE) {
1740 WasTruncated = true;
1741 N = N.getOperand(0);
1742 }
1743
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001744 if (N.getOpcode() != X86ISD::Wrapper)
1745 return false;
1746
Peter Collingbourne235c2752016-12-08 19:01:00 +00001747 // We can only use non-GlobalValues as immediates if they were not truncated,
1748 // as we do not have any range information. If we have a GlobalValue and the
1749 // address was not truncated, we can select it as an operand directly.
1750 unsigned Opc = N.getOperand(0)->getOpcode();
1751 if (Opc != ISD::TargetGlobalAddress || !WasTruncated) {
1752 Op = N.getOperand(0);
1753 // We can only select the operand directly if we didn't have to look past a
1754 // truncate.
1755 return !WasTruncated;
1756 }
1757
1758 // Check that the global's range fits into VT.
1759 auto *GA = cast<GlobalAddressSDNode>(N.getOperand(0));
1760 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1761 if (!CR || CR->getUnsignedMax().uge(1ull << VT.getSizeInBits()))
1762 return false;
1763
1764 // Okay, we can use a narrow reference.
1765 Op = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(N), VT,
1766 GA->getOffset(), GA->getTargetFlags());
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001767 return true;
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001768}
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001769
Sanjay Patel85030aa2015-10-13 16:23:00 +00001770bool X86DAGToDAGISel::tryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001771 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001772 SDValue &Index, SDValue &Disp,
1773 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001774 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1775 !IsProfitableToFold(N, P, P) ||
Dan Gohman21cea8a2010-04-17 15:26:15 +00001776 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001777 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001778
Sanjay Patel85030aa2015-10-13 16:23:00 +00001779 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001780 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001781}
1782
Sanjay Patelb5723d02015-10-13 15:12:27 +00001783/// Return an SDNode that returns the value of the global base register.
1784/// Output instructions required to initialize the global base register,
1785/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00001786SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00001787 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00001788 auto &DL = MF->getDataLayout();
1789 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00001790}
1791
Sanjay Patelb5723d02015-10-13 15:12:27 +00001792/// Test whether the given X86ISD::CMP node has any uses which require the SF
1793/// or OF bits to be accurate.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001794static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001795 // Examine each user of the node.
1796 for (SDNode::use_iterator UI = N->use_begin(),
1797 UE = N->use_end(); UI != UE; ++UI) {
1798 // Only examine CopyToReg uses.
1799 if (UI->getOpcode() != ISD::CopyToReg)
1800 return false;
1801 // Only examine CopyToReg uses that copy to EFLAGS.
1802 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1803 X86::EFLAGS)
1804 return false;
1805 // Examine each user of the CopyToReg use.
1806 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1807 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1808 // Only examine the Flag result.
1809 if (FlagUI.getUse().getResNo() != 1) continue;
1810 // Anything unusual: assume conservatively.
1811 if (!FlagUI->isMachineOpcode()) return false;
1812 // Examine the opcode of the user.
1813 switch (FlagUI->getMachineOpcode()) {
1814 // These comparisons don't treat the most significant bit specially.
1815 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1816 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1817 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1818 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00001819 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
1820 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001821 case X86::CMOVA16rr: case X86::CMOVA16rm:
1822 case X86::CMOVA32rr: case X86::CMOVA32rm:
1823 case X86::CMOVA64rr: case X86::CMOVA64rm:
1824 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1825 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1826 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1827 case X86::CMOVB16rr: case X86::CMOVB16rm:
1828 case X86::CMOVB32rr: case X86::CMOVB32rm:
1829 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00001830 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1831 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1832 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001833 case X86::CMOVE16rr: case X86::CMOVE16rm:
1834 case X86::CMOVE32rr: case X86::CMOVE32rm:
1835 case X86::CMOVE64rr: case X86::CMOVE64rm:
1836 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1837 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1838 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1839 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1840 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1841 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1842 case X86::CMOVP16rr: case X86::CMOVP16rm:
1843 case X86::CMOVP32rr: case X86::CMOVP32rm:
1844 case X86::CMOVP64rr: case X86::CMOVP64rm:
1845 continue;
1846 // Anything else: assume conservatively.
1847 default: return false;
1848 }
1849 }
1850 }
1851 return true;
1852}
1853
Sanjay Patelb5723d02015-10-13 15:12:27 +00001854/// Check whether or not the chain ending in StoreNode is suitable for doing
1855/// the {load; increment or decrement; store} to modify transformation.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001856static bool isLoadIncOrDecStore(StoreSDNode *StoreNode, unsigned Opc,
1857 SDValue StoredVal, SelectionDAG *CurDAG,
1858 LoadSDNode* &LoadNode, SDValue &InputChain) {
1859
Joel Jones68d59e82012-03-29 05:45:48 +00001860 // is the value stored the result of a DEC or INC?
1861 if (!(Opc == X86ISD::DEC || Opc == X86ISD::INC)) return false;
1862
Joel Jones68d59e82012-03-29 05:45:48 +00001863 // is the stored value result 0 of the load?
1864 if (StoredVal.getResNo() != 0) return false;
1865
1866 // are there other uses of the loaded value than the inc or dec?
1867 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
1868
Joel Jones68d59e82012-03-29 05:45:48 +00001869 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00001870 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00001871 return false;
1872
Evan Cheng3e869f02012-04-12 19:14:21 +00001873 SDValue Load = StoredVal->getOperand(0);
1874 // Is the stored value a non-extending and non-indexed load?
1875 if (!ISD::isNormalLoad(Load.getNode())) return false;
1876
1877 // Return LoadNode by reference.
1878 LoadNode = cast<LoadSDNode>(Load);
1879 // is the size of the value one that we can handle? (i.e. 64, 32, 16, or 8)
Chad Rosier24c19d22012-08-01 18:39:17 +00001880 EVT LdVT = LoadNode->getMemoryVT();
1881 if (LdVT != MVT::i64 && LdVT != MVT::i32 && LdVT != MVT::i16 &&
Evan Cheng3e869f02012-04-12 19:14:21 +00001882 LdVT != MVT::i8)
1883 return false;
1884
1885 // Is store the only read of the loaded value?
1886 if (!Load.hasOneUse())
1887 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001888
Evan Cheng3e869f02012-04-12 19:14:21 +00001889 // Is the address of the store the same as the load?
1890 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
1891 LoadNode->getOffset() != StoreNode->getOffset())
1892 return false;
1893
1894 // Check if the chain is produced by the load or is a TokenFactor with
1895 // the load output chain as an operand. Return InputChain by reference.
1896 SDValue Chain = StoreNode->getChain();
1897
1898 bool ChainCheck = false;
1899 if (Chain == Load.getValue(1)) {
1900 ChainCheck = true;
1901 InputChain = LoadNode->getChain();
1902 } else if (Chain.getOpcode() == ISD::TokenFactor) {
1903 SmallVector<SDValue, 4> ChainOps;
1904 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
1905 SDValue Op = Chain.getOperand(i);
1906 if (Op == Load.getValue(1)) {
1907 ChainCheck = true;
Nirav Davee14300e2017-02-02 14:39:26 +00001908 // Drop Load, but keep its chain. No cycle check necessary.
1909 ChainOps.push_back(Load.getOperand(0));
Evan Cheng3e869f02012-04-12 19:14:21 +00001910 continue;
1911 }
Evan Cheng58a95f02012-05-16 01:54:27 +00001912
1913 // Make sure using Op as part of the chain would not cause a cycle here.
1914 // In theory, we could check whether the chain node is a predecessor of
1915 // the load. But that can be very expensive. Instead visit the uses and
1916 // make sure they all have smaller node id than the load.
1917 int LoadId = LoadNode->getNodeId();
1918 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
1919 UE = UI->use_end(); UI != UE; ++UI) {
1920 if (UI.getUse().getResNo() != 0)
1921 continue;
1922 if (UI->getNodeId() > LoadId)
1923 return false;
1924 }
1925
Evan Cheng3e869f02012-04-12 19:14:21 +00001926 ChainOps.push_back(Op);
1927 }
1928
1929 if (ChainCheck)
1930 // Make a new TokenFactor with all the other input chains except
1931 // for the load.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001932 InputChain = CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain),
Craig Topper48d114b2014-04-26 18:35:24 +00001933 MVT::Other, ChainOps);
Evan Cheng3e869f02012-04-12 19:14:21 +00001934 }
1935 if (!ChainCheck)
Joel Jones68d59e82012-03-29 05:45:48 +00001936 return false;
1937
1938 return true;
1939}
1940
Sanjay Patelb5723d02015-10-13 15:12:27 +00001941/// Get the appropriate X86 opcode for an in-memory increment or decrement.
1942/// Opc should be X86ISD::DEC or X86ISD::INC.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001943static unsigned getFusedLdStOpcode(EVT &LdVT, unsigned Opc) {
Joel Jones68d59e82012-03-29 05:45:48 +00001944 if (Opc == X86ISD::DEC) {
1945 if (LdVT == MVT::i64) return X86::DEC64m;
1946 if (LdVT == MVT::i32) return X86::DEC32m;
1947 if (LdVT == MVT::i16) return X86::DEC16m;
1948 if (LdVT == MVT::i8) return X86::DEC8m;
Benjamin Kramer8619c372012-03-29 12:37:26 +00001949 } else {
1950 assert(Opc == X86ISD::INC && "unrecognized opcode");
Joel Jones68d59e82012-03-29 05:45:48 +00001951 if (LdVT == MVT::i64) return X86::INC64m;
1952 if (LdVT == MVT::i32) return X86::INC32m;
1953 if (LdVT == MVT::i16) return X86::INC16m;
1954 if (LdVT == MVT::i8) return X86::INC8m;
Joel Jones68d59e82012-03-29 05:45:48 +00001955 }
Benjamin Kramer8619c372012-03-29 12:37:26 +00001956 llvm_unreachable("unrecognized size for LdVT");
Joel Jones68d59e82012-03-29 05:45:48 +00001957}
1958
Sanjay Patelb5723d02015-10-13 15:12:27 +00001959/// Customized ISel for GATHER operations.
Justin Bognerc200ad72016-05-11 17:46:03 +00001960bool X86DAGToDAGISel::tryGather(SDNode *Node, unsigned Opc) {
Manman Rena0982042012-06-26 19:47:59 +00001961 // Operands of Gather: VSrc, Base, VIdx, VMask, Scale
1962 SDValue Chain = Node->getOperand(0);
1963 SDValue VSrc = Node->getOperand(2);
1964 SDValue Base = Node->getOperand(3);
1965 SDValue VIdx = Node->getOperand(4);
1966 SDValue VMask = Node->getOperand(5);
1967 ConstantSDNode *Scale = dyn_cast<ConstantSDNode>(Node->getOperand(6));
Craig Topperfbb954f72012-07-01 02:17:08 +00001968 if (!Scale)
Justin Bognerc200ad72016-05-11 17:46:03 +00001969 return false;
Manman Rena0982042012-06-26 19:47:59 +00001970
Craig Topperf7755df2012-07-12 06:52:41 +00001971 SDVTList VTs = CurDAG->getVTList(VSrc.getValueType(), VSrc.getValueType(),
1972 MVT::Other);
1973
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001974 SDLoc DL(Node);
1975
Manman Rena0982042012-06-26 19:47:59 +00001976 // Memory Operands: Base, Scale, Index, Disp, Segment
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001977 SDValue Disp = CurDAG->getTargetConstant(0, DL, MVT::i32);
Manman Rena0982042012-06-26 19:47:59 +00001978 SDValue Segment = CurDAG->getRegister(0, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001979 const SDValue Ops[] = { VSrc, Base, getI8Imm(Scale->getSExtValue(), DL), VIdx,
Manman Rena0982042012-06-26 19:47:59 +00001980 Disp, Segment, VMask, Chain};
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001981 SDNode *ResNode = CurDAG->getMachineNode(Opc, DL, VTs, Ops);
Craig Topperf7755df2012-07-12 06:52:41 +00001982 // Node has 2 outputs: VDst and MVT::Other.
1983 // ResNode has 3 outputs: VDst, VMask_wb, and MVT::Other.
1984 // We replace VDst of Node with VDst of ResNode, and Other of Node with Other
1985 // of ResNode.
1986 ReplaceUses(SDValue(Node, 0), SDValue(ResNode, 0));
1987 ReplaceUses(SDValue(Node, 1), SDValue(ResNode, 2));
Justin Bognerc200ad72016-05-11 17:46:03 +00001988 CurDAG->RemoveDeadNode(Node);
1989 return true;
Manman Rena0982042012-06-26 19:47:59 +00001990}
1991
Justin Bogner593741d2016-05-10 23:55:37 +00001992void X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00001993 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00001994 unsigned Opc, MOpc;
1995 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001996 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00001997
Chris Lattnerf98f1242010-03-02 06:34:30 +00001998 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengd49cc362006-02-10 22:24:32 +00001999
Dan Gohman17059682008-07-17 19:10:17 +00002000 if (Node->isMachineOpcode()) {
Chris Lattnerf98f1242010-03-02 06:34:30 +00002001 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002002 Node->setNodeId(-1);
Justin Bogner593741d2016-05-10 23:55:37 +00002003 return; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002004 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002005
Evan Cheng10d27902006-01-06 20:36:21 +00002006 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002007 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002008 case ISD::BRIND: {
2009 if (Subtarget->isTargetNaCl())
2010 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2011 // leave the instruction alone.
2012 break;
2013 if (Subtarget->isTarget64BitILP32()) {
2014 // Converts a 32-bit register to a 64-bit, zero-extended version of
2015 // it. This is needed because x86-64 can do many things, but jmp %r32
2016 // ain't one of them.
2017 const SDValue &Target = Node->getOperand(1);
2018 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2019 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2020 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2021 Node->getOperand(0), ZextTarget);
Justin Bogner9b6b9c72016-05-13 23:26:28 +00002022 ReplaceNode(Node, Brind.getNode());
JF Bastien5ab87ed2015-08-19 16:17:08 +00002023 SelectCode(ZextTarget.getNode());
2024 SelectCode(Brind.getNode());
Justin Bogner593741d2016-05-10 23:55:37 +00002025 return;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002026 }
2027 break;
2028 }
Manman Rena0982042012-06-26 19:47:59 +00002029 case ISD::INTRINSIC_W_CHAIN: {
2030 unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
2031 switch (IntNo) {
2032 default: break;
2033 case Intrinsic::x86_avx2_gather_d_pd:
Manman Rena0982042012-06-26 19:47:59 +00002034 case Intrinsic::x86_avx2_gather_d_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002035 case Intrinsic::x86_avx2_gather_q_pd:
Manman Rena0982042012-06-26 19:47:59 +00002036 case Intrinsic::x86_avx2_gather_q_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002037 case Intrinsic::x86_avx2_gather_d_ps:
Manman Rena0982042012-06-26 19:47:59 +00002038 case Intrinsic::x86_avx2_gather_d_ps_256:
Manman Rena0982042012-06-26 19:47:59 +00002039 case Intrinsic::x86_avx2_gather_q_ps:
Manman Rena0982042012-06-26 19:47:59 +00002040 case Intrinsic::x86_avx2_gather_q_ps_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002041 case Intrinsic::x86_avx2_gather_d_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002042 case Intrinsic::x86_avx2_gather_d_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002043 case Intrinsic::x86_avx2_gather_q_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002044 case Intrinsic::x86_avx2_gather_q_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002045 case Intrinsic::x86_avx2_gather_d_d:
Manman Ren98a5bf22012-06-29 00:54:20 +00002046 case Intrinsic::x86_avx2_gather_d_d_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002047 case Intrinsic::x86_avx2_gather_q_d:
Craig Topperdef044b2012-07-01 02:05:52 +00002048 case Intrinsic::x86_avx2_gather_q_d_256: {
Michael Liao00b20cc2013-06-05 18:12:26 +00002049 if (!Subtarget->hasAVX2())
2050 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002051 unsigned Opc;
2052 switch (IntNo) {
Craig Topper3af251d2012-07-01 02:55:34 +00002053 default: llvm_unreachable("Impossible intrinsic");
Craig Topperdef044b2012-07-01 02:05:52 +00002054 case Intrinsic::x86_avx2_gather_d_pd: Opc = X86::VGATHERDPDrm; break;
2055 case Intrinsic::x86_avx2_gather_d_pd_256: Opc = X86::VGATHERDPDYrm; break;
2056 case Intrinsic::x86_avx2_gather_q_pd: Opc = X86::VGATHERQPDrm; break;
2057 case Intrinsic::x86_avx2_gather_q_pd_256: Opc = X86::VGATHERQPDYrm; break;
2058 case Intrinsic::x86_avx2_gather_d_ps: Opc = X86::VGATHERDPSrm; break;
2059 case Intrinsic::x86_avx2_gather_d_ps_256: Opc = X86::VGATHERDPSYrm; break;
2060 case Intrinsic::x86_avx2_gather_q_ps: Opc = X86::VGATHERQPSrm; break;
2061 case Intrinsic::x86_avx2_gather_q_ps_256: Opc = X86::VGATHERQPSYrm; break;
2062 case Intrinsic::x86_avx2_gather_d_q: Opc = X86::VPGATHERDQrm; break;
2063 case Intrinsic::x86_avx2_gather_d_q_256: Opc = X86::VPGATHERDQYrm; break;
2064 case Intrinsic::x86_avx2_gather_q_q: Opc = X86::VPGATHERQQrm; break;
2065 case Intrinsic::x86_avx2_gather_q_q_256: Opc = X86::VPGATHERQQYrm; break;
2066 case Intrinsic::x86_avx2_gather_d_d: Opc = X86::VPGATHERDDrm; break;
2067 case Intrinsic::x86_avx2_gather_d_d_256: Opc = X86::VPGATHERDDYrm; break;
2068 case Intrinsic::x86_avx2_gather_q_d: Opc = X86::VPGATHERQDrm; break;
2069 case Intrinsic::x86_avx2_gather_q_d_256: Opc = X86::VPGATHERQDYrm; break;
2070 }
Justin Bognerc200ad72016-05-11 17:46:03 +00002071 if (tryGather(Node, Opc))
Justin Bogner593741d2016-05-10 23:55:37 +00002072 return;
Craig Toppere15e5f72012-07-01 02:18:18 +00002073 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002074 }
Manman Rena0982042012-06-26 19:47:59 +00002075 }
2076 break;
2077 }
Dan Gohman757eee82009-08-02 16:10:52 +00002078 case X86ISD::GlobalBaseReg:
Justin Bogner31d7da32016-05-11 21:13:17 +00002079 ReplaceNode(Node, getGlobalBaseReg());
Justin Bogner593741d2016-05-10 23:55:37 +00002080 return;
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002081
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002082 case X86ISD::SHRUNKBLEND: {
2083 // SHRUNKBLEND selects like a regular VSELECT.
2084 SDValue VSelect = CurDAG->getNode(
2085 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2086 Node->getOperand(1), Node->getOperand(2));
2087 ReplaceUses(SDValue(Node, 0), VSelect);
2088 SelectCode(VSelect.getNode());
2089 // We already called ReplaceUses.
Justin Bogner593741d2016-05-10 23:55:37 +00002090 return;
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002091 }
Craig Topper3af251d2012-07-01 02:55:34 +00002092
Tobias Grosser85508e82015-08-19 11:35:10 +00002093 case ISD::AND:
Benjamin Kramer4c816242011-04-22 15:30:40 +00002094 case ISD::OR:
2095 case ISD::XOR: {
2096 // For operations of the form (x << C1) op C2, check if we can use a smaller
2097 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2098 SDValue N0 = Node->getOperand(0);
2099 SDValue N1 = Node->getOperand(1);
2100
2101 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2102 break;
2103
2104 // i8 is unshrinkable, i16 should be promoted to i32.
2105 if (NVT != MVT::i32 && NVT != MVT::i64)
2106 break;
2107
2108 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2109 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2110 if (!Cst || !ShlCst)
2111 break;
2112
2113 int64_t Val = Cst->getSExtValue();
2114 uint64_t ShlVal = ShlCst->getZExtValue();
2115
2116 // Make sure that we don't change the operation by removing bits.
2117 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002118 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2119 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002120 break;
2121
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002122 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002123 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002124
2125 // Check the minimum bitwidth for the new constant.
2126 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2127 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2128 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2129 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2130 CstVT = MVT::i8;
2131 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2132 CstVT = MVT::i32;
2133
2134 // Bail if there is no smaller encoding.
2135 if (NVT == CstVT)
2136 break;
2137
Craig Topper83e042a2013-08-15 05:57:07 +00002138 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002139 default: llvm_unreachable("Unsupported VT!");
2140 case MVT::i32:
2141 assert(CstVT == MVT::i8);
2142 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002143 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002144
2145 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002146 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002147 case ISD::AND: Op = X86::AND32ri8; break;
2148 case ISD::OR: Op = X86::OR32ri8; break;
2149 case ISD::XOR: Op = X86::XOR32ri8; break;
2150 }
2151 break;
2152 case MVT::i64:
2153 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2154 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002155 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002156
2157 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002158 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002159 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2160 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2161 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2162 }
2163 break;
2164 }
2165
2166 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002167 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002168 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002169 if (ShlVal == 1)
Justin Bogner593741d2016-05-10 23:55:37 +00002170 CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2171 SDValue(New, 0));
2172 else
2173 CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2174 getI8Imm(ShlVal, dl));
2175 return;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002176 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002177 case X86ISD::UMUL8:
2178 case X86ISD::SMUL8: {
2179 SDValue N0 = Node->getOperand(0);
2180 SDValue N1 = Node->getOperand(1);
2181
2182 Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
2183
2184 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2185 N0, SDValue()).getValue(1);
2186
2187 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2188 SDValue Ops[] = {N1, InFlag};
2189 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2190
Justin Bogner31d7da32016-05-11 21:13:17 +00002191 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002192 return;
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002193 }
2194
Chris Lattner364bb0a2010-12-05 07:30:36 +00002195 case X86ISD::UMUL: {
2196 SDValue N0 = Node->getOperand(0);
2197 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002198
Ted Kremenekb5241b22011-01-14 22:34:13 +00002199 unsigned LoReg;
Craig Topper83e042a2013-08-15 05:57:07 +00002200 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002201 default: llvm_unreachable("Unsupported VT!");
Ted Kremenekb5241b22011-01-14 22:34:13 +00002202 case MVT::i8: LoReg = X86::AL; Opc = X86::MUL8r; break;
2203 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2204 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2205 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002206 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002207
Chris Lattner364bb0a2010-12-05 07:30:36 +00002208 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2209 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002210
Chris Lattner364bb0a2010-12-05 07:30:36 +00002211 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2212 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002213 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002214
Justin Bognerfde9f2e2016-05-11 22:21:50 +00002215 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002216 return;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002217 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002218
Dan Gohman757eee82009-08-02 16:10:52 +00002219 case ISD::SMUL_LOHI:
2220 case ISD::UMUL_LOHI: {
2221 SDValue N0 = Node->getOperand(0);
2222 SDValue N1 = Node->getOperand(1);
2223
2224 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002225 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002226 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002227 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002228 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002229 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2230 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
Michael Liaof9f7b552012-09-26 08:22:37 +00002231 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2232 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2233 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2234 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002235 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002236 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002237 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002238 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002239 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2240 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2241 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2242 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002243 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002244 }
Dan Gohman757eee82009-08-02 16:10:52 +00002245
Michael Liaof9f7b552012-09-26 08:22:37 +00002246 unsigned SrcReg, LoReg, HiReg;
2247 switch (Opc) {
2248 default: llvm_unreachable("Unknown MUL opcode!");
2249 case X86::IMUL8r:
2250 case X86::MUL8r:
2251 SrcReg = LoReg = X86::AL; HiReg = X86::AH;
2252 break;
2253 case X86::IMUL16r:
2254 case X86::MUL16r:
2255 SrcReg = LoReg = X86::AX; HiReg = X86::DX;
2256 break;
2257 case X86::IMUL32r:
2258 case X86::MUL32r:
2259 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2260 break;
2261 case X86::IMUL64r:
2262 case X86::MUL64r:
2263 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2264 break;
2265 case X86::MULX32rr:
2266 SrcReg = X86::EDX; LoReg = HiReg = 0;
2267 break;
2268 case X86::MULX64rr:
2269 SrcReg = X86::RDX; LoReg = HiReg = 0;
2270 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002271 }
2272
2273 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002274 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002275 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002276 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002277 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002278 if (foldedLoad)
2279 std::swap(N0, N1);
2280 }
2281
Michael Liaof9f7b552012-09-26 08:22:37 +00002282 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002283 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002284 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002285
2286 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002287 SDValue Chain;
Kyle Butt991df782016-06-23 21:40:35 +00002288 MachineSDNode *CNode = nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002289 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2290 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002291 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2292 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002293 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002294 ResHi = SDValue(CNode, 0);
2295 ResLo = SDValue(CNode, 1);
2296 Chain = SDValue(CNode, 2);
2297 InFlag = SDValue(CNode, 3);
2298 } else {
2299 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002300 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002301 Chain = SDValue(CNode, 0);
2302 InFlag = SDValue(CNode, 1);
2303 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002304
Dan Gohman757eee82009-08-02 16:10:52 +00002305 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002306 ReplaceUses(N1.getValue(1), Chain);
Kyle Butt991df782016-06-23 21:40:35 +00002307 // Record the mem-refs
2308 LoadSDNode *LoadNode = cast<LoadSDNode>(N1);
2309 if (LoadNode) {
2310 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2311 MemOp[0] = LoadNode->getMemOperand();
2312 CNode->setMemRefs(MemOp, MemOp + 1);
2313 }
Dan Gohman757eee82009-08-02 16:10:52 +00002314 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002315 SDValue Ops[] = { N1, InFlag };
2316 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2317 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002318 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002319 ResHi = SDValue(CNode, 0);
2320 ResLo = SDValue(CNode, 1);
2321 InFlag = SDValue(CNode, 2);
2322 } else {
2323 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002324 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002325 InFlag = SDValue(CNode, 0);
2326 }
Dan Gohman757eee82009-08-02 16:10:52 +00002327 }
2328
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002329 // Prevent use of AH in a REX instruction by referencing AX instead.
2330 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2331 !SDValue(Node, 1).use_empty()) {
2332 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2333 X86::AX, MVT::i16, InFlag);
2334 InFlag = Result.getValue(2);
2335 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2336 // registers.
2337 if (!SDValue(Node, 0).use_empty())
2338 ReplaceUses(SDValue(Node, 1),
2339 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2340
2341 // Shift AX down 8 bits.
2342 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2343 Result,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002344 CurDAG->getTargetConstant(8, dl, MVT::i8)),
2345 0);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002346 // Then truncate it down to i8.
2347 ReplaceUses(SDValue(Node, 1),
2348 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2349 }
Dan Gohman757eee82009-08-02 16:10:52 +00002350 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002351 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002352 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002353 assert(LoReg && "Register for low half is not defined!");
2354 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2355 InFlag);
2356 InFlag = ResLo.getValue(2);
2357 }
2358 ReplaceUses(SDValue(Node, 0), ResLo);
2359 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002360 }
2361 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002362 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002363 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002364 assert(HiReg && "Register for high half is not defined!");
2365 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2366 InFlag);
2367 InFlag = ResHi.getValue(2);
2368 }
2369 ReplaceUses(SDValue(Node, 1), ResHi);
2370 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002371 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002372
Justin Bogner593741d2016-05-10 23:55:37 +00002373 return;
Dan Gohman757eee82009-08-02 16:10:52 +00002374 }
2375
2376 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002377 case ISD::UDIVREM:
2378 case X86ISD::SDIVREM8_SEXT_HREG:
2379 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00002380 SDValue N0 = Node->getOperand(0);
2381 SDValue N1 = Node->getOperand(1);
2382
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002383 bool isSigned = (Opcode == ISD::SDIVREM ||
2384 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002385 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002386 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002387 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002388 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2389 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2390 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2391 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002392 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002393 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002394 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002395 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002396 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2397 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2398 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2399 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002400 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002401 }
Dan Gohman757eee82009-08-02 16:10:52 +00002402
Chris Lattner518b0372009-12-23 01:45:04 +00002403 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002404 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00002405 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002406 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002407 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00002408 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00002409 SExtOpcode = X86::CBW;
2410 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002411 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00002412 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002413 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00002414 SExtOpcode = X86::CWD;
2415 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002416 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00002417 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002418 SExtOpcode = X86::CDQ;
2419 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002420 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00002421 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002422 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00002423 break;
2424 }
2425
Dan Gohman757eee82009-08-02 16:10:52 +00002426 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002427 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002428 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00002429
Dan Gohman757eee82009-08-02 16:10:52 +00002430 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00002431 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002432 // Special case for div8, just use a move with zero extension to AX to
2433 // clear the upper 8 bits (AH).
2434 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002435 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002436 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2437 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002438 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00002439 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002440 Chain = Move.getValue(1);
2441 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00002442 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00002443 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002444 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002445 Chain = CurDAG->getEntryNode();
2446 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00002447 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00002448 InFlag = Chain.getValue(1);
2449 } else {
2450 InFlag =
2451 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2452 LoReg, N0, SDValue()).getValue(1);
2453 if (isSigned && !signBitIsZero) {
2454 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00002455 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002456 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002457 } else {
2458 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00002459 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00002460 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00002461 case MVT::i16:
2462 ClrNode =
2463 SDValue(CurDAG->getMachineNode(
2464 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002465 CurDAG->getTargetConstant(X86::sub_16bit, dl,
2466 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002467 0);
2468 break;
2469 case MVT::i32:
2470 break;
2471 case MVT::i64:
2472 ClrNode =
2473 SDValue(CurDAG->getMachineNode(
2474 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002475 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
2476 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2477 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002478 0);
2479 break;
2480 default:
2481 llvm_unreachable("Unexpected division source");
2482 }
2483
Chris Lattner518b0372009-12-23 01:45:04 +00002484 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00002485 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00002486 }
Evan Cheng92e27972006-01-06 23:19:29 +00002487 }
Dan Gohmana1603612007-10-08 18:33:35 +00002488
Dan Gohman757eee82009-08-02 16:10:52 +00002489 if (foldedLoad) {
2490 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2491 InFlag };
2492 SDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00002493 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00002494 InFlag = SDValue(CNode, 1);
2495 // Update the chain.
2496 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2497 } else {
2498 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002499 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002500 }
Evan Cheng92e27972006-01-06 23:19:29 +00002501
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002502 // Prevent use of AH in a REX instruction by explicitly copying it to
2503 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00002504 //
2505 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002506 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00002507 // the allocator and/or the backend get enhanced to be more robust in
2508 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002509 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
2510 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
2511 unsigned AHExtOpcode =
2512 isSigned ? X86::MOVSX32_NOREXrr8 : X86::MOVZX32_NOREXrr8;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002513
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002514 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
2515 MVT::Glue, AHCopy, InFlag);
2516 SDValue Result(RNode, 0);
2517 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002518
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002519 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
2520 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
2521 if (Node->getValueType(1) == MVT::i64) {
2522 // It's not possible to directly movsx AH to a 64bit register, because
2523 // the latter needs the REX prefix, but the former can't have it.
2524 assert(Opcode != X86ISD::SDIVREM8_SEXT_HREG &&
2525 "Unexpected i64 sext of h-register");
2526 Result =
2527 SDValue(CurDAG->getMachineNode(
2528 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002529 CurDAG->getTargetConstant(0, dl, MVT::i64), Result,
2530 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2531 MVT::i32)),
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002532 0);
2533 }
2534 } else {
2535 Result =
2536 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
2537 }
2538 ReplaceUses(SDValue(Node, 1), Result);
2539 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002540 }
Dan Gohman757eee82009-08-02 16:10:52 +00002541 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002542 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00002543 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2544 LoReg, NVT, InFlag);
2545 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002546 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002547 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002548 }
2549 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002550 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002551 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2552 HiReg, NVT, InFlag);
2553 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002554 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002555 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002556 }
Justin Bogner593741d2016-05-10 23:55:37 +00002557 return;
Dan Gohman757eee82009-08-02 16:10:52 +00002558 }
2559
Manman Ren1be131b2012-08-08 00:51:41 +00002560 case X86ISD::CMP:
2561 case X86ISD::SUB: {
2562 // Sometimes a SUB is used to perform comparison.
2563 if (Opcode == X86ISD::SUB && Node->hasAnyUseOfValue(0))
2564 // This node is not a CMP.
2565 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00002566 SDValue N0 = Node->getOperand(0);
2567 SDValue N1 = Node->getOperand(1);
2568
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002569 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00002570 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002571 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002572
Dan Gohmanac33a902009-08-19 18:16:17 +00002573 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
2574 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002575 // Look past the truncate if CMP is the only use of it.
Dan Gohman198b7ff2011-11-03 21:49:52 +00002576 if ((N0.getNode()->getOpcode() == ISD::AND ||
2577 (N0.getResNo() == 0 && N0.getNode()->getOpcode() == X86ISD::AND)) &&
2578 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00002579 N0.getValueType() != MVT::i8 &&
2580 X86::isZeroNode(N1)) {
2581 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
2582 if (!C) break;
2583
2584 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002585 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
2586 (!(C->getZExtValue() & 0x80) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002587 hasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002588 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl, MVT::i8);
Dan Gohmanac33a902009-08-19 18:16:17 +00002589 SDValue Reg = N0.getNode()->getOperand(0);
2590
2591 // On x86-32, only the ABCD registers have 8-bit subregisters.
2592 if (!Subtarget->is64Bit()) {
Craig Toppercc830f82012-02-22 07:28:11 +00002593 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002594 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002595 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2596 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2597 default: llvm_unreachable("Unsupported TEST operand type!");
2598 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002599 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002600 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2601 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002602 }
2603
2604 // Extract the l-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002605 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002606 MVT::i8, Reg);
2607
2608 // Emit a testb.
Manman Ren511c6d02012-09-28 18:53:24 +00002609 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
2610 Subreg, Imm);
2611 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2612 // one, do not call ReplaceAllUsesWith.
2613 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2614 SDValue(NewNode, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002615 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00002616 }
2617
2618 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002619 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
2620 (!(C->getZExtValue() & 0x8000) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002621 hasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002622 // Shift the immediate right by 8 bits.
2623 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002624 dl, MVT::i8);
Dan Gohmanac33a902009-08-19 18:16:17 +00002625 SDValue Reg = N0.getNode()->getOperand(0);
2626
2627 // Put the value in an ABCD register.
Craig Toppercc830f82012-02-22 07:28:11 +00002628 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002629 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002630 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
2631 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2632 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2633 default: llvm_unreachable("Unsupported TEST operand type!");
2634 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002635 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002636 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2637 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002638
2639 // Extract the h-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002640 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002641 MVT::i8, Reg);
2642
Jakob Stoklund Olesen729abd32011-10-08 18:28:28 +00002643 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
2644 // target GR8_NOREX registers, so make sure the register class is
2645 // forced.
Manman Ren511c6d02012-09-28 18:53:24 +00002646 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl,
2647 MVT::i32, Subreg, ShiftedImm);
2648 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2649 // one, do not call ReplaceAllUsesWith.
2650 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2651 SDValue(NewNode, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002652 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00002653 }
2654
2655 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2656 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002657 N0.getValueType() != MVT::i16 &&
2658 (!(C->getZExtValue() & 0x8000) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002659 hasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002660 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl,
2661 MVT::i16);
Dan Gohmanac33a902009-08-19 18:16:17 +00002662 SDValue Reg = N0.getNode()->getOperand(0);
2663
2664 // Extract the 16-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002665 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002666 MVT::i16, Reg);
2667
2668 // Emit a testw.
Manman Ren511c6d02012-09-28 18:53:24 +00002669 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32,
2670 Subreg, Imm);
2671 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2672 // one, do not call ReplaceAllUsesWith.
2673 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2674 SDValue(NewNode, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002675 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00002676 }
2677
2678 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2679 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002680 N0.getValueType() == MVT::i64 &&
2681 (!(C->getZExtValue() & 0x80000000) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002682 hasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002683 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl,
2684 MVT::i32);
Dan Gohmanac33a902009-08-19 18:16:17 +00002685 SDValue Reg = N0.getNode()->getOperand(0);
2686
2687 // Extract the 32-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002688 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002689 MVT::i32, Reg);
2690
2691 // Emit a testl.
Manman Ren511c6d02012-09-28 18:53:24 +00002692 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32,
2693 Subreg, Imm);
2694 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2695 // one, do not call ReplaceAllUsesWith.
2696 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2697 SDValue(NewNode, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002698 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00002699 }
2700 }
2701 break;
2702 }
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002703 case ISD::STORE: {
Joel Jones68d59e82012-03-29 05:45:48 +00002704 // Change a chain of {load; incr or dec; store} of the same value into
2705 // a simple increment or decrement through memory of that value, if the
2706 // uses of the modified value and its address are suitable.
Pete Cooper48784ed2011-11-16 19:03:23 +00002707 // The DEC64m tablegen pattern is currently not able to match the case where
Chad Rosier24c19d22012-08-01 18:39:17 +00002708 // the EFLAGS on the original DEC are used. (This also applies to
Joel Jones68d59e82012-03-29 05:45:48 +00002709 // {INC,DEC}X{64,32,16,8}.)
2710 // We'll need to improve tablegen to allow flags to be transferred from a
Pete Cooper48784ed2011-11-16 19:03:23 +00002711 // node in the pattern to the result node. probably with a new keyword
2712 // for example, we have this
2713 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2714 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2715 // (implicit EFLAGS)]>;
2716 // but maybe need something like this
2717 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2718 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2719 // (transferrable EFLAGS)]>;
Joel Jones68d59e82012-03-29 05:45:48 +00002720
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002721 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002722 SDValue StoredVal = StoreNode->getOperand(1);
Joel Jones68d59e82012-03-29 05:45:48 +00002723 unsigned Opc = StoredVal->getOpcode();
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002724
Craig Topper062a2ba2014-04-25 05:30:21 +00002725 LoadSDNode *LoadNode = nullptr;
Evan Cheng3e869f02012-04-12 19:14:21 +00002726 SDValue InputChain;
2727 if (!isLoadIncOrDecStore(StoreNode, Opc, StoredVal, CurDAG,
2728 LoadNode, InputChain))
2729 break;
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002730
2731 SDValue Base, Scale, Index, Disp, Segment;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002732 if (!selectAddr(LoadNode, LoadNode->getBasePtr(),
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002733 Base, Scale, Index, Disp, Segment))
2734 break;
2735
2736 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2737 MemOp[0] = StoreNode->getMemOperand();
2738 MemOp[1] = LoadNode->getMemOperand();
2739 const SDValue Ops[] = { Base, Scale, Index, Disp, Segment, InputChain };
Chad Rosier24c19d22012-08-01 18:39:17 +00002740 EVT LdVT = LoadNode->getMemoryVT();
Joel Jones68d59e82012-03-29 05:45:48 +00002741 unsigned newOpc = getFusedLdStOpcode(LdVT, Opc);
2742 MachineSDNode *Result = CurDAG->getMachineNode(newOpc,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002743 SDLoc(Node),
Michael Liaob53d8962013-04-19 22:22:57 +00002744 MVT::i32, MVT::Other, Ops);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002745 Result->setMemRefs(MemOp, MemOp + 2);
2746
2747 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2748 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002749 CurDAG->RemoveDeadNode(Node);
2750 return;
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002751 }
Chris Lattner655e7df2005-11-16 01:54:32 +00002752 }
2753
Justin Bogner593741d2016-05-10 23:55:37 +00002754 SelectCode(Node);
Chris Lattner655e7df2005-11-16 01:54:32 +00002755}
2756
Chris Lattnerba1ed582006-06-08 18:03:49 +00002757bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00002758SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00002759 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00002760 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00002761 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00002762 default:
2763 llvm_unreachable("Unexpected asm memory constraint");
2764 case InlineAsm::Constraint_i:
2765 // FIXME: It seems strange that 'i' is needed here since it's supposed to
2766 // be an immediate and not a memory constraint.
Justin Bognerb03fd122016-08-17 05:10:15 +00002767 LLVM_FALLTHROUGH;
Daniel Sanders60f1db02015-03-13 12:45:09 +00002768 case InlineAsm::Constraint_o: // offsetable ??
2769 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00002770 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00002771 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00002772 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00002773 return true;
2774 break;
2775 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002776
Evan Cheng2d487222006-08-26 01:05:16 +00002777 OutOps.push_back(Op0);
2778 OutOps.push_back(Op1);
2779 OutOps.push_back(Op2);
2780 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00002781 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00002782 return false;
2783}
2784
Sanjay Patelb5723d02015-10-13 15:12:27 +00002785/// This pass converts a legalized DAG into a X86-specific DAG,
2786/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00002787FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00002788 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00002789 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00002790}