blob: f6451704c1ebcef5dc889a791054ccd5989a94cb [file] [log] [blame]
Bob Wilson2e076c42009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc7baee32010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson2e076c42009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc7baee32010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson2e076c42009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc7baee32010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson2e076c42009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc7baee32010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson2e076c42009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilsonbad47f62010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Anderson07473072010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson30c48922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Anderson07473072010-11-03 22:44:51 +000082
Cameron Zwarich53dd03d2011-03-30 23:01:21 +000083def NEONvbsl : SDNode<"ARMISD::VBSL",
84 SDTypeProfile<1, 3, [SDTCisVec<0>,
85 SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>>;
88
Bob Wilsoneb54d512009-08-14 05:13:08 +000089def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
90
Bob Wilsoncce31f62009-08-14 05:08:32 +000091// VDUPLANE can produce a quad-register result from a double-register source,
92// so the result is not constrained to match the source.
93def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
94 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
95 SDTCisVT<2, i32>]>>;
Bob Wilson2e076c42009-06-22 23:27:02 +000096
Bob Wilson32cd8552009-08-19 17:03:43 +000097def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
98 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
99def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
100
Bob Wilsonea3a4022009-08-12 22:31:50 +0000101def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
102def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
103def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
104def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
105
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +0000106def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9e899072010-02-17 00:31:29 +0000107 SDTCisSameAs<0, 2>,
108 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +0000109def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
110def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
111def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +0000112
Bob Wilson38ab35a2010-09-01 23:50:19 +0000113def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
114 SDTCisSameAs<1, 2>]>;
115def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
116def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
117
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000118def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
119 SDTCisSameAs<0, 2>]>;
120def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
121def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
122
Bob Wilsona3f19012010-07-13 21:16:48 +0000123def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
124 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar727be432010-07-31 21:08:54 +0000125 unsigned EltBits = 0;
Bob Wilsona3f19012010-07-13 21:16:48 +0000126 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
127 return (EltBits == 32 && EltVal == 0);
128}]>;
129
130def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
131 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar727be432010-07-31 21:08:54 +0000132 unsigned EltBits = 0;
Bob Wilsona3f19012010-07-13 21:16:48 +0000133 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
134 return (EltBits == 8 && EltVal == 0xff);
135}]>;
136
Bob Wilson2e076c42009-06-22 23:27:02 +0000137//===----------------------------------------------------------------------===//
138// NEON operand definitions
139//===----------------------------------------------------------------------===//
140
Bob Wilson6eae5202010-06-11 21:34:50 +0000141def nModImm : Operand<i32> {
142 let PrintMethod = "printNEONModImmOperand";
Bob Wilsond95ccd62009-11-06 23:33:28 +0000143}
144
Bob Wilson2e076c42009-06-22 23:27:02 +0000145//===----------------------------------------------------------------------===//
146// NEON load / store instructions
147//===----------------------------------------------------------------------===//
148
Bob Wilson6b853c32010-09-16 00:31:02 +0000149// Use VLDM to load a Q register as a D register pair.
150// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000151def VLDMQIA
152 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
153 IIC_fpLoad_m, "",
154 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000155
Bob Wilson6b853c32010-09-16 00:31:02 +0000156// Use VSTM to store a Q register as a D register pair.
157// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000158def VSTMQIA
159 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
160 IIC_fpStore_m, "",
161 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000162
Bob Wilson75a64082010-09-02 16:00:54 +0000163// Classes for VLD* pseudo-instructions with multi-register operands.
164// These are expanded to real instructions after register allocation.
Bob Wilsondd29db52010-09-14 20:59:49 +0000165class VLDQPseudo<InstrItinClass itin>
166 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
167class VLDQWBPseudo<InstrItinClass itin>
Bob Wilson75a64082010-09-02 16:00:54 +0000168 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000169 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilson75a64082010-09-02 16:00:54 +0000170 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000171class VLDQQPseudo<InstrItinClass itin>
172 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
173class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilson75a64082010-09-02 16:00:54 +0000174 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000175 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilson75a64082010-09-02 16:00:54 +0000176 "$addr.addr = $wb">;
Bob Wilsona609b892011-02-07 17:43:15 +0000177class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson8de11ba2011-08-05 07:24:09 +0000178 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
179 "$src = $dst">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000180class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilson35fafca2010-09-03 18:16:02 +0000181 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000182 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson35fafca2010-09-03 18:16:02 +0000183 "$addr.addr = $wb, $src = $dst">;
Bob Wilson75a64082010-09-02 16:00:54 +0000184
Bob Wilsonc92eea02010-11-27 06:35:16 +0000185let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
186
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000187// VLD1 : Vector Load (multiple single elements)
Bob Wilson340861d2010-03-23 05:25:43 +0000188class VLD1D<bits<4> op7_4, string Dt>
Owen Andersonad402342010-11-02 00:05:05 +0000189 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000190 (ins addrmode6:$Rn), IIC_VLD1,
191 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
192 let Rm = 0b1111;
193 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000194 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersonad402342010-11-02 00:05:05 +0000195}
Bob Wilson340861d2010-03-23 05:25:43 +0000196class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersonad402342010-11-02 00:05:05 +0000197 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000198 (ins addrmode6:$Rn), IIC_VLD1x2,
199 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
200 let Rm = 0b1111;
201 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000202 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersonad402342010-11-02 00:05:05 +0000203}
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000204
Owen Andersonad402342010-11-02 00:05:05 +0000205def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
206def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
207def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
208def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000209
Owen Andersonad402342010-11-02 00:05:05 +0000210def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
211def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
212def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
213def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000214
Evan Cheng05f13e92010-10-09 01:03:04 +0000215def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
216def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
217def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
218def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000219
Bob Wilson496766c2010-03-20 17:59:03 +0000220// ...with address register writeback:
221class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000222 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000223 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
224 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
225 "$Rn.addr = $wb", []> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +0000226 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000227 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersonb3ca2062010-11-02 00:24:52 +0000228}
Bob Wilson496766c2010-03-20 17:59:03 +0000229class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000230 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000231 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
232 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
233 "$Rn.addr = $wb", []> {
234 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000235 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersonb3ca2062010-11-02 00:24:52 +0000236}
Bob Wilson496766c2010-03-20 17:59:03 +0000237
Owen Andersonb3ca2062010-11-02 00:24:52 +0000238def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
239def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
240def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
241def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000242
Owen Andersonb3ca2062010-11-02 00:24:52 +0000243def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
244def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
245def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
246def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000247
Evan Cheng05f13e92010-10-09 01:03:04 +0000248def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
249def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
250def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
251def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000252
Bob Wilsonc286c882010-03-22 18:22:06 +0000253// ...with 3 registers (some of these are only for the disassembler):
Bob Wilsona7f236a2010-03-18 20:18:39 +0000254class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000255 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000256 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
257 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
258 let Rm = 0b1111;
259 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000260 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersonb3ca2062010-11-02 00:24:52 +0000261}
Bob Wilson496766c2010-03-20 17:59:03 +0000262class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000263 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000264 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
265 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
266 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000267 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersonb3ca2062010-11-02 00:24:52 +0000268}
Bob Wilsonc286c882010-03-22 18:22:06 +0000269
Owen Andersonb3ca2062010-11-02 00:24:52 +0000270def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
271def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
272def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
273def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000274
Owen Andersonb3ca2062010-11-02 00:24:52 +0000275def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
276def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
277def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
278def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000279
Evan Cheng05f13e92010-10-09 01:03:04 +0000280def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
281def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000282
Bob Wilsonc286c882010-03-22 18:22:06 +0000283// ...with 4 registers (some of these are only for the disassembler):
284class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000285 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000286 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
287 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
288 let Rm = 0b1111;
289 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000290 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersonb3ca2062010-11-02 00:24:52 +0000291}
Bob Wilson496766c2010-03-20 17:59:03 +0000292class VLD1D4WB<bits<4> op7_4, string Dt>
293 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersonb3ca2062010-11-02 00:24:52 +0000294 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson42e67b52011-02-07 17:43:12 +0000295 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000296 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersonb3ca2062010-11-02 00:24:52 +0000297 []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000298 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000299 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersonb3ca2062010-11-02 00:24:52 +0000300}
Johnny Chenb14a5c52010-02-23 20:51:23 +0000301
Owen Andersonb3ca2062010-11-02 00:24:52 +0000302def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
303def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
304def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
305def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000306
Owen Andersonb3ca2062010-11-02 00:24:52 +0000307def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
308def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
309def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
310def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson25cae662009-08-12 17:04:56 +0000311
Evan Cheng05f13e92010-10-09 01:03:04 +0000312def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
313def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000314
Bob Wilson20f79e32009-08-05 00:49:09 +0000315// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000316class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000317 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000318 (ins addrmode6:$Rn), IIC_VLD2,
319 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
320 let Rm = 0b1111;
321 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000322 let DecoderMethod = "DecodeVLDInstruction";
Owen Anderson526ffd52010-11-02 01:24:55 +0000323}
Bob Wilsona7f236a2010-03-18 20:18:39 +0000324class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilsond0926692010-03-20 18:14:26 +0000325 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000326 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000327 (ins addrmode6:$Rn), IIC_VLD2x2,
328 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
329 let Rm = 0b1111;
330 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000331 let DecoderMethod = "DecodeVLDInstruction";
Owen Anderson526ffd52010-11-02 01:24:55 +0000332}
Bob Wilson20f79e32009-08-05 00:49:09 +0000333
Owen Anderson526ffd52010-11-02 01:24:55 +0000334def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
335def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
336def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000337
Owen Anderson526ffd52010-11-02 01:24:55 +0000338def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
339def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
340def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilsone6b778d2009-10-06 22:01:59 +0000341
Bob Wilsondd29db52010-09-14 20:59:49 +0000342def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
343def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
344def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000345
Evan Cheng05f13e92010-10-09 01:03:04 +0000346def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
347def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
348def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000349
Bob Wilsoncf324652010-03-20 20:10:51 +0000350// ...with address register writeback:
351class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000352 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000353 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
354 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
355 "$Rn.addr = $wb", []> {
356 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeVLDInstruction";
Owen Anderson526ffd52010-11-02 01:24:55 +0000358}
Bob Wilsoncf324652010-03-20 20:10:51 +0000359class VLD2QWB<bits<4> op7_4, string Dt>
360 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000361 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000362 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
363 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
364 "$Rn.addr = $wb", []> {
365 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000366 let DecoderMethod = "DecodeVLDInstruction";
Owen Anderson526ffd52010-11-02 01:24:55 +0000367}
Bob Wilsoncf324652010-03-20 20:10:51 +0000368
Owen Anderson526ffd52010-11-02 01:24:55 +0000369def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
370def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
371def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000372
Owen Anderson526ffd52010-11-02 01:24:55 +0000373def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
374def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
375def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000376
Evan Cheng05f13e92010-10-09 01:03:04 +0000377def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
378def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
379def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000380
Evan Cheng05f13e92010-10-09 01:03:04 +0000381def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
382def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
383def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000384
Bob Wilsond0926692010-03-20 18:14:26 +0000385// ...with double-spaced registers (for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000386def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
387def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
388def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
389def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
390def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
391def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenb14a5c52010-02-23 20:51:23 +0000392
Bob Wilson20f79e32009-08-05 00:49:09 +0000393// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000394class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000395 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000396 (ins addrmode6:$Rn), IIC_VLD3,
397 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
398 let Rm = 0b1111;
399 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000400 let DecoderMethod = "DecodeVLDInstruction";
Owen Anderson526ffd52010-11-02 01:24:55 +0000401}
Bob Wilson20f79e32009-08-05 00:49:09 +0000402
Owen Anderson526ffd52010-11-02 01:24:55 +0000403def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
404def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
405def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000406
Bob Wilsondd29db52010-09-14 20:59:49 +0000407def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
408def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
409def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000410
Bob Wilsoncf324652010-03-20 20:10:51 +0000411// ...with address register writeback:
412class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
413 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000414 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000415 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
416 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
417 "$Rn.addr = $wb", []> {
418 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000419 let DecoderMethod = "DecodeVLDInstruction";
Owen Anderson526ffd52010-11-02 01:24:55 +0000420}
Bob Wilsoncf324652010-03-20 20:10:51 +0000421
Owen Anderson526ffd52010-11-02 01:24:55 +0000422def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
423def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
424def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000425
Evan Chenga7624002010-10-09 01:45:34 +0000426def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
427def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
428def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000429
Bob Wilsona609b892011-02-07 17:43:15 +0000430// ...with double-spaced registers:
Owen Anderson526ffd52010-11-02 01:24:55 +0000431def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
432def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
433def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
434def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
435def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
436def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilsond0926692010-03-20 18:14:26 +0000437
Evan Chenga7624002010-10-09 01:45:34 +0000438def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
439def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
440def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000441
Bob Wilsoncf324652010-03-20 20:10:51 +0000442// ...alternate versions to be allocated odd register numbers:
Bob Wilsona609b892011-02-07 17:43:15 +0000443def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
444def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
445def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
446
Evan Chenga7624002010-10-09 01:45:34 +0000447def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
448def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
449def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilson6bbefc22009-10-07 17:24:55 +0000450
Bob Wilson20f79e32009-08-05 00:49:09 +0000451// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000452class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
453 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000454 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000455 (ins addrmode6:$Rn), IIC_VLD4,
456 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
457 let Rm = 0b1111;
458 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000459 let DecoderMethod = "DecodeVLDInstruction";
Owen Anderson526ffd52010-11-02 01:24:55 +0000460}
Bob Wilson20f79e32009-08-05 00:49:09 +0000461
Owen Anderson526ffd52010-11-02 01:24:55 +0000462def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
463def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
464def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000465
Bob Wilsondd29db52010-09-14 20:59:49 +0000466def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
467def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
468def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000469
Bob Wilsoncf324652010-03-20 20:10:51 +0000470// ...with address register writeback:
471class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
472 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000473 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson42e67b52011-02-07 17:43:12 +0000474 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000475 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
476 "$Rn.addr = $wb", []> {
477 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +0000478 let DecoderMethod = "DecodeVLDInstruction";
Owen Anderson526ffd52010-11-02 01:24:55 +0000479}
Bob Wilsoncf324652010-03-20 20:10:51 +0000480
Owen Anderson526ffd52010-11-02 01:24:55 +0000481def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
482def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
483def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000484
Bob Wilson42e67b52011-02-07 17:43:12 +0000485def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
486def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
487def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000488
Bob Wilsona609b892011-02-07 17:43:15 +0000489// ...with double-spaced registers:
Owen Anderson526ffd52010-11-02 01:24:55 +0000490def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
491def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
492def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
493def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
494def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
495def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilsond0926692010-03-20 18:14:26 +0000496
Bob Wilson42e67b52011-02-07 17:43:12 +0000497def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
498def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
499def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000500
Bob Wilsoncf324652010-03-20 20:10:51 +0000501// ...alternate versions to be allocated odd register numbers:
Bob Wilson42e67b52011-02-07 17:43:12 +0000502def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
503def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
504def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
505
506def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
507def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
508def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilson50820a22009-10-07 21:53:04 +0000509
Bob Wilsondc449902010-11-01 22:04:05 +0000510} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
511
Bob Wilsond5c57a52010-09-13 23:01:35 +0000512// Classes for VLD*LN pseudo-instructions with multi-register operands.
513// These are expanded to real instructions after register allocation.
514class VLDQLNPseudo<InstrItinClass itin>
515 : PseudoNLdSt<(outs QPR:$dst),
516 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
517 itin, "$src = $dst">;
518class VLDQLNWBPseudo<InstrItinClass itin>
519 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
520 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
521 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
522class VLDQQLNPseudo<InstrItinClass itin>
523 : PseudoNLdSt<(outs QQPR:$dst),
524 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
525 itin, "$src = $dst">;
526class VLDQQLNWBPseudo<InstrItinClass itin>
527 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
528 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
529 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
530class VLDQQQQLNPseudo<InstrItinClass itin>
531 : PseudoNLdSt<(outs QQQQPR:$dst),
532 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
533 itin, "$src = $dst">;
534class VLDQQQQLNWBPseudo<InstrItinClass itin>
535 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
536 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
537 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
538
Bob Wilson50820a22009-10-07 21:53:04 +0000539// VLD1LN : Vector Load (single element to one lane)
Bob Wilsondc449902010-11-01 22:04:05 +0000540class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
541 PatFrag LoadOp>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000542 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000543 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
544 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000545 "$src = $Vd",
546 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000547 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersona8385952010-11-02 20:40:59 +0000548 imm:$lane))]> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000549 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000550}
Mon P Wang92ff16b2011-05-09 17:47:27 +0000551class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
552 PatFrag LoadOp>
553 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
554 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
555 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
556 "$src = $Vd",
557 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
558 (i32 (LoadOp addrmode6oneL32:$Rn)),
559 imm:$lane))]> {
560 let Rm = 0b1111;
561}
Bob Wilsondc449902010-11-01 22:04:05 +0000562class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
563 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
564 (i32 (LoadOp addrmode6:$addr)),
565 imm:$lane))];
566}
567
Owen Andersona8385952010-11-02 20:40:59 +0000568def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
569 let Inst{7-5} = lane{2-0};
570}
571def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
572 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000573 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000574}
Mon P Wang92ff16b2011-05-09 17:47:27 +0000575def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersona8385952010-11-02 20:40:59 +0000576 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000577 let Inst{5} = Rn{4};
578 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000579}
Bob Wilsondc449902010-11-01 22:04:05 +0000580
581def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
582def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
583def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
584
Bob Wilson9375d272010-12-10 22:13:32 +0000585def : Pat<(vector_insert (v2f32 DPR:$src),
586 (f32 (load addrmode6:$addr)), imm:$lane),
587 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
588def : Pat<(vector_insert (v4f32 QPR:$src),
589 (f32 (load addrmode6:$addr)), imm:$lane),
590 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
591
Bob Wilsondc449902010-11-01 22:04:05 +0000592let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
593
594// ...with address register writeback:
595class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000596 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000597 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsondc449902010-11-01 22:04:05 +0000598 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000599 "\\{$Vd[$lane]\\}, $Rn$Rm",
600 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsondc449902010-11-01 22:04:05 +0000601
Owen Andersona8385952010-11-02 20:40:59 +0000602def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
603 let Inst{7-5} = lane{2-0};
604}
605def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
606 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000607 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000608}
609def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
610 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000611 let Inst{5} = Rn{4};
612 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000613}
Bob Wilsondc449902010-11-01 22:04:05 +0000614
615def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
616def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
617def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilsonab3a9472009-10-07 18:09:32 +0000618
Bob Wilsonda9817c2009-09-01 04:26:28 +0000619// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000620class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000621 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000622 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
623 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000624 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000625 let Rm = 0b1111;
626 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000627}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000628
Owen Andersona8385952010-11-02 20:40:59 +0000629def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
630 let Inst{7-5} = lane{2-0};
631}
632def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
633 let Inst{7-6} = lane{1-0};
634}
635def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
636 let Inst{7} = lane{0};
637}
Bob Wilsonc2728f42009-10-08 18:56:10 +0000638
Evan Cheng05f13e92010-10-09 01:03:04 +0000639def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
640def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
641def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000642
Bob Wilson9b158422010-03-20 20:39:53 +0000643// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000644def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
645 let Inst{7-6} = lane{1-0};
646}
647def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
648 let Inst{7} = lane{0};
649}
Bob Wilsonc2728f42009-10-08 18:56:10 +0000650
Evan Cheng05f13e92010-10-09 01:03:04 +0000651def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
652def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000653
Bob Wilson9152d962010-03-20 20:47:18 +0000654// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000655class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000656 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000657 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Cheng05f13e92010-10-09 01:03:04 +0000658 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000659 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
660 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
661 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000662}
Bob Wilson9152d962010-03-20 20:47:18 +0000663
Owen Andersona8385952010-11-02 20:40:59 +0000664def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
665 let Inst{7-5} = lane{2-0};
666}
667def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
668 let Inst{7-6} = lane{1-0};
669}
670def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
671 let Inst{7} = lane{0};
672}
Bob Wilson9152d962010-03-20 20:47:18 +0000673
Evan Cheng05f13e92010-10-09 01:03:04 +0000674def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
675def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
676def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000677
Owen Andersona8385952010-11-02 20:40:59 +0000678def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
679 let Inst{7-6} = lane{1-0};
680}
681def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
682 let Inst{7} = lane{0};
683}
Bob Wilson9152d962010-03-20 20:47:18 +0000684
Evan Cheng05f13e92010-10-09 01:03:04 +0000685def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
686def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000687
Bob Wilsonda9817c2009-09-01 04:26:28 +0000688// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000689class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000690 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000691 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Chenga7624002010-10-09 01:45:34 +0000692 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000693 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000694 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000695 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000696}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000697
Owen Andersona8385952010-11-02 20:40:59 +0000698def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
699 let Inst{7-5} = lane{2-0};
700}
701def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
702 let Inst{7-6} = lane{1-0};
703}
704def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
705 let Inst{7} = lane{0};
706}
Bob Wilsoncf54e932009-10-08 22:27:33 +0000707
Evan Chenga7624002010-10-09 01:45:34 +0000708def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
709def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
710def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000711
Bob Wilson9b158422010-03-20 20:39:53 +0000712// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000713def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
714 let Inst{7-6} = lane{1-0};
715}
716def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
717 let Inst{7} = lane{0};
718}
Bob Wilsoncf54e932009-10-08 22:27:33 +0000719
Evan Chenga7624002010-10-09 01:45:34 +0000720def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
721def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000722
Bob Wilson9152d962010-03-20 20:47:18 +0000723// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000724class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000725 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000726 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000727 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilson9152d962010-03-20 20:47:18 +0000728 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Chenga7624002010-10-09 01:45:34 +0000729 IIC_VLD3lnu, "vld3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000730 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
731 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson9f20daf2010-11-02 20:47:39 +0000732 []>;
Bob Wilson9152d962010-03-20 20:47:18 +0000733
Owen Andersona8385952010-11-02 20:40:59 +0000734def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
735 let Inst{7-5} = lane{2-0};
736}
737def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
738 let Inst{7-6} = lane{1-0};
739}
740def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
741 let Inst{7} = lane{0};
742}
Bob Wilson9152d962010-03-20 20:47:18 +0000743
Evan Chenga7624002010-10-09 01:45:34 +0000744def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
745def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
746def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000747
Owen Andersona8385952010-11-02 20:40:59 +0000748def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
749 let Inst{7-6} = lane{1-0};
750}
751def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
752 let Inst{7} = lane{0};
753}
Bob Wilson9152d962010-03-20 20:47:18 +0000754
Evan Chenga7624002010-10-09 01:45:34 +0000755def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
756def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000757
Bob Wilsonda9817c2009-09-01 04:26:28 +0000758// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000759class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000760 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000761 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000762 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Chengd7a404d2010-10-09 04:07:58 +0000763 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000764 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000765 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000766 let Rm = 0b1111;
767 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000768}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000769
Owen Andersona8385952010-11-02 20:40:59 +0000770def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
771 let Inst{7-5} = lane{2-0};
772}
773def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
774 let Inst{7-6} = lane{1-0};
775}
776def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
777 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000778 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000779}
Bob Wilson38ba4722009-10-08 22:53:57 +0000780
Evan Chengd7a404d2010-10-09 04:07:58 +0000781def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
782def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
783def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000784
Bob Wilson9b158422010-03-20 20:39:53 +0000785// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000786def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
787 let Inst{7-6} = lane{1-0};
788}
789def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
790 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000791 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000792}
Bob Wilson38ba4722009-10-08 22:53:57 +0000793
Evan Chengd7a404d2010-10-09 04:07:58 +0000794def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
795def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilson50820a22009-10-07 21:53:04 +0000796
Bob Wilson9152d962010-03-20 20:47:18 +0000797// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000798class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000799 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000800 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000801 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilson9152d962010-03-20 20:47:18 +0000802 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson42e67b52011-02-07 17:43:12 +0000803 IIC_VLD4lnu, "vld4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000804"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
805"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersona8385952010-11-02 20:40:59 +0000806 []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000807 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000808}
Bob Wilson9152d962010-03-20 20:47:18 +0000809
Owen Andersona8385952010-11-02 20:40:59 +0000810def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
811 let Inst{7-5} = lane{2-0};
812}
813def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
814 let Inst{7-6} = lane{1-0};
815}
816def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
817 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000818 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000819}
Bob Wilson9152d962010-03-20 20:47:18 +0000820
Evan Chengd7a404d2010-10-09 04:07:58 +0000821def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
822def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
823def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000824
Owen Andersona8385952010-11-02 20:40:59 +0000825def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
826 let Inst{7-6} = lane{1-0};
827}
828def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
829 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000830 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000831}
Bob Wilson9152d962010-03-20 20:47:18 +0000832
Evan Chengd7a404d2010-10-09 04:07:58 +0000833def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
834def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000835
Bob Wilsonc92eea02010-11-27 06:35:16 +0000836} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
837
Bob Wilson50820a22009-10-07 21:53:04 +0000838// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilson04b2c942010-11-28 06:51:15 +0000839class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson318ce7c2010-11-30 00:00:42 +0000840 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilsonc92eea02010-11-27 06:35:16 +0000841 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson318ce7c2010-11-30 00:00:42 +0000842 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilsonc92eea02010-11-27 06:35:16 +0000843 let Rm = 0b1111;
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000844 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000845 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonc92eea02010-11-27 06:35:16 +0000846}
847class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
848 let Pattern = [(set QPR:$dst,
Bob Wilson318ce7c2010-11-30 00:00:42 +0000849 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilsonc92eea02010-11-27 06:35:16 +0000850}
851
Bob Wilson04b2c942010-11-28 06:51:15 +0000852def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
853def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
854def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilsonc92eea02010-11-27 06:35:16 +0000855
856def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
857def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
858def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
859
Bob Wilson9375d272010-12-10 22:13:32 +0000860def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
861 (VLD1DUPd32 addrmode6:$addr)>;
862def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
863 (VLD1DUPq32Pseudo addrmode6:$addr)>;
864
Bob Wilsonc92eea02010-11-27 06:35:16 +0000865let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
866
Bob Wilsone1d33222010-12-10 22:13:24 +0000867class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilson04b2c942010-11-28 06:51:15 +0000868 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000869 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilsonc92eea02010-11-27 06:35:16 +0000870 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
871 let Rm = 0b1111;
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000872 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000873 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonc92eea02010-11-27 06:35:16 +0000874}
875
Bob Wilsone1d33222010-12-10 22:13:24 +0000876def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
877def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
878def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilsonc92eea02010-11-27 06:35:16 +0000879
880// ...with address register writeback:
Bob Wilson04b2c942010-11-28 06:51:15 +0000881class VLD1DUPWB<bits<4> op7_4, string Dt>
882 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000883 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000884 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
885 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000886 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000887}
Bob Wilson04b2c942010-11-28 06:51:15 +0000888class VLD1QDUPWB<bits<4> op7_4, string Dt>
889 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000890 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000891 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
892 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000893 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsond74cf2c2010-11-27 07:12:02 +0000894}
Bob Wilsonc92eea02010-11-27 06:35:16 +0000895
Bob Wilson04b2c942010-11-28 06:51:15 +0000896def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
897def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
898def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilsonc92eea02010-11-27 06:35:16 +0000899
Bob Wilson04b2c942010-11-28 06:51:15 +0000900def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
901def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
902def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilsonc92eea02010-11-27 06:35:16 +0000903
904def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
905def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
906def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
907
Bob Wilson50820a22009-10-07 21:53:04 +0000908// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilson2d790df2010-11-28 06:51:26 +0000909class VLD2DUP<bits<4> op7_4, string Dt>
910 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000911 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilson2d790df2010-11-28 06:51:26 +0000912 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
913 let Rm = 0b1111;
914 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000915 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilson2d790df2010-11-28 06:51:26 +0000916}
917
918def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
919def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
920def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
921
922def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
923def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
924def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
925
926// ...with double-spaced registers (not used for codegen):
Bob Wilson0b27b682010-11-30 00:00:38 +0000927def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
928def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
929def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilson2d790df2010-11-28 06:51:26 +0000930
931// ...with address register writeback:
932class VLD2DUPWB<bits<4> op7_4, string Dt>
933 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000934 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilson2d790df2010-11-28 06:51:26 +0000935 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
936 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000937 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilson2d790df2010-11-28 06:51:26 +0000938}
939
940def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
941def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
942def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
943
Bob Wilson0b27b682010-11-30 00:00:38 +0000944def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
945def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
946def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilson2d790df2010-11-28 06:51:26 +0000947
948def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
949def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
950def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
951
Bob Wilson50820a22009-10-07 21:53:04 +0000952// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson77ab1652010-11-29 19:35:29 +0000953class VLD3DUP<bits<4> op7_4, string Dt>
954 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000955 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson77ab1652010-11-29 19:35:29 +0000956 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
957 let Rm = 0b1111;
958 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000959 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson77ab1652010-11-29 19:35:29 +0000960}
961
962def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
963def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
964def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
965
966def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
967def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
968def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
969
970// ...with double-spaced registers (not used for codegen):
Bob Wilson0b27b682010-11-30 00:00:38 +0000971def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
972def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
973def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson77ab1652010-11-29 19:35:29 +0000974
975// ...with address register writeback:
976class VLD3DUPWB<bits<4> op7_4, string Dt>
977 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +0000978 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson77ab1652010-11-29 19:35:29 +0000979 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
980 "$Rn.addr = $wb", []> {
981 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +0000982 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson77ab1652010-11-29 19:35:29 +0000983}
984
985def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
986def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
987def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
988
Bob Wilson0b27b682010-11-30 00:00:38 +0000989def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
990def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
991def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson77ab1652010-11-29 19:35:29 +0000992
993def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
994def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
995def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
996
Bob Wilson50820a22009-10-07 21:53:04 +0000997// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000998class VLD4DUP<bits<4> op7_4, string Dt>
999 : NLdSt<1, 0b10, 0b1111, op7_4,
1000 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson318ce7c2010-11-30 00:00:42 +00001001 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001002 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1003 let Rm = 0b1111;
Bob Wilson318ce7c2010-11-30 00:00:42 +00001004 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +00001005 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001006}
1007
Bob Wilson318ce7c2010-11-30 00:00:42 +00001008def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1009def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1010def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001011
1012def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1013def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1014def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1015
1016// ...with double-spaced registers (not used for codegen):
Bob Wilson318ce7c2010-11-30 00:00:42 +00001017def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1018def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1019def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001020
1021// ...with address register writeback:
1022class VLD4DUPWB<bits<4> op7_4, string Dt>
1023 : NLdSt<1, 0b10, 0b1111, op7_4,
1024 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson318ce7c2010-11-30 00:00:42 +00001025 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001026 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson318ce7c2010-11-30 00:00:42 +00001027 "$Rn.addr = $wb", []> {
1028 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +00001029 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001030}
1031
Bob Wilson318ce7c2010-11-30 00:00:42 +00001032def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1033def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1034def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1035
1036def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1037def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1038def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001039
1040def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1041def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1042def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1043
Evan Chengdd7f5662010-05-19 06:07:03 +00001044} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsonf042ead2009-08-12 00:49:01 +00001045
Evan Chengdd7f5662010-05-19 06:07:03 +00001046let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson322cbff2010-03-20 20:54:36 +00001047
Bob Wilson9392b0e2010-08-25 23:27:42 +00001048// Classes for VST* pseudo-instructions with multi-register operands.
1049// These are expanded to real instructions after register allocation.
Bob Wilsondd29db52010-09-14 20:59:49 +00001050class VSTQPseudo<InstrItinClass itin>
1051 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1052class VSTQWBPseudo<InstrItinClass itin>
Bob Wilson950882b2010-08-28 05:12:57 +00001053 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +00001054 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilson950882b2010-08-28 05:12:57 +00001055 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +00001056class VSTQQPseudo<InstrItinClass itin>
1057 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1058class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson9392b0e2010-08-25 23:27:42 +00001059 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +00001060 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson9392b0e2010-08-25 23:27:42 +00001061 "$addr.addr = $wb">;
Bob Wilsona609b892011-02-07 17:43:15 +00001062class VSTQQQQPseudo<InstrItinClass itin>
1063 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilsondd29db52010-09-14 20:59:49 +00001064class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson9392b0e2010-08-25 23:27:42 +00001065 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng94ad0082010-10-11 22:03:18 +00001066 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson9392b0e2010-08-25 23:27:42 +00001067 "$addr.addr = $wb">;
1068
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001069// VST1 : Vector Store (multiple single elements)
1070class VST1D<bits<4> op7_4, string Dt>
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001071 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1072 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1073 let Rm = 0b1111;
1074 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +00001075 let DecoderMethod = "DecodeVSTInstruction";
Owen Anderson87c62e52010-11-02 21:06:06 +00001076}
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001077class VST1Q<bits<4> op7_4, string Dt>
1078 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001079 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1080 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1081 let Rm = 0b1111;
1082 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001083 let DecoderMethod = "DecodeVSTInstruction";
Owen Anderson87c62e52010-11-02 21:06:06 +00001084}
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001085
Owen Anderson87c62e52010-11-02 21:06:06 +00001086def VST1d8 : VST1D<{0,0,0,?}, "8">;
1087def VST1d16 : VST1D<{0,1,0,?}, "16">;
1088def VST1d32 : VST1D<{1,0,0,?}, "32">;
1089def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001090
Owen Anderson87c62e52010-11-02 21:06:06 +00001091def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1092def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1093def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1094def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001095
Evan Cheng94ad0082010-10-11 22:03:18 +00001096def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1097def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1098def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1099def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilson950882b2010-08-28 05:12:57 +00001100
Bob Wilson322cbff2010-03-20 20:54:36 +00001101// ...with address register writeback:
1102class VST1DWB<bits<4> op7_4, string Dt>
1103 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001104 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1105 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1106 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +00001107 let DecoderMethod = "DecodeVSTInstruction";
Owen Anderson87c62e52010-11-02 21:06:06 +00001108}
Bob Wilson322cbff2010-03-20 20:54:36 +00001109class VST1QWB<bits<4> op7_4, string Dt>
1110 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001111 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1112 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1113 "$Rn.addr = $wb", []> {
1114 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001115 let DecoderMethod = "DecodeVSTInstruction";
Owen Anderson87c62e52010-11-02 21:06:06 +00001116}
Bob Wilson322cbff2010-03-20 20:54:36 +00001117
Owen Anderson87c62e52010-11-02 21:06:06 +00001118def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1119def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1120def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1121def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +00001122
Owen Anderson87c62e52010-11-02 21:06:06 +00001123def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1124def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1125def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1126def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +00001127
Evan Cheng94ad0082010-10-11 22:03:18 +00001128def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1129def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1130def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1131def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilson950882b2010-08-28 05:12:57 +00001132
Bob Wilsonc286c882010-03-22 18:22:06 +00001133// ...with 3 registers (some of these are only for the disassembler):
Bob Wilsona7f236a2010-03-18 20:18:39 +00001134class VST1D3<bits<4> op7_4, string Dt>
Johnny Chend5c472d2010-02-24 02:57:20 +00001135 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001136 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1137 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1138 let Rm = 0b1111;
1139 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +00001140 let DecoderMethod = "DecodeVSTInstruction";
Owen Anderson87c62e52010-11-02 21:06:06 +00001141}
Bob Wilson322cbff2010-03-20 20:54:36 +00001142class VST1D3WB<bits<4> op7_4, string Dt>
1143 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001144 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Anderson87c62e52010-11-02 21:06:06 +00001145 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001146 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1147 "$Rn.addr = $wb", []> {
1148 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +00001149 let DecoderMethod = "DecodeVSTInstruction";
Owen Anderson87c62e52010-11-02 21:06:06 +00001150}
Bob Wilsonc286c882010-03-22 18:22:06 +00001151
Owen Anderson87c62e52010-11-02 21:06:06 +00001152def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1153def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1154def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1155def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +00001156
Owen Anderson87c62e52010-11-02 21:06:06 +00001157def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1158def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1159def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1160def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +00001161
Evan Cheng94ad0082010-10-11 22:03:18 +00001162def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1163def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001164
Bob Wilsonc286c882010-03-22 18:22:06 +00001165// ...with 4 registers (some of these are only for the disassembler):
1166class VST1D4<bits<4> op7_4, string Dt>
1167 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001168 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1169 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Anderson87c62e52010-11-02 21:06:06 +00001170 []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001171 let Rm = 0b1111;
1172 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001173 let DecoderMethod = "DecodeVSTInstruction";
Owen Anderson87c62e52010-11-02 21:06:06 +00001174}
Bob Wilson322cbff2010-03-20 20:54:36 +00001175class VST1D4WB<bits<4> op7_4, string Dt>
1176 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001177 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Anderson87c62e52010-11-02 21:06:06 +00001178 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001179 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1180 "$Rn.addr = $wb", []> {
1181 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001182 let DecoderMethod = "DecodeVSTInstruction";
Owen Anderson87c62e52010-11-02 21:06:06 +00001183}
Bob Wilson322cbff2010-03-20 20:54:36 +00001184
Owen Anderson87c62e52010-11-02 21:06:06 +00001185def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1186def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1187def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1188def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +00001189
Owen Anderson87c62e52010-11-02 21:06:06 +00001190def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1191def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1192def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1193def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson25cae662009-08-12 17:04:56 +00001194
Evan Cheng94ad0082010-10-11 22:03:18 +00001195def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1196def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson4cec4492010-08-26 05:33:30 +00001197
Bob Wilson01270312009-08-06 18:47:44 +00001198// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001199class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1200 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001201 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1202 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1203 let Rm = 0b1111;
1204 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001205 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001206}
Bob Wilsona7f236a2010-03-18 20:18:39 +00001207class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson89ba42c2010-03-20 21:15:48 +00001208 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001209 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1210 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001211 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001212 let Rm = 0b1111;
1213 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001214 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001215}
Bob Wilson01270312009-08-06 18:47:44 +00001216
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001217def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1218def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1219def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson01270312009-08-06 18:47:44 +00001220
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001221def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1222def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1223def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilson3dcb5372009-10-07 18:47:39 +00001224
Evan Cheng94ad0082010-10-11 22:03:18 +00001225def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1226def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1227def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilson950882b2010-08-28 05:12:57 +00001228
Evan Cheng94ad0082010-10-11 22:03:18 +00001229def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1230def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1231def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilson950882b2010-08-28 05:12:57 +00001232
Bob Wilsonb18adef2010-03-20 21:45:18 +00001233// ...with address register writeback:
1234class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1235 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001236 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1237 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1238 "$Rn.addr = $wb", []> {
1239 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001240 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001241}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001242class VST2QWB<bits<4> op7_4, string Dt>
1243 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001244 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001245 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001246 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1247 "$Rn.addr = $wb", []> {
1248 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001249 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001250}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001251
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001252def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1253def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1254def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001255
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001256def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1257def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1258def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001259
Evan Cheng94ad0082010-10-11 22:03:18 +00001260def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1261def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1262def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilson950882b2010-08-28 05:12:57 +00001263
Evan Cheng94ad0082010-10-11 22:03:18 +00001264def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1265def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1266def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilson950882b2010-08-28 05:12:57 +00001267
Bob Wilson89ba42c2010-03-20 21:15:48 +00001268// ...with double-spaced registers (for disassembly only):
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001269def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1270def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1271def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1272def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1273def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1274def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend5c472d2010-02-24 02:57:20 +00001275
Bob Wilson01270312009-08-06 18:47:44 +00001276// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001277class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1278 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001279 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1280 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1281 let Rm = 0b1111;
1282 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +00001283 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersonb95618c2010-11-02 21:47:03 +00001284}
Bob Wilson01270312009-08-06 18:47:44 +00001285
Owen Andersonb95618c2010-11-02 21:47:03 +00001286def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1287def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1288def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson01270312009-08-06 18:47:44 +00001289
Evan Cheng94ad0082010-10-11 22:03:18 +00001290def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1291def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1292def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson97919e92010-08-26 18:51:29 +00001293
Bob Wilsonb18adef2010-03-20 21:45:18 +00001294// ...with address register writeback:
1295class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1296 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001297 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb95618c2010-11-02 21:47:03 +00001298 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001299 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1300 "$Rn.addr = $wb", []> {
1301 let Inst{4} = Rn{4};
Owen Andersone0152a72011-08-09 20:55:18 +00001302 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersonb95618c2010-11-02 21:47:03 +00001303}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001304
Owen Andersonb95618c2010-11-02 21:47:03 +00001305def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1306def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1307def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001308
Evan Cheng94ad0082010-10-11 22:03:18 +00001309def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1310def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1311def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001312
Bob Wilsona609b892011-02-07 17:43:15 +00001313// ...with double-spaced registers:
Owen Andersonb95618c2010-11-02 21:47:03 +00001314def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1315def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1316def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1317def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1318def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1319def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson89ba42c2010-03-20 21:15:48 +00001320
Evan Cheng94ad0082010-10-11 22:03:18 +00001321def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1322def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1323def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001324
Bob Wilsonb18adef2010-03-20 21:45:18 +00001325// ...alternate versions to be allocated odd register numbers:
Bob Wilsona609b892011-02-07 17:43:15 +00001326def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1327def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1328def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1329
Evan Cheng94ad0082010-10-11 22:03:18 +00001330def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1331def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1332def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson23464862009-10-07 20:30:08 +00001333
Bob Wilson01270312009-08-06 18:47:44 +00001334// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001335class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1336 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001337 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1338 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersonb95618c2010-11-02 21:47:03 +00001339 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001340 let Rm = 0b1111;
1341 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001342 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersonb95618c2010-11-02 21:47:03 +00001343}
Bob Wilson01270312009-08-06 18:47:44 +00001344
Owen Andersonb95618c2010-11-02 21:47:03 +00001345def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1346def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1347def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilsond7797752009-09-01 18:51:56 +00001348
Evan Cheng94ad0082010-10-11 22:03:18 +00001349def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1350def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1351def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001352
Bob Wilsonb18adef2010-03-20 21:45:18 +00001353// ...with address register writeback:
1354class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1355 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001356 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb95618c2010-11-02 21:47:03 +00001357 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001358 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1359 "$Rn.addr = $wb", []> {
1360 let Inst{5-4} = Rn{5-4};
Owen Andersone0152a72011-08-09 20:55:18 +00001361 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersonb95618c2010-11-02 21:47:03 +00001362}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001363
Owen Andersonb95618c2010-11-02 21:47:03 +00001364def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1365def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1366def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001367
Evan Cheng94ad0082010-10-11 22:03:18 +00001368def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1369def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1370def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001371
Bob Wilsona609b892011-02-07 17:43:15 +00001372// ...with double-spaced registers:
Owen Andersonb95618c2010-11-02 21:47:03 +00001373def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1374def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1375def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1376def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1377def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1378def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson89ba42c2010-03-20 21:15:48 +00001379
Evan Cheng94ad0082010-10-11 22:03:18 +00001380def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1381def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1382def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001383
Bob Wilsonb18adef2010-03-20 21:45:18 +00001384// ...alternate versions to be allocated odd register numbers:
Bob Wilsona609b892011-02-07 17:43:15 +00001385def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1386def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1387def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1388
Evan Cheng94ad0082010-10-11 22:03:18 +00001389def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1390def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1391def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson50820a22009-10-07 21:53:04 +00001392
Bob Wilsond80b29d2010-11-02 21:18:25 +00001393} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1394
Bob Wilsond5c57a52010-09-13 23:01:35 +00001395// Classes for VST*LN pseudo-instructions with multi-register operands.
1396// These are expanded to real instructions after register allocation.
1397class VSTQLNPseudo<InstrItinClass itin>
1398 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1399 itin, "">;
1400class VSTQLNWBPseudo<InstrItinClass itin>
1401 : PseudoNLdSt<(outs GPR:$wb),
1402 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1403 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1404class VSTQQLNPseudo<InstrItinClass itin>
1405 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1406 itin, "">;
1407class VSTQQLNWBPseudo<InstrItinClass itin>
1408 : PseudoNLdSt<(outs GPR:$wb),
1409 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1410 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1411class VSTQQQQLNPseudo<InstrItinClass itin>
1412 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1413 itin, "">;
1414class VSTQQQQLNWBPseudo<InstrItinClass itin>
1415 : PseudoNLdSt<(outs GPR:$wb),
1416 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1417 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1418
Bob Wilson50820a22009-10-07 21:53:04 +00001419// VST1LN : Vector Store (single element from one lane)
Bob Wilson7d0ac842010-11-03 16:24:53 +00001420class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1421 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersonadf88d42010-11-02 21:54:45 +00001422 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001423 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilson7d0ac842010-11-03 16:24:53 +00001424 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1425 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001426 let Rm = 0b1111;
Owen Andersonadf88d42010-11-02 21:54:45 +00001427}
Mon P Wang92ff16b2011-05-09 17:47:27 +00001428class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1429 PatFrag StoreOp, SDNode ExtractOp>
1430 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1431 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1432 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +00001433 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang92ff16b2011-05-09 17:47:27 +00001434 let Rm = 0b1111;
1435}
Bob Wilson7d0ac842010-11-03 16:24:53 +00001436class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1437 : VSTQLNPseudo<IIC_VST1ln> {
1438 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1439 addrmode6:$addr)];
1440}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001441
Bob Wilson7d0ac842010-11-03 16:24:53 +00001442def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1443 NEONvgetlaneu> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001444 let Inst{7-5} = lane{2-0};
1445}
Bob Wilson7d0ac842010-11-03 16:24:53 +00001446def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1447 NEONvgetlaneu> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001448 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001449 let Inst{4} = Rn{5};
Owen Andersonadf88d42010-11-02 21:54:45 +00001450}
Mon P Wang92ff16b2011-05-09 17:47:27 +00001451
1452def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001453 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001454 let Inst{5-4} = Rn{5-4};
Owen Andersonadf88d42010-11-02 21:54:45 +00001455}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001456
Bob Wilson7d0ac842010-11-03 16:24:53 +00001457def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1458def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1459def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond80b29d2010-11-02 21:18:25 +00001460
Bob Wilson9375d272010-12-10 22:13:32 +00001461def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1462 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1463def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1464 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1465
Bob Wilsond80b29d2010-11-02 21:18:25 +00001466// ...with address register writeback:
Bob Wilsone3ecd5f2011-02-25 06:42:42 +00001467class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1468 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersonadf88d42010-11-02 21:54:45 +00001469 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001470 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonadf88d42010-11-02 21:54:45 +00001471 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001472 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsone3ecd5f2011-02-25 06:42:42 +00001473 "$Rn.addr = $wb",
1474 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
1475 addrmode6:$Rn, am6offset:$Rm))]>;
1476class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1477 : VSTQLNWBPseudo<IIC_VST1lnu> {
1478 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1479 addrmode6:$addr, am6offset:$offset))];
1480}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001481
Bob Wilsone3ecd5f2011-02-25 06:42:42 +00001482def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1483 NEONvgetlaneu> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001484 let Inst{7-5} = lane{2-0};
1485}
Bob Wilsone3ecd5f2011-02-25 06:42:42 +00001486def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1487 NEONvgetlaneu> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001488 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001489 let Inst{4} = Rn{5};
Owen Andersonadf88d42010-11-02 21:54:45 +00001490}
Bob Wilsone3ecd5f2011-02-25 06:42:42 +00001491def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1492 extractelt> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001493 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001494 let Inst{5-4} = Rn{5-4};
Owen Andersonadf88d42010-11-02 21:54:45 +00001495}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001496
Bob Wilsone3ecd5f2011-02-25 06:42:42 +00001497def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1498def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1499def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1500
1501let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilsone7ef4a92009-10-07 20:49:18 +00001502
Bob Wilsond7797752009-09-01 18:51:56 +00001503// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001504class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001505 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001506 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1507 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersondec87e12010-11-02 22:18:18 +00001508 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001509 let Rm = 0b1111;
1510 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001511}
Bob Wilsond7797752009-09-01 18:51:56 +00001512
Owen Andersondec87e12010-11-02 22:18:18 +00001513def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1514 let Inst{7-5} = lane{2-0};
1515}
1516def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1517 let Inst{7-6} = lane{1-0};
1518}
1519def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1520 let Inst{7} = lane{0};
1521}
Bob Wilsonb851eb32009-10-08 23:38:24 +00001522
Evan Cheng94ad0082010-10-11 22:03:18 +00001523def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1524def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1525def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001526
Bob Wilson9b158422010-03-20 20:39:53 +00001527// ...with double-spaced registers:
Owen Andersondec87e12010-11-02 22:18:18 +00001528def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1529 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001530 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001531}
1532def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1533 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001534 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001535}
Bob Wilsonb851eb32009-10-08 23:38:24 +00001536
Evan Cheng94ad0082010-10-11 22:03:18 +00001537def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1538def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilsond7797752009-09-01 18:51:56 +00001539
Bob Wilson59e51412010-03-20 21:57:36 +00001540// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001541class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001542 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilsonae08a732010-03-20 22:13:40 +00001543 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng94ad0082010-10-11 22:03:18 +00001544 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilsonae08a732010-03-20 22:13:40 +00001545 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersondec87e12010-11-02 22:18:18 +00001546 "$addr.addr = $wb", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001547 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001548}
Bob Wilson59e51412010-03-20 21:57:36 +00001549
Owen Andersondec87e12010-11-02 22:18:18 +00001550def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1551 let Inst{7-5} = lane{2-0};
1552}
1553def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1554 let Inst{7-6} = lane{1-0};
1555}
1556def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1557 let Inst{7} = lane{0};
1558}
Bob Wilson59e51412010-03-20 21:57:36 +00001559
Evan Cheng94ad0082010-10-11 22:03:18 +00001560def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1561def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1562def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001563
Owen Andersondec87e12010-11-02 22:18:18 +00001564def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1565 let Inst{7-6} = lane{1-0};
1566}
1567def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1568 let Inst{7} = lane{0};
1569}
Bob Wilson59e51412010-03-20 21:57:36 +00001570
Evan Cheng94ad0082010-10-11 22:03:18 +00001571def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1572def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001573
Bob Wilsond7797752009-09-01 18:51:56 +00001574// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001575class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001576 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001577 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng94ad0082010-10-11 22:03:18 +00001578 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001579 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1580 let Rm = 0b1111;
Owen Andersondec87e12010-11-02 22:18:18 +00001581}
Bob Wilsond7797752009-09-01 18:51:56 +00001582
Owen Andersondec87e12010-11-02 22:18:18 +00001583def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1584 let Inst{7-5} = lane{2-0};
1585}
1586def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1587 let Inst{7-6} = lane{1-0};
1588}
1589def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1590 let Inst{7} = lane{0};
1591}
Bob Wilsonc40903082009-10-08 23:51:31 +00001592
Evan Cheng94ad0082010-10-11 22:03:18 +00001593def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1594def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1595def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001596
Bob Wilson9b158422010-03-20 20:39:53 +00001597// ...with double-spaced registers:
Owen Andersondec87e12010-11-02 22:18:18 +00001598def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1599 let Inst{7-6} = lane{1-0};
1600}
1601def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1602 let Inst{7} = lane{0};
1603}
Bob Wilsonc40903082009-10-08 23:51:31 +00001604
Evan Cheng94ad0082010-10-11 22:03:18 +00001605def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1606def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilsond7797752009-09-01 18:51:56 +00001607
Bob Wilson59e51412010-03-20 21:57:36 +00001608// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001609class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001610 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001611 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersondec87e12010-11-02 22:18:18 +00001612 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng94ad0082010-10-11 22:03:18 +00001613 IIC_VST3lnu, "vst3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001614 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1615 "$Rn.addr = $wb", []>;
Bob Wilson59e51412010-03-20 21:57:36 +00001616
Owen Andersondec87e12010-11-02 22:18:18 +00001617def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1618 let Inst{7-5} = lane{2-0};
1619}
1620def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1621 let Inst{7-6} = lane{1-0};
1622}
1623def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1624 let Inst{7} = lane{0};
1625}
Bob Wilson59e51412010-03-20 21:57:36 +00001626
Evan Cheng94ad0082010-10-11 22:03:18 +00001627def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1628def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1629def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001630
Owen Andersondec87e12010-11-02 22:18:18 +00001631def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1632 let Inst{7-6} = lane{1-0};
1633}
1634def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1635 let Inst{7} = lane{0};
1636}
Bob Wilson59e51412010-03-20 21:57:36 +00001637
Evan Cheng94ad0082010-10-11 22:03:18 +00001638def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1639def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001640
Bob Wilsond7797752009-09-01 18:51:56 +00001641// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001642class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001643 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001644 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng94ad0082010-10-11 22:03:18 +00001645 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001646 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersondec87e12010-11-02 22:18:18 +00001647 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001648 let Rm = 0b1111;
1649 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001650}
Bob Wilsond7797752009-09-01 18:51:56 +00001651
Owen Andersondec87e12010-11-02 22:18:18 +00001652def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1653 let Inst{7-5} = lane{2-0};
1654}
1655def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1656 let Inst{7-6} = lane{1-0};
1657}
1658def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1659 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001660 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001661}
Bob Wilson84e79672009-10-09 00:01:36 +00001662
Evan Cheng94ad0082010-10-11 22:03:18 +00001663def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1664def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1665def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001666
Bob Wilson9b158422010-03-20 20:39:53 +00001667// ...with double-spaced registers:
Owen Andersondec87e12010-11-02 22:18:18 +00001668def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1669 let Inst{7-6} = lane{1-0};
1670}
1671def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1672 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001673 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001674}
Bob Wilson84e79672009-10-09 00:01:36 +00001675
Evan Cheng94ad0082010-10-11 22:03:18 +00001676def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1677def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson84e79672009-10-09 00:01:36 +00001678
Bob Wilson59e51412010-03-20 21:57:36 +00001679// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001680class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001681 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001682 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersondec87e12010-11-02 22:18:18 +00001683 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng94ad0082010-10-11 22:03:18 +00001684 IIC_VST4lnu, "vst4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001685 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1686 "$Rn.addr = $wb", []> {
1687 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001688}
Bob Wilson59e51412010-03-20 21:57:36 +00001689
Owen Andersondec87e12010-11-02 22:18:18 +00001690def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1691 let Inst{7-5} = lane{2-0};
1692}
1693def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1694 let Inst{7-6} = lane{1-0};
1695}
1696def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1697 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001698 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001699}
Bob Wilson59e51412010-03-20 21:57:36 +00001700
Evan Cheng94ad0082010-10-11 22:03:18 +00001701def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1702def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1703def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001704
Owen Andersondec87e12010-11-02 22:18:18 +00001705def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1706 let Inst{7-6} = lane{1-0};
1707}
1708def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1709 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001710 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001711}
Bob Wilson59e51412010-03-20 21:57:36 +00001712
Evan Cheng94ad0082010-10-11 22:03:18 +00001713def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1714def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001715
Evan Chengdd7f5662010-05-19 06:07:03 +00001716} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilson01270312009-08-06 18:47:44 +00001717
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001718
Bob Wilson2e076c42009-06-22 23:27:02 +00001719//===----------------------------------------------------------------------===//
1720// NEON pattern fragments
1721//===----------------------------------------------------------------------===//
1722
1723// Extract D sub-registers of Q registers.
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001724def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001725 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1726 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001727}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001728def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001729 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1730 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001731}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001732def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001733 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1734 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001735}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001736def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001737 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1738 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001739}]>;
1740
Anton Korobeynikovcd41d072009-08-28 23:41:26 +00001741// Extract S sub-registers of Q/D registers.
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001742def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001743 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1744 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001745}]>;
1746
Bob Wilson2e076c42009-06-22 23:27:02 +00001747// Translate lane numbers from Q registers to D subregs.
1748def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001749 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001750}]>;
1751def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001752 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001753}]>;
1754def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001755 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001756}]>;
1757
1758//===----------------------------------------------------------------------===//
1759// Instruction Classes
1760//===----------------------------------------------------------------------===//
1761
Bob Wilson651eaa022010-12-13 23:02:37 +00001762// Basic 2-register operations: double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00001763class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson004d2802010-02-17 22:23:11 +00001764 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1765 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00001766 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1767 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1768 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001769class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson004d2802010-02-17 22:23:11 +00001770 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1771 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00001772 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1773 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1774 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001775
Bob Wilsoncb2deb22010-02-17 22:42:54 +00001776// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00001777class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chend82f9002010-03-25 20:39:04 +00001778 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001779 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001780 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00001781 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1782 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1783 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001784class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwinafcaf792009-09-23 21:38:08 +00001785 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001786 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001787 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00001788 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1789 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1790 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001791
Bob Wilson4cd8a122010-08-30 20:02:30 +00001792// Narrow 2-register operations.
1793class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1794 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1795 InstrItinClass itin, string OpcodeStr, string Dt,
1796 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00001797 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1798 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1799 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson4cd8a122010-08-30 20:02:30 +00001800
Bob Wilson2e076c42009-06-22 23:27:02 +00001801// Narrow 2-register intrinsics.
1802class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1803 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001804 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinafcaf792009-09-23 21:38:08 +00001805 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00001806 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1807 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1808 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001809
Bob Wilson9a511c02010-08-20 04:54:02 +00001810// Long 2-register operations (currently only used for VMOVL).
1811class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1812 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1813 InstrItinClass itin, string OpcodeStr, string Dt,
1814 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson44728012010-12-01 00:28:25 +00001815 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1816 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1817 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001818
Bob Wilsonfa27a862010-12-15 22:14:12 +00001819// Long 2-register intrinsics.
1820class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1821 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1822 InstrItinClass itin, string OpcodeStr, string Dt,
1823 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1824 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1825 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1826 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1827
Bob Wilsone2231072009-08-08 06:13:25 +00001828// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Cheng738a97a2009-11-23 21:57:23 +00001829class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Anderson44728012010-12-01 00:28:25 +00001830 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001831 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Anderson44728012010-12-01 00:28:25 +00001832 OpcodeStr, Dt, "$Vd, $Vm",
1833 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwinafcaf792009-09-23 21:38:08 +00001834class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Cheng738a97a2009-11-23 21:57:23 +00001835 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Anderson44728012010-12-01 00:28:25 +00001836 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1837 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1838 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsone2231072009-08-08 06:13:25 +00001839
Bob Wilson651eaa022010-12-13 23:02:37 +00001840// Basic 3-register operations: double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00001841class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001842 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001843 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001844 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001845 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1846 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1847 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001848 let isCommutable = Commutable;
1849}
1850// Same as N3VD but no data type.
1851class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1852 InstrItinClass itin, string OpcodeStr,
1853 ValueType ResTy, ValueType OpTy,
1854 SDNode OpNode, bit Commutable>
1855 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbach7d8df312010-11-19 22:36:02 +00001856 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1857 OpcodeStr, "$Vd, $Vn, $Vm", "",
1858 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson2e076c42009-06-22 23:27:02 +00001859 let isCommutable = Commutable;
1860}
Johnny Chen6094cda2010-03-27 01:03:13 +00001861
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001862class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001863 InstrItinClass itin, string OpcodeStr, string Dt,
1864 ValueType Ty, SDNode ShOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001865 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001866 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1867 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1868 [(set (Ty DPR:$Vd),
1869 (Ty (ShOp (Ty DPR:$Vn),
1870 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001871 let isCommutable = 0;
1872}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001873class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001874 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001875 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001876 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1877 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1878 [(set (Ty DPR:$Vd),
1879 (Ty (ShOp (Ty DPR:$Vn),
1880 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001881 let isCommutable = 0;
1882}
1883
Bob Wilson2e076c42009-06-22 23:27:02 +00001884class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001885 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001886 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001887 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00001888 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1889 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1890 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001891 let isCommutable = Commutable;
1892}
1893class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1894 InstrItinClass itin, string OpcodeStr,
Bob Wilson9e899072010-02-17 00:31:29 +00001895 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Cheng738a97a2009-11-23 21:57:23 +00001896 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00001897 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1898 OpcodeStr, "$Vd, $Vn, $Vm", "",
1899 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson2e076c42009-06-22 23:27:02 +00001900 let isCommutable = Commutable;
1901}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001902class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001903 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001904 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001905 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001906 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1907 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1908 [(set (ResTy QPR:$Vd),
1909 (ResTy (ShOp (ResTy QPR:$Vn),
1910 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001911 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001912 let isCommutable = 0;
1913}
Bob Wilson9e899072010-02-17 00:31:29 +00001914class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00001915 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001916 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001917 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1918 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1919 [(set (ResTy QPR:$Vd),
1920 (ResTy (ShOp (ResTy QPR:$Vn),
1921 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001922 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001923 let isCommutable = 0;
1924}
Bob Wilson2e076c42009-06-22 23:27:02 +00001925
1926// Basic 3-register intrinsics, both double- and quad-register.
1927class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen93acfbf2010-03-26 23:49:07 +00001928 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001929 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001930 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001931 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1932 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1933 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001934 let isCommutable = Commutable;
1935}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001936class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001937 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001938 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001939 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1940 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1941 [(set (Ty DPR:$Vd),
1942 (Ty (IntOp (Ty DPR:$Vn),
1943 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001944 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001945 let isCommutable = 0;
1946}
David Goodwinbea68482009-09-25 18:38:29 +00001947class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001948 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001949 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001950 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1951 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1952 [(set (Ty DPR:$Vd),
1953 (Ty (IntOp (Ty DPR:$Vn),
1954 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001955 let isCommutable = 0;
1956}
Owen Anderson3665fee2010-10-26 20:56:57 +00001957class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1958 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00001959 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00001960 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1961 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1962 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1963 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersone1857992010-10-26 21:13:59 +00001964 let isCommutable = 0;
Owen Anderson3665fee2010-10-26 20:56:57 +00001965}
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001966
Bob Wilson2e076c42009-06-22 23:27:02 +00001967class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen93acfbf2010-03-26 23:49:07 +00001968 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001969 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001970 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001971 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1972 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1973 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001974 let isCommutable = Commutable;
1975}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001976class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001977 string OpcodeStr, string Dt,
1978 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001979 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001980 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1981 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1982 [(set (ResTy QPR:$Vd),
1983 (ResTy (IntOp (ResTy QPR:$Vn),
1984 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001985 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001986 let isCommutable = 0;
1987}
David Goodwinbea68482009-09-25 18:38:29 +00001988class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001989 string OpcodeStr, string Dt,
1990 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001991 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00001992 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1993 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1994 [(set (ResTy QPR:$Vd),
1995 (ResTy (IntOp (ResTy QPR:$Vn),
1996 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001997 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001998 let isCommutable = 0;
1999}
Owen Anderson3665fee2010-10-26 20:56:57 +00002000class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2001 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002002 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00002003 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2004 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2005 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2006 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersone1857992010-10-26 21:13:59 +00002007 let isCommutable = 0;
Owen Anderson3665fee2010-10-26 20:56:57 +00002008}
Bob Wilson2e076c42009-06-22 23:27:02 +00002009
Bob Wilson651eaa022010-12-13 23:02:37 +00002010// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00002011class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002012 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00002013 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson2e076c42009-06-22 23:27:02 +00002014 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonf48719f2010-10-22 18:54:37 +00002015 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2016 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2017 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2018 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2019
David Goodwinbea68482009-09-25 18:38:29 +00002020class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002021 string OpcodeStr, string Dt,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00002022 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002023 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002024 (outs DPR:$Vd),
2025 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002026 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002027 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2028 [(set (Ty DPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002029 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002030 (Ty (MulOp DPR:$Vn,
2031 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002032 imm:$lane)))))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00002033class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002034 string OpcodeStr, string Dt,
2035 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002036 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonf48719f2010-10-22 18:54:37 +00002037 (outs DPR:$Vd),
2038 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002039 NVMulSLFrm, itin,
Owen Andersonf48719f2010-10-22 18:54:37 +00002040 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2041 [(set (Ty DPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002042 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonf48719f2010-10-22 18:54:37 +00002043 (Ty (MulOp DPR:$Vn,
2044 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002045 imm:$lane)))))))]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002046
Bob Wilson2e076c42009-06-22 23:27:02 +00002047class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002048 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00002049 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson2e076c42009-06-22 23:27:02 +00002050 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonf48719f2010-10-22 18:54:37 +00002051 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2052 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2053 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2054 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00002055class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002056 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00002057 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002058 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002059 (outs QPR:$Vd),
2060 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002061 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002062 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2063 [(set (ResTy QPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002064 (ResTy (ShOp (ResTy QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002065 (ResTy (MulOp QPR:$Vn,
2066 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002067 imm:$lane)))))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00002068class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002069 string OpcodeStr, string Dt,
2070 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002071 SDNode MulOp, SDNode ShOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002072 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002073 (outs QPR:$Vd),
2074 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002075 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002076 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2077 [(set (ResTy QPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002078 (ResTy (ShOp (ResTy QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002079 (ResTy (MulOp QPR:$Vn,
2080 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002081 imm:$lane)))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002082
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002083// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2084class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2085 InstrItinClass itin, string OpcodeStr, string Dt,
2086 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2087 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonb9c91672010-10-25 20:52:57 +00002088 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2089 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2090 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2091 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002092class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2093 InstrItinClass itin, string OpcodeStr, string Dt,
2094 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2095 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonb9c91672010-10-25 20:52:57 +00002096 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2097 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2098 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2099 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002100
Bob Wilson2e076c42009-06-22 23:27:02 +00002101// Neon 3-argument intrinsics, both double- and quad-register.
2102// The destination register is also used as the first source operand register.
2103class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002104 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002105 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00002106 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002107 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2108 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2109 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2110 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002111class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002112 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002113 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00002114 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002115 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2116 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2117 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2118 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002119
Bob Wilson38ab35a2010-09-01 23:50:19 +00002120// Long Multiply-Add/Sub operations.
2121class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2122 InstrItinClass itin, string OpcodeStr, string Dt,
2123 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2124 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson3d026462010-10-22 19:05:25 +00002125 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2126 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2127 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2128 (TyQ (MulOp (TyD DPR:$Vn),
2129 (TyD DPR:$Vm)))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00002130class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2131 InstrItinClass itin, string OpcodeStr, string Dt,
2132 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002133 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Anderson44728012010-12-01 00:28:25 +00002134 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002135 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002136 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2137 [(set QPR:$Vd,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002138 (OpNode (TyQ QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002139 (TyQ (MulOp (TyD DPR:$Vn),
2140 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002141 imm:$lane))))))]>;
2142class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2143 InstrItinClass itin, string OpcodeStr, string Dt,
2144 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002145 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Anderson44728012010-12-01 00:28:25 +00002146 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002147 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002148 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2149 [(set QPR:$Vd,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002150 (OpNode (TyQ QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002151 (TyQ (MulOp (TyD DPR:$Vn),
2152 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002153 imm:$lane))))))]>;
2154
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002155// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2156class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2157 InstrItinClass itin, string OpcodeStr, string Dt,
2158 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2159 SDNode OpNode>
2160 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson1f6aad02010-10-25 21:29:04 +00002161 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2162 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2163 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2164 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2165 (TyD DPR:$Vm)))))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00002166
Bob Wilson2e076c42009-06-22 23:27:02 +00002167// Neon Long 3-argument intrinsic. The destination register is
2168// a quad-register and is also used as the first source operand register.
2169class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002170 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002171 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00002172 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d0122a2010-10-22 19:35:48 +00002173 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2174 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2175 [(set QPR:$Vd,
2176 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00002177class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002178 string OpcodeStr, string Dt,
2179 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002180 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002181 (outs QPR:$Vd),
2182 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002183 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002184 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2185 [(set (ResTy QPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002186 (ResTy (IntOp (ResTy QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002187 (OpTy DPR:$Vn),
2188 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002189 imm:$lane)))))]>;
Bob Wilson9e899072010-02-17 00:31:29 +00002190class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2191 InstrItinClass itin, string OpcodeStr, string Dt,
2192 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002193 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002194 (outs QPR:$Vd),
2195 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002196 NVMulSLFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002197 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2198 [(set (ResTy QPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002199 (ResTy (IntOp (ResTy QPR:$src1),
Owen Anderson44728012010-12-01 00:28:25 +00002200 (OpTy DPR:$Vn),
2201 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002202 imm:$lane)))))]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002203
Bob Wilson2e076c42009-06-22 23:27:02 +00002204// Narrowing 3-register intrinsics.
2205class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002206 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson2e076c42009-06-22 23:27:02 +00002207 Intrinsic IntOp, bit Commutable>
2208 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002209 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2210 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2211 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002212 let isCommutable = Commutable;
2213}
2214
Bob Wilsond0c05482010-08-29 05:57:34 +00002215// Long 3-register operations.
2216class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2217 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002218 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2219 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002220 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2221 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2222 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson38ab35a2010-09-01 23:50:19 +00002223 let isCommutable = Commutable;
2224}
2225class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2226 InstrItinClass itin, string OpcodeStr, string Dt,
2227 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002228 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002229 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2230 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2231 [(set QPR:$Vd,
2232 (TyQ (OpNode (TyD DPR:$Vn),
2233 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00002234class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2235 InstrItinClass itin, string OpcodeStr, string Dt,
2236 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002237 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002238 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2239 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2240 [(set QPR:$Vd,
2241 (TyQ (OpNode (TyD DPR:$Vn),
2242 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00002243
2244// Long 3-register operations with explicitly extended operands.
2245class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2246 InstrItinClass itin, string OpcodeStr, string Dt,
2247 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2248 bit Commutable>
Bob Wilsond0c05482010-08-29 05:57:34 +00002249 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002250 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2251 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2252 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2253 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Anderson15c97702010-10-21 18:09:17 +00002254 let isCommutable = Commutable;
Bob Wilsond0c05482010-08-29 05:57:34 +00002255}
2256
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002257// Long 3-register intrinsics with explicit extend (VABDL).
2258class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2259 InstrItinClass itin, string OpcodeStr, string Dt,
2260 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2261 bit Commutable>
2262 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002263 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2264 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2265 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2266 (TyD DPR:$Vm))))))]> {
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002267 let isCommutable = Commutable;
2268}
2269
Bob Wilson2e076c42009-06-22 23:27:02 +00002270// Long 3-register intrinsics.
2271class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002272 InstrItinClass itin, string OpcodeStr, string Dt,
2273 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00002274 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002275 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2276 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2277 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002278 let isCommutable = Commutable;
2279}
David Goodwinbea68482009-09-25 18:38:29 +00002280class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002281 string OpcodeStr, string Dt,
2282 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002283 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002284 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2285 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2286 [(set (ResTy QPR:$Vd),
2287 (ResTy (IntOp (OpTy DPR:$Vn),
2288 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002289 imm:$lane)))))]>;
Bob Wilson9e899072010-02-17 00:31:29 +00002290class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2291 InstrItinClass itin, string OpcodeStr, string Dt,
2292 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonabda3ca2011-03-30 23:45:29 +00002293 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00002294 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2295 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2296 [(set (ResTy QPR:$Vd),
2297 (ResTy (IntOp (OpTy DPR:$Vn),
2298 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002299 imm:$lane)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002300
Bob Wilsond0c05482010-08-29 05:57:34 +00002301// Wide 3-register operations.
2302class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2303 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2304 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00002305 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002306 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2307 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2308 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2309 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002310 let isCommutable = Commutable;
2311}
2312
2313// Pairwise long 2-register intrinsics, both double- and quad-register.
2314class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002315 bits<2> op17_16, bits<5> op11_7, bit op4,
2316 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002317 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00002318 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2319 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2320 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002321class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002322 bits<2> op17_16, bits<5> op11_7, bit op4,
2323 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002324 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson44728012010-12-01 00:28:25 +00002325 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2326 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2327 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002328
2329// Pairwise long 2-register accumulate intrinsics,
2330// both double- and quad-register.
2331// The destination register is also used as the first source operand register.
2332class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002333 bits<2> op17_16, bits<5> op11_7, bit op4,
2334 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002335 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2336 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Anderson691ce682010-10-26 18:18:03 +00002337 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2338 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2339 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002340class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002341 bits<2> op17_16, bits<5> op11_7, bit op4,
2342 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002343 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2344 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Anderson691ce682010-10-26 18:18:03 +00002345 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2346 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2347 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002348
2349// Shift by immediate,
2350// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002351class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlinge313f162011-03-08 23:48:09 +00002352 Format f, InstrItinClass itin, Operand ImmTy,
2353 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002354 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendlinge313f162011-03-08 23:48:09 +00002355 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002356 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2357 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002358class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlinge313f162011-03-08 23:48:09 +00002359 Format f, InstrItinClass itin, Operand ImmTy,
2360 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002361 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendlinge313f162011-03-08 23:48:09 +00002362 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002363 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2364 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002365
Johnny Chen274a0d32010-03-17 23:26:50 +00002366// Long shift by immediate.
2367class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2368 string OpcodeStr, string Dt,
2369 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2370 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002371 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2372 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2373 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen274a0d32010-03-17 23:26:50 +00002374 (i32 imm:$SIMM))))]>;
2375
Bob Wilson2e076c42009-06-22 23:27:02 +00002376// Narrow shift by immediate.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002377class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002378 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendling3b1459b2011-03-01 01:00:59 +00002379 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002380 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendling3b1459b2011-03-01 01:00:59 +00002381 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Anderson44728012010-12-01 00:28:25 +00002382 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2383 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson2e076c42009-06-22 23:27:02 +00002384 (i32 imm:$SIMM))))]>;
2385
2386// Shift right by immediate and accumulate,
2387// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002388class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlinga7f303de2011-03-09 00:00:35 +00002389 Operand ImmTy, string OpcodeStr, string Dt,
2390 ValueType Ty, SDNode ShOp>
Owen Andersond7e81352010-10-27 17:29:29 +00002391 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlinga7f303de2011-03-09 00:00:35 +00002392 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersond7e81352010-10-27 17:29:29 +00002393 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2394 [(set DPR:$Vd, (Ty (add DPR:$src1,
2395 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002396class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlinga7f303de2011-03-09 00:00:35 +00002397 Operand ImmTy, string OpcodeStr, string Dt,
2398 ValueType Ty, SDNode ShOp>
Owen Andersond7e81352010-10-27 17:29:29 +00002399 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlinga7f303de2011-03-09 00:00:35 +00002400 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersond7e81352010-10-27 17:29:29 +00002401 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2402 [(set QPR:$Vd, (Ty (add QPR:$src1,
2403 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002404
2405// Shift by immediate and insert,
2406// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002407class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling5e571372011-03-09 00:33:17 +00002408 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2409 ValueType Ty,SDNode ShOp>
Owen Anderson8576a422010-10-27 17:40:08 +00002410 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling5e571372011-03-09 00:33:17 +00002411 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson8576a422010-10-27 17:40:08 +00002412 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2413 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002414class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling5e571372011-03-09 00:33:17 +00002415 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2416 ValueType Ty,SDNode ShOp>
Owen Anderson8576a422010-10-27 17:40:08 +00002417 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling5e571372011-03-09 00:33:17 +00002418 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson8576a422010-10-27 17:40:08 +00002419 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2420 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002421
2422// Convert, with fractional bits immediate,
2423// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002424class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002425 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson2e076c42009-06-22 23:27:02 +00002426 Intrinsic IntOp>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002427 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Andersonfadb9512010-10-27 22:49:00 +00002428 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2429 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2430 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002431class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002432 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson2e076c42009-06-22 23:27:02 +00002433 Intrinsic IntOp>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002434 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Andersonfadb9512010-10-27 22:49:00 +00002435 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2436 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2437 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002438
2439//===----------------------------------------------------------------------===//
2440// Multiclasses
2441//===----------------------------------------------------------------------===//
2442
Bob Wilsond76b9b72009-10-03 04:44:16 +00002443// Abbreviations used in multiclass suffixes:
2444// Q = quarter int (8 bit) elements
2445// H = half int (16 bit) elements
2446// S = single int (32 bit) elements
2447// D = double int (64 bit) elements
2448
Bob Wilsoneda2a9e2010-12-18 00:42:58 +00002449// Neon 2-register vector operations and intrinsics.
Johnny Chen886915e2010-02-23 00:33:12 +00002450
Bob Wilsoneda2a9e2010-12-18 00:42:58 +00002451// Neon 2-register comparisons.
2452// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002453multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2454 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc7baee32010-11-08 23:21:22 +00002455 string asm, SDNode OpNode> {
Johnny Chen886915e2010-02-23 00:33:12 +00002456 // 64-bit vector types.
2457 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002458 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002459 opc, !strconcat(Dt, "8"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002460 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002461 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002462 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002463 opc, !strconcat(Dt, "16"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002464 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002465 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002466 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002467 opc, !strconcat(Dt, "32"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002468 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002469 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002470 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002471 opc, "f32", asm, "",
Bob Wilson00871c72010-12-18 00:04:33 +00002472 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chen886915e2010-02-23 00:33:12 +00002473 let Inst{10} = 1; // overwrite F = 1
2474 }
2475
2476 // 128-bit vector types.
2477 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002478 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002479 opc, !strconcat(Dt, "8"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002480 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002481 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002482 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002483 opc, !strconcat(Dt, "16"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002484 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002485 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002486 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002487 opc, !strconcat(Dt, "32"), asm, "",
Owen Anderson44728012010-12-01 00:28:25 +00002488 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002489 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Anderson44728012010-12-01 00:28:25 +00002490 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002491 opc, "f32", asm, "",
Bob Wilson00871c72010-12-18 00:04:33 +00002492 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chen886915e2010-02-23 00:33:12 +00002493 let Inst{10} = 1; // overwrite F = 1
2494 }
2495}
2496
Bob Wilsoneda2a9e2010-12-18 00:42:58 +00002497
2498// Neon 2-register vector intrinsics,
2499// element sizes of 8, 16 and 32 bits:
2500multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2501 bits<5> op11_7, bit op4,
2502 InstrItinClass itinD, InstrItinClass itinQ,
2503 string OpcodeStr, string Dt, Intrinsic IntOp> {
2504 // 64-bit vector types.
2505 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2506 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2507 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2508 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2509 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2510 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2511
2512 // 128-bit vector types.
2513 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2514 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2515 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2516 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2517 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2518 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2519}
2520
2521
2522// Neon Narrowing 2-register vector operations,
2523// source operand element sizes of 16, 32 and 64 bits:
2524multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2525 bits<5> op11_7, bit op6, bit op4,
2526 InstrItinClass itin, string OpcodeStr, string Dt,
2527 SDNode OpNode> {
2528 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2529 itin, OpcodeStr, !strconcat(Dt, "16"),
2530 v8i8, v8i16, OpNode>;
2531 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2532 itin, OpcodeStr, !strconcat(Dt, "32"),
2533 v4i16, v4i32, OpNode>;
2534 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2535 itin, OpcodeStr, !strconcat(Dt, "64"),
2536 v2i32, v2i64, OpNode>;
2537}
2538
2539// Neon Narrowing 2-register vector intrinsics,
2540// source operand element sizes of 16, 32 and 64 bits:
2541multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2542 bits<5> op11_7, bit op6, bit op4,
2543 InstrItinClass itin, string OpcodeStr, string Dt,
2544 Intrinsic IntOp> {
2545 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2546 itin, OpcodeStr, !strconcat(Dt, "16"),
2547 v8i8, v8i16, IntOp>;
2548 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2549 itin, OpcodeStr, !strconcat(Dt, "32"),
2550 v4i16, v4i32, IntOp>;
2551 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2552 itin, OpcodeStr, !strconcat(Dt, "64"),
2553 v2i32, v2i64, IntOp>;
2554}
2555
2556
2557// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2558// source operand element sizes of 16, 32 and 64 bits:
2559multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2560 string OpcodeStr, string Dt, SDNode OpNode> {
2561 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2562 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2563 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2564 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2565 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2566 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2567}
2568
2569
Bob Wilson2e076c42009-06-22 23:27:02 +00002570// Neon 3-register vector operations.
2571
2572// First with only element sizes of 8, 16 and 32 bits:
2573multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinafcaf792009-09-23 21:38:08 +00002574 InstrItinClass itinD16, InstrItinClass itinD32,
2575 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002576 string OpcodeStr, string Dt,
2577 SDNode OpNode, bit Commutable = 0> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002578 // 64-bit vector types.
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002579 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002580 OpcodeStr, !strconcat(Dt, "8"),
2581 v8i8, v8i8, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002582 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9e899072010-02-17 00:31:29 +00002583 OpcodeStr, !strconcat(Dt, "16"),
2584 v4i16, v4i16, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002585 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9e899072010-02-17 00:31:29 +00002586 OpcodeStr, !strconcat(Dt, "32"),
2587 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002588
2589 // 128-bit vector types.
David Goodwinafcaf792009-09-23 21:38:08 +00002590 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002591 OpcodeStr, !strconcat(Dt, "8"),
2592 v16i8, v16i8, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002593 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002594 OpcodeStr, !strconcat(Dt, "16"),
2595 v8i16, v8i16, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002596 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002597 OpcodeStr, !strconcat(Dt, "32"),
2598 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002599}
2600
Evan Cheng738a97a2009-11-23 21:57:23 +00002601multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2602 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2603 v4i16, ShOp>;
2604 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chenga33fc862009-11-21 06:21:52 +00002605 v2i32, ShOp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002606 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chenga33fc862009-11-21 06:21:52 +00002607 v8i16, v4i16, ShOp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002608 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chenga33fc862009-11-21 06:21:52 +00002609 v4i32, v2i32, ShOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002610}
2611
Bob Wilson2e076c42009-06-22 23:27:02 +00002612// ....then also with element size 64 bits:
2613multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinafcaf792009-09-23 21:38:08 +00002614 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002615 string OpcodeStr, string Dt,
2616 SDNode OpNode, bit Commutable = 0>
David Goodwinafcaf792009-09-23 21:38:08 +00002617 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002618 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwinafcaf792009-09-23 21:38:08 +00002619 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Cheng738a97a2009-11-23 21:57:23 +00002620 OpcodeStr, !strconcat(Dt, "64"),
2621 v1i64, v1i64, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002622 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002623 OpcodeStr, !strconcat(Dt, "64"),
2624 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002625}
2626
2627
Bob Wilson2e076c42009-06-22 23:27:02 +00002628// Neon 3-register vector intrinsics.
2629
2630// First with only element sizes of 16 and 32 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002631multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002632 InstrItinClass itinD16, InstrItinClass itinD32,
2633 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002634 string OpcodeStr, string Dt,
2635 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002636 // 64-bit vector types.
Johnny Chen93acfbf2010-03-26 23:49:07 +00002637 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002638 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002639 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002640 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002641 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002642 v2i32, v2i32, IntOp, Commutable>;
2643
2644 // 128-bit vector types.
Johnny Chen93acfbf2010-03-26 23:49:07 +00002645 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002646 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002647 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002648 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002649 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002650 v4i32, v4i32, IntOp, Commutable>;
2651}
Owen Anderson3665fee2010-10-26 20:56:57 +00002652multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2653 InstrItinClass itinD16, InstrItinClass itinD32,
2654 InstrItinClass itinQ16, InstrItinClass itinQ32,
2655 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002656 Intrinsic IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002657 // 64-bit vector types.
2658 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2659 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersone1857992010-10-26 21:13:59 +00002660 v4i16, v4i16, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002661 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2662 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersone1857992010-10-26 21:13:59 +00002663 v2i32, v2i32, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002664
2665 // 128-bit vector types.
2666 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2667 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersone1857992010-10-26 21:13:59 +00002668 v8i16, v8i16, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002669 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2670 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersone1857992010-10-26 21:13:59 +00002671 v4i32, v4i32, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002672}
Bob Wilson2e076c42009-06-22 23:27:02 +00002673
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002674multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwinbea68482009-09-25 18:38:29 +00002675 InstrItinClass itinD16, InstrItinClass itinD32,
2676 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002677 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chenga33fc862009-11-21 06:21:52 +00002678 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002679 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002680 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002681 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002682 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002683 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002684 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002685 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002686}
2687
Bob Wilson2e076c42009-06-22 23:27:02 +00002688// ....then also with element size of 8 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002689multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002690 InstrItinClass itinD16, InstrItinClass itinD32,
2691 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002692 string OpcodeStr, string Dt,
2693 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen93acfbf2010-03-26 23:49:07 +00002694 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002695 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen93acfbf2010-03-26 23:49:07 +00002696 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9e899072010-02-17 00:31:29 +00002697 OpcodeStr, !strconcat(Dt, "8"),
2698 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002699 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002700 OpcodeStr, !strconcat(Dt, "8"),
2701 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002702}
Owen Anderson3665fee2010-10-26 20:56:57 +00002703multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2704 InstrItinClass itinD16, InstrItinClass itinD32,
2705 InstrItinClass itinQ16, InstrItinClass itinQ32,
2706 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002707 Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00002708 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersone1857992010-10-26 21:13:59 +00002709 OpcodeStr, Dt, IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002710 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2711 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersone1857992010-10-26 21:13:59 +00002712 v8i8, v8i8, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002713 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2714 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersone1857992010-10-26 21:13:59 +00002715 v16i8, v16i8, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002716}
2717
Bob Wilson2e076c42009-06-22 23:27:02 +00002718
2719// ....then also with element size of 64 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002720multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002721 InstrItinClass itinD16, InstrItinClass itinD32,
2722 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002723 string OpcodeStr, string Dt,
2724 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen93acfbf2010-03-26 23:49:07 +00002725 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002726 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen93acfbf2010-03-26 23:49:07 +00002727 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9e899072010-02-17 00:31:29 +00002728 OpcodeStr, !strconcat(Dt, "64"),
2729 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002730 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002731 OpcodeStr, !strconcat(Dt, "64"),
2732 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002733}
Owen Anderson3665fee2010-10-26 20:56:57 +00002734multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2735 InstrItinClass itinD16, InstrItinClass itinD32,
2736 InstrItinClass itinQ16, InstrItinClass itinQ32,
2737 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002738 Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00002739 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersone1857992010-10-26 21:13:59 +00002740 OpcodeStr, Dt, IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002741 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2742 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersone1857992010-10-26 21:13:59 +00002743 v1i64, v1i64, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002744 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2745 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersone1857992010-10-26 21:13:59 +00002746 v2i64, v2i64, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002747}
Bob Wilson2e076c42009-06-22 23:27:02 +00002748
Bob Wilson2e076c42009-06-22 23:27:02 +00002749// Neon Narrowing 3-register vector intrinsics,
2750// source operand element sizes of 16, 32 and 64 bits:
2751multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002752 string OpcodeStr, string Dt,
2753 Intrinsic IntOp, bit Commutable = 0> {
2754 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2755 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002756 v8i8, v8i16, IntOp, Commutable>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002757 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2758 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002759 v4i16, v4i32, IntOp, Commutable>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002760 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2761 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002762 v2i32, v2i64, IntOp, Commutable>;
2763}
2764
2765
Bob Wilsond0c05482010-08-29 05:57:34 +00002766// Neon Long 3-register vector operations.
2767
2768multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2769 InstrItinClass itin16, InstrItinClass itin32,
2770 string OpcodeStr, string Dt,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002771 SDNode OpNode, bit Commutable = 0> {
Bob Wilsond0c05482010-08-29 05:57:34 +00002772 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2773 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002774 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002775 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002776 OpcodeStr, !strconcat(Dt, "16"),
2777 v4i32, v4i16, OpNode, Commutable>;
2778 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2779 OpcodeStr, !strconcat(Dt, "32"),
2780 v2i64, v2i32, OpNode, Commutable>;
2781}
2782
2783multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2784 InstrItinClass itin, string OpcodeStr, string Dt,
2785 SDNode OpNode> {
2786 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2787 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2788 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2789 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2790}
2791
2792multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2793 InstrItinClass itin16, InstrItinClass itin32,
2794 string OpcodeStr, string Dt,
2795 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2796 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2797 OpcodeStr, !strconcat(Dt, "8"),
2798 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002799 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002800 OpcodeStr, !strconcat(Dt, "16"),
2801 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2802 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2803 OpcodeStr, !strconcat(Dt, "32"),
2804 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilsond0c05482010-08-29 05:57:34 +00002805}
2806
Bob Wilson2e076c42009-06-22 23:27:02 +00002807// Neon Long 3-register vector intrinsics.
2808
2809// First with only element sizes of 16 and 32 bits:
2810multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002811 InstrItinClass itin16, InstrItinClass itin32,
2812 string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002813 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002814 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002815 OpcodeStr, !strconcat(Dt, "16"),
2816 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002817 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002818 OpcodeStr, !strconcat(Dt, "32"),
2819 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002820}
2821
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002822multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00002823 InstrItinClass itin, string OpcodeStr, string Dt,
2824 Intrinsic IntOp> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002825 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002826 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002827 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002828 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002829}
2830
Bob Wilson2e076c42009-06-22 23:27:02 +00002831// ....then also with element size of 8 bits:
2832multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002833 InstrItinClass itin16, InstrItinClass itin32,
2834 string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002835 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002836 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00002837 IntOp, Commutable> {
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002838 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002839 OpcodeStr, !strconcat(Dt, "8"),
2840 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002841}
2842
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002843// ....with explicit extend (VABDL).
2844multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2845 InstrItinClass itin, string OpcodeStr, string Dt,
2846 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2847 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2848 OpcodeStr, !strconcat(Dt, "8"),
2849 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002850 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002851 OpcodeStr, !strconcat(Dt, "16"),
2852 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2853 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2854 OpcodeStr, !strconcat(Dt, "32"),
2855 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2856}
2857
Bob Wilson2e076c42009-06-22 23:27:02 +00002858
2859// Neon Wide 3-register vector intrinsics,
2860// source operand element sizes of 8, 16 and 32 bits:
Bob Wilsond0c05482010-08-29 05:57:34 +00002861multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2862 string OpcodeStr, string Dt,
2863 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2864 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2865 OpcodeStr, !strconcat(Dt, "8"),
2866 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2867 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2868 OpcodeStr, !strconcat(Dt, "16"),
2869 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2870 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2871 OpcodeStr, !strconcat(Dt, "32"),
2872 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002873}
2874
2875
2876// Neon Multiply-Op vector operations,
2877// element sizes of 8, 16 and 32 bits:
2878multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinbea68482009-09-25 18:38:29 +00002879 InstrItinClass itinD16, InstrItinClass itinD32,
2880 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002881 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002882 // 64-bit vector types.
David Goodwinbea68482009-09-25 18:38:29 +00002883 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002884 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002885 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002886 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002887 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002888 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002889
2890 // 128-bit vector types.
David Goodwinbea68482009-09-25 18:38:29 +00002891 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002892 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002893 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002894 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002895 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002896 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002897}
2898
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002899multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwinbea68482009-09-25 18:38:29 +00002900 InstrItinClass itinD16, InstrItinClass itinD32,
2901 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002902 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwinbea68482009-09-25 18:38:29 +00002903 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002904 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002905 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002906 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002907 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002908 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2909 mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002910 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002911 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2912 mul, ShOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002913}
Bob Wilson2e076c42009-06-22 23:27:02 +00002914
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002915// Neon Intrinsic-Op vector operations,
2916// element sizes of 8, 16 and 32 bits:
2917multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2918 InstrItinClass itinD, InstrItinClass itinQ,
2919 string OpcodeStr, string Dt, Intrinsic IntOp,
2920 SDNode OpNode> {
2921 // 64-bit vector types.
2922 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2923 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2924 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2925 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2926 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2927 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2928
2929 // 128-bit vector types.
2930 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2931 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2932 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2933 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2934 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2935 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2936}
2937
Bob Wilson2e076c42009-06-22 23:27:02 +00002938// Neon 3-argument intrinsics,
2939// element sizes of 8, 16 and 32 bits:
2940multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002941 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002942 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002943 // 64-bit vector types.
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002944 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002945 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002946 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002947 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002948 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002949 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002950
2951 // 128-bit vector types.
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002952 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002953 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002954 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002955 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002956 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002957 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002958}
2959
2960
Bob Wilson38ab35a2010-09-01 23:50:19 +00002961// Neon Long Multiply-Op vector operations,
2962// element sizes of 8, 16 and 32 bits:
2963multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2964 InstrItinClass itin16, InstrItinClass itin32,
2965 string OpcodeStr, string Dt, SDNode MulOp,
2966 SDNode OpNode> {
2967 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2968 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2969 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2970 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2971 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2972 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2973}
2974
2975multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2976 string Dt, SDNode MulOp, SDNode OpNode> {
2977 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2978 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2979 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2980 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2981}
2982
2983
Bob Wilson2e076c42009-06-22 23:27:02 +00002984// Neon Long 3-argument intrinsics.
2985
2986// First with only element sizes of 16 and 32 bits:
2987multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002988 InstrItinClass itin16, InstrItinClass itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002989 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002990 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002991 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002992 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002993 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002994}
2995
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002996multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00002997 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwinbea68482009-09-25 18:38:29 +00002998 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002999 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwinbea68482009-09-25 18:38:29 +00003000 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003001 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003002}
3003
Bob Wilson2e076c42009-06-22 23:27:02 +00003004// ....then also with element size of 8 bits:
3005multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00003006 InstrItinClass itin16, InstrItinClass itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00003007 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00003008 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3009 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00003010 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003011}
3012
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003013// ....with explicit extend (VABAL).
3014multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3015 InstrItinClass itin, string OpcodeStr, string Dt,
3016 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3017 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3018 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3019 IntOp, ExtOp, OpNode>;
3020 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3021 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3022 IntOp, ExtOp, OpNode>;
3023 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3024 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3025 IntOp, ExtOp, OpNode>;
3026}
3027
Bob Wilson2e076c42009-06-22 23:27:02 +00003028
Bob Wilson2e076c42009-06-22 23:27:02 +00003029// Neon Pairwise long 2-register intrinsics,
3030// element sizes of 8, 16 and 32 bits:
3031multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3032 bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003033 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00003034 // 64-bit vector types.
3035 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003036 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003037 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003038 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003039 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003040 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003041
3042 // 128-bit vector types.
3043 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003044 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003045 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003046 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003047 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003048 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003049}
3050
3051
3052// Neon Pairwise long 2-register accumulate intrinsics,
3053// element sizes of 8, 16 and 32 bits:
3054multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3055 bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003056 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00003057 // 64-bit vector types.
3058 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003060 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003061 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003062 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003063 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003064
3065 // 128-bit vector types.
3066 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003067 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003068 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003069 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003070 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003071 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003072}
3073
3074
3075// Neon 2-register vector shift by immediate,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003076// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson2e076c42009-06-22 23:27:02 +00003077// element sizes of 8, 16, 32 and 64 bits:
Bill Wendlinge313f162011-03-08 23:48:09 +00003078multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3079 InstrItinClass itin, string OpcodeStr, string Dt,
3080 SDNode OpNode> {
Bob Wilson2e076c42009-06-22 23:27:02 +00003081 // 64-bit vector types.
Bill Wendlinge313f162011-03-08 23:48:09 +00003082 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003083 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003084 let Inst{21-19} = 0b001; // imm6 = 001xxx
3085 }
Bill Wendlinge313f162011-03-08 23:48:09 +00003086 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003087 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003088 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3089 }
Bill Wendlinge313f162011-03-08 23:48:09 +00003090 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003091 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003092 let Inst{21} = 0b1; // imm6 = 1xxxxx
3093 }
Bill Wendlinge313f162011-03-08 23:48:09 +00003094 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003095 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003096 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003097
3098 // 128-bit vector types.
Bill Wendlinge313f162011-03-08 23:48:09 +00003099 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003100 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003101 let Inst{21-19} = 0b001; // imm6 = 001xxx
3102 }
Bill Wendlinge313f162011-03-08 23:48:09 +00003103 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003104 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003105 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3106 }
Bill Wendlinge313f162011-03-08 23:48:09 +00003107 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003108 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003109 let Inst{21} = 0b1; // imm6 = 1xxxxx
3110 }
Bill Wendlinge313f162011-03-08 23:48:09 +00003111 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3112 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3113 // imm6 = xxxxxx
3114}
3115multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3116 InstrItinClass itin, string OpcodeStr, string Dt,
3117 SDNode OpNode> {
3118 // 64-bit vector types.
3119 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3120 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3121 let Inst{21-19} = 0b001; // imm6 = 001xxx
3122 }
3123 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3124 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3125 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3126 }
3127 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3128 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3129 let Inst{21} = 0b1; // imm6 = 1xxxxx
3130 }
3131 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3132 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3133 // imm6 = xxxxxx
3134
3135 // 128-bit vector types.
3136 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3137 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3138 let Inst{21-19} = 0b001; // imm6 = 001xxx
3139 }
3140 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3141 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3142 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3143 }
3144 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3145 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3146 let Inst{21} = 0b1; // imm6 = 1xxxxx
3147 }
3148 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Cheng738a97a2009-11-23 21:57:23 +00003149 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003150 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003151}
3152
Bob Wilson2e076c42009-06-22 23:27:02 +00003153// Neon Shift-Accumulate vector operations,
3154// element sizes of 8, 16, 32 and 64 bits:
3155multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003156 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00003157 // 64-bit vector types.
Bill Wendlinga7f303de2011-03-09 00:00:35 +00003158 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Cheng738a97a2009-11-23 21:57:23 +00003159 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003160 let Inst{21-19} = 0b001; // imm6 = 001xxx
3161 }
Bill Wendlinga7f303de2011-03-09 00:00:35 +00003162 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Cheng738a97a2009-11-23 21:57:23 +00003163 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003164 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3165 }
Bill Wendlinga7f303de2011-03-09 00:00:35 +00003166 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Cheng738a97a2009-11-23 21:57:23 +00003167 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003168 let Inst{21} = 0b1; // imm6 = 1xxxxx
3169 }
Bill Wendlinga7f303de2011-03-09 00:00:35 +00003170 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Cheng738a97a2009-11-23 21:57:23 +00003171 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003172 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003173
3174 // 128-bit vector types.
Bill Wendlinga7f303de2011-03-09 00:00:35 +00003175 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Cheng738a97a2009-11-23 21:57:23 +00003176 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003177 let Inst{21-19} = 0b001; // imm6 = 001xxx
3178 }
Bill Wendlinga7f303de2011-03-09 00:00:35 +00003179 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Cheng738a97a2009-11-23 21:57:23 +00003180 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003181 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3182 }
Bill Wendlinga7f303de2011-03-09 00:00:35 +00003183 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Cheng738a97a2009-11-23 21:57:23 +00003184 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003185 let Inst{21} = 0b1; // imm6 = 1xxxxx
3186 }
Bill Wendlinga7f303de2011-03-09 00:00:35 +00003187 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Cheng738a97a2009-11-23 21:57:23 +00003188 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003189 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003190}
3191
Bob Wilson2e076c42009-06-22 23:27:02 +00003192// Neon Shift-Insert vector operations,
Johnny Chen5d4e9172010-03-26 01:07:59 +00003193// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson2e076c42009-06-22 23:27:02 +00003194// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling5e571372011-03-09 00:33:17 +00003195multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3196 string OpcodeStr> {
Bob Wilson2e076c42009-06-22 23:27:02 +00003197 // 64-bit vector types.
Bill Wendling5e571372011-03-09 00:33:17 +00003198 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3199 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003200 let Inst{21-19} = 0b001; // imm6 = 001xxx
3201 }
Bill Wendling5e571372011-03-09 00:33:17 +00003202 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3203 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003204 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3205 }
Bill Wendling5e571372011-03-09 00:33:17 +00003206 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3207 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003208 let Inst{21} = 0b1; // imm6 = 1xxxxx
3209 }
Bill Wendling5e571372011-03-09 00:33:17 +00003210 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3211 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003212 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00003213
3214 // 128-bit vector types.
Bill Wendling5e571372011-03-09 00:33:17 +00003215 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3216 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003217 let Inst{21-19} = 0b001; // imm6 = 001xxx
3218 }
Bill Wendling5e571372011-03-09 00:33:17 +00003219 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3220 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003221 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3222 }
Bill Wendling5e571372011-03-09 00:33:17 +00003223 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3224 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003225 let Inst{21} = 0b1; // imm6 = 1xxxxx
3226 }
Bill Wendling5e571372011-03-09 00:33:17 +00003227 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3228 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3229 // imm6 = xxxxxx
3230}
3231multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3232 string OpcodeStr> {
3233 // 64-bit vector types.
3234 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3235 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3236 let Inst{21-19} = 0b001; // imm6 = 001xxx
3237 }
3238 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3239 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3240 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3241 }
3242 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3243 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3244 let Inst{21} = 0b1; // imm6 = 1xxxxx
3245 }
3246 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3247 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3248 // imm6 = xxxxxx
3249
3250 // 128-bit vector types.
3251 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3252 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3253 let Inst{21-19} = 0b001; // imm6 = 001xxx
3254 }
3255 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3256 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3257 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3258 }
3259 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3260 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3261 let Inst{21} = 0b1; // imm6 = 1xxxxx
3262 }
3263 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3264 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003265 // imm6 = xxxxxx
3266}
3267
3268// Neon Shift Long operations,
3269// element sizes of 8, 16, 32 bits:
3270multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Cheng738a97a2009-11-23 21:57:23 +00003271 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003272 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003273 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003274 let Inst{21-19} = 0b001; // imm6 = 001xxx
3275 }
3276 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003277 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003278 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3279 }
3280 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00003281 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003282 let Inst{21} = 0b1; // imm6 = 1xxxxx
3283 }
3284}
3285
3286// Neon Shift Narrow operations,
3287// element sizes of 16, 32, 64 bits:
3288multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Cheng738a97a2009-11-23 21:57:23 +00003289 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003290 SDNode OpNode> {
3291 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendling3b1459b2011-03-01 01:00:59 +00003292 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling77ad1dc2011-03-07 23:38:41 +00003293 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003294 let Inst{21-19} = 0b001; // imm6 = 001xxx
3295 }
3296 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendling3b1459b2011-03-01 01:00:59 +00003297 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling77ad1dc2011-03-07 23:38:41 +00003298 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003299 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3300 }
3301 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendling3b1459b2011-03-01 01:00:59 +00003302 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling77ad1dc2011-03-07 23:38:41 +00003303 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003304 let Inst{21} = 0b1; // imm6 = 1xxxxx
3305 }
Bob Wilson2e076c42009-06-22 23:27:02 +00003306}
3307
3308//===----------------------------------------------------------------------===//
3309// Instruction Definitions.
3310//===----------------------------------------------------------------------===//
3311
3312// Vector Add Operations.
3313
3314// VADD : Vector Add (integer and floating-point)
Evan Cheng738a97a2009-11-23 21:57:23 +00003315defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chenga33fc862009-11-21 06:21:52 +00003316 add, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003317def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003318 v2f32, v2f32, fadd, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003319def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003320 v4f32, v4f32, fadd, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003321// VADDL : Vector Add Long (Q = D + D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003322defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3323 "vaddl", "s", add, sext, 1>;
3324defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3325 "vaddl", "u", add, zext, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003326// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilsond0c05482010-08-29 05:57:34 +00003327defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3328defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003329// VHADD : Vector Halving Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00003330defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3331 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3332 "vhadd", "s", int_arm_neon_vhadds, 1>;
3333defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3334 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3335 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003336// VRHADD : Vector Rounding Halving Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00003337defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3338 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3339 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3340defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3341 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3342 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003343// VQADD : Vector Saturating Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00003344defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3345 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3346 "vqadd", "s", int_arm_neon_vqadds, 1>;
3347defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3348 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3349 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003350// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003351defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3352 int_arm_neon_vaddhn, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003353// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003354defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3355 int_arm_neon_vraddhn, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003356
3357// Vector Multiply Operations.
3358
3359// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chenga33fc862009-11-21 06:21:52 +00003360defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003361 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003362def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3363 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3364def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3365 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chenge790afc2010-10-11 23:41:41 +00003366def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9e899072010-02-17 00:31:29 +00003367 v2f32, v2f32, fmul, 1>;
Evan Chenge790afc2010-10-11 23:41:41 +00003368def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9e899072010-02-17 00:31:29 +00003369 v4f32, v4f32, fmul, 1>;
3370defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3371def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3372def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3373 v2f32, fmul>;
3374
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003375def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3376 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3377 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3378 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003379 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003380 (SubReg_i16_lane imm:$lane)))>;
3381def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3382 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3383 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3384 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003385 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003386 (SubReg_i32_lane imm:$lane)))>;
3387def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3388 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3389 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3390 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003391 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003392 (SubReg_i32_lane imm:$lane)))>;
3393
Bob Wilson2e076c42009-06-22 23:27:02 +00003394// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen93acfbf2010-03-26 23:49:07 +00003395defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003396 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003397 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwinbea68482009-09-25 18:38:29 +00003398defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3399 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003400 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003401def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003402 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3403 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003404 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3405 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003406 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003407 (SubReg_i16_lane imm:$lane)))>;
3408def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003409 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3410 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003411 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3412 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003413 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003414 (SubReg_i32_lane imm:$lane)))>;
3415
Bob Wilson2e076c42009-06-22 23:27:02 +00003416// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen93acfbf2010-03-26 23:49:07 +00003417defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3418 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003419 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwinbea68482009-09-25 18:38:29 +00003420defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3421 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003422 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003423def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003424 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3425 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003426 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3427 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003428 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003429 (SubReg_i16_lane imm:$lane)))>;
3430def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003431 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3432 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003433 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3434 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003435 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003436 (SubReg_i32_lane imm:$lane)))>;
3437
Bob Wilson2e076c42009-06-22 23:27:02 +00003438// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003439defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3440 "vmull", "s", NEONvmulls, 1>;
3441defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3442 "vmull", "u", NEONvmullu, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003443def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chenga33fc862009-11-21 06:21:52 +00003444 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00003445defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3446defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003447
Bob Wilson2e076c42009-06-22 23:27:02 +00003448// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00003449defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3450 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3451defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3452 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003453
3454// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3455
3456// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwinbea68482009-09-25 18:38:29 +00003457defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003458 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3459def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003460 v2f32, fmul_su, fadd_mlx>,
3461 Requires<[HasNEON, UseFPVMLx]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003462def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003463 v4f32, fmul_su, fadd_mlx>,
3464 Requires<[HasNEON, UseFPVMLx]>;
David Goodwinbea68482009-09-25 18:38:29 +00003465defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003466 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3467def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003468 v2f32, fmul_su, fadd_mlx>,
3469 Requires<[HasNEON, UseFPVMLx]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003470def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003471 v4f32, v2f32, fmul_su, fadd_mlx>,
3472 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003473
3474def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003475 (mul (v8i16 QPR:$src2),
3476 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3477 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003478 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003479 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003480 (SubReg_i16_lane imm:$lane)))>;
3481
3482def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003483 (mul (v4i32 QPR:$src2),
3484 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3485 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003486 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003487 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003488 (SubReg_i32_lane imm:$lane)))>;
3489
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003490def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3491 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00003492 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003493 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3494 (v4f32 QPR:$src2),
3495 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003496 (DSubReg_i32_reg imm:$lane))),
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003497 (SubReg_i32_lane imm:$lane)))>,
3498 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003499
Bob Wilson2e076c42009-06-22 23:27:02 +00003500// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003501defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3502 "vmlal", "s", NEONvmulls, add>;
3503defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3504 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003505
Bob Wilson38ab35a2010-09-01 23:50:19 +00003506defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3507defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003508
Bob Wilson2e076c42009-06-22 23:27:02 +00003509// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00003510defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00003511 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003512defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003513
Bob Wilson2e076c42009-06-22 23:27:02 +00003514// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilsona9abf572009-10-03 04:41:21 +00003515defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003516 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3517def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003518 v2f32, fmul_su, fsub_mlx>,
3519 Requires<[HasNEON, UseFPVMLx]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003520def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003521 v4f32, fmul_su, fsub_mlx>,
3522 Requires<[HasNEON, UseFPVMLx]>;
David Goodwinbea68482009-09-25 18:38:29 +00003523defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003524 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3525def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003526 v2f32, fmul_su, fsub_mlx>,
3527 Requires<[HasNEON, UseFPVMLx]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003528def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003529 v4f32, v2f32, fmul_su, fsub_mlx>,
3530 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003531
3532def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003533 (mul (v8i16 QPR:$src2),
3534 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3535 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003536 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003537 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003538 (SubReg_i16_lane imm:$lane)))>;
3539
3540def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003541 (mul (v4i32 QPR:$src2),
3542 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3543 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003544 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003545 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003546 (SubReg_i32_lane imm:$lane)))>;
3547
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003548def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3549 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00003550 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3551 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003552 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003553 (DSubReg_i32_reg imm:$lane))),
Evan Cheng62c7b5b2010-12-05 22:04:16 +00003554 (SubReg_i32_lane imm:$lane)))>,
3555 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003556
Bob Wilson2e076c42009-06-22 23:27:02 +00003557// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003558defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3559 "vmlsl", "s", NEONvmulls, sub>;
3560defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3561 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003562
Bob Wilson38ab35a2010-09-01 23:50:19 +00003563defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3564defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003565
Bob Wilson2e076c42009-06-22 23:27:02 +00003566// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00003567defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00003568 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003569defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003570
3571// Vector Subtract Operations.
3572
3573// VSUB : Vector Subtract (integer and floating-point)
Evan Chenga33fc862009-11-21 06:21:52 +00003574defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00003575 "vsub", "i", sub, 0>;
3576def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003577 v2f32, v2f32, fsub, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003578def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003579 v4f32, v4f32, fsub, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003580// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003581defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3582 "vsubl", "s", sub, sext, 0>;
3583defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3584 "vsubl", "u", sub, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003585// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilsond0c05482010-08-29 05:57:34 +00003586defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3587defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003588// VHSUB : Vector Halving Subtract
Johnny Chen93acfbf2010-03-26 23:49:07 +00003589defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003590 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003591 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003592defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003593 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003594 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003595// VQSUB : Vector Saturing Subtract
Johnny Chen93acfbf2010-03-26 23:49:07 +00003596defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003597 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003598 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003599defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003600 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003601 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003602// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003603defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3604 int_arm_neon_vsubhn, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003605// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003606defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3607 int_arm_neon_vrsubhn, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003608
3609// Vector Comparisons.
3610
3611// VCEQ : Vector Compare Equal
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003612defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3613 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003614def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003615 NEONvceq, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003616def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003617 NEONvceq, 1>;
Owen Andersonc7baee32010-11-08 23:21:22 +00003618
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003619defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Anderson44728012010-12-01 00:28:25 +00003620 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chen886915e2010-02-23 00:33:12 +00003621
Bob Wilson2e076c42009-06-22 23:27:02 +00003622// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003623defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3624 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003625defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003626 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chenbff23ca2010-03-24 21:25:07 +00003627def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3628 NEONvcge, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003629def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003630 NEONvcge, 0>;
Owen Andersonc7baee32010-11-08 23:21:22 +00003631
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003632defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Anderson44728012010-12-01 00:28:25 +00003633 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003634defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Anderson44728012010-12-01 00:28:25 +00003635 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003636
Bob Wilson2e076c42009-06-22 23:27:02 +00003637// VCGT : Vector Compare Greater Than
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003638defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3639 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3640defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3641 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003642def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003643 NEONvcgt, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003644def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003645 NEONvcgt, 0>;
Owen Andersonc7baee32010-11-08 23:21:22 +00003646
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003647defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Anderson44728012010-12-01 00:28:25 +00003648 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003649defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Anderson44728012010-12-01 00:28:25 +00003650 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003651
Bob Wilson2e076c42009-06-22 23:27:02 +00003652// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen93acfbf2010-03-26 23:49:07 +00003653def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3654 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3655def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3656 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003657// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen93acfbf2010-03-26 23:49:07 +00003658def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3659 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3660def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3661 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003662// VTST : Vector Test Bits
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003663defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson93494372010-01-17 06:35:17 +00003664 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003665
3666// Vector Bitwise Operations.
3667
Bob Wilsona3f19012010-07-13 21:16:48 +00003668def vnotd : PatFrag<(ops node:$in),
3669 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3670def vnotq : PatFrag<(ops node:$in),
3671 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattner6c223ee2010-03-28 08:08:07 +00003672
3673
Bob Wilson2e076c42009-06-22 23:27:02 +00003674// VAND : Vector Bitwise AND
Evan Cheng738a97a2009-11-23 21:57:23 +00003675def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3676 v2i32, v2i32, and, 1>;
3677def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3678 v4i32, v4i32, and, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003679
3680// VEOR : Vector Bitwise Exclusive OR
Evan Cheng738a97a2009-11-23 21:57:23 +00003681def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3682 v2i32, v2i32, xor, 1>;
3683def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3684 v4i32, v4i32, xor, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003685
3686// VORR : Vector Bitwise OR
Evan Cheng738a97a2009-11-23 21:57:23 +00003687def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3688 v2i32, v2i32, or, 1>;
3689def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3690 v4i32, v4i32, or, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003691
Owen Anderson07473072010-11-03 22:44:51 +00003692def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3693 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3694 IIC_VMOVImm,
3695 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3696 [(set DPR:$Vd,
3697 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3698 let Inst{9} = SIMM{9};
3699}
3700
Owen Anderson30c48922010-11-05 19:27:46 +00003701def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Anderson07473072010-11-03 22:44:51 +00003702 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3703 IIC_VMOVImm,
3704 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3705 [(set DPR:$Vd,
3706 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson30c48922010-11-05 19:27:46 +00003707 let Inst{10-9} = SIMM{10-9};
Owen Anderson07473072010-11-03 22:44:51 +00003708}
3709
3710def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3711 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3712 IIC_VMOVImm,
3713 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3714 [(set QPR:$Vd,
3715 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3716 let Inst{9} = SIMM{9};
3717}
3718
Owen Anderson30c48922010-11-05 19:27:46 +00003719def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Anderson07473072010-11-03 22:44:51 +00003720 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3721 IIC_VMOVImm,
3722 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3723 [(set QPR:$Vd,
3724 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson30c48922010-11-05 19:27:46 +00003725 let Inst{10-9} = SIMM{10-9};
Owen Anderson07473072010-11-03 22:44:51 +00003726}
3727
3728
Bob Wilson2e076c42009-06-22 23:27:02 +00003729// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Anderson44728012010-12-01 00:28:25 +00003730def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3731 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3732 "vbic", "$Vd, $Vn, $Vm", "",
3733 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3734 (vnotd DPR:$Vm))))]>;
3735def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3736 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3737 "vbic", "$Vd, $Vn, $Vm", "",
3738 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3739 (vnotq QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003740
Owen Anderson30c48922010-11-05 19:27:46 +00003741def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3742 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3743 IIC_VMOVImm,
3744 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3745 [(set DPR:$Vd,
3746 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3747 let Inst{9} = SIMM{9};
3748}
3749
3750def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3751 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3752 IIC_VMOVImm,
3753 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3754 [(set DPR:$Vd,
3755 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3756 let Inst{10-9} = SIMM{10-9};
3757}
3758
3759def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3760 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3761 IIC_VMOVImm,
3762 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3763 [(set QPR:$Vd,
3764 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3765 let Inst{9} = SIMM{9};
3766}
3767
3768def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3769 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3770 IIC_VMOVImm,
3771 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3772 [(set QPR:$Vd,
3773 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3774 let Inst{10-9} = SIMM{10-9};
3775}
3776
Bob Wilson2e076c42009-06-22 23:27:02 +00003777// VORN : Vector Bitwise OR NOT
Owen Anderson44728012010-12-01 00:28:25 +00003778def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3779 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3780 "vorn", "$Vd, $Vn, $Vm", "",
3781 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3782 (vnotd DPR:$Vm))))]>;
3783def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3784 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3785 "vorn", "$Vd, $Vn, $Vm", "",
3786 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3787 (vnotq QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003788
Bob Wilsonbad47f62010-07-14 06:31:50 +00003789// VMVN : Vector Bitwise NOT (Immediate)
3790
3791let isReMaterializable = 1 in {
Owen Anderson284cb362010-10-26 17:40:54 +00003792
Owen Anderson44728012010-12-01 00:28:25 +00003793def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilsonbad47f62010-07-14 06:31:50 +00003794 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00003795 "vmvn", "i16", "$Vd, $SIMM", "",
3796 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00003797 let Inst{9} = SIMM{9};
3798}
3799
Owen Anderson44728012010-12-01 00:28:25 +00003800def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilsonbad47f62010-07-14 06:31:50 +00003801 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00003802 "vmvn", "i16", "$Vd, $SIMM", "",
3803 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00003804 let Inst{9} = SIMM{9};
3805}
3806
Owen Anderson44728012010-12-01 00:28:25 +00003807def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilsonbad47f62010-07-14 06:31:50 +00003808 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00003809 "vmvn", "i32", "$Vd, $SIMM", "",
3810 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00003811 let Inst{11-8} = SIMM{11-8};
3812}
3813
Owen Anderson44728012010-12-01 00:28:25 +00003814def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilsonbad47f62010-07-14 06:31:50 +00003815 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00003816 "vmvn", "i32", "$Vd, $SIMM", "",
3817 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00003818 let Inst{11-8} = SIMM{11-8};
3819}
Bob Wilsonbad47f62010-07-14 06:31:50 +00003820}
3821
Bob Wilson2e076c42009-06-22 23:27:02 +00003822// VMVN : Vector Bitwise NOT
Evan Cheng738a97a2009-11-23 21:57:23 +00003823def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Anderson44728012010-12-01 00:28:25 +00003824 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3825 "vmvn", "$Vd, $Vm", "",
3826 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003827def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00003828 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3829 "vmvn", "$Vd, $Vm", "",
3830 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsona3f19012010-07-13 21:16:48 +00003831def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3832def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003833
3834// VBSL : Vector Bitwise Select
Owen Andersondea09c72010-10-25 20:13:13 +00003835def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3836 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003837 N3RegFrm, IIC_VCNTiD,
Owen Andersondea09c72010-10-25 20:13:13 +00003838 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +00003839 [(set DPR:$Vd,
3840 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00003841
3842def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3843 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3844 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3845
Owen Andersondea09c72010-10-25 20:13:13 +00003846def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3847 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003848 N3RegFrm, IIC_VCNTiQ,
Owen Andersondea09c72010-10-25 20:13:13 +00003849 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +00003850 [(set QPR:$Vd,
3851 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00003852
3853def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3854 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3855 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003856
3857// VBIF : Vector Bitwise Insert if False
Evan Cheng738a97a2009-11-23 21:57:23 +00003858// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Andersondd001b82010-10-25 20:17:22 +00003859// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen1215c772010-02-09 23:05:23 +00003860def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003861 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003862 N3RegFrm, IIC_VBINiD,
Owen Andersondd001b82010-10-25 20:17:22 +00003863 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003864 [/* For disassembly only; pattern left blank */]>;
3865def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003866 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003867 N3RegFrm, IIC_VBINiQ,
Owen Andersondd001b82010-10-25 20:17:22 +00003868 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003869 [/* For disassembly only; pattern left blank */]>;
3870
Bob Wilson2e076c42009-06-22 23:27:02 +00003871// VBIT : Vector Bitwise Insert if True
Evan Cheng738a97a2009-11-23 21:57:23 +00003872// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Andersondd001b82010-10-25 20:17:22 +00003873// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen1215c772010-02-09 23:05:23 +00003874def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003875 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003876 N3RegFrm, IIC_VBINiD,
Owen Andersondd001b82010-10-25 20:17:22 +00003877 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003878 [/* For disassembly only; pattern left blank */]>;
3879def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003880 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003881 N3RegFrm, IIC_VBINiQ,
Owen Andersondd001b82010-10-25 20:17:22 +00003882 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003883 [/* For disassembly only; pattern left blank */]>;
3884
3885// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson2e076c42009-06-22 23:27:02 +00003886// for equivalent operations with different register constraints; it just
3887// inserts copies.
3888
3889// Vector Absolute Differences.
3890
3891// VABD : Vector Absolute Difference
Johnny Chen93acfbf2010-03-26 23:49:07 +00003892defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4650fd52010-04-07 18:20:18 +00003893 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003894 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003895defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4650fd52010-04-07 18:20:18 +00003896 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003897 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003898def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003899 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003900def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003901 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003902
3903// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003904defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3905 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3906defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3907 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003908
3909// VABA : Vector Absolute Difference and Accumulate
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003910defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3911 "vaba", "s", int_arm_neon_vabds, add>;
3912defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3913 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003914
3915// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003916defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3917 "vabal", "s", int_arm_neon_vabds, zext, add>;
3918defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3919 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003920
3921// Vector Maximum and Minimum.
3922
3923// VMAX : Vector Maximum
Johnny Chen93acfbf2010-03-26 23:49:07 +00003924defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003925 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003926 "vmax", "s", int_arm_neon_vmaxs, 1>;
3927defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003928 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003929 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003930def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3931 "vmax", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003932 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003933def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3934 "vmax", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003935 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3936
3937// VMIN : Vector Minimum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003938defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3939 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3940 "vmin", "s", int_arm_neon_vmins, 1>;
3941defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3942 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3943 "vmin", "u", int_arm_neon_vminu, 1>;
3944def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3945 "vmin", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003946 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003947def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3948 "vmin", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003949 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003950
3951// Vector Pairwise Operations.
3952
3953// VPADD : Vector Pairwise Add
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003954def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3955 "vpadd", "i8",
3956 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3957def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3958 "vpadd", "i16",
3959 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3960def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3961 "vpadd", "i32",
3962 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003963def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Chenge790afc2010-10-11 23:41:41 +00003964 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003965 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003966
3967// VPADDL : Vector Pairwise Add Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003968defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003969 int_arm_neon_vpaddls>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003970defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson2e076c42009-06-22 23:27:02 +00003971 int_arm_neon_vpaddlu>;
3972
3973// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003974defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003975 int_arm_neon_vpadals>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003976defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson2e076c42009-06-22 23:27:02 +00003977 int_arm_neon_vpadalu>;
3978
3979// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003980def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003981 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003982def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003983 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003984def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003985 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003986def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003987 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003988def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003989 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003990def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003991 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Chenge790afc2010-10-11 23:41:41 +00003992def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003993 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003994
3995// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003996def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003997 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003998def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003999 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00004000def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00004001 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00004002def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00004003 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00004004def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00004005 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00004006def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00004007 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Chenge790afc2010-10-11 23:41:41 +00004008def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00004009 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004010
4011// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4012
4013// VRECPE : Vector Reciprocal Estimate
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004014def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004015 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004016 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004017def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004018 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004019 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwinafcaf792009-09-23 21:38:08 +00004020def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004021 IIC_VUNAD, "vrecpe", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00004022 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwinafcaf792009-09-23 21:38:08 +00004023def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004024 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00004025 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004026
4027// VRECPS : Vector Reciprocal Step
Johnny Chen93acfbf2010-03-26 23:49:07 +00004028def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00004029 IIC_VRECSD, "vrecps", "f32",
4030 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00004031def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00004032 IIC_VRECSQ, "vrecps", "f32",
4033 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004034
4035// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwinafcaf792009-09-23 21:38:08 +00004036def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004037 IIC_VUNAD, "vrsqrte", "u32",
David Goodwinafcaf792009-09-23 21:38:08 +00004038 v2i32, v2i32, int_arm_neon_vrsqrte>;
4039def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004040 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwinafcaf792009-09-23 21:38:08 +00004041 v4i32, v4i32, int_arm_neon_vrsqrte>;
4042def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004043 IIC_VUNAD, "vrsqrte", "f32",
David Goodwinafcaf792009-09-23 21:38:08 +00004044 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004045def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004046 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwinafcaf792009-09-23 21:38:08 +00004047 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004048
4049// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen93acfbf2010-03-26 23:49:07 +00004050def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00004051 IIC_VRECSD, "vrsqrts", "f32",
4052 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00004053def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00004054 IIC_VRECSQ, "vrsqrts", "f32",
4055 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004056
4057// Vector Shifts.
4058
4059// VSHL : Vector Shift
Owen Anderson3665fee2010-10-26 20:56:57 +00004060defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00004061 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersone1857992010-10-26 21:13:59 +00004062 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3665fee2010-10-26 20:56:57 +00004063defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00004064 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersone1857992010-10-26 21:13:59 +00004065 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendlinge313f162011-03-08 23:48:09 +00004066
Bob Wilson2e076c42009-06-22 23:27:02 +00004067// VSHL : Vector Shift Left (Immediate)
Bill Wendlinge313f162011-03-08 23:48:09 +00004068defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4069
Bob Wilson2e076c42009-06-22 23:27:02 +00004070// VSHR : Vector Shift Right (Immediate)
Bill Wendlinge313f162011-03-08 23:48:09 +00004071defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4072defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004073
4074// VSHLL : Vector Shift Left Long
Evan Cheng738a97a2009-11-23 21:57:23 +00004075defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4076defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004077
4078// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004079class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Cheng738a97a2009-11-23 21:57:23 +00004080 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004081 ValueType OpTy, SDNode OpNode>
Evan Cheng738a97a2009-11-23 21:57:23 +00004082 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4083 ResTy, OpTy, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004084 let Inst{21-16} = op21_16;
Owen Andersone0152a72011-08-09 20:55:18 +00004085 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004086}
Evan Cheng738a97a2009-11-23 21:57:23 +00004087def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004088 v8i16, v8i8, NEONvshlli>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004089def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004090 v4i32, v4i16, NEONvshlli>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004091def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004092 v2i64, v2i32, NEONvshlli>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004093
4094// VSHRN : Vector Shift Right and Narrow
Evan Cheng19698872010-10-01 21:48:06 +00004095defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9e899072010-02-17 00:31:29 +00004096 NEONvshrn>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004097
4098// VRSHL : Vector Rounding Shift
Owen Anderson2888e2c2010-10-26 21:58:41 +00004099defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00004100 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson2888e2c2010-10-26 21:58:41 +00004101 "vrshl", "s", int_arm_neon_vrshifts>;
4102defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00004103 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson2888e2c2010-10-26 21:58:41 +00004104 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004105// VRSHR : Vector Rounding Shift Right
Bill Wendlinge313f162011-03-08 23:48:09 +00004106defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4107defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004108
4109// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00004110defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004111 NEONvrshrn>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004112
4113// VQSHL : Vector Saturating Shift
Owen Anderson825b2d12010-10-26 22:50:46 +00004114defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00004115 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00004116 "vqshl", "s", int_arm_neon_vqshifts>;
4117defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00004118 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00004119 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004120// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendlinge313f162011-03-08 23:48:09 +00004121defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4122defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4123
Bob Wilson2e076c42009-06-22 23:27:02 +00004124// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendlinge313f162011-03-08 23:48:09 +00004125defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004126
4127// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00004128defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004129 NEONvqshrns>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004130defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004131 NEONvqshrnu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004132
4133// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Cheng738a97a2009-11-23 21:57:23 +00004134defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004135 NEONvqshrnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004136
4137// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson825b2d12010-10-26 22:50:46 +00004138defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00004139 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00004140 "vqrshl", "s", int_arm_neon_vqrshifts>;
4141defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00004142 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00004143 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004144
4145// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00004146defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004147 NEONvqrshrns>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004148defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004149 NEONvqrshrnu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004150
4151// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Cheng738a97a2009-11-23 21:57:23 +00004152defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004153 NEONvqrshrnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004154
4155// VSRA : Vector Shift Right and Accumulate
Evan Cheng738a97a2009-11-23 21:57:23 +00004156defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4157defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004158// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Cheng738a97a2009-11-23 21:57:23 +00004159defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4160defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004161
4162// VSLI : Vector Shift Left and Insert
Bill Wendling5e571372011-03-09 00:33:17 +00004163defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4164
Bob Wilson2e076c42009-06-22 23:27:02 +00004165// VSRI : Vector Shift Right and Insert
Bill Wendling5e571372011-03-09 00:33:17 +00004166defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson2e076c42009-06-22 23:27:02 +00004167
4168// Vector Absolute and Saturating Absolute.
4169
4170// VABS : Vector Absolute Value
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004171defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004172 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00004173 int_arm_neon_vabs>;
David Goodwinafcaf792009-09-23 21:38:08 +00004174def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004175 IIC_VUNAD, "vabs", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00004176 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwinafcaf792009-09-23 21:38:08 +00004177def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004178 IIC_VUNAQ, "vabs", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00004179 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004180
4181// VQABS : Vector Saturating Absolute Value
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004182defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004183 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00004184 int_arm_neon_vqabs>;
4185
4186// Vector Negate.
4187
Bob Wilsona3f19012010-07-13 21:16:48 +00004188def vnegd : PatFrag<(ops node:$in),
4189 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4190def vnegq : PatFrag<(ops node:$in),
4191 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004192
Evan Cheng738a97a2009-11-23 21:57:23 +00004193class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004194 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4195 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4196 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004197class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004198 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4199 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4200 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004201
Chris Lattner3dad5fb2010-03-28 08:39:10 +00004202// VNEG : Vector Negate (integer)
Evan Cheng738a97a2009-11-23 21:57:23 +00004203def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4204def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4205def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4206def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4207def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4208def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004209
4210// VNEG : Vector Negate (floating-point)
Bob Wilson004d2802010-02-17 22:23:11 +00004211def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Anderson44728012010-12-01 00:28:25 +00004212 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4213 "vneg", "f32", "$Vd, $Vm", "",
4214 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004215def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00004216 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4217 "vneg", "f32", "$Vd, $Vm", "",
4218 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004219
Bob Wilsona3f19012010-07-13 21:16:48 +00004220def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4221def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4222def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4223def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4224def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4225def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004226
4227// VQNEG : Vector Saturating Negate
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004228defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004229 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00004230 int_arm_neon_vqneg>;
4231
4232// Vector Bit Counting Operations.
4233
4234// VCLS : Vector Count Leading Sign Bits
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004235defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004236 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00004237 int_arm_neon_vcls>;
4238// VCLZ : Vector Count Leading Zeros
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004239defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004240 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson2e076c42009-06-22 23:27:02 +00004241 int_arm_neon_vclz>;
4242// VCNT : Vector Count One Bits
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004243def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004244 IIC_VCNTiD, "vcnt", "8",
Bob Wilson2e076c42009-06-22 23:27:02 +00004245 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwinafcaf792009-09-23 21:38:08 +00004246def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00004247 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson2e076c42009-06-22 23:27:02 +00004248 v16i8, v16i8, int_arm_neon_vcnt>;
4249
Johnny Chen86ba44a2010-02-24 20:06:07 +00004250// Vector Swap -- for disassembly only.
4251def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Anderson44728012010-12-01 00:28:25 +00004252 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4253 "vswp", "$Vd, $Vm", "", []>;
Johnny Chen86ba44a2010-02-24 20:06:07 +00004254def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Anderson44728012010-12-01 00:28:25 +00004255 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4256 "vswp", "$Vd, $Vm", "", []>;
Johnny Chen86ba44a2010-02-24 20:06:07 +00004257
Bob Wilson2e076c42009-06-22 23:27:02 +00004258// Vector Move Operations.
4259
4260// VMOV : Vector Move (Register)
Owen Anderson454e1c72011-07-15 18:46:47 +00004261def : InstAlias<"vmov${p} $Vd, $Vm",
4262 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4263def : InstAlias<"vmov${p} $Vd, $Vm",
4264 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004265
Evan Cheng79efd712010-05-13 00:16:46 +00004266let neverHasSideEffects = 1 in {
Evan Chengcd67c212010-05-14 02:13:41 +00004267// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Cheng31cdcd42010-05-06 06:36:08 +00004268// be expanded after register allocation is completed.
4269def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00004270 NoItinerary, []>;
Evan Chengcd67c212010-05-14 02:13:41 +00004271
4272def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00004273 NoItinerary, []>;
Evan Cheng79efd712010-05-13 00:16:46 +00004274} // neverHasSideEffects
Evan Cheng31cdcd42010-05-06 06:36:08 +00004275
Bob Wilson2e076c42009-06-22 23:27:02 +00004276// VMOV : Vector Move (Immediate)
4277
Evan Chengcd04ed32010-05-17 21:54:50 +00004278let isReMaterializable = 1 in {
Owen Anderson44728012010-12-01 00:28:25 +00004279def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004280 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004281 "vmov", "i8", "$Vd, $SIMM", "",
4282 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4283def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004284 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004285 "vmov", "i8", "$Vd, $SIMM", "",
4286 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004287
Owen Anderson44728012010-12-01 00:28:25 +00004288def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004289 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004290 "vmov", "i16", "$Vd, $SIMM", "",
4291 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004292 let Inst{9} = SIMM{9};
Owen Anderson284cb362010-10-26 17:40:54 +00004293}
4294
Owen Anderson44728012010-12-01 00:28:25 +00004295def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004296 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004297 "vmov", "i16", "$Vd, $SIMM", "",
4298 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00004299 let Inst{9} = SIMM{9};
4300}
Bob Wilson2e076c42009-06-22 23:27:02 +00004301
Owen Anderson44728012010-12-01 00:28:25 +00004302def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004303 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004304 "vmov", "i32", "$Vd, $SIMM", "",
4305 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00004306 let Inst{11-8} = SIMM{11-8};
4307}
4308
Owen Anderson44728012010-12-01 00:28:25 +00004309def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004310 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004311 "vmov", "i32", "$Vd, $SIMM", "",
4312 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Anderson284cb362010-10-26 17:40:54 +00004313 let Inst{11-8} = SIMM{11-8};
4314}
Bob Wilson2e076c42009-06-22 23:27:02 +00004315
Owen Anderson44728012010-12-01 00:28:25 +00004316def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004317 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004318 "vmov", "i64", "$Vd, $SIMM", "",
4319 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4320def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson6eae5202010-06-11 21:34:50 +00004321 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Anderson44728012010-12-01 00:28:25 +00004322 "vmov", "i64", "$Vd, $SIMM", "",
4323 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengcd04ed32010-05-17 21:54:50 +00004324} // isReMaterializable
Bob Wilson2e076c42009-06-22 23:27:02 +00004325
4326// VMOV : Vector Get Lane (move scalar to ARM core register)
4327
Johnny Chenebc60ef2009-11-23 17:48:17 +00004328def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersoned9652f2010-10-27 21:28:09 +00004329 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4330 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4331 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4332 imm:$lane))]> {
4333 let Inst{21} = lane{2};
4334 let Inst{6-5} = lane{1-0};
4335}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004336def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersoned9652f2010-10-27 21:28:09 +00004337 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4338 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4339 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4340 imm:$lane))]> {
4341 let Inst{21} = lane{1};
4342 let Inst{6} = lane{0};
4343}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004344def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersoned9652f2010-10-27 21:28:09 +00004345 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4346 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4347 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4348 imm:$lane))]> {
4349 let Inst{21} = lane{2};
4350 let Inst{6-5} = lane{1-0};
4351}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004352def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersoned9652f2010-10-27 21:28:09 +00004353 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4354 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4355 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4356 imm:$lane))]> {
4357 let Inst{21} = lane{1};
4358 let Inst{6} = lane{0};
4359}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004360def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersoned9652f2010-10-27 21:28:09 +00004361 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4362 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4363 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4364 imm:$lane))]> {
4365 let Inst{21} = lane{0};
4366}
Bob Wilson2e076c42009-06-22 23:27:02 +00004367// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4368def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4369 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004370 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004371 (SubReg_i8_lane imm:$lane))>;
4372def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4373 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004374 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004375 (SubReg_i16_lane imm:$lane))>;
4376def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4377 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004378 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004379 (SubReg_i8_lane imm:$lane))>;
4380def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4381 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004382 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004383 (SubReg_i16_lane imm:$lane))>;
4384def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4385 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004386 (DSubReg_i32_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004387 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikovcd41d072009-08-28 23:41:26 +00004388def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00004389 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikov8d0fbeb2009-09-12 22:21:08 +00004390 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004391def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00004392 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikov8d0fbeb2009-09-12 22:21:08 +00004393 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004394//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004395// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004396def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004397 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004398
4399
4400// VMOV : Vector Set Lane (move ARM core register to scalar)
4401
Owen Andersoned9652f2010-10-27 21:28:09 +00004402let Constraints = "$src1 = $V" in {
4403def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4404 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4405 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4406 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4407 GPR:$R, imm:$lane))]> {
4408 let Inst{21} = lane{2};
4409 let Inst{6-5} = lane{1-0};
4410}
4411def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4412 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4413 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4414 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4415 GPR:$R, imm:$lane))]> {
4416 let Inst{21} = lane{1};
4417 let Inst{6} = lane{0};
4418}
4419def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4420 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4421 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4422 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4423 GPR:$R, imm:$lane))]> {
4424 let Inst{21} = lane{0};
4425}
Bob Wilson2e076c42009-06-22 23:27:02 +00004426}
4427def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004428 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00004429 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004430 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004431 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004432 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004433def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004434 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00004435 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004436 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004437 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004438 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004439def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004440 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00004441 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004442 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004443 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004444 (DSubReg_i32_reg imm:$lane)))>;
4445
Anton Korobeynikov36811442009-08-30 19:06:39 +00004446def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov0f38d982009-11-02 00:11:39 +00004447 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4448 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004449def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov0f38d982009-11-02 00:11:39 +00004450 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4451 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004452
4453//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004454// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004455def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004456 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004457
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00004458def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004459 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattnerce81b3c2010-03-15 00:52:43 +00004460def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004461 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00004462def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004463 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00004464
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004465def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4466 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4467def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4468 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4469def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4470 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4471
4472def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4473 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4474 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004475 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004476def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4477 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4478 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004479 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004480def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4481 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4482 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004483 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004484
Bob Wilson2e076c42009-06-22 23:27:02 +00004485// VDUP : Vector Duplicate (from ARM core register to all elements)
4486
Evan Cheng738a97a2009-11-23 21:57:23 +00004487class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004488 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4489 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4490 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004491class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004492 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4493 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4494 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004495
Evan Cheng738a97a2009-11-23 21:57:23 +00004496def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4497def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4498def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4499def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4500def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4501def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004502
Jim Grosbach59eea672011-03-11 20:44:08 +00004503def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4504def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004505
4506// VDUP : Vector Duplicate Lane (from scalar to all elements)
4507
Johnny Chen45ab3f32010-03-25 17:01:27 +00004508class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4509 ValueType Ty>
Owen Anderson44728012010-12-01 00:28:25 +00004510 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4511 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4512 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004513
Johnny Chen45ab3f32010-03-25 17:01:27 +00004514class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenb6528d32009-11-23 21:00:43 +00004515 ValueType ResTy, ValueType OpTy>
Owen Anderson44728012010-12-01 00:28:25 +00004516 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4517 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4518 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Johnny Chen45ab3f32010-03-25 17:01:27 +00004519 imm:$lane)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004520
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004521// Inst{19-16} is partially specified depending on the element size.
4522
Owen Anderson40d24a42010-10-27 19:25:54 +00004523def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4524 let Inst{19-17} = lane{2-0};
4525}
4526def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4527 let Inst{19-18} = lane{1-0};
4528}
4529def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4530 let Inst{19} = lane{0};
4531}
Owen Anderson40d24a42010-10-27 19:25:54 +00004532def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4533 let Inst{19-17} = lane{2-0};
4534}
4535def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4536 let Inst{19-18} = lane{1-0};
4537}
4538def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4539 let Inst{19} = lane{0};
4540}
Jim Grosbachc77dea72011-03-11 20:31:17 +00004541
4542def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4543 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4544
4545def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4546 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004547
Bob Wilsoncce31f62009-08-14 05:08:32 +00004548def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4549 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4550 (DSubReg_i8_reg imm:$lane))),
4551 (SubReg_i8_lane imm:$lane)))>;
4552def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4553 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4554 (DSubReg_i16_reg imm:$lane))),
4555 (SubReg_i16_lane imm:$lane)))>;
4556def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4557 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4558 (DSubReg_i32_reg imm:$lane))),
4559 (SubReg_i32_lane imm:$lane)))>;
4560def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbachc77dea72011-03-11 20:31:17 +00004561 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilsoncce31f62009-08-14 05:08:32 +00004562 (DSubReg_i32_reg imm:$lane))),
4563 (SubReg_i32_lane imm:$lane)))>;
4564
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00004565def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenb6528d32009-11-23 21:00:43 +00004566 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00004567def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenb6528d32009-11-23 21:00:43 +00004568 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov23b28cb2009-08-07 22:36:50 +00004569
Bob Wilson2e076c42009-06-22 23:27:02 +00004570// VMOVN : Vector Narrowing Move
Evan Cheng2a5d7642010-10-01 20:50:58 +00004571defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson4cd8a122010-08-30 20:02:30 +00004572 "vmovn", "i", trunc>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004573// VQMOVN : Vector Saturating Narrowing Move
Evan Cheng738a97a2009-11-23 21:57:23 +00004574defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4575 "vqmovn", "s", int_arm_neon_vqmovns>;
4576defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4577 "vqmovn", "u", int_arm_neon_vqmovnu>;
4578defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4579 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004580// VMOVL : Vector Lengthening Move
Bob Wilson9a511c02010-08-20 04:54:02 +00004581defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4582defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004583
4584// Vector Conversions.
4585
Johnny Chen8f3004c2010-03-17 17:52:21 +00004586// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen274a0d32010-03-17 23:26:50 +00004587def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4588 v2i32, v2f32, fp_to_sint>;
4589def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4590 v2i32, v2f32, fp_to_uint>;
4591def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4592 v2f32, v2i32, sint_to_fp>;
4593def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4594 v2f32, v2i32, uint_to_fp>;
Johnny Chen8f3004c2010-03-17 17:52:21 +00004595
Johnny Chen274a0d32010-03-17 23:26:50 +00004596def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4597 v4i32, v4f32, fp_to_sint>;
4598def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4599 v4i32, v4f32, fp_to_uint>;
4600def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4601 v4f32, v4i32, sint_to_fp>;
4602def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4603 v4f32, v4i32, uint_to_fp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004604
4605// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Cheng738a97a2009-11-23 21:57:23 +00004606def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004607 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004608def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004609 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004610def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004611 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004612def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004613 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4614
Evan Cheng738a97a2009-11-23 21:57:23 +00004615def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004616 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004617def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004618 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004619def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004620 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004621def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004622 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4623
Bob Wilsonfa27a862010-12-15 22:14:12 +00004624// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4625def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4626 IIC_VUNAQ, "vcvt", "f16.f32",
4627 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4628 Requires<[HasNEON, HasFP16]>;
4629def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4630 IIC_VUNAQ, "vcvt", "f32.f16",
4631 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4632 Requires<[HasNEON, HasFP16]>;
4633
Bob Wilsonea3a4022009-08-12 22:31:50 +00004634// Vector Reverse.
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004635
4636// VREV64 : Vector Reverse elements within 64-bit doublewords
4637
Evan Cheng738a97a2009-11-23 21:57:23 +00004638class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004639 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4640 (ins DPR:$Vm), IIC_VMOVD,
4641 OpcodeStr, Dt, "$Vd, $Vm", "",
4642 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004643class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004644 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4645 (ins QPR:$Vm), IIC_VMOVQ,
4646 OpcodeStr, Dt, "$Vd, $Vm", "",
4647 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004648
Evan Cheng738a97a2009-11-23 21:57:23 +00004649def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4650def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4651def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach24fe5e32011-03-11 20:18:05 +00004652def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004653
Evan Cheng738a97a2009-11-23 21:57:23 +00004654def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4655def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4656def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach24fe5e32011-03-11 20:18:05 +00004657def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004658
4659// VREV32 : Vector Reverse elements within 32-bit words
4660
Evan Cheng738a97a2009-11-23 21:57:23 +00004661class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004662 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4663 (ins DPR:$Vm), IIC_VMOVD,
4664 OpcodeStr, Dt, "$Vd, $Vm", "",
4665 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004666class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004667 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4668 (ins QPR:$Vm), IIC_VMOVQ,
4669 OpcodeStr, Dt, "$Vd, $Vm", "",
4670 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004671
Evan Cheng738a97a2009-11-23 21:57:23 +00004672def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4673def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004674
Evan Cheng738a97a2009-11-23 21:57:23 +00004675def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4676def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004677
4678// VREV16 : Vector Reverse elements within 16-bit halfwords
4679
Evan Cheng738a97a2009-11-23 21:57:23 +00004680class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004681 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4682 (ins DPR:$Vm), IIC_VMOVD,
4683 OpcodeStr, Dt, "$Vd, $Vm", "",
4684 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004685class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004686 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4687 (ins QPR:$Vm), IIC_VMOVQ,
4688 OpcodeStr, Dt, "$Vd, $Vm", "",
4689 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004690
Evan Cheng738a97a2009-11-23 21:57:23 +00004691def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4692def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004693
Bob Wilson32cd8552009-08-19 17:03:43 +00004694// Other Vector Shuffles.
4695
Bob Wilson8265d562011-01-07 04:59:04 +00004696// Aligned extractions: really just dropping registers
4697
4698class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4699 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4700 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4701
4702def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4703
4704def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4705
4706def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4707
4708def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4709
4710def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4711
4712
Bob Wilson32cd8552009-08-19 17:03:43 +00004713// VEXT : Vector Extract
4714
Evan Cheng738a97a2009-11-23 21:57:23 +00004715class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004716 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4717 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4718 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4719 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4720 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson14be9302010-10-27 23:56:39 +00004721 bits<4> index;
4722 let Inst{11-8} = index{3-0};
4723}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004724
Evan Cheng738a97a2009-11-23 21:57:23 +00004725class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004726 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4727 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4728 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4729 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4730 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson14be9302010-10-27 23:56:39 +00004731 bits<4> index;
4732 let Inst{11-8} = index{3-0};
4733}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004734
Owen Andersonbb81f802010-11-03 18:16:27 +00004735def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4736 let Inst{11-8} = index{3-0};
4737}
4738def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4739 let Inst{11-9} = index{2-0};
4740 let Inst{8} = 0b0;
4741}
4742def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4743 let Inst{11-10} = index{1-0};
4744 let Inst{9-8} = 0b00;
4745}
Owen Anderson9cf6f8a2011-07-15 17:48:05 +00004746def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4747 (v2f32 DPR:$Vm),
4748 (i32 imm:$index))),
4749 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004750
Owen Andersonbb81f802010-11-03 18:16:27 +00004751def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4752 let Inst{11-8} = index{3-0};
4753}
4754def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4755 let Inst{11-9} = index{2-0};
4756 let Inst{8} = 0b0;
4757}
4758def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4759 let Inst{11-10} = index{1-0};
4760 let Inst{9-8} = 0b00;
4761}
Owen Anderson9cf6f8a2011-07-15 17:48:05 +00004762def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4763 (v4f32 QPR:$Vm),
4764 (i32 imm:$index))),
4765 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilson32cd8552009-08-19 17:03:43 +00004766
Bob Wilsondb46af02009-08-08 05:53:00 +00004767// VTRN : Vector Transpose
4768
Evan Cheng738a97a2009-11-23 21:57:23 +00004769def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4770def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4771def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004772
Evan Cheng738a97a2009-11-23 21:57:23 +00004773def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4774def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4775def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004776
Bob Wilsone2231072009-08-08 06:13:25 +00004777// VUZP : Vector Unzip (Deinterleave)
4778
Evan Cheng738a97a2009-11-23 21:57:23 +00004779def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4780def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4781def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004782
Evan Cheng738a97a2009-11-23 21:57:23 +00004783def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4784def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4785def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004786
4787// VZIP : Vector Zip (Interleave)
4788
Evan Cheng738a97a2009-11-23 21:57:23 +00004789def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4790def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4791def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004792
Evan Cheng738a97a2009-11-23 21:57:23 +00004793def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4794def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4795def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004796
Bob Wilson4b354482009-08-12 20:51:55 +00004797// Vector Table Lookup and Table Extension.
4798
4799// VTBL : Vector Table Lookup
Owen Andersone0152a72011-08-09 20:55:18 +00004800let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson4b354482009-08-12 20:51:55 +00004801def VTBL1
Owen Anderson2ef66882010-10-28 00:18:46 +00004802 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4803 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4804 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4805 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004806let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson4b354482009-08-12 20:51:55 +00004807def VTBL2
Owen Anderson2ef66882010-10-28 00:18:46 +00004808 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4809 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4810 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004811def VTBL3
Owen Anderson2ef66882010-10-28 00:18:46 +00004812 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4813 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4814 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004815def VTBL4
Owen Anderson2ef66882010-10-28 00:18:46 +00004816 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4817 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chenc86256f2010-03-29 01:14:22 +00004818 NVTBLFrm, IIC_VTB4,
Owen Anderson2ef66882010-10-28 00:18:46 +00004819 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004820} // hasExtraSrcRegAllocReq = 1
Bob Wilson4b354482009-08-12 20:51:55 +00004821
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004822def VTBL2Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004823 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004824def VTBL3Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004825 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004826def VTBL4Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004827 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004828
Bob Wilson4b354482009-08-12 20:51:55 +00004829// VTBX : Vector Table Extension
4830def VTBX1
Owen Anderson2ef66882010-10-28 00:18:46 +00004831 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4832 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4833 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4834 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4835 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004836let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson4b354482009-08-12 20:51:55 +00004837def VTBX2
Owen Anderson2ef66882010-10-28 00:18:46 +00004838 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4839 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4840 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004841def VTBX3
Owen Anderson2ef66882010-10-28 00:18:46 +00004842 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4843 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chenc86256f2010-03-29 01:14:22 +00004844 NVTBLFrm, IIC_VTBX3,
Owen Anderson2ef66882010-10-28 00:18:46 +00004845 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4846 "$orig = $Vd", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004847def VTBX4
Owen Anderson2ef66882010-10-28 00:18:46 +00004848 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4849 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4850 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4851 "$orig = $Vd", []>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004852} // hasExtraSrcRegAllocReq = 1
Bob Wilson4b354482009-08-12 20:51:55 +00004853
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004854def VTBX2Pseudo
4855 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004856 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004857def VTBX3Pseudo
4858 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004859 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004860def VTBX4Pseudo
4861 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004862 IIC_VTBX4, "$orig = $dst", []>;
Owen Andersone0152a72011-08-09 20:55:18 +00004863} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004864
Bob Wilson2e076c42009-06-22 23:27:02 +00004865//===----------------------------------------------------------------------===//
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004866// NEON instructions for single-precision FP math
4867//===----------------------------------------------------------------------===//
4868
Bob Wilsonaae08622010-12-13 23:02:31 +00004869class N2VSPat<SDNode OpNode, NeonI Inst>
4870 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson9b3546d2010-12-13 21:58:05 +00004871 (EXTRACT_SUBREG
Bob Wilson651eaa022010-12-13 23:02:37 +00004872 (v2f32 (COPY_TO_REGCLASS (Inst
4873 (INSERT_SUBREG
Bob Wilsonaae08622010-12-13 23:02:31 +00004874 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4875 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004876
4877class N3VSPat<SDNode OpNode, NeonI Inst>
4878 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson651eaa022010-12-13 23:02:37 +00004879 (EXTRACT_SUBREG
4880 (v2f32 (COPY_TO_REGCLASS (Inst
4881 (INSERT_SUBREG
4882 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4883 SPR:$a, ssub_0),
4884 (INSERT_SUBREG
4885 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4886 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004887
4888class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4889 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson651eaa022010-12-13 23:02:37 +00004890 (EXTRACT_SUBREG
4891 (v2f32 (COPY_TO_REGCLASS (Inst
4892 (INSERT_SUBREG
4893 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4894 SPR:$acc, ssub_0),
4895 (INSERT_SUBREG
4896 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4897 SPR:$a, ssub_0),
4898 (INSERT_SUBREG
4899 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4900 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004901
Bob Wilson651eaa022010-12-13 23:02:37 +00004902def : N3VSPat<fadd, VADDfd>;
4903def : N3VSPat<fsub, VSUBfd>;
4904def : N3VSPat<fmul, VMULfd>;
4905def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00004906 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson651eaa022010-12-13 23:02:37 +00004907def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng62c7b5b2010-12-05 22:04:16 +00004908 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilsonaae08622010-12-13 23:02:31 +00004909def : N2VSPat<fabs, VABSfd>;
Bob Wilsonaae08622010-12-13 23:02:31 +00004910def : N2VSPat<fneg, VNEGfd>;
Bob Wilson651eaa022010-12-13 23:02:37 +00004911def : N3VSPat<NEONfmax, VMAXfd>;
4912def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilsonaae08622010-12-13 23:02:31 +00004913def : N2VSPat<arm_ftosi, VCVTf2sd>;
4914def : N2VSPat<arm_ftoui, VCVTf2ud>;
4915def : N2VSPat<arm_sitof, VCVTs2fd>;
4916def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin85b5b022009-08-10 22:17:39 +00004917
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004918//===----------------------------------------------------------------------===//
Bob Wilson2e076c42009-06-22 23:27:02 +00004919// Non-Instruction Patterns
4920//===----------------------------------------------------------------------===//
4921
4922// bit_convert
4923def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4924def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4925def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4926def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4927def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4928def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4929def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4930def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4931def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4932def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4933def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4934def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4935def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4936def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4937def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4938def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4939def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4940def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4941def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4942def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4943def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4944def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4945def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4946def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4947def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4948def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4949def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4950def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4951def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4952def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4953
4954def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4955def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4956def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4957def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4958def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4959def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4960def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4961def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4962def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4963def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4964def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4965def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4966def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4967def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4968def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4969def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4970def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4971def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4972def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4973def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4974def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4975def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4976def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4977def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4978def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4979def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4980def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4981def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4982def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4983def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;