blob: 07982419132d16c8db35aa04d1ad512e7de2cccd [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000043 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000044 let TSFlags{0} = VM_CNT;
45 let TSFlags{1} = EXP_CNT;
46 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000047
48 let TSFlags{3} = SALU;
49 let TSFlags{4} = VALU;
50
51 let TSFlags{5} = SOP1;
52 let TSFlags{6} = SOP2;
53 let TSFlags{7} = SOPC;
54 let TSFlags{8} = SOPK;
55 let TSFlags{9} = SOPP;
56
57 let TSFlags{10} = VOP1;
58 let TSFlags{11} = VOP2;
59 let TSFlags{12} = VOP3;
60 let TSFlags{13} = VOPC;
61
62 let TSFlags{14} = MUBUF;
63 let TSFlags{15} = MTBUF;
64 let TSFlags{16} = SMRD;
65 let TSFlags{17} = DS;
66 let TSFlags{18} = MIMG;
67 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000068 let TSFlags{20} = WQM;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000069
70 // Most instructions require adjustments after selection to satisfy
71 // operand requirements.
72 let hasPostISelHook = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000073 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000074}
75
Tom Stellarde5a1cda2014-07-21 17:44:28 +000076class Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +000077
Christian Konig72d5d5c2013-02-21 15:16:44 +000078 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000079 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000080}
81
Tom Stellarde5a1cda2014-07-21 17:44:28 +000082class Enc64 {
Tom Stellard75aadc22012-12-11 21:25:42 +000083
Christian Konig72d5d5c2013-02-21 15:16:44 +000084 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000085 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000086}
87
Marek Olsak5df00d62014-12-07 12:18:57 +000088let Uses = [EXEC] in {
89
Marek Olsakdc4d2022015-01-15 18:42:44 +000090class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
91 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +000092
Marek Olsak5df00d62014-12-07 12:18:57 +000093 let mayLoad = 0;
94 let mayStore = 0;
95 let hasSideEffects = 0;
96 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +000097 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +000098}
99
100class VOPCCommon <dag ins, string asm, list<dag> pattern> :
101 VOPAnyCommon <(outs VCCReg:$dst), ins, asm, pattern> {
102
103 let DisableEncoding = "$dst";
104 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000105 let Size = 4;
106}
107
Tom Stellard94d2e992014-10-07 23:51:34 +0000108class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000109 VOPAnyCommon <outs, ins, asm, pattern> {
110
Tom Stellard94d2e992014-10-07 23:51:34 +0000111 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000112 let Size = 4;
113}
114
115class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000116 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000117
Marek Olsak5df00d62014-12-07 12:18:57 +0000118 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000120}
121
Tom Stellard092f3322014-06-17 19:34:46 +0000122class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000123 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000124
Tom Stellardb4a313a2014-08-01 00:32:39 +0000125 // Using complex patterns gives VOP3 patterns a very high complexity rating,
126 // but standalone patterns are almost always prefered, so we need to adjust the
127 // priority lower. The goal is to use a high number to reduce complexity to
128 // zero (or less than zero).
129 let AddedComplexity = -1000;
130
Tom Stellard092f3322014-06-17 19:34:46 +0000131 let VOP3 = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000132 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000133}
134
Marek Olsak5df00d62014-12-07 12:18:57 +0000135} // End Uses = [EXEC]
136
Christian Konig72d5d5c2013-02-21 15:16:44 +0000137//===----------------------------------------------------------------------===//
138// Scalar operations
139//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000140
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000141class SOP1e <bits<8> op> : Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +0000142
Christian Konig72d5d5c2013-02-21 15:16:44 +0000143 bits<7> SDST;
144 bits<8> SSRC0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000145
Christian Konig72d5d5c2013-02-21 15:16:44 +0000146 let Inst{7-0} = SSRC0;
147 let Inst{15-8} = op;
148 let Inst{22-16} = SDST;
149 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000150}
151
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000152class SOP2e <bits<7> op> : Enc32 {
153
Christian Konig72d5d5c2013-02-21 15:16:44 +0000154 bits<7> SDST;
155 bits<8> SSRC0;
156 bits<8> SSRC1;
157
158 let Inst{7-0} = SSRC0;
159 let Inst{15-8} = SSRC1;
160 let Inst{22-16} = SDST;
161 let Inst{29-23} = op;
162 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000163}
164
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000165class SOPCe <bits<7> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000166
167 bits<8> SSRC0;
168 bits<8> SSRC1;
169
170 let Inst{7-0} = SSRC0;
171 let Inst{15-8} = SSRC1;
172 let Inst{22-16} = op;
173 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000174}
175
176class SOPKe <bits<5> op> : Enc32 {
177
178 bits <7> SDST;
179 bits <16> SIMM16;
180
181 let Inst{15-0} = SIMM16;
182 let Inst{22-16} = SDST;
183 let Inst{27-23} = op;
184 let Inst{31-28} = 0xb; //encoding
185}
186
187class SOPPe <bits<7> op> : Enc32 {
188
189 bits <16> simm16;
190
191 let Inst{15-0} = simm16;
192 let Inst{22-16} = op;
193 let Inst{31-23} = 0x17f; // encoding
194}
195
196class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
197
198 bits<7> SDST;
199 bits<7> SBASE;
200 bits<8> OFFSET;
201
202 let Inst{7-0} = OFFSET;
203 let Inst{8} = imm;
204 let Inst{14-9} = SBASE{6-1};
205 let Inst{21-15} = SDST;
206 let Inst{26-22} = op;
207 let Inst{31-27} = 0x18; //encoding
208}
209
Tom Stellardae38f302015-01-14 01:13:19 +0000210let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000211class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
212 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000213 let mayLoad = 0;
214 let mayStore = 0;
215 let hasSideEffects = 0;
216 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000217 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000218}
219
Marek Olsak5df00d62014-12-07 12:18:57 +0000220class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
221 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000222
223 let mayLoad = 0;
224 let mayStore = 0;
225 let hasSideEffects = 0;
226 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000227 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000228
229 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000230}
231
232class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
233 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000234
235 let DisableEncoding = "$dst";
236 let mayLoad = 0;
237 let mayStore = 0;
238 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000239 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000240 let SOPC = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000241
242 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000243}
244
Marek Olsak5df00d62014-12-07 12:18:57 +0000245class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
246 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000247
248 let mayLoad = 0;
249 let mayStore = 0;
250 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000251 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000252 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000253
254 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000255}
256
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000257class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000258 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000259
260 let mayLoad = 0;
261 let mayStore = 0;
262 let hasSideEffects = 0;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000263 let isCodeGenOnly = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000264 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000265 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000266
267 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000268}
269
Tom Stellardae38f302015-01-14 01:13:19 +0000270} // let SchedRW = [WriteSALU]
271
Tom Stellardc470c962014-10-01 14:44:42 +0000272class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
273 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000274
275 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000276 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000277 let mayStore = 0;
278 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000279 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000280 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000281 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000282}
283
284//===----------------------------------------------------------------------===//
285// Vector ALU operations
286//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000288class VOP1e <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000289
290 bits<8> VDST;
291 bits<9> SRC0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000292
Christian Konig72d5d5c2013-02-21 15:16:44 +0000293 let Inst{8-0} = SRC0;
294 let Inst{16-9} = op;
295 let Inst{24-17} = VDST;
296 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000297}
298
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000299class VOP2e <bits<6> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000300
301 bits<8> VDST;
302 bits<9> SRC0;
303 bits<8> VSRC1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000304
Christian Konig72d5d5c2013-02-21 15:16:44 +0000305 let Inst{8-0} = SRC0;
306 let Inst{16-9} = VSRC1;
307 let Inst{24-17} = VDST;
308 let Inst{30-25} = op;
309 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000310}
311
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000312class VOP3e <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000313
Tom Stellard459a79a2013-05-20 15:02:08 +0000314 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000315 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000316 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000317 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000318 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000319 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000320 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000321 bits<1> clamp;
322 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000323
Tom Stellard459a79a2013-05-20 15:02:08 +0000324 let Inst{7-0} = dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000325 let Inst{8} = src0_modifiers{1};
326 let Inst{9} = src1_modifiers{1};
327 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000328 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000329 let Inst{25-17} = op;
330 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000331 let Inst{40-32} = src0;
332 let Inst{49-41} = src1;
333 let Inst{58-50} = src2;
334 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000335 let Inst{61} = src0_modifiers{0};
336 let Inst{62} = src1_modifiers{0};
337 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000338}
339
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000340class VOP3be <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000341
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000342 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000343 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000344 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000345 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000346 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000347 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000348 bits<9> src2;
349 bits<7> sdst;
350 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000351
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000352 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000353 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000354 let Inst{25-17} = op;
355 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000356 let Inst{40-32} = src0;
357 let Inst{49-41} = src1;
358 let Inst{58-50} = src2;
359 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000360 let Inst{61} = src0_modifiers{0};
361 let Inst{62} = src1_modifiers{0};
362 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000363}
364
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000365class VOPCe <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000366
367 bits<9> SRC0;
368 bits<8> VSRC1;
369
370 let Inst{8-0} = SRC0;
371 let Inst{16-9} = VSRC1;
372 let Inst{24-17} = op;
373 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000374}
375
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000376class VINTRPe <bits<2> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000377
378 bits<8> VDST;
379 bits<8> VSRC;
380 bits<2> ATTRCHAN;
381 bits<6> ATTR;
382
383 let Inst{7-0} = VSRC;
384 let Inst{9-8} = ATTRCHAN;
385 let Inst{15-10} = ATTR;
386 let Inst{17-16} = op;
387 let Inst{25-18} = VDST;
388 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000389}
390
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000391class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000392
393 bits<8> vdst;
394 bits<1> gds;
395 bits<8> addr;
396 bits<8> data0;
397 bits<8> data1;
398 bits<8> offset0;
399 bits<8> offset1;
400
401 let Inst{7-0} = offset0;
402 let Inst{15-8} = offset1;
403 let Inst{17} = gds;
404 let Inst{25-18} = op;
405 let Inst{31-26} = 0x36; //encoding
406 let Inst{39-32} = addr;
407 let Inst{47-40} = data0;
408 let Inst{55-48} = data1;
409 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000410}
411
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000412class MUBUFe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000413
Tom Stellard6db08eb2013-04-05 23:31:44 +0000414 bits<12> offset;
415 bits<1> offen;
416 bits<1> idxen;
417 bits<1> glc;
418 bits<1> addr64;
419 bits<1> lds;
420 bits<8> vaddr;
421 bits<8> vdata;
422 bits<7> srsrc;
423 bits<1> slc;
424 bits<1> tfe;
425 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000426
Tom Stellard6db08eb2013-04-05 23:31:44 +0000427 let Inst{11-0} = offset;
428 let Inst{12} = offen;
429 let Inst{13} = idxen;
430 let Inst{14} = glc;
431 let Inst{15} = addr64;
432 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000433 let Inst{24-18} = op;
434 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000435 let Inst{39-32} = vaddr;
436 let Inst{47-40} = vdata;
437 let Inst{52-48} = srsrc{6-2};
438 let Inst{54} = slc;
439 let Inst{55} = tfe;
440 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000441}
442
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000443class MTBUFe <bits<3> op> : Enc64 {
Christian Konige3cba882013-02-16 11:28:02 +0000444
Christian Konig72d5d5c2013-02-21 15:16:44 +0000445 bits<8> VDATA;
446 bits<12> OFFSET;
447 bits<1> OFFEN;
448 bits<1> IDXEN;
449 bits<1> GLC;
450 bits<1> ADDR64;
451 bits<4> DFMT;
452 bits<3> NFMT;
453 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000454 bits<7> SRSRC;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000455 bits<1> SLC;
456 bits<1> TFE;
457 bits<8> SOFFSET;
458
459 let Inst{11-0} = OFFSET;
460 let Inst{12} = OFFEN;
461 let Inst{13} = IDXEN;
462 let Inst{14} = GLC;
463 let Inst{15} = ADDR64;
464 let Inst{18-16} = op;
465 let Inst{22-19} = DFMT;
466 let Inst{25-23} = NFMT;
467 let Inst{31-26} = 0x3a; //encoding
468 let Inst{39-32} = VADDR;
469 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000470 let Inst{52-48} = SRSRC{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000471 let Inst{54} = SLC;
472 let Inst{55} = TFE;
473 let Inst{63-56} = SOFFSET;
Christian Konige3cba882013-02-16 11:28:02 +0000474}
475
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000476class MIMGe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000477
478 bits<8> VDATA;
479 bits<4> DMASK;
480 bits<1> UNORM;
481 bits<1> GLC;
482 bits<1> DA;
483 bits<1> R128;
484 bits<1> TFE;
485 bits<1> LWE;
486 bits<1> SLC;
487 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000488 bits<7> SRSRC;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000489 bits<7> SSAMP;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000490
491 let Inst{11-8} = DMASK;
492 let Inst{12} = UNORM;
493 let Inst{13} = GLC;
494 let Inst{14} = DA;
495 let Inst{15} = R128;
496 let Inst{16} = TFE;
497 let Inst{17} = LWE;
498 let Inst{24-18} = op;
499 let Inst{25} = SLC;
500 let Inst{31-26} = 0x3c;
501 let Inst{39-32} = VADDR;
502 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000503 let Inst{52-48} = SRSRC{6-2};
504 let Inst{57-53} = SSAMP{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000505}
506
Matt Arsenault3f981402014-09-15 15:41:53 +0000507class FLATe<bits<7> op> : Enc64 {
508 bits<8> addr;
509 bits<8> data;
510 bits<8> vdst;
511 bits<1> slc;
512 bits<1> glc;
513 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000514
Matt Arsenault3f981402014-09-15 15:41:53 +0000515 // 15-0 is reserved.
516 let Inst{16} = glc;
517 let Inst{17} = slc;
518 let Inst{24-18} = op;
519 let Inst{31-26} = 0x37; // Encoding.
520 let Inst{39-32} = addr;
521 let Inst{47-40} = data;
522 // 54-48 is reserved.
523 let Inst{55} = tfe;
524 let Inst{63-56} = vdst;
525}
526
527class EXPe : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000528 bits<4> EN;
529 bits<6> TGT;
530 bits<1> COMPR;
531 bits<1> DONE;
532 bits<1> VM;
533 bits<8> VSRC0;
534 bits<8> VSRC1;
535 bits<8> VSRC2;
536 bits<8> VSRC3;
537
538 let Inst{3-0} = EN;
539 let Inst{9-4} = TGT;
540 let Inst{10} = COMPR;
541 let Inst{11} = DONE;
542 let Inst{12} = VM;
543 let Inst{31-26} = 0x3e;
544 let Inst{39-32} = VSRC0;
545 let Inst{47-40} = VSRC1;
546 let Inst{55-48} = VSRC2;
547 let Inst{63-56} = VSRC3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000548}
549
550let Uses = [EXEC] in {
551
552class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000553 VOP1Common <outs, ins, asm, pattern>,
554 VOP1e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000555
556class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000557 VOP2Common <outs, ins, asm, pattern>, VOP2e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000558
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000559class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000560 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000561
Marek Olsak5df00d62014-12-07 12:18:57 +0000562class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
563 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000564 let mayLoad = 1;
565 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000566 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000567}
568
569} // End Uses = [EXEC]
570
571//===----------------------------------------------------------------------===//
572// Vector I/O operations
573//===----------------------------------------------------------------------===//
574
575let Uses = [EXEC] in {
576
Marek Olsak5df00d62014-12-07 12:18:57 +0000577class DS <dag outs, dag ins, string asm, list<dag> pattern> :
578 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000579
580 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000581 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000582 let UseNamedOperandTable = 1;
Tom Stellarda99ada52014-11-21 22:31:44 +0000583 let DisableEncoding = "$m0";
Tom Stellardae38f302015-01-14 01:13:19 +0000584 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000585}
586
Marek Olsak5df00d62014-12-07 12:18:57 +0000587class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
588 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000589
590 let VM_CNT = 1;
591 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000592 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000593
Matt Arsenault9a072c12014-11-18 23:57:33 +0000594 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000595 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000596 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000597}
598
Tom Stellard0c238c22014-10-01 14:44:43 +0000599class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
600 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000601
602 let VM_CNT = 1;
603 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000604 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000605
Craig Topperc50d64b2014-11-26 00:46:26 +0000606 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000607 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000608 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000609}
610
Matt Arsenault3f981402014-09-15 15:41:53 +0000611class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
612 InstSI<outs, ins, asm, pattern>, FLATe <op> {
613 let FLAT = 1;
614 // Internally, FLAT instruction are executed as both an LDS and a
615 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
616 // and are not considered done until both have been decremented.
617 let VM_CNT = 1;
618 let LGKM_CNT = 1;
619
620 let Uses = [EXEC, FLAT_SCR]; // M0
621
622 let UseNamedOperandTable = 1;
623 let hasSideEffects = 0;
624}
625
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000626class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
627 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
628
629 let VM_CNT = 1;
630 let EXP_CNT = 1;
631 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000632
633 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000634}
635
Christian Konig72d5d5c2013-02-21 15:16:44 +0000636
Christian Konig72d5d5c2013-02-21 15:16:44 +0000637} // End Uses = [EXEC]