blob: 06226168e9337f520573da428b41e14750e72cad [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Cheng207b2462009-11-06 23:52:48 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson359f8ba2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Cheng207b2462009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson359f8ba2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Cheng207b2462009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
Evan Cheng207b2462009-11-06 23:52:48 +000017#include "ARM.h"
18#include "ARMBaseInstrInfo.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000019#include "ARMBaseRegisterInfo.h"
Tim Northover72360d22013-12-02 10:35:41 +000020#include "ARMConstantPoolValue.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000021#include "ARMMachineFunctionInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000022#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Tim Northoverb629c772016-04-18 21:48:55 +000024#include "llvm/CodeGen/LivePhysRegs.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000028#include "llvm/CodeGen/MachineInstrBundle.h"
Tim Northover72360d22013-12-02 10:35:41 +000029#include "llvm/IR/GlobalValue.h"
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000030#include "llvm/Support/CommandLine.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000031#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/Target/TargetFrameLowering.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000034
Evan Cheng207b2462009-11-06 23:52:48 +000035using namespace llvm;
36
Chandler Carruth84e68b22014-04-22 02:41:26 +000037#define DEBUG_TYPE "arm-pseudo"
38
Benjamin Kramer4938edb2011-08-19 01:42:18 +000039static cl::opt<bool>
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000040VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
41 cl::desc("Verify machine code after expanding ARM pseudos"));
42
Evan Cheng207b2462009-11-06 23:52:48 +000043namespace {
44 class ARMExpandPseudo : public MachineFunctionPass {
45 public:
46 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000047 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Cheng207b2462009-11-06 23:52:48 +000048
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000049 const ARMBaseInstrInfo *TII;
Evan Cheng2f736c92010-05-13 00:17:02 +000050 const TargetRegisterInfo *TRI;
Evan Chengf478cf92010-11-12 23:03:38 +000051 const ARMSubtarget *STI;
Evan Chengb8b0ad82011-01-20 08:34:58 +000052 ARMFunctionInfo *AFI;
Evan Cheng207b2462009-11-06 23:52:48 +000053
Craig Topper6bc27bf2014-03-10 02:09:33 +000054 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng207b2462009-11-06 23:52:48 +000055
Derek Schuff1dbf7a52016-04-04 17:09:25 +000056 MachineFunctionProperties getRequiredProperties() const override {
57 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +000058 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +000059 }
60
Mehdi Amini117296c2016-10-01 02:56:57 +000061 StringRef getPassName() const override {
Evan Cheng207b2462009-11-06 23:52:48 +000062 return "ARM pseudo instruction expansion pass";
63 }
64
65 private:
Evan Cheng7c1f56f2010-05-12 23:13:12 +000066 void TransferImpOps(MachineInstr &OldMI,
67 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb8b0ad82011-01-20 08:34:58 +000068 bool ExpandMI(MachineBasicBlock &MBB,
Tim Northoverb629c772016-04-18 21:48:55 +000069 MachineBasicBlock::iterator MBBI,
70 MachineBasicBlock::iterator &NextMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000071 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilsond5c57a52010-09-13 23:01:35 +000072 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
73 void ExpandVST(MachineBasicBlock::iterator &MBBI);
74 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +000075 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +000076 unsigned Opc, bool IsExt);
Evan Chengb8b0ad82011-01-20 08:34:58 +000077 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
78 MachineBasicBlock::iterator &MBBI);
Tim Northoverb629c772016-04-18 21:48:55 +000079 bool ExpandCMP_SWAP(MachineBasicBlock &MBB,
80 MachineBasicBlock::iterator MBBI, unsigned LdrexOp,
81 unsigned StrexOp, unsigned UxtOp,
82 MachineBasicBlock::iterator &NextMBBI);
83
84 bool ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
85 MachineBasicBlock::iterator MBBI,
86 MachineBasicBlock::iterator &NextMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000087 };
88 char ARMExpandPseudo::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +000089}
Evan Cheng207b2462009-11-06 23:52:48 +000090
Evan Cheng7c1f56f2010-05-12 23:13:12 +000091/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
92/// the instructions created from the expansion.
93void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
94 MachineInstrBuilder &UseMI,
95 MachineInstrBuilder &DefMI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +000096 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng7c1f56f2010-05-12 23:13:12 +000097 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
98 i != e; ++i) {
99 const MachineOperand &MO = OldMI.getOperand(i);
100 assert(MO.isReg() && MO.getReg());
101 if (MO.isUse())
Diana Picus116bbab2017-01-13 09:58:52 +0000102 UseMI.add(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000103 else
Diana Picus116bbab2017-01-13 09:58:52 +0000104 DefMI.add(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000105 }
106}
107
Bob Wilsond5c57a52010-09-13 23:01:35 +0000108namespace {
109 // Constants for register spacing in NEON load/store instructions.
110 // For quad-register load-lane and store-lane pseudo instructors, the
111 // spacing is initially assumed to be EvenDblSpc, and that is changed to
112 // OddDblSpc depending on the lane number operand.
113 enum NEONRegSpacing {
114 SingleSpc,
115 EvenDblSpc,
116 OddDblSpc
117 };
118
119 // Entries for NEON load/store information table. The table is sorted by
120 // PseudoOpc for fast binary-search lookups.
121 struct NEONLdStTableEntry {
Craig Topperca658c22012-03-11 07:16:55 +0000122 uint16_t PseudoOpc;
123 uint16_t RealOpc;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000124 bool IsLoad;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000125 bool isUpdating;
126 bool hasWritebackOperand;
Craig Topper980739a2012-09-20 06:14:08 +0000127 uint8_t RegSpacing; // One of type NEONRegSpacing
128 uint8_t NumRegs; // D registers loaded or stored
129 uint8_t RegElts; // elements per D register; used for lane ops
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000130 // FIXME: Temporary flag to denote whether the real instruction takes
131 // a single register (like the encoding) or all of the registers in
132 // the list (like the asm syntax and the isel DAG). When all definitions
133 // are converted to take only the single encoded register, this will
134 // go away.
135 bool copyAllListRegs;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000136
137 // Comparison methods for binary search of the table.
138 bool operator<(const NEONLdStTableEntry &TE) const {
139 return PseudoOpc < TE.PseudoOpc;
140 }
141 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
142 return TE.PseudoOpc < PseudoOpc;
143 }
Chandler Carruth88c54b82010-10-23 08:10:43 +0000144 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
145 const NEONLdStTableEntry &TE) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000146 return PseudoOpc < TE.PseudoOpc;
147 }
148 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000149}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000150
151static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbache4c8e692011-10-31 19:11:23 +0000152{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
153{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
154{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
155{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
156{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
157{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsondc449902010-11-01 22:04:05 +0000158
Jim Grosbache4c8e692011-10-31 19:11:23 +0000159{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000160{ ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000161{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000162{ ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000163
Jim Grosbache4c8e692011-10-31 19:11:23 +0000164{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
165{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
166{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
167{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
168{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
169{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
170{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
171{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
172{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
173{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000174
Jim Grosbache4c8e692011-10-31 19:11:23 +0000175{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000176{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
177{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000178{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000179{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
180{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000181{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000182{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
183{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000184
Jim Grosbache4c8e692011-10-31 19:11:23 +0000185{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
186{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
187{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
188{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
189{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
190{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson77ab1652010-11-29 19:35:29 +0000191
Jim Grosbache4c8e692011-10-31 19:11:23 +0000192{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
193{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
194{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
195{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
196{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
197{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
198{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
199{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
200{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
201{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000202
Jim Grosbache4c8e692011-10-31 19:11:23 +0000203{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
204{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
205{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
206{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
207{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
208{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000209
Jim Grosbache4c8e692011-10-31 19:11:23 +0000210{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
211{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
212{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
213{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
214{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
215{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
216{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
217{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
218{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000219
Jim Grosbache4c8e692011-10-31 19:11:23 +0000220{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
221{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
222{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
223{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
224{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
225{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000226
Jim Grosbache4c8e692011-10-31 19:11:23 +0000227{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
228{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
229{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
230{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
231{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
232{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
233{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
234{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
235{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
236{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000237
Jim Grosbache4c8e692011-10-31 19:11:23 +0000238{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
239{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
240{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
241{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
242{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
243{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000244
Jim Grosbache4c8e692011-10-31 19:11:23 +0000245{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
246{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
247{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
248{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
249{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
250{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
251{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
252{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
253{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000254
Jim Grosbache4c8e692011-10-31 19:11:23 +0000255{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
256{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
257{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
258{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
259{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
260{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond80b29d2010-11-02 21:18:25 +0000261
Jim Grosbach5ee209c2011-11-29 22:58:48 +0000262{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
263{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
264{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbach98d032f2011-11-29 22:38:04 +0000265{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
266{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
267{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000268
Jim Grosbache4c8e692011-10-31 19:11:23 +0000269{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
270{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
271{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
272{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
273{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
274{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
275{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
276{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
277{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
278{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000279
Jim Grosbach8d246182011-12-14 19:35:22 +0000280{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000281{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
282{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000283{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000284{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
285{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000286{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000287{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
288{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000289
Jim Grosbache4c8e692011-10-31 19:11:23 +0000290{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
291{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
292{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
293{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
294{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
295{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
296{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
297{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
298{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
299{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000300
Jim Grosbache4c8e692011-10-31 19:11:23 +0000301{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
302{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
303{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
304{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
305{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
306{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000307
Jim Grosbache4c8e692011-10-31 19:11:23 +0000308{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
309{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
310{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
311{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
312{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
313{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
314{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
315{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
316{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000317
Jim Grosbache4c8e692011-10-31 19:11:23 +0000318{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
319{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
320{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
321{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
322{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
323{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
324{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
325{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
326{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
327{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000328
Jim Grosbache4c8e692011-10-31 19:11:23 +0000329{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
330{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
331{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
332{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
333{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
334{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000335
Jim Grosbache4c8e692011-10-31 19:11:23 +0000336{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
337{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
338{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
339{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
340{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
341{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
342{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
343{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
344{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000345};
346
347/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
348/// load or store pseudo instruction.
349static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000350#ifndef NDEBUG
351 // Make sure the table is sorted.
352 static bool TableChecked = false;
353 if (!TableChecked) {
Craig Topperc177d9e2015-10-17 16:37:11 +0000354 assert(std::is_sorted(std::begin(NEONLdStTable), std::end(NEONLdStTable)) &&
355 "NEONLdStTable is not sorted!");
Bob Wilsond5c57a52010-09-13 23:01:35 +0000356 TableChecked = true;
357 }
358#endif
359
Craig Toppera2d06352015-10-17 18:22:46 +0000360 auto I = std::lower_bound(std::begin(NEONLdStTable),
361 std::end(NEONLdStTable), Opcode);
Craig Topperc177d9e2015-10-17 16:37:11 +0000362 if (I != std::end(NEONLdStTable) && I->PseudoOpc == Opcode)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000363 return I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000364 return nullptr;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000365}
366
367/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
368/// corresponding to the specified register spacing. Not all of the results
369/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
370static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
371 const TargetRegisterInfo *TRI, unsigned &D0,
372 unsigned &D1, unsigned &D2, unsigned &D3) {
373 if (RegSpc == SingleSpc) {
374 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
375 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
376 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
377 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
378 } else if (RegSpc == EvenDblSpc) {
379 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
380 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
381 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
382 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
383 } else {
384 assert(RegSpc == OddDblSpc && "unknown register spacing");
385 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
386 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
387 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
388 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000389 }
Bob Wilsond5c57a52010-09-13 23:01:35 +0000390}
391
Bob Wilson5a1df802010-09-02 16:17:29 +0000392/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
393/// operands to real VLD instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000394void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilson75a64082010-09-02 16:00:54 +0000395 MachineInstr &MI = *MBBI;
396 MachineBasicBlock &MBB = *MI.getParent();
397
Bob Wilsond5c57a52010-09-13 23:01:35 +0000398 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
399 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000400 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000401 unsigned NumRegs = TableEntry->NumRegs;
402
403 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
404 TII->get(TableEntry->RealOpc));
Bob Wilson75a64082010-09-02 16:00:54 +0000405 unsigned OpIdx = 0;
406
407 bool DstIsDead = MI.getOperand(OpIdx).isDead();
408 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
409 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000410 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000411 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
412 if (NumRegs > 1 && TableEntry->copyAllListRegs)
413 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
414 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000415 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000416 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000417 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson75a64082010-09-02 16:00:54 +0000418
Jim Grosbache4c8e692011-10-31 19:11:23 +0000419 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000420 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000421
Bob Wilson75a64082010-09-02 16:00:54 +0000422 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000423 MIB.add(MI.getOperand(OpIdx++));
424 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000425 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000426 if (TableEntry->hasWritebackOperand)
Diana Picus116bbab2017-01-13 09:58:52 +0000427 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson75a64082010-09-02 16:00:54 +0000428
Bob Wilson84971c82010-09-09 00:38:32 +0000429 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson450c6cf2010-09-16 04:25:37 +0000430 // has an extra operand that is a use of the super-register. Record the
431 // operand index and skip over it.
432 unsigned SrcOpIdx = 0;
433 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
434 SrcOpIdx = OpIdx++;
435
436 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000437 MIB.add(MI.getOperand(OpIdx++));
438 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000439
440 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson84971c82010-09-09 00:38:32 +0000441 // to the new instruction as an implicit operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000442 if (SrcOpIdx != 0) {
443 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson84971c82010-09-09 00:38:32 +0000444 MO.setImplicit(true);
Diana Picus116bbab2017-01-13 09:58:52 +0000445 MIB.add(MO);
Bob Wilson84971c82010-09-09 00:38:32 +0000446 }
Bob Wilson35fafca2010-09-03 18:16:02 +0000447 // Add an implicit def for the super-register.
448 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson84971c82010-09-09 00:38:32 +0000449 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000450
451 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000452 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000453
Bob Wilson75a64082010-09-02 16:00:54 +0000454 MI.eraseFromParent();
455}
456
Bob Wilson97919e92010-08-26 18:51:29 +0000457/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
458/// operands to real VST instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000459void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000460 MachineInstr &MI = *MBBI;
461 MachineBasicBlock &MBB = *MI.getParent();
462
Bob Wilsond5c57a52010-09-13 23:01:35 +0000463 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
464 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000465 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000466 unsigned NumRegs = TableEntry->NumRegs;
467
468 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
469 TII->get(TableEntry->RealOpc));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000470 unsigned OpIdx = 0;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000471 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000472 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000473
Bob Wilson9392b0e2010-08-25 23:27:42 +0000474 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000475 MIB.add(MI.getOperand(OpIdx++));
476 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000477 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000478 if (TableEntry->hasWritebackOperand)
Diana Picus116bbab2017-01-13 09:58:52 +0000479 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000480
481 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000482 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Bob Wilson450c6cf2010-09-16 04:25:37 +0000483 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson9392b0e2010-08-25 23:27:42 +0000484 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000485 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000486 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000487 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000488 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000489 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000490 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000491 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000492 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000493
494 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000495 MIB.add(MI.getOperand(OpIdx++));
496 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000497
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000498 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000499 MIB->addRegisterKilled(SrcReg, TRI, true);
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000500 else if (!SrcIsUndef)
501 MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000502 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000503
504 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000505 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000506
Bob Wilson9392b0e2010-08-25 23:27:42 +0000507 MI.eraseFromParent();
508}
509
Bob Wilsond5c57a52010-09-13 23:01:35 +0000510/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
511/// register operands to real instructions with D register operands.
512void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
513 MachineInstr &MI = *MBBI;
514 MachineBasicBlock &MBB = *MI.getParent();
515
516 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
517 assert(TableEntry && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000518 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000519 unsigned NumRegs = TableEntry->NumRegs;
520 unsigned RegElts = TableEntry->RegElts;
521
522 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
523 TII->get(TableEntry->RealOpc));
524 unsigned OpIdx = 0;
525 // The lane operand is always the 3rd from last operand, before the 2
526 // predicate operands.
527 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
528
529 // Adjust the lane and spacing as needed for Q registers.
530 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
531 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
532 RegSpc = OddDblSpc;
533 Lane -= RegElts;
534 }
535 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
536
Ted Kremenek3c4408c2011-01-23 17:05:06 +0000537 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilson62e9a052010-09-14 21:12:05 +0000538 unsigned DstReg = 0;
539 bool DstIsDead = false;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000540 if (TableEntry->IsLoad) {
541 DstIsDead = MI.getOperand(OpIdx).isDead();
542 DstReg = MI.getOperand(OpIdx++).getReg();
543 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsondc449902010-11-01 22:04:05 +0000544 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
545 if (NumRegs > 1)
546 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000547 if (NumRegs > 2)
548 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
549 if (NumRegs > 3)
550 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
551 }
552
Jim Grosbache4c8e692011-10-31 19:11:23 +0000553 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000554 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000555
556 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000557 MIB.add(MI.getOperand(OpIdx++));
558 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000559 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000560 if (TableEntry->hasWritebackOperand)
Diana Picus116bbab2017-01-13 09:58:52 +0000561 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000562
563 // Grab the super-register source.
564 MachineOperand MO = MI.getOperand(OpIdx++);
565 if (!TableEntry->IsLoad)
566 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
567
568 // Add the subregs as sources of the new instruction.
569 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
570 getKillRegState(MO.isKill()));
Bob Wilsondc449902010-11-01 22:04:05 +0000571 MIB.addReg(D0, SrcFlags);
572 if (NumRegs > 1)
573 MIB.addReg(D1, SrcFlags);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000574 if (NumRegs > 2)
575 MIB.addReg(D2, SrcFlags);
576 if (NumRegs > 3)
577 MIB.addReg(D3, SrcFlags);
578
579 // Add the lane number operand.
580 MIB.addImm(Lane);
Bob Wilson450c6cf2010-09-16 04:25:37 +0000581 OpIdx += 1;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000582
Bob Wilson450c6cf2010-09-16 04:25:37 +0000583 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000584 MIB.add(MI.getOperand(OpIdx++));
585 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000586
Bob Wilsond5c57a52010-09-13 23:01:35 +0000587 // Copy the super-register source to be an implicit source.
588 MO.setImplicit(true);
Diana Picus116bbab2017-01-13 09:58:52 +0000589 MIB.add(MO);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000590 if (TableEntry->IsLoad)
591 // Add an implicit def for the super-register.
592 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
593 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000594 // Transfer memoperands.
595 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilsond5c57a52010-09-13 23:01:35 +0000596 MI.eraseFromParent();
597}
598
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000599/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
600/// register operands to real instructions with D register operands.
601void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000602 unsigned Opc, bool IsExt) {
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000603 MachineInstr &MI = *MBBI;
604 MachineBasicBlock &MBB = *MI.getParent();
605
606 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
607 unsigned OpIdx = 0;
608
609 // Transfer the destination register operand.
Diana Picus116bbab2017-01-13 09:58:52 +0000610 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000611 if (IsExt)
Diana Picus116bbab2017-01-13 09:58:52 +0000612 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000613
614 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
615 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
616 unsigned D0, D1, D2, D3;
617 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000618 MIB.addReg(D0);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000619
620 // Copy the other source register operand.
Diana Picus116bbab2017-01-13 09:58:52 +0000621 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000622
Bob Wilson450c6cf2010-09-16 04:25:37 +0000623 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000624 MIB.add(MI.getOperand(OpIdx++));
625 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000626
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000627 // Add an implicit kill and use for the super-reg.
628 MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000629 TransferImpOps(MI, MIB, MIB);
630 MI.eraseFromParent();
631}
632
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000633static bool IsAnAddressOperand(const MachineOperand &MO) {
634 // This check is overly conservative. Unless we are certain that the machine
635 // operand is not a symbol reference, we return that it is a symbol reference.
636 // This is important as the load pair may not be split up Windows.
637 switch (MO.getType()) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000638 case MachineOperand::MO_Register:
639 case MachineOperand::MO_Immediate:
640 case MachineOperand::MO_CImmediate:
641 case MachineOperand::MO_FPImmediate:
642 return false;
643 case MachineOperand::MO_MachineBasicBlock:
644 return true;
645 case MachineOperand::MO_FrameIndex:
646 return false;
647 case MachineOperand::MO_ConstantPoolIndex:
648 case MachineOperand::MO_TargetIndex:
649 case MachineOperand::MO_JumpTableIndex:
650 case MachineOperand::MO_ExternalSymbol:
651 case MachineOperand::MO_GlobalAddress:
652 case MachineOperand::MO_BlockAddress:
653 return true;
654 case MachineOperand::MO_RegisterMask:
655 case MachineOperand::MO_RegisterLiveOut:
656 return false;
657 case MachineOperand::MO_Metadata:
658 case MachineOperand::MO_MCSymbol:
659 return true;
660 case MachineOperand::MO_CFIIndex:
661 return false;
Tim Northover6b3bd612016-07-29 20:32:59 +0000662 case MachineOperand::MO_IntrinsicID:
Tim Northoverde3aea0412016-08-17 20:25:25 +0000663 case MachineOperand::MO_Predicate:
Tim Northover6b3bd612016-07-29 20:32:59 +0000664 llvm_unreachable("should not exist post-isel");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000665 }
Saleem Abdulrasoolef550a62014-04-30 05:12:41 +0000666 llvm_unreachable("unhandled machine operand type");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000667}
668
Evan Chengb8b0ad82011-01-20 08:34:58 +0000669void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
670 MachineBasicBlock::iterator &MBBI) {
671 MachineInstr &MI = *MBBI;
672 unsigned Opcode = MI.getOpcode();
673 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000674 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000675 unsigned DstReg = MI.getOperand(0).getReg();
676 bool DstIsDead = MI.getOperand(0).isDead();
677 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
678 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000679 bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000680 MachineInstrBuilder LO16, HI16;
Evan Cheng207b2462009-11-06 23:52:48 +0000681
Evan Chengb8b0ad82011-01-20 08:34:58 +0000682 if (!STI->hasV6T2Ops() &&
683 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000684 // FIXME Windows CE supports older ARM CPUs
685 assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+");
686
Evan Chengb8b0ad82011-01-20 08:34:58 +0000687 // Expand into a movi + orr.
688 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
689 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
690 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
691 .addReg(DstReg);
Evan Cheng207b2462009-11-06 23:52:48 +0000692
Evan Chengb8b0ad82011-01-20 08:34:58 +0000693 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
694 unsigned ImmVal = (unsigned)MO.getImm();
695 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
696 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
697 LO16 = LO16.addImm(SOImmValV1);
698 HI16 = HI16.addImm(SOImmValV2);
Chris Lattner1d0c2572011-04-29 05:24:29 +0000699 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
700 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Diana Picusbd66b7d2017-01-20 08:15:24 +0000701 LO16.addImm(Pred).addReg(PredReg).add(condCodeOp());
702 HI16.addImm(Pred).addReg(PredReg).add(condCodeOp());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000703 TransferImpOps(MI, LO16, HI16);
704 MI.eraseFromParent();
705 return;
706 }
707
708 unsigned LO16Opc = 0;
709 unsigned HI16Opc = 0;
710 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
711 LO16Opc = ARM::t2MOVi16;
712 HI16Opc = ARM::t2MOVTi16;
713 } else {
714 LO16Opc = ARM::MOVi16;
715 HI16Opc = ARM::MOVTi16;
716 }
717
718 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
719 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
720 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
721 .addReg(DstReg);
722
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000723 switch (MO.getType()) {
724 case MachineOperand::MO_Immediate: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000725 unsigned Imm = MO.getImm();
726 unsigned Lo16 = Imm & 0xffff;
727 unsigned Hi16 = (Imm >> 16) & 0xffff;
728 LO16 = LO16.addImm(Lo16);
729 HI16 = HI16.addImm(Hi16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000730 break;
731 }
732 case MachineOperand::MO_ExternalSymbol: {
733 const char *ES = MO.getSymbolName();
734 unsigned TF = MO.getTargetFlags();
735 LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16);
736 HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16);
737 break;
738 }
739 default: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000740 const GlobalValue *GV = MO.getGlobal();
741 unsigned TF = MO.getTargetFlags();
742 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
743 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000744 break;
745 }
Evan Chengb8b0ad82011-01-20 08:34:58 +0000746 }
747
Chris Lattner1d0c2572011-04-29 05:24:29 +0000748 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
749 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000750 LO16.addImm(Pred).addReg(PredReg);
751 HI16.addImm(Pred).addReg(PredReg);
752
Saleem Abdulrasool8d60fdc2014-05-21 01:25:24 +0000753 if (RequiresBundling)
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000754 finalizeBundle(MBB, LO16->getIterator(), MBBI->getIterator());
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000755
Evan Chengb8b0ad82011-01-20 08:34:58 +0000756 TransferImpOps(MI, LO16, HI16);
757 MI.eraseFromParent();
758}
759
Tim Northoverb629c772016-04-18 21:48:55 +0000760static void addPostLoopLiveIns(MachineBasicBlock *MBB, LivePhysRegs &LiveRegs) {
761 for (auto I = LiveRegs.begin(); I != LiveRegs.end(); ++I)
762 MBB->addLiveIn(*I);
763}
764
765/// Expand a CMP_SWAP pseudo-inst to an ldrex/strex loop as simply as
766/// possible. This only gets used at -O0 so we don't care about efficiency of the
767/// generated code.
768bool ARMExpandPseudo::ExpandCMP_SWAP(MachineBasicBlock &MBB,
769 MachineBasicBlock::iterator MBBI,
770 unsigned LdrexOp, unsigned StrexOp,
771 unsigned UxtOp,
772 MachineBasicBlock::iterator &NextMBBI) {
773 bool IsThumb = STI->isThumb();
774 MachineInstr &MI = *MBBI;
775 DebugLoc DL = MI.getDebugLoc();
776 MachineOperand &Dest = MI.getOperand(0);
777 unsigned StatusReg = MI.getOperand(1).getReg();
778 MachineOperand &Addr = MI.getOperand(2);
779 MachineOperand &Desired = MI.getOperand(3);
780 MachineOperand &New = MI.getOperand(4);
781
782 LivePhysRegs LiveRegs(&TII->getRegisterInfo());
Matthias Braund1aabb22016-05-03 00:24:32 +0000783 LiveRegs.addLiveOuts(MBB);
Tim Northoverb629c772016-04-18 21:48:55 +0000784 for (auto I = std::prev(MBB.end()); I != MBBI; --I)
785 LiveRegs.stepBackward(*I);
786
787 MachineFunction *MF = MBB.getParent();
788 auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
789 auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
790 auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
791
792 MF->insert(++MBB.getIterator(), LoadCmpBB);
793 MF->insert(++LoadCmpBB->getIterator(), StoreBB);
794 MF->insert(++StoreBB->getIterator(), DoneBB);
795
796 if (UxtOp) {
797 MachineInstrBuilder MIB =
798 BuildMI(MBB, MBBI, DL, TII->get(UxtOp), Desired.getReg())
799 .addReg(Desired.getReg(), RegState::Kill);
800 if (!IsThumb)
801 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000802 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000803 }
804
805 // .Lloadcmp:
806 // ldrex rDest, [rAddr]
807 // cmp rDest, rDesired
808 // bne .Ldone
Tim Northoverb629c772016-04-18 21:48:55 +0000809 LoadCmpBB->addLiveIn(Addr.getReg());
810 LoadCmpBB->addLiveIn(Dest.getReg());
811 LoadCmpBB->addLiveIn(Desired.getReg());
812 addPostLoopLiveIns(LoadCmpBB, LiveRegs);
813
814 MachineInstrBuilder MIB;
815 MIB = BuildMI(LoadCmpBB, DL, TII->get(LdrexOp), Dest.getReg());
816 MIB.addReg(Addr.getReg());
817 if (LdrexOp == ARM::t2LDREX)
818 MIB.addImm(0); // a 32-bit Thumb ldrex (only) allows an offset.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000819 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000820
821 unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000822 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
823 .addReg(Dest.getReg(), getKillRegState(Dest.isDead()))
Diana Picus116bbab2017-01-13 09:58:52 +0000824 .add(Desired)
Diana Picus4f8c3e12017-01-13 09:37:56 +0000825 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000826 unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
827 BuildMI(LoadCmpBB, DL, TII->get(Bcc))
828 .addMBB(DoneBB)
829 .addImm(ARMCC::NE)
830 .addReg(ARM::CPSR, RegState::Kill);
831 LoadCmpBB->addSuccessor(DoneBB);
832 LoadCmpBB->addSuccessor(StoreBB);
833
834 // .Lstore:
835 // strex rStatus, rNew, [rAddr]
836 // cmp rStatus, #0
837 // bne .Lloadcmp
838 StoreBB->addLiveIn(Addr.getReg());
839 StoreBB->addLiveIn(New.getReg());
840 addPostLoopLiveIns(StoreBB, LiveRegs);
841
842
843 MIB = BuildMI(StoreBB, DL, TII->get(StrexOp), StatusReg);
Diana Picus116bbab2017-01-13 09:58:52 +0000844 MIB.add(New);
845 MIB.add(Addr);
Tim Northoverb629c772016-04-18 21:48:55 +0000846 if (StrexOp == ARM::t2STREX)
847 MIB.addImm(0); // a 32-bit Thumb strex (only) allows an offset.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000848 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000849
850 unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000851 BuildMI(StoreBB, DL, TII->get(CMPri))
852 .addReg(StatusReg, RegState::Kill)
853 .addImm(0)
854 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000855 BuildMI(StoreBB, DL, TII->get(Bcc))
856 .addMBB(LoadCmpBB)
857 .addImm(ARMCC::NE)
858 .addReg(ARM::CPSR, RegState::Kill);
859 StoreBB->addSuccessor(LoadCmpBB);
860 StoreBB->addSuccessor(DoneBB);
861
862 DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
863 DoneBB->transferSuccessors(&MBB);
864 addPostLoopLiveIns(DoneBB, LiveRegs);
865
Ahmed Bougachab4af1072016-04-27 20:32:54 +0000866 MBB.addSuccessor(LoadCmpBB);
867
Tim Northoverb629c772016-04-18 21:48:55 +0000868 NextMBBI = MBB.end();
869 MI.eraseFromParent();
870 return true;
871}
872
873/// ARM's ldrexd/strexd take a consecutive register pair (represented as a
874/// single GPRPair register), Thumb's take two separate registers so we need to
875/// extract the subregs from the pair.
876static void addExclusiveRegPair(MachineInstrBuilder &MIB, MachineOperand &Reg,
877 unsigned Flags, bool IsThumb,
878 const TargetRegisterInfo *TRI) {
879 if (IsThumb) {
880 unsigned RegLo = TRI->getSubReg(Reg.getReg(), ARM::gsub_0);
881 unsigned RegHi = TRI->getSubReg(Reg.getReg(), ARM::gsub_1);
882 MIB.addReg(RegLo, Flags | getKillRegState(Reg.isDead()));
883 MIB.addReg(RegHi, Flags | getKillRegState(Reg.isDead()));
884 } else
885 MIB.addReg(Reg.getReg(), Flags | getKillRegState(Reg.isDead()));
886}
887
888/// Expand a 64-bit CMP_SWAP to an ldrexd/strexd loop.
889bool ARMExpandPseudo::ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
890 MachineBasicBlock::iterator MBBI,
891 MachineBasicBlock::iterator &NextMBBI) {
892 bool IsThumb = STI->isThumb();
893 MachineInstr &MI = *MBBI;
894 DebugLoc DL = MI.getDebugLoc();
895 MachineOperand &Dest = MI.getOperand(0);
896 unsigned StatusReg = MI.getOperand(1).getReg();
897 MachineOperand &Addr = MI.getOperand(2);
898 MachineOperand &Desired = MI.getOperand(3);
899 MachineOperand &New = MI.getOperand(4);
900
901 unsigned DestLo = TRI->getSubReg(Dest.getReg(), ARM::gsub_0);
902 unsigned DestHi = TRI->getSubReg(Dest.getReg(), ARM::gsub_1);
903 unsigned DesiredLo = TRI->getSubReg(Desired.getReg(), ARM::gsub_0);
904 unsigned DesiredHi = TRI->getSubReg(Desired.getReg(), ARM::gsub_1);
905
906 LivePhysRegs LiveRegs(&TII->getRegisterInfo());
Matthias Braund1aabb22016-05-03 00:24:32 +0000907 LiveRegs.addLiveOuts(MBB);
Tim Northoverb629c772016-04-18 21:48:55 +0000908 for (auto I = std::prev(MBB.end()); I != MBBI; --I)
909 LiveRegs.stepBackward(*I);
910
911 MachineFunction *MF = MBB.getParent();
912 auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
913 auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
914 auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
915
916 MF->insert(++MBB.getIterator(), LoadCmpBB);
917 MF->insert(++LoadCmpBB->getIterator(), StoreBB);
918 MF->insert(++StoreBB->getIterator(), DoneBB);
919
920 // .Lloadcmp:
921 // ldrexd rDestLo, rDestHi, [rAddr]
922 // cmp rDestLo, rDesiredLo
923 // sbcs rStatus<dead>, rDestHi, rDesiredHi
924 // bne .Ldone
Tim Northoverb629c772016-04-18 21:48:55 +0000925 LoadCmpBB->addLiveIn(Addr.getReg());
926 LoadCmpBB->addLiveIn(Dest.getReg());
927 LoadCmpBB->addLiveIn(Desired.getReg());
928 addPostLoopLiveIns(LoadCmpBB, LiveRegs);
929
930 unsigned LDREXD = IsThumb ? ARM::t2LDREXD : ARM::LDREXD;
931 MachineInstrBuilder MIB;
932 MIB = BuildMI(LoadCmpBB, DL, TII->get(LDREXD));
933 addExclusiveRegPair(MIB, Dest, RegState::Define, IsThumb, TRI);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000934 MIB.addReg(Addr.getReg()).add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000935
936 unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000937 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
938 .addReg(DestLo, getKillRegState(Dest.isDead()))
939 .addReg(DesiredLo, getKillRegState(Desired.isDead()))
940 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000941
Oleg Ranevskyye2ae4152016-12-01 22:58:35 +0000942 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
943 .addReg(DestHi, getKillRegState(Dest.isDead()))
944 .addReg(DesiredHi, getKillRegState(Desired.isDead()))
945 .addImm(ARMCC::EQ).addReg(ARM::CPSR, RegState::Kill);
Tim Northoverb629c772016-04-18 21:48:55 +0000946
947 unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
948 BuildMI(LoadCmpBB, DL, TII->get(Bcc))
949 .addMBB(DoneBB)
950 .addImm(ARMCC::NE)
951 .addReg(ARM::CPSR, RegState::Kill);
952 LoadCmpBB->addSuccessor(DoneBB);
953 LoadCmpBB->addSuccessor(StoreBB);
954
955 // .Lstore:
956 // strexd rStatus, rNewLo, rNewHi, [rAddr]
957 // cmp rStatus, #0
958 // bne .Lloadcmp
959 StoreBB->addLiveIn(Addr.getReg());
960 StoreBB->addLiveIn(New.getReg());
961 addPostLoopLiveIns(StoreBB, LiveRegs);
962
963 unsigned STREXD = IsThumb ? ARM::t2STREXD : ARM::STREXD;
964 MIB = BuildMI(StoreBB, DL, TII->get(STREXD), StatusReg);
965 addExclusiveRegPair(MIB, New, 0, IsThumb, TRI);
Diana Picus116bbab2017-01-13 09:58:52 +0000966 MIB.add(Addr).add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000967
968 unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000969 BuildMI(StoreBB, DL, TII->get(CMPri))
970 .addReg(StatusReg, RegState::Kill)
971 .addImm(0)
972 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000973 BuildMI(StoreBB, DL, TII->get(Bcc))
974 .addMBB(LoadCmpBB)
975 .addImm(ARMCC::NE)
976 .addReg(ARM::CPSR, RegState::Kill);
977 StoreBB->addSuccessor(LoadCmpBB);
978 StoreBB->addSuccessor(DoneBB);
979
980 DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
981 DoneBB->transferSuccessors(&MBB);
982 addPostLoopLiveIns(DoneBB, LiveRegs);
983
Ahmed Bougachab4af1072016-04-27 20:32:54 +0000984 MBB.addSuccessor(LoadCmpBB);
985
Tim Northoverb629c772016-04-18 21:48:55 +0000986 NextMBBI = MBB.end();
987 MI.eraseFromParent();
988 return true;
989}
990
991
Evan Chengb8b0ad82011-01-20 08:34:58 +0000992bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
Tim Northoverb629c772016-04-18 21:48:55 +0000993 MachineBasicBlock::iterator MBBI,
994 MachineBasicBlock::iterator &NextMBBI) {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000995 MachineInstr &MI = *MBBI;
996 unsigned Opcode = MI.getOpcode();
997 switch (Opcode) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000998 default:
Evan Chengb8b0ad82011-01-20 08:34:58 +0000999 return false;
Quentin Colombet71a71482015-07-20 21:42:14 +00001000
1001 case ARM::TCRETURNdi:
1002 case ARM::TCRETURNri: {
1003 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
1004 assert(MBBI->isReturn() &&
1005 "Can only insert epilog into returning blocks");
1006 unsigned RetOpcode = MBBI->getOpcode();
1007 DebugLoc dl = MBBI->getDebugLoc();
1008 const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>(
1009 MBB.getParent()->getSubtarget().getInstrInfo());
1010
1011 // Tail call return: adjust the stack pointer and jump to callee.
1012 MBBI = MBB.getLastNonDebugInstr();
1013 MachineOperand &JumpTarget = MBBI->getOperand(0);
1014
1015 // Jump to label or value in register.
1016 if (RetOpcode == ARM::TCRETURNdi) {
1017 unsigned TCOpcode =
1018 STI->isThumb()
1019 ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND)
1020 : ARM::TAILJMPd;
1021 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
1022 if (JumpTarget.isGlobal())
1023 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
1024 JumpTarget.getTargetFlags());
1025 else {
1026 assert(JumpTarget.isSymbol());
1027 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
1028 JumpTarget.getTargetFlags());
1029 }
1030
1031 // Add the default predicate in Thumb mode.
1032 if (STI->isThumb())
Diana Picusbd66b7d2017-01-20 08:15:24 +00001033 MIB.add(predOps(ARMCC::AL));
Quentin Colombet71a71482015-07-20 21:42:14 +00001034 } else if (RetOpcode == ARM::TCRETURNri) {
1035 BuildMI(MBB, MBBI, dl,
1036 TII.get(STI->isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr))
1037 .addReg(JumpTarget.getReg(), RegState::Kill);
1038 }
1039
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001040 auto NewMI = std::prev(MBBI);
Quentin Colombet71a71482015-07-20 21:42:14 +00001041 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
1042 NewMI->addOperand(MBBI->getOperand(i));
1043
1044 // Delete the pseudo instruction TCRETURN.
1045 MBB.erase(MBBI);
1046 MBBI = NewMI;
1047 return true;
1048 }
Jim Grosbachbb0547d2011-03-11 23:09:50 +00001049 case ARM::VMOVScc:
1050 case ARM::VMOVDcc: {
1051 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
1052 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
1053 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001054 .add(MI.getOperand(2))
1055 .addImm(MI.getOperand(3).getImm()) // 'pred'
1056 .add(MI.getOperand(4));
Jim Grosbachbb0547d2011-03-11 23:09:50 +00001057
1058 MI.eraseFromParent();
1059 return true;
1060 }
Jim Grosbach4def7042011-07-01 17:14:11 +00001061 case ARM::t2MOVCCr:
Jim Grosbach62a7b472011-03-10 23:56:09 +00001062 case ARM::MOVCCr: {
Jim Grosbach4def7042011-07-01 17:14:11 +00001063 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
1064 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach62a7b472011-03-10 23:56:09 +00001065 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001066 .add(MI.getOperand(2))
1067 .addImm(MI.getOperand(3).getImm()) // 'pred'
1068 .add(MI.getOperand(4))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001069 .add(condCodeOp()); // 's' bit
Jim Grosbach62a7b472011-03-10 23:56:09 +00001070
1071 MI.eraseFromParent();
1072 return true;
1073 }
Owen Anderson04912702011-07-21 23:38:37 +00001074 case ARM::MOVCCsi: {
1075 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1076 (MI.getOperand(1).getReg()))
Diana Picus116bbab2017-01-13 09:58:52 +00001077 .add(MI.getOperand(2))
1078 .addImm(MI.getOperand(3).getImm())
1079 .addImm(MI.getOperand(4).getImm()) // 'pred'
1080 .add(MI.getOperand(5))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001081 .add(condCodeOp()); // 's' bit
Owen Anderson04912702011-07-21 23:38:37 +00001082
1083 MI.eraseFromParent();
1084 return true;
1085 }
Owen Andersonb595ed02011-07-21 18:54:16 +00001086 case ARM::MOVCCsr: {
Owen Anderson04912702011-07-21 23:38:37 +00001087 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbach62a7b472011-03-10 23:56:09 +00001088 (MI.getOperand(1).getReg()))
Diana Picus116bbab2017-01-13 09:58:52 +00001089 .add(MI.getOperand(2))
1090 .add(MI.getOperand(3))
1091 .addImm(MI.getOperand(4).getImm())
1092 .addImm(MI.getOperand(5).getImm()) // 'pred'
1093 .add(MI.getOperand(6))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001094 .add(condCodeOp()); // 's' bit
Jim Grosbach62a7b472011-03-10 23:56:09 +00001095
1096 MI.eraseFromParent();
1097 return true;
1098 }
Tim Northover42180442013-08-22 09:57:11 +00001099 case ARM::t2MOVCCi16:
Jim Grosbachd0254982011-03-11 01:09:28 +00001100 case ARM::MOVCCi16: {
Tim Northover42180442013-08-22 09:57:11 +00001101 unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
1102 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
Jim Grosbachd0254982011-03-11 01:09:28 +00001103 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001104 .addImm(MI.getOperand(2).getImm())
1105 .addImm(MI.getOperand(3).getImm()) // 'pred'
1106 .add(MI.getOperand(4));
Jim Grosbachd0254982011-03-11 01:09:28 +00001107 MI.eraseFromParent();
1108 return true;
1109 }
Jim Grosbach4def7042011-07-01 17:14:11 +00001110 case ARM::t2MOVCCi:
Jim Grosbachd0254982011-03-11 01:09:28 +00001111 case ARM::MOVCCi: {
Jim Grosbach4def7042011-07-01 17:14:11 +00001112 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
1113 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd0254982011-03-11 01:09:28 +00001114 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001115 .addImm(MI.getOperand(2).getImm())
1116 .addImm(MI.getOperand(3).getImm()) // 'pred'
1117 .add(MI.getOperand(4))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001118 .add(condCodeOp()); // 's' bit
Jim Grosbachd0254982011-03-11 01:09:28 +00001119
1120 MI.eraseFromParent();
1121 return true;
1122 }
Tim Northover42180442013-08-22 09:57:11 +00001123 case ARM::t2MVNCCi:
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001124 case ARM::MVNCCi: {
Tim Northover42180442013-08-22 09:57:11 +00001125 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
1126 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001127 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001128 .addImm(MI.getOperand(2).getImm())
1129 .addImm(MI.getOperand(3).getImm()) // 'pred'
1130 .add(MI.getOperand(4))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001131 .add(condCodeOp()); // 's' bit
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001132
1133 MI.eraseFromParent();
1134 return true;
1135 }
Tim Northover42180442013-08-22 09:57:11 +00001136 case ARM::t2MOVCClsl:
1137 case ARM::t2MOVCClsr:
1138 case ARM::t2MOVCCasr:
1139 case ARM::t2MOVCCror: {
1140 unsigned NewOpc;
1141 switch (Opcode) {
1142 case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
1143 case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
1144 case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
1145 case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
1146 default: llvm_unreachable("unexpeced conditional move");
1147 }
1148 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
1149 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001150 .add(MI.getOperand(2))
1151 .addImm(MI.getOperand(3).getImm())
1152 .addImm(MI.getOperand(4).getImm()) // 'pred'
1153 .add(MI.getOperand(5))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001154 .add(condCodeOp()); // 's' bit
Tim Northover42180442013-08-22 09:57:11 +00001155 MI.eraseFromParent();
1156 return true;
1157 }
Chad Rosier1ec8e402012-11-06 23:05:24 +00001158 case ARM::Int_eh_sjlj_dispatchsetup: {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001159 MachineFunction &MF = *MI.getParent()->getParent();
1160 const ARMBaseInstrInfo *AII =
1161 static_cast<const ARMBaseInstrInfo*>(TII);
1162 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
1163 // For functions using a base pointer, we rematerialize it (via the frame
1164 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
1165 // for us. Otherwise, expand to nothing.
1166 if (RI.hasBasePointer(MF)) {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001167 int32_t NumBytes = AFI->getFramePtrSpillOffset();
1168 unsigned FramePtr = RI.getFrameRegister(MF);
Eric Christopherfc6de422014-08-05 02:39:49 +00001169 assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) &&
1170 "base pointer without frame pointer?");
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001171
1172 if (AFI->isThumb2Function()) {
Craig Topperf6e7e122012-03-27 07:21:54 +00001173 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1174 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001175 } else if (AFI->isThumbFunction()) {
Craig Topperf6e7e122012-03-27 07:21:54 +00001176 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1177 FramePtr, -NumBytes, *TII, RI);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001178 } else {
Craig Topperf6e7e122012-03-27 07:21:54 +00001179 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1180 FramePtr, -NumBytes, ARMCC::AL, 0,
1181 *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001182 }
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001183 // If there's dynamic realignment, adjust for it.
Jim Grosbach723159e2010-10-20 01:10:01 +00001184 if (RI.needsStackRealignment(MF)) {
Matthias Braun941a7052016-07-28 18:40:00 +00001185 MachineFrameInfo &MFI = MF.getFrameInfo();
1186 unsigned MaxAlign = MFI.getMaxAlignment();
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001187 assert (!AFI->isThumb1OnlyFunction());
1188 // Emit bic r6, r6, MaxAlign
Kristof Beyls933de7a2015-01-08 15:09:14 +00001189 assert(MaxAlign <= 256 && "The BIC instruction cannot encode "
1190 "immediates larger than 256 with all lower "
1191 "bits set.");
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001192 unsigned bicOpc = AFI->isThumbFunction() ?
1193 ARM::t2BICri : ARM::BICri;
Diana Picus8a73f552017-01-13 10:18:01 +00001194 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(bicOpc), ARM::R6)
1195 .addReg(ARM::R6, RegState::Kill)
1196 .addImm(MaxAlign - 1)
1197 .add(predOps(ARMCC::AL))
1198 .add(condCodeOp());
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001199 }
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001200
1201 }
1202 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001203 return true;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001204 }
1205
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001206 case ARM::MOVsrl_flag:
1207 case ARM::MOVsra_flag: {
Robert Wilhelm2788d3e2013-09-28 13:42:22 +00001208 // These are just fancy MOVs instructions.
Diana Picus4f8c3e12017-01-13 09:37:56 +00001209 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1210 MI.getOperand(0).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001211 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001212 .addImm(ARM_AM::getSORegOpc(
1213 (Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr : ARM_AM::asr), 1))
1214 .add(predOps(ARMCC::AL))
1215 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001216 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001217 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001218 }
1219 case ARM::RRX: {
1220 // This encodes as "MOVs Rd, Rm, rrx
1221 MachineInstrBuilder MIB =
Diana Picus4f8c3e12017-01-13 09:37:56 +00001222 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1223 MI.getOperand(0).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001224 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001225 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0))
1226 .add(predOps(ARMCC::AL))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001227 .add(condCodeOp());
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001228 TransferImpOps(MI, MIB, MIB);
1229 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001230 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001231 }
Jim Grosbache4750ef2011-06-30 19:38:01 +00001232 case ARM::tTPsoft:
Jason W Kimc79c5f62010-12-08 23:14:44 +00001233 case ARM::TPsoft: {
Christian Pirkerc6308f52014-06-24 15:45:59 +00001234 MachineInstrBuilder MIB;
1235 if (Opcode == ARM::tTPsoft)
Diana Picusbd66b7d2017-01-20 08:15:24 +00001236 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tBL))
1237 .add(predOps(ARMCC::AL))
1238 .addExternalSymbol("__aeabi_read_tp", 0);
Christian Pirkerc6308f52014-06-24 15:45:59 +00001239 else
1240 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1241 TII->get( ARM::BL))
1242 .addExternalSymbol("__aeabi_read_tp", 0);
Jason W Kimc79c5f62010-12-08 23:14:44 +00001243
Chris Lattner1d0c2572011-04-29 05:24:29 +00001244 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kimc79c5f62010-12-08 23:14:44 +00001245 TransferImpOps(MI, MIB, MIB);
1246 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001247 return true;
Bill Wendlingf75412d2010-12-09 00:51:54 +00001248 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001249 case ARM::tLDRpci_pic:
Evan Cheng207b2462009-11-06 23:52:48 +00001250 case ARM::t2LDRpci_pic: {
1251 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson4ebf4712011-02-08 22:39:40 +00001252 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Cheng207b2462009-11-06 23:52:48 +00001253 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001254 bool DstIsDead = MI.getOperand(0).isDead();
1255 MachineInstrBuilder MIB1 =
Diana Picus4f8c3e12017-01-13 09:37:56 +00001256 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewLdOpc), DstReg)
Diana Picus116bbab2017-01-13 09:58:52 +00001257 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001258 .add(predOps(ARMCC::AL));
Chris Lattner1d0c2572011-04-29 05:24:29 +00001259 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Diana Picus116bbab2017-01-13 09:58:52 +00001260 MachineInstrBuilder MIB2 =
1261 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tPICADD))
1262 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1263 .addReg(DstReg)
1264 .add(MI.getOperand(2));
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001265 TransferImpOps(MI, MIB1, MIB2);
Evan Cheng207b2462009-11-06 23:52:48 +00001266 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001267 return true;
1268 }
1269
Tim Northover72360d22013-12-02 10:35:41 +00001270 case ARM::LDRLIT_ga_abs:
1271 case ARM::LDRLIT_ga_pcrel:
1272 case ARM::LDRLIT_ga_pcrel_ldr:
1273 case ARM::tLDRLIT_ga_abs:
1274 case ARM::tLDRLIT_ga_pcrel: {
1275 unsigned DstReg = MI.getOperand(0).getReg();
1276 bool DstIsDead = MI.getOperand(0).isDead();
1277 const MachineOperand &MO1 = MI.getOperand(1);
1278 const GlobalValue *GV = MO1.getGlobal();
1279 bool IsARM =
1280 Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
1281 bool IsPIC =
1282 Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
1283 unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
1284 unsigned PICAddOpc =
1285 IsARM
Tim Northover2ac7e4b2014-12-10 23:40:50 +00001286 ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Tim Northover72360d22013-12-02 10:35:41 +00001287 : ARM::tPICADD;
1288
1289 // We need a new const-pool entry to load from.
1290 MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
1291 unsigned ARMPCLabelIndex = 0;
1292 MachineConstantPoolValue *CPV;
1293
1294 if (IsPIC) {
1295 unsigned PCAdj = IsARM ? 8 : 4;
1296 ARMPCLabelIndex = AFI->createPICLabelUId();
1297 CPV = ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex,
1298 ARMCP::CPValue, PCAdj);
1299 } else
1300 CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
1301
1302 MachineInstrBuilder MIB =
1303 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
1304 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1305 if (IsARM)
1306 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +00001307 MIB.add(predOps(ARMCC::AL));
Tim Northover72360d22013-12-02 10:35:41 +00001308
1309 if (IsPIC) {
1310 MachineInstrBuilder MIB =
1311 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
1312 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1313 .addReg(DstReg)
1314 .addImm(ARMPCLabelIndex);
1315
1316 if (IsARM)
Diana Picus4f8c3e12017-01-13 09:37:56 +00001317 MIB.add(predOps(ARMCC::AL));
Tim Northover72360d22013-12-02 10:35:41 +00001318 }
1319
1320 MI.eraseFromParent();
1321 return true;
1322 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001323 case ARM::MOV_ga_pcrel:
1324 case ARM::MOV_ga_pcrel_ldr:
Evan Cheng2f2435d2011-01-21 18:55:51 +00001325 case ARM::t2MOV_ga_pcrel: {
1326 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Chengb8b0ad82011-01-20 08:34:58 +00001327 unsigned LabelId = AFI->createPICLabelUId();
1328 unsigned DstReg = MI.getOperand(0).getReg();
1329 bool DstIsDead = MI.getOperand(0).isDead();
1330 const MachineOperand &MO1 = MI.getOperand(1);
1331 const GlobalValue *GV = MO1.getGlobal();
1332 unsigned TF = MO1.getTargetFlags();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001333 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001334 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbach06210a22011-07-13 17:25:55 +00001335 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001336 unsigned LO16TF = TF | ARMII::MO_LO16;
1337 unsigned HI16TF = TF | ARMII::MO_HI16;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001338 unsigned PICAddOpc = isARM
Evan Cheng2f2435d2011-01-21 18:55:51 +00001339 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001340 : ARM::tPICADD;
1341 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1342 TII->get(LO16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001343 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001344 .addImm(LabelId);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001345
1346 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001347 .addReg(DstReg)
1348 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
1349 .addImm(LabelId);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001350
1351 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Chengb8b0ad82011-01-20 08:34:58 +00001352 TII->get(PICAddOpc))
1353 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1354 .addReg(DstReg).addImm(LabelId);
1355 if (isARM) {
Diana Picus4f8c3e12017-01-13 09:37:56 +00001356 MIB3.add(predOps(ARMCC::AL));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001357 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Jakob Stoklund Olesen4fd0e4f2012-05-20 06:38:42 +00001358 MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +00001359 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001360 TransferImpOps(MI, MIB1, MIB3);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001361 MI.eraseFromParent();
1362 return true;
Evan Cheng207b2462009-11-06 23:52:48 +00001363 }
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001364
Anton Korobeynikov48043d02010-08-30 22:50:36 +00001365 case ARM::MOVi32imm:
Evan Cheng2bcb8da2010-11-13 02:25:14 +00001366 case ARM::MOVCCi32imm:
1367 case ARM::t2MOVi32imm:
Evan Chengdfce83c2011-01-17 08:03:18 +00001368 case ARM::t2MOVCCi32imm:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001369 ExpandMOV32BitImm(MBB, MBBI);
1370 return true;
Evan Cheng2f736c92010-05-13 00:17:02 +00001371
Tim Northoverd8407452013-10-01 14:33:28 +00001372 case ARM::SUBS_PC_LR: {
1373 MachineInstrBuilder MIB =
1374 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
1375 .addReg(ARM::LR)
Diana Picus116bbab2017-01-13 09:58:52 +00001376 .add(MI.getOperand(0))
1377 .add(MI.getOperand(1))
1378 .add(MI.getOperand(2))
Tim Northoverd8407452013-10-01 14:33:28 +00001379 .addReg(ARM::CPSR, RegState::Undef);
1380 TransferImpOps(MI, MIB, MIB);
1381 MI.eraseFromParent();
1382 return true;
1383 }
Owen Andersond6c5a742011-03-29 16:45:53 +00001384 case ARM::VLDMQIA: {
1385 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001386 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001387 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001388 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001389
Bob Wilson6b853c32010-09-16 00:31:02 +00001390 // Grab the Q register destination.
1391 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1392 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001393
1394 // Copy the source register.
Diana Picus116bbab2017-01-13 09:58:52 +00001395 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001396
Bob Wilson6b853c32010-09-16 00:31:02 +00001397 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +00001398 MIB.add(MI.getOperand(OpIdx++));
1399 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001400
Bob Wilson6b853c32010-09-16 00:31:02 +00001401 // Add the destination operands (D subregs).
1402 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1403 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1404 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1405 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001406
Bob Wilson6b853c32010-09-16 00:31:02 +00001407 // Add an implicit def for the super-register.
1408 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1409 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001410 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001411 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001412 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001413 }
1414
Owen Andersond6c5a742011-03-29 16:45:53 +00001415 case ARM::VSTMQIA: {
1416 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001417 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001418 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001419 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001420
Bob Wilson6b853c32010-09-16 00:31:02 +00001421 // Grab the Q register source.
1422 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1423 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001424
1425 // Copy the destination register.
Diana Picus116bbab2017-01-13 09:58:52 +00001426 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001427
Bob Wilson6b853c32010-09-16 00:31:02 +00001428 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +00001429 MIB.add(MI.getOperand(OpIdx++));
1430 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001431
Bob Wilson6b853c32010-09-16 00:31:02 +00001432 // Add the source operands (D subregs).
1433 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1434 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
Matthias Braund6b108e2015-02-16 19:34:30 +00001435 MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0)
1436 .addReg(D1, SrcIsKill ? RegState::Kill : 0);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001437
Chris Lattner1d0c2572011-04-29 05:24:29 +00001438 if (SrcIsKill) // Add an implicit kill for the Q register.
1439 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001440
Bob Wilson6b853c32010-09-16 00:31:02 +00001441 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001442 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001443 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001444 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001445 }
1446
Bob Wilson75a64082010-09-02 16:00:54 +00001447 case ARM::VLD2q8Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001448 case ARM::VLD2q16Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001449 case ARM::VLD2q32Pseudo:
Jim Grosbachd146a022011-12-09 21:28:25 +00001450 case ARM::VLD2q8PseudoWB_fixed:
1451 case ARM::VLD2q16PseudoWB_fixed:
1452 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00001453 case ARM::VLD2q8PseudoWB_register:
1454 case ARM::VLD2q16PseudoWB_register:
1455 case ARM::VLD2q32PseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001456 case ARM::VLD3d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001457 case ARM::VLD3d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001458 case ARM::VLD3d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001459 case ARM::VLD1d64TPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001460 case ARM::VLD1d64TPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001461 case ARM::VLD3d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001462 case ARM::VLD3d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001463 case ARM::VLD3d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001464 case ARM::VLD3q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001465 case ARM::VLD3q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001466 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001467 case ARM::VLD3q8oddPseudo:
1468 case ARM::VLD3q16oddPseudo:
1469 case ARM::VLD3q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001470 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001471 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001472 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001473 case ARM::VLD4d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001474 case ARM::VLD4d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001475 case ARM::VLD4d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001476 case ARM::VLD1d64QPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001477 case ARM::VLD1d64QPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001478 case ARM::VLD4d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001479 case ARM::VLD4d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001480 case ARM::VLD4d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001481 case ARM::VLD4q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001482 case ARM::VLD4q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001483 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001484 case ARM::VLD4q8oddPseudo:
1485 case ARM::VLD4q16oddPseudo:
1486 case ARM::VLD4q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001487 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001488 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001489 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson77ab1652010-11-29 19:35:29 +00001490 case ARM::VLD3DUPd8Pseudo:
1491 case ARM::VLD3DUPd16Pseudo:
1492 case ARM::VLD3DUPd32Pseudo:
1493 case ARM::VLD3DUPd8Pseudo_UPD:
1494 case ARM::VLD3DUPd16Pseudo_UPD:
1495 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001496 case ARM::VLD4DUPd8Pseudo:
1497 case ARM::VLD4DUPd16Pseudo:
1498 case ARM::VLD4DUPd32Pseudo:
1499 case ARM::VLD4DUPd8Pseudo_UPD:
1500 case ARM::VLD4DUPd16Pseudo_UPD:
1501 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001502 ExpandVLD(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001503 return true;
Bob Wilson75a64082010-09-02 16:00:54 +00001504
Bob Wilson950882b2010-08-28 05:12:57 +00001505 case ARM::VST2q8Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001506 case ARM::VST2q16Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001507 case ARM::VST2q32Pseudo:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001508 case ARM::VST2q8PseudoWB_fixed:
1509 case ARM::VST2q16PseudoWB_fixed:
1510 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001511 case ARM::VST2q8PseudoWB_register:
1512 case ARM::VST2q16PseudoWB_register:
1513 case ARM::VST2q32PseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001514 case ARM::VST3d8Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001515 case ARM::VST3d16Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001516 case ARM::VST3d32Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001517 case ARM::VST1d64TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001518 case ARM::VST3d8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001519 case ARM::VST3d16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001520 case ARM::VST3d32Pseudo_UPD:
Jim Grosbach98d032f2011-11-29 22:38:04 +00001521 case ARM::VST1d64TPseudoWB_fixed:
1522 case ARM::VST1d64TPseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001523 case ARM::VST3q8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001524 case ARM::VST3q16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001525 case ARM::VST3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001526 case ARM::VST3q8oddPseudo:
1527 case ARM::VST3q16oddPseudo:
1528 case ARM::VST3q32oddPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001529 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001530 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001531 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001532 case ARM::VST4d8Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001533 case ARM::VST4d16Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001534 case ARM::VST4d32Pseudo:
Bob Wilson4cec4492010-08-26 05:33:30 +00001535 case ARM::VST1d64QPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001536 case ARM::VST4d8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001537 case ARM::VST4d16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001538 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001539 case ARM::VST1d64QPseudoWB_fixed:
1540 case ARM::VST1d64QPseudoWB_register:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001541 case ARM::VST4q8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001542 case ARM::VST4q16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001543 case ARM::VST4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001544 case ARM::VST4q8oddPseudo:
1545 case ARM::VST4q16oddPseudo:
1546 case ARM::VST4q32oddPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001547 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001548 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001549 case ARM::VST4q32oddPseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001550 ExpandVST(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001551 return true;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001552
Bob Wilsondc449902010-11-01 22:04:05 +00001553 case ARM::VLD1LNq8Pseudo:
1554 case ARM::VLD1LNq16Pseudo:
1555 case ARM::VLD1LNq32Pseudo:
1556 case ARM::VLD1LNq8Pseudo_UPD:
1557 case ARM::VLD1LNq16Pseudo_UPD:
1558 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001559 case ARM::VLD2LNd8Pseudo:
1560 case ARM::VLD2LNd16Pseudo:
1561 case ARM::VLD2LNd32Pseudo:
1562 case ARM::VLD2LNq16Pseudo:
1563 case ARM::VLD2LNq32Pseudo:
1564 case ARM::VLD2LNd8Pseudo_UPD:
1565 case ARM::VLD2LNd16Pseudo_UPD:
1566 case ARM::VLD2LNd32Pseudo_UPD:
1567 case ARM::VLD2LNq16Pseudo_UPD:
1568 case ARM::VLD2LNq32Pseudo_UPD:
1569 case ARM::VLD3LNd8Pseudo:
1570 case ARM::VLD3LNd16Pseudo:
1571 case ARM::VLD3LNd32Pseudo:
1572 case ARM::VLD3LNq16Pseudo:
1573 case ARM::VLD3LNq32Pseudo:
1574 case ARM::VLD3LNd8Pseudo_UPD:
1575 case ARM::VLD3LNd16Pseudo_UPD:
1576 case ARM::VLD3LNd32Pseudo_UPD:
1577 case ARM::VLD3LNq16Pseudo_UPD:
1578 case ARM::VLD3LNq32Pseudo_UPD:
1579 case ARM::VLD4LNd8Pseudo:
1580 case ARM::VLD4LNd16Pseudo:
1581 case ARM::VLD4LNd32Pseudo:
1582 case ARM::VLD4LNq16Pseudo:
1583 case ARM::VLD4LNq32Pseudo:
1584 case ARM::VLD4LNd8Pseudo_UPD:
1585 case ARM::VLD4LNd16Pseudo_UPD:
1586 case ARM::VLD4LNd32Pseudo_UPD:
1587 case ARM::VLD4LNq16Pseudo_UPD:
1588 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond80b29d2010-11-02 21:18:25 +00001589 case ARM::VST1LNq8Pseudo:
1590 case ARM::VST1LNq16Pseudo:
1591 case ARM::VST1LNq32Pseudo:
1592 case ARM::VST1LNq8Pseudo_UPD:
1593 case ARM::VST1LNq16Pseudo_UPD:
1594 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001595 case ARM::VST2LNd8Pseudo:
1596 case ARM::VST2LNd16Pseudo:
1597 case ARM::VST2LNd32Pseudo:
1598 case ARM::VST2LNq16Pseudo:
1599 case ARM::VST2LNq32Pseudo:
1600 case ARM::VST2LNd8Pseudo_UPD:
1601 case ARM::VST2LNd16Pseudo_UPD:
1602 case ARM::VST2LNd32Pseudo_UPD:
1603 case ARM::VST2LNq16Pseudo_UPD:
1604 case ARM::VST2LNq32Pseudo_UPD:
1605 case ARM::VST3LNd8Pseudo:
1606 case ARM::VST3LNd16Pseudo:
1607 case ARM::VST3LNd32Pseudo:
1608 case ARM::VST3LNq16Pseudo:
1609 case ARM::VST3LNq32Pseudo:
1610 case ARM::VST3LNd8Pseudo_UPD:
1611 case ARM::VST3LNd16Pseudo_UPD:
1612 case ARM::VST3LNd32Pseudo_UPD:
1613 case ARM::VST3LNq16Pseudo_UPD:
1614 case ARM::VST3LNq32Pseudo_UPD:
1615 case ARM::VST4LNd8Pseudo:
1616 case ARM::VST4LNd16Pseudo:
1617 case ARM::VST4LNd32Pseudo:
1618 case ARM::VST4LNq16Pseudo:
1619 case ARM::VST4LNq32Pseudo:
1620 case ARM::VST4LNd8Pseudo_UPD:
1621 case ARM::VST4LNd16Pseudo_UPD:
1622 case ARM::VST4LNd32Pseudo_UPD:
1623 case ARM::VST4LNq16Pseudo_UPD:
1624 case ARM::VST4LNq32Pseudo_UPD:
1625 ExpandLaneOp(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001626 return true;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001627
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001628 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1629 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001630 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1631 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Tim Northoverb629c772016-04-18 21:48:55 +00001632
1633 case ARM::CMP_SWAP_8:
1634 if (STI->isThumb())
1635 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXB, ARM::t2STREXB,
1636 ARM::tUXTB, NextMBBI);
1637 else
1638 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXB, ARM::STREXB,
1639 ARM::UXTB, NextMBBI);
1640 case ARM::CMP_SWAP_16:
1641 if (STI->isThumb())
1642 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXH, ARM::t2STREXH,
1643 ARM::tUXTH, NextMBBI);
1644 else
1645 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXH, ARM::STREXH,
1646 ARM::UXTH, NextMBBI);
1647 case ARM::CMP_SWAP_32:
1648 if (STI->isThumb())
1649 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREX, ARM::t2STREX, 0,
1650 NextMBBI);
1651 else
1652 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREX, ARM::STREX, 0, NextMBBI);
1653
1654 case ARM::CMP_SWAP_64:
1655 return ExpandCMP_SWAP_64(MBB, MBBI, NextMBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001656 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001657}
1658
1659bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1660 bool Modified = false;
1661
1662 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1663 while (MBBI != E) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001664 MachineBasicBlock::iterator NMBBI = std::next(MBBI);
Tim Northoverb629c772016-04-18 21:48:55 +00001665 Modified |= ExpandMI(MBB, MBBI, NMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +00001666 MBBI = NMBBI;
1667 }
1668
1669 return Modified;
1670}
1671
1672bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Eric Christopher1b21f002015-01-29 00:19:33 +00001673 STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
1674 TII = STI->getInstrInfo();
1675 TRI = STI->getRegisterInfo();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001676 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng207b2462009-11-06 23:52:48 +00001677
1678 bool Modified = false;
1679 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1680 ++MFI)
1681 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +00001682 if (VerifyARMPseudo)
1683 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Cheng207b2462009-11-06 23:52:48 +00001684 return Modified;
1685}
1686
1687/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1688/// expansion pass.
1689FunctionPass *llvm::createARMExpandPseudoPass() {
1690 return new ARMExpandPseudo();
1691}