blob: 27b0214b009291db43d3438662ae66afbe7f0339 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600Instructions.td - R600 Instruction defs -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// R600 Tablegen instruction definitions
11//
12//===----------------------------------------------------------------------===//
13
14include "R600Intrinsics.td"
Tom Stellard3d0823f2013-06-14 22:12:09 +000015include "R600InstrFormats.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000016
17class InstR600ISA <dag outs, dag ins, string asm, list<dag> pattern> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000018 InstR600 <outs, ins, asm, pattern, NullALU> {
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21}
22
23def MEMxi : Operand<iPTR> {
24 let MIOperandInfo = (ops R600_TReg32_X:$ptr, i32imm:$index);
25 let PrintMethod = "printMemOperand";
26}
27
28def MEMrr : Operand<iPTR> {
29 let MIOperandInfo = (ops R600_Reg32:$ptr, R600_Reg32:$index);
30}
31
32// Operands for non-registers
33
34class InstFlag<string PM = "printOperand", int Default = 0>
35 : OperandWithDefaultOps <i32, (ops (i32 Default))> {
36 let PrintMethod = PM;
37}
38
Vincent Lejeune44bf8152013-02-10 17:57:33 +000039// src_sel for ALU src operands, see also ALU_CONST, ALU_PARAM registers
Tom Stellard365366f2013-01-23 02:09:06 +000040def SEL : OperandWithDefaultOps <i32, (ops (i32 -1))> {
41 let PrintMethod = "printSel";
42}
Vincent Lejeune22c42482013-04-30 00:14:08 +000043def BANK_SWIZZLE : OperandWithDefaultOps <i32, (ops (i32 0))> {
Vincent Lejeunef97af792013-05-02 21:52:30 +000044 let PrintMethod = "printBankSwizzle";
Vincent Lejeune22c42482013-04-30 00:14:08 +000045}
Tom Stellard365366f2013-01-23 02:09:06 +000046
Tom Stellard75aadc22012-12-11 21:25:42 +000047def LITERAL : InstFlag<"printLiteral">;
48
49def WRITE : InstFlag <"printWrite", 1>;
50def OMOD : InstFlag <"printOMOD">;
51def REL : InstFlag <"printRel">;
52def CLAMP : InstFlag <"printClamp">;
53def NEG : InstFlag <"printNeg">;
54def ABS : InstFlag <"printAbs">;
55def UEM : InstFlag <"printUpdateExecMask">;
56def UP : InstFlag <"printUpdatePred">;
57
58// XXX: The r600g finalizer in Mesa expects last to be one in most cases.
59// Once we start using the packetizer in this backend we should have this
60// default to 0.
61def LAST : InstFlag<"printLast", 1>;
Vincent Lejeuned3eed662013-05-17 16:50:20 +000062def RSel : Operand<i32> {
63 let PrintMethod = "printRSel";
64}
65def CT: Operand<i32> {
66 let PrintMethod = "printCT";
67}
Tom Stellard75aadc22012-12-11 21:25:42 +000068
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000069def FRAMEri : Operand<iPTR> {
70 let MIOperandInfo = (ops R600_Reg32:$ptr, i32imm:$index);
71}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073def ADDRParam : ComplexPattern<i32, 2, "SelectADDRParam", [], []>;
74def ADDRDWord : ComplexPattern<i32, 1, "SelectADDRDWord", [], []>;
75def ADDRVTX_READ : ComplexPattern<i32, 2, "SelectADDRVTX_READ", [], []>;
Tom Stellard365366f2013-01-23 02:09:06 +000076def ADDRGA_CONST_OFFSET : ComplexPattern<i32, 1, "SelectGlobalValueConstantOffset", [], []>;
77def ADDRGA_VAR_OFFSET : ComplexPattern<i32, 2, "SelectGlobalValueVariableOffset", [], []>;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000078def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000079
Tom Stellard75aadc22012-12-11 21:25:42 +000080
81def R600_Pred : PredicateOperand<i32, (ops R600_Predicate),
82 (ops PRED_SEL_OFF)>;
83
84
85let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
86
87// Class for instructions with only one source register.
88// If you add new ins to this instruction, make sure they are listed before
89// $literal, because the backend currently assumes that the last operand is
90// a literal. Also be sure to update the enum R600Op1OperandIndex::ROI in
91// R600Defines.h, R600InstrInfo::buildDefaultInstruction(),
92// and R600InstrInfo::getOperandIdx().
93class R600_1OP <bits<11> inst, string opName, list<dag> pattern,
94 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +000095 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +000096 (ins WRITE:$write, OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +000097 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +000098 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
99 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000100 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000101 "$clamp $last $dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000102 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000103 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000104 pattern,
105 itin>,
106 R600ALU_Word0,
107 R600ALU_Word1_OP2 <inst> {
108
109 let src1 = 0;
110 let src1_rel = 0;
111 let src1_neg = 0;
112 let src1_abs = 0;
113 let update_exec_mask = 0;
114 let update_pred = 0;
115 let HasNativeOperands = 1;
116 let Op1 = 1;
117 let DisableEncoding = "$literal";
118
119 let Inst{31-0} = Word0;
120 let Inst{63-32} = Word1;
121}
122
123class R600_1OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
124 InstrItinClass itin = AnyALU> :
125 R600_1OP <inst, opName,
126 [(set R600_Reg32:$dst, (node R600_Reg32:$src0))]
127>;
128
129// If you add our change the operands for R600_2OP instructions, you must
130// also update the R600Op2OperandIndex::ROI enum in R600Defines.h,
131// R600InstrInfo::buildDefaultInstruction(), and R600InstrInfo::getOperandIdx().
132class R600_2OP <bits<11> inst, string opName, list<dag> pattern,
133 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000134 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000135 (ins UEM:$update_exec_mask, UP:$update_pred, WRITE:$write,
136 OMOD:$omod, REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000137 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, ABS:$src0_abs, SEL:$src0_sel,
138 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, ABS:$src1_abs, SEL:$src1_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000139 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
140 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000141 !strconcat(" ", opName,
Vincent Lejeune709e0162013-05-17 16:49:49 +0000142 "$clamp $last $update_exec_mask$update_pred$dst$write$dst_rel$omod, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000143 "$src0_neg$src0_abs$src0$src0_abs$src0_rel, "
144 "$src1_neg$src1_abs$src1$src1_abs$src1_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000145 "$pred_sel $bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000146 pattern,
147 itin>,
148 R600ALU_Word0,
149 R600ALU_Word1_OP2 <inst> {
150
151 let HasNativeOperands = 1;
152 let Op2 = 1;
153 let DisableEncoding = "$literal";
154
155 let Inst{31-0} = Word0;
156 let Inst{63-32} = Word1;
157}
158
159class R600_2OP_Helper <bits<11> inst, string opName, SDPatternOperator node,
160 InstrItinClass itim = AnyALU> :
161 R600_2OP <inst, opName,
162 [(set R600_Reg32:$dst, (node R600_Reg32:$src0,
163 R600_Reg32:$src1))]
164>;
165
166// If you add our change the operands for R600_3OP instructions, you must
167// also update the R600Op3OperandIndex::ROI enum in R600Defines.h,
168// R600InstrInfo::buildDefaultInstruction(), and
169// R600InstrInfo::getOperandIdx().
170class R600_3OP <bits<5> inst, string opName, list<dag> pattern,
171 InstrItinClass itin = AnyALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000172 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000173 (ins REL:$dst_rel, CLAMP:$clamp,
Tom Stellard365366f2013-01-23 02:09:06 +0000174 R600_Reg32:$src0, NEG:$src0_neg, REL:$src0_rel, SEL:$src0_sel,
175 R600_Reg32:$src1, NEG:$src1_neg, REL:$src1_rel, SEL:$src1_sel,
176 R600_Reg32:$src2, NEG:$src2_neg, REL:$src2_rel, SEL:$src2_sel,
Vincent Lejeune22c42482013-04-30 00:14:08 +0000177 LAST:$last, R600_Pred:$pred_sel, LITERAL:$literal,
178 BANK_SWIZZLE:$bank_swizzle),
Vincent Lejeune709e0162013-05-17 16:49:49 +0000179 !strconcat(" ", opName, "$clamp $last $dst$dst_rel, "
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000180 "$src0_neg$src0$src0_rel, "
181 "$src1_neg$src1$src1_rel, "
182 "$src2_neg$src2$src2_rel, "
Vincent Lejeunef97af792013-05-02 21:52:30 +0000183 "$pred_sel"
184 "$bank_swizzle"),
Tom Stellard75aadc22012-12-11 21:25:42 +0000185 pattern,
186 itin>,
187 R600ALU_Word0,
188 R600ALU_Word1_OP3<inst>{
189
190 let HasNativeOperands = 1;
191 let DisableEncoding = "$literal";
192 let Op3 = 1;
193
194 let Inst{31-0} = Word0;
195 let Inst{63-32} = Word1;
196}
197
198class R600_REDUCTION <bits<11> inst, dag ins, string asm, list<dag> pattern,
199 InstrItinClass itin = VecALU> :
Vincent Lejeunef501ea22013-04-30 00:13:20 +0000200 InstR600 <(outs R600_Reg32:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +0000201 ins,
202 asm,
203 pattern,
204 itin>;
205
Vincent Lejeune53f35252013-03-31 19:33:04 +0000206
Tom Stellard75aadc22012-12-11 21:25:42 +0000207
208} // End mayLoad = 1, mayStore = 0, hasSideEffects = 0
209
210def TEX_SHADOW : PatLeaf<
211 (imm),
212 [{uint32_t TType = (uint32_t)N->getZExtValue();
Michel Danzer3bb17eb2013-02-12 12:11:23 +0000213 return (TType >= 6 && TType <= 8) || (TType >= 11 && TType <= 13);
Tom Stellard75aadc22012-12-11 21:25:42 +0000214 }]
215>;
216
Tom Stellardc9b90312013-01-21 15:40:48 +0000217def TEX_RECT : PatLeaf<
218 (imm),
219 [{uint32_t TType = (uint32_t)N->getZExtValue();
220 return TType == 5;
221 }]
222>;
223
Tom Stellard462516b2013-02-07 17:02:14 +0000224def TEX_ARRAY : PatLeaf<
225 (imm),
226 [{uint32_t TType = (uint32_t)N->getZExtValue();
227 return TType == 9 || TType == 10 || TType == 15 || TType == 16;
228 }]
229>;
230
231def TEX_SHADOW_ARRAY : PatLeaf<
232 (imm),
233 [{uint32_t TType = (uint32_t)N->getZExtValue();
234 return TType == 11 || TType == 12 || TType == 17;
235 }]
236>;
237
Tom Stellard6aa0d552013-06-14 22:12:24 +0000238class EG_CF_RAT <bits <8> cfinst, bits <6> ratinst, bits<4> mask, dag outs,
Tom Stellard75aadc22012-12-11 21:25:42 +0000239 dag ins, string asm, list<dag> pattern> :
Tom Stellardd99b7932013-06-14 22:12:19 +0000240 InstR600ISA <outs, ins, asm, pattern>,
241 CF_ALLOC_EXPORT_WORD0_RAT, CF_ALLOC_EXPORT_WORD1_BUF {
Tom Stellard75aadc22012-12-11 21:25:42 +0000242
Tom Stellard6aa0d552013-06-14 22:12:24 +0000243 let rat_id = 0;
Tom Stellardd99b7932013-06-14 22:12:19 +0000244 let rat_inst = ratinst;
Tom Stellard6aa0d552013-06-14 22:12:24 +0000245 let rim = 0;
246 // XXX: Have a separate instruction for non-indexed writes.
247 let type = 1;
248 let rw_rel = 0;
249 let elem_size = 0;
250
251 let array_size = 0;
252 let comp_mask = mask;
253 let burst_count = 0;
254 let vpm = 0;
255 let cf_inst = cfinst;
256 let mark = 0;
257 let barrier = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000258
Tom Stellardd99b7932013-06-14 22:12:19 +0000259 let Inst{31-0} = Word0;
260 let Inst{63-32} = Word1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000261
Tom Stellard75aadc22012-12-11 21:25:42 +0000262}
263
Tom Stellardecf9d862013-06-14 22:12:30 +0000264class VTX_READ <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
265 : InstR600ISA <outs, (ins MEMxi:$src_gpr), name, pattern>,
266 VTX_WORD1_GPR {
267
268 // Static fields
269 let DST_REL = 0;
270 // The docs say that if this bit is set, then DATA_FORMAT, NUM_FORMAT_ALL,
271 // FORMAT_COMP_ALL, SRF_MODE_ALL, and ENDIAN_SWAP fields will be ignored,
272 // however, based on my testing if USE_CONST_FIELDS is set, then all
273 // these fields need to be set to 0.
274 let USE_CONST_FIELDS = 0;
275 let NUM_FORMAT_ALL = 1;
276 let FORMAT_COMP_ALL = 0;
277 let SRF_MODE_ALL = 0;
278
279 let Inst{63-32} = Word1;
280 // LLVM can only encode 64-bit instructions, so these fields are manually
281 // encoded in R600CodeEmitter
282 //
283 // bits<16> OFFSET;
284 // bits<2> ENDIAN_SWAP = 0;
285 // bits<1> CONST_BUF_NO_STRIDE = 0;
286 // bits<1> MEGA_FETCH = 0;
287 // bits<1> ALT_CONST = 0;
288 // bits<2> BUFFER_INDEX_MODE = 0;
289
290 // VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
291 // is done in R600CodeEmitter
292 //
293 // Inst{79-64} = OFFSET;
294 // Inst{81-80} = ENDIAN_SWAP;
295 // Inst{82} = CONST_BUF_NO_STRIDE;
296 // Inst{83} = MEGA_FETCH;
297 // Inst{84} = ALT_CONST;
298 // Inst{86-85} = BUFFER_INDEX_MODE;
299 // Inst{95-86} = 0; Reserved
300
301 // VTX_WORD3 (Padding)
302 //
303 // Inst{127-96} = 0;
304
305 let VTXInst = 1;
306}
307
Tom Stellard75aadc22012-12-11 21:25:42 +0000308class LoadParamFrag <PatFrag load_type> : PatFrag <
309 (ops node:$ptr), (load_type node:$ptr),
310 [{ return isParamLoad(dyn_cast<LoadSDNode>(N)); }]
311>;
312
313def load_param : LoadParamFrag<load>;
314def load_param_zexti8 : LoadParamFrag<zextloadi8>;
315def load_param_zexti16 : LoadParamFrag<zextloadi16>;
316
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000317def isR600 : Predicate<"Subtarget.getGeneration() <= AMDGPUSubtarget::R700">;
318def isR700 : Predicate<"Subtarget.getGeneration() == AMDGPUSubtarget::R700">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000319def isEG : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000320 "Subtarget.getGeneration() >= AMDGPUSubtarget::EVERGREEN && "
321 "Subtarget.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS && "
322 "!Subtarget.hasCaymanISA()">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000323
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000324def isCayman : Predicate<"Subtarget.hasCaymanISA()">;
325def isEGorCayman : Predicate<"Subtarget.getGeneration() == "
326 "AMDGPUSubtarget::EVERGREEN"
327 "|| Subtarget.getGeneration() =="
328 "AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000329
330def isR600toCayman : Predicate<
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000331 "Subtarget.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000332
333//===----------------------------------------------------------------------===//
Tom Stellardff62c352013-01-23 02:09:03 +0000334// R600 SDNodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000335//===----------------------------------------------------------------------===//
336
Tom Stellard41afe6a2013-02-05 17:09:14 +0000337def INTERP_PAIR_XY : AMDGPUShaderInst <
338 (outs R600_TReg32_X:$dst0, R600_TReg32_Y:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000339 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000340 "INTERP_PAIR_XY $src0 $src1 $src2 : $dst0 dst1",
341 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000342
Tom Stellard41afe6a2013-02-05 17:09:14 +0000343def INTERP_PAIR_ZW : AMDGPUShaderInst <
344 (outs R600_TReg32_Z:$dst0, R600_TReg32_W:$dst1),
Vincent Lejeunea09873d2013-06-03 15:44:16 +0000345 (ins i32imm:$src0, R600_TReg32_Y:$src1, R600_TReg32_X:$src2),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000346 "INTERP_PAIR_ZW $src0 $src1 $src2 : $dst0 dst1",
347 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000348
Tom Stellardff62c352013-01-23 02:09:03 +0000349def CONST_ADDRESS: SDNode<"AMDGPUISD::CONST_ADDRESS",
Vincent Lejeune743dca02013-03-05 15:04:29 +0000350 SDTypeProfile<1, -1, [SDTCisInt<0>, SDTCisPtrTy<1>]>,
Vincent Lejeune10a5e472013-03-05 15:04:42 +0000351 [SDNPVariadic]
Tom Stellardff62c352013-01-23 02:09:03 +0000352>;
353
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000354def DOT4 : SDNode<"AMDGPUISD::DOT4",
355 SDTypeProfile<1, 8, [SDTCisFP<0>, SDTCisVT<1, f32>, SDTCisVT<2, f32>,
356 SDTCisVT<3, f32>, SDTCisVT<4, f32>, SDTCisVT<5, f32>,
357 SDTCisVT<6, f32>, SDTCisVT<7, f32>, SDTCisVT<8, f32>]>,
358 []
359>;
360
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000361def TEXTURE_FETCH_Type : SDTypeProfile<1, 19, [SDTCisFP<0>]>;
362
363def TEXTURE_FETCH: SDNode<"AMDGPUISD::TEXTURE_FETCH", TEXTURE_FETCH_Type, []>;
364
365multiclass TexPattern<bits<32> TextureOp, Instruction inst, ValueType vt = v4f32> {
366def : Pat<(TEXTURE_FETCH (i32 TextureOp), vt:$SRC_GPR,
367 (i32 imm:$srcx), (i32 imm:$srcy), (i32 imm:$srcz), (i32 imm:$srcw),
368 (i32 imm:$offsetx), (i32 imm:$offsety), (i32 imm:$offsetz),
369 (i32 imm:$DST_SEL_X), (i32 imm:$DST_SEL_Y), (i32 imm:$DST_SEL_Z),
370 (i32 imm:$DST_SEL_W),
371 (i32 imm:$RESOURCE_ID), (i32 imm:$SAMPLER_ID),
372 (i32 imm:$COORD_TYPE_X), (i32 imm:$COORD_TYPE_Y), (i32 imm:$COORD_TYPE_Z),
373 (i32 imm:$COORD_TYPE_W)),
374 (inst R600_Reg128:$SRC_GPR,
375 imm:$srcx, imm:$srcy, imm:$srcz, imm:$srcw,
376 imm:$offsetx, imm:$offsety, imm:$offsetz,
377 imm:$DST_SEL_X, imm:$DST_SEL_Y, imm:$DST_SEL_Z,
378 imm:$DST_SEL_W,
379 imm:$RESOURCE_ID, imm:$SAMPLER_ID,
380 imm:$COORD_TYPE_X, imm:$COORD_TYPE_Y, imm:$COORD_TYPE_Z,
381 imm:$COORD_TYPE_W)>;
382}
383
Tom Stellardff62c352013-01-23 02:09:03 +0000384//===----------------------------------------------------------------------===//
385// Interpolation Instructions
386//===----------------------------------------------------------------------===//
387
Tom Stellard41afe6a2013-02-05 17:09:14 +0000388def INTERP_VEC_LOAD : AMDGPUShaderInst <
Tom Stellard75aadc22012-12-11 21:25:42 +0000389 (outs R600_Reg128:$dst),
Tom Stellard41afe6a2013-02-05 17:09:14 +0000390 (ins i32imm:$src0),
391 "INTERP_LOAD $src0 : $dst",
392 []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000393
394def INTERP_XY : R600_2OP <0xD6, "INTERP_XY", []> {
395 let bank_swizzle = 5;
396}
397
398def INTERP_ZW : R600_2OP <0xD7, "INTERP_ZW", []> {
399 let bank_swizzle = 5;
400}
401
402def INTERP_LOAD_P0 : R600_1OP <0xE0, "INTERP_LOAD_P0", []>;
403
404//===----------------------------------------------------------------------===//
405// Export Instructions
406//===----------------------------------------------------------------------===//
407
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000408def ExportType : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000409
410def EXPORT: SDNode<"AMDGPUISD::EXPORT", ExportType,
411 [SDNPHasChain, SDNPSideEffect]>;
412
413class ExportWord0 {
414 field bits<32> Word0;
415
416 bits<13> arraybase;
417 bits<2> type;
418 bits<7> gpr;
419 bits<2> elem_size;
420
421 let Word0{12-0} = arraybase;
422 let Word0{14-13} = type;
423 let Word0{21-15} = gpr;
424 let Word0{22} = 0; // RW_REL
425 let Word0{29-23} = 0; // INDEX_GPR
426 let Word0{31-30} = elem_size;
427}
428
429class ExportSwzWord1 {
430 field bits<32> Word1;
431
432 bits<3> sw_x;
433 bits<3> sw_y;
434 bits<3> sw_z;
435 bits<3> sw_w;
436 bits<1> eop;
437 bits<8> inst;
438
439 let Word1{2-0} = sw_x;
440 let Word1{5-3} = sw_y;
441 let Word1{8-6} = sw_z;
442 let Word1{11-9} = sw_w;
443}
444
445class ExportBufWord1 {
446 field bits<32> Word1;
447
448 bits<12> arraySize;
449 bits<4> compMask;
450 bits<1> eop;
451 bits<8> inst;
452
453 let Word1{11-0} = arraySize;
454 let Word1{15-12} = compMask;
455}
456
457multiclass ExportPattern<Instruction ExportInst, bits<8> cf_inst> {
458 def : Pat<(int_R600_store_pixel_depth R600_Reg32:$reg),
459 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000460 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000461 0, 61, 0, 7, 7, 7, cf_inst, 0)
462 >;
463
464 def : Pat<(int_R600_store_pixel_stencil R600_Reg32:$reg),
465 (ExportInst
Tom Stellard9355b222013-02-07 14:02:37 +0000466 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), R600_Reg32:$reg, sub0),
Tom Stellard75aadc22012-12-11 21:25:42 +0000467 0, 61, 7, 0, 7, 7, cf_inst, 0)
468 >;
469
Tom Stellardaf1bce72013-01-31 22:11:46 +0000470 def : Pat<(int_R600_store_dummy (i32 imm:$type)),
Tom Stellard75aadc22012-12-11 21:25:42 +0000471 (ExportInst
Tom Stellardaf1bce72013-01-31 22:11:46 +0000472 (v4f32 (IMPLICIT_DEF)), imm:$type, 0, 7, 7, 7, 7, cf_inst, 0)
473 >;
474
475 def : Pat<(int_R600_store_dummy 1),
476 (ExportInst
477 (v4f32 (IMPLICIT_DEF)), 1, 60, 7, 7, 7, 7, cf_inst, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +0000478 >;
479
Vincent Lejeuned80bc152013-02-14 16:55:06 +0000480 def : Pat<(EXPORT (v4f32 R600_Reg128:$src), (i32 imm:$base), (i32 imm:$type),
481 (i32 imm:$swz_x), (i32 imm:$swz_y), (i32 imm:$swz_z), (i32 imm:$swz_w)),
482 (ExportInst R600_Reg128:$src, imm:$type, imm:$base,
483 imm:$swz_x, imm:$swz_y, imm:$swz_z, imm:$swz_w, cf_inst, 0)
Tom Stellard6f1b8652013-01-23 21:39:49 +0000484 >;
485
Tom Stellard75aadc22012-12-11 21:25:42 +0000486}
487
488multiclass SteamOutputExportPattern<Instruction ExportInst,
489 bits<8> buf0inst, bits<8> buf1inst, bits<8> buf2inst, bits<8> buf3inst> {
490// Stream0
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000491 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
492 (i32 imm:$arraybase), (i32 0), (i32 imm:$mask)),
493 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000494 4095, imm:$mask, buf0inst, 0)>;
495// Stream1
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000496 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
497 (i32 imm:$arraybase), (i32 1), (i32 imm:$mask)),
498 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000499 4095, imm:$mask, buf1inst, 0)>;
500// Stream2
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000501 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
502 (i32 imm:$arraybase), (i32 2), (i32 imm:$mask)),
503 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000504 4095, imm:$mask, buf2inst, 0)>;
505// Stream3
Tom Stellardd8ac91d2013-01-23 21:39:47 +0000506 def : Pat<(int_R600_store_stream_output (v4f32 R600_Reg128:$src),
507 (i32 imm:$arraybase), (i32 3), (i32 imm:$mask)),
508 (ExportInst R600_Reg128:$src, 0, imm:$arraybase,
Tom Stellard75aadc22012-12-11 21:25:42 +0000509 4095, imm:$mask, buf3inst, 0)>;
510}
511
Vincent Lejeune2d5c3412013-04-17 15:17:39 +0000512// Export Instructions should not be duplicated by TailDuplication pass
513// (which assumes that duplicable instruction are affected by exec mask)
514let usesCustomInserter = 1, isNotDuplicable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000515
516class ExportSwzInst : InstR600ISA<(
517 outs),
518 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
519 i32imm:$sw_x, i32imm:$sw_y, i32imm:$sw_z, i32imm:$sw_w, i32imm:$inst,
520 i32imm:$eop),
521 !strconcat("EXPORT", " $gpr"),
522 []>, ExportWord0, ExportSwzWord1 {
523 let elem_size = 3;
524 let Inst{31-0} = Word0;
525 let Inst{63-32} = Word1;
526}
527
Vincent Lejeuneea710fe2013-02-14 16:55:11 +0000528} // End usesCustomInserter = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000529
530class ExportBufInst : InstR600ISA<(
531 outs),
532 (ins R600_Reg128:$gpr, i32imm:$type, i32imm:$arraybase,
533 i32imm:$arraySize, i32imm:$compMask, i32imm:$inst, i32imm:$eop),
534 !strconcat("EXPORT", " $gpr"),
535 []>, ExportWord0, ExportBufWord1 {
536 let elem_size = 0;
537 let Inst{31-0} = Word0;
538 let Inst{63-32} = Word1;
539}
540
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000541//===----------------------------------------------------------------------===//
542// Control Flow Instructions
543//===----------------------------------------------------------------------===//
544
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000545
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000546def KCACHE : InstFlag<"printKCache">;
547
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000548class ALU_CLAUSE<bits<4> inst, string OpName> : AMDGPUInst <(outs),
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000549(ins i32imm:$ADDR, i32imm:$KCACHE_BANK0, i32imm:$KCACHE_BANK1,
550KCACHE:$KCACHE_MODE0, KCACHE:$KCACHE_MODE1,
551i32imm:$KCACHE_ADDR0, i32imm:$KCACHE_ADDR1,
552i32imm:$COUNT),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000553!strconcat(OpName, " $COUNT, @$ADDR, "
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000554"KC0[$KCACHE_MODE0], KC1[$KCACHE_MODE1]"),
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000555[] >, CF_ALU_WORD0, CF_ALU_WORD1 {
556 field bits<64> Inst;
557
558 let CF_INST = inst;
559 let ALT_CONST = 0;
560 let WHOLE_QUAD_MODE = 0;
561 let BARRIER = 1;
562
563 let Inst{31-0} = Word0;
564 let Inst{63-32} = Word1;
565}
566
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000567class CF_WORD0_R600 {
568 field bits<32> Word0;
569
570 bits<32> ADDR;
571
572 let Word0 = ADDR;
573}
574
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000575class CF_CLAUSE_R600 <bits<7> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
576ins, AsmPrint, [] >, CF_WORD0_R600, CF_WORD1_R600 {
577 field bits<64> Inst;
578
579 let CF_INST = inst;
580 let BARRIER = 1;
581 let CF_CONST = 0;
582 let VALID_PIXEL_MODE = 0;
583 let COND = 0;
584 let CALL_COUNT = 0;
585 let COUNT_3 = 0;
586 let END_OF_PROGRAM = 0;
587 let WHOLE_QUAD_MODE = 0;
588
589 let Inst{31-0} = Word0;
590 let Inst{63-32} = Word1;
591}
592
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000593class CF_CLAUSE_EG <bits<8> inst, dag ins, string AsmPrint> : AMDGPUInst <(outs),
594ins, AsmPrint, [] >, CF_WORD0_EG, CF_WORD1_EG {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000595 field bits<64> Inst;
596
597 let CF_INST = inst;
598 let BARRIER = 1;
599 let JUMPTABLE_SEL = 0;
600 let CF_CONST = 0;
601 let VALID_PIXEL_MODE = 0;
602 let COND = 0;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000603 let END_OF_PROGRAM = 0;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000604
605 let Inst{31-0} = Word0;
606 let Inst{63-32} = Word1;
607}
608
Vincent Lejeunef43bc572013-04-01 21:47:42 +0000609def CF_ALU : ALU_CLAUSE<8, "ALU">;
610def CF_ALU_PUSH_BEFORE : ALU_CLAUSE<9, "ALU_PUSH_BEFORE">;
611
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000612def FETCH_CLAUSE : AMDGPUInst <(outs),
613(ins i32imm:$addr), "Fetch clause starting at $addr:", [] > {
614 field bits<8> Inst;
615 bits<8> num;
616 let Inst = num;
617}
618
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000619def ALU_CLAUSE : AMDGPUInst <(outs),
620(ins i32imm:$addr), "ALU clause starting at $addr:", [] > {
621 field bits<8> Inst;
622 bits<8> num;
623 let Inst = num;
624}
625
626def LITERALS : AMDGPUInst <(outs),
627(ins LITERAL:$literal1, LITERAL:$literal2), "$literal1, $literal2", [] > {
628 field bits<64> Inst;
629 bits<32> literal1;
630 bits<32> literal2;
631
632 let Inst{31-0} = literal1;
633 let Inst{63-32} = literal2;
634}
635
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000636def PAD : AMDGPUInst <(outs), (ins), "PAD", [] > {
637 field bits<64> Inst;
638}
639
Vincent Lejeune44bf8152013-02-10 17:57:33 +0000640let Predicates = [isR600toCayman] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000641
642//===----------------------------------------------------------------------===//
643// Common Instructions R600, R700, Evergreen, Cayman
644//===----------------------------------------------------------------------===//
645
646def ADD : R600_2OP_Helper <0x0, "ADD", fadd>;
647// Non-IEEE MUL: 0 * anything = 0
648def MUL : R600_2OP_Helper <0x1, "MUL NON-IEEE", int_AMDGPU_mul>;
649def MUL_IEEE : R600_2OP_Helper <0x2, "MUL_IEEE", fmul>;
650def MAX : R600_2OP_Helper <0x3, "MAX", AMDGPUfmax>;
651def MIN : R600_2OP_Helper <0x4, "MIN", AMDGPUfmin>;
652
653// For the SET* instructions there is a naming conflict in TargetSelectionDAG.td,
654// so some of the instruction names don't match the asm string.
655// XXX: Use the defs in TargetSelectionDAG.td instead of intrinsics.
656def SETE : R600_2OP <
657 0x08, "SETE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000658 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000659>;
660
661def SGT : R600_2OP <
662 0x09, "SETGT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000663 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000664>;
665
666def SGE : R600_2OP <
667 0xA, "SETGE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000668 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000669>;
670
671def SNE : R600_2OP <
672 0xB, "SETNE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000673 [(set f32:$dst, (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_NE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000674>;
675
Tom Stellarde06163a2013-02-07 14:02:35 +0000676def SETE_DX10 : R600_2OP <
677 0xC, "SETE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000678 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_EQ))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000679>;
680
681def SETGT_DX10 : R600_2OP <
682 0xD, "SETGT_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000683 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GT))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000684>;
685
686def SETGE_DX10 : R600_2OP <
687 0xE, "SETGE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000688 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_GE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000689>;
690
691def SETNE_DX10 : R600_2OP <
692 0xF, "SETNE_DX10",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000693 [(set i32:$dst, (selectcc f32:$src0, f32:$src1, -1, 0, COND_NE))]
Tom Stellarde06163a2013-02-07 14:02:35 +0000694>;
695
Tom Stellard75aadc22012-12-11 21:25:42 +0000696def FRACT : R600_1OP_Helper <0x10, "FRACT", AMDGPUfract>;
697def TRUNC : R600_1OP_Helper <0x11, "TRUNC", int_AMDGPU_trunc>;
698def CEIL : R600_1OP_Helper <0x12, "CEIL", fceil>;
699def RNDNE : R600_1OP_Helper <0x13, "RNDNE", frint>;
700def FLOOR : R600_1OP_Helper <0x14, "FLOOR", ffloor>;
701
702def MOV : R600_1OP <0x19, "MOV", []>;
703
704let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1 in {
705
706class MOV_IMM <ValueType vt, Operand immType> : AMDGPUInst <
707 (outs R600_Reg32:$dst),
708 (ins immType:$imm),
709 "",
710 []
711>;
712
713} // end let isPseudo = 1, isCodeGenOnly = 1, usesCustomInserter = 1
714
715def MOV_IMM_I32 : MOV_IMM<i32, i32imm>;
716def : Pat <
717 (imm:$val),
718 (MOV_IMM_I32 imm:$val)
719>;
720
721def MOV_IMM_F32 : MOV_IMM<f32, f32imm>;
722def : Pat <
723 (fpimm:$val),
724 (MOV_IMM_F32 fpimm:$val)
725>;
726
727def PRED_SETE : R600_2OP <0x20, "PRED_SETE", []>;
728def PRED_SETGT : R600_2OP <0x21, "PRED_SETGT", []>;
729def PRED_SETGE : R600_2OP <0x22, "PRED_SETGE", []>;
730def PRED_SETNE : R600_2OP <0x23, "PRED_SETNE", []>;
731
732let hasSideEffects = 1 in {
733
734def KILLGT : R600_2OP <0x2D, "KILLGT", []>;
735
736} // end hasSideEffects
737
738def AND_INT : R600_2OP_Helper <0x30, "AND_INT", and>;
739def OR_INT : R600_2OP_Helper <0x31, "OR_INT", or>;
740def XOR_INT : R600_2OP_Helper <0x32, "XOR_INT", xor>;
741def NOT_INT : R600_1OP_Helper <0x33, "NOT_INT", not>;
742def ADD_INT : R600_2OP_Helper <0x34, "ADD_INT", add>;
743def SUB_INT : R600_2OP_Helper <0x35, "SUB_INT", sub>;
744def MAX_INT : R600_2OP_Helper <0x36, "MAX_INT", AMDGPUsmax>;
745def MIN_INT : R600_2OP_Helper <0x37, "MIN_INT", AMDGPUsmin>;
Tom Stellard41398022012-12-21 20:12:01 +0000746def MAX_UINT : R600_2OP_Helper <0x38, "MAX_UINT", AMDGPUumax>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000747def MIN_UINT : R600_2OP_Helper <0x39, "MIN_UINT", AMDGPUumin>;
748
749def SETE_INT : R600_2OP <
750 0x3A, "SETE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000751 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000752>;
753
754def SETGT_INT : R600_2OP <
Tom Stellardb40ada92013-02-07 14:02:27 +0000755 0x3B, "SETGT_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000756 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000757>;
758
759def SETGE_INT : R600_2OP <
760 0x3C, "SETGE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000761 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000762>;
763
764def SETNE_INT : R600_2OP <
765 0x3D, "SETNE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000766 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETNE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000767>;
768
769def SETGT_UINT : R600_2OP <
770 0x3E, "SETGT_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000771 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000772>;
773
774def SETGE_UINT : R600_2OP <
775 0x3F, "SETGE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000776 [(set i32:$dst, (selectcc i32:$src0, i32:$src1, -1, 0, SETUGE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000777>;
778
779def PRED_SETE_INT : R600_2OP <0x42, "PRED_SETE_INT", []>;
780def PRED_SETGT_INT : R600_2OP <0x43, "PRED_SETGE_INT", []>;
781def PRED_SETGE_INT : R600_2OP <0x44, "PRED_SETGE_INT", []>;
782def PRED_SETNE_INT : R600_2OP <0x45, "PRED_SETNE_INT", []>;
783
784def CNDE_INT : R600_3OP <
785 0x1C, "CNDE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000786 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000787>;
788
789def CNDGE_INT : R600_3OP <
790 0x1E, "CNDGE_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000791 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000792>;
793
794def CNDGT_INT : R600_3OP <
795 0x1D, "CNDGT_INT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000796 [(set i32:$dst, (selectcc i32:$src0, 0, i32:$src1, i32:$src2, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000797>;
798
799//===----------------------------------------------------------------------===//
800// Texture instructions
801//===----------------------------------------------------------------------===//
802
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000803let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
804
805class R600_TEX <bits<11> inst, string opName> :
806 InstR600 <(outs R600_Reg128:$DST_GPR),
807 (ins R600_Reg128:$SRC_GPR,
808 RSel:$srcx, RSel:$srcy, RSel:$srcz, RSel:$srcw,
809 i32imm:$offsetx, i32imm:$offsety, i32imm:$offsetz,
810 RSel:$DST_SEL_X, RSel:$DST_SEL_Y, RSel:$DST_SEL_Z, RSel:$DST_SEL_W,
811 i32imm:$RESOURCE_ID, i32imm:$SAMPLER_ID,
812 CT:$COORD_TYPE_X, CT:$COORD_TYPE_Y, CT:$COORD_TYPE_Z,
813 CT:$COORD_TYPE_W),
814 !strconcat(opName,
815 " $DST_GPR.$DST_SEL_X$DST_SEL_Y$DST_SEL_Z$DST_SEL_W, "
816 "$SRC_GPR.$srcx$srcy$srcz$srcw "
817 "RID:$RESOURCE_ID SID:$SAMPLER_ID "
818 "CT:$COORD_TYPE_X$COORD_TYPE_Y$COORD_TYPE_Z$COORD_TYPE_W"),
819 [],
820 NullALU>, TEX_WORD0, TEX_WORD1, TEX_WORD2 {
821 let Inst{31-0} = Word0;
822 let Inst{63-32} = Word1;
823
824 let TEX_INST = inst{4-0};
825 let SRC_REL = 0;
826 let DST_REL = 0;
827 let LOD_BIAS = 0;
828
829 let INST_MOD = 0;
830 let FETCH_WHOLE_QUAD = 0;
831 let ALT_CONST = 0;
832 let SAMPLER_INDEX_MODE = 0;
833 let RESOURCE_INDEX_MODE = 0;
834
835 let TEXInst = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000836}
837
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000838} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
Tom Stellard75aadc22012-12-11 21:25:42 +0000839
Tom Stellard75aadc22012-12-11 21:25:42 +0000840
Tom Stellard75aadc22012-12-11 21:25:42 +0000841
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000842def TEX_SAMPLE : R600_TEX <0x10, "TEX_SAMPLE">;
843def TEX_SAMPLE_C : R600_TEX <0x18, "TEX_SAMPLE_C">;
844def TEX_SAMPLE_L : R600_TEX <0x11, "TEX_SAMPLE_L">;
845def TEX_SAMPLE_C_L : R600_TEX <0x19, "TEX_SAMPLE_C_L">;
846def TEX_SAMPLE_LB : R600_TEX <0x12, "TEX_SAMPLE_LB">;
847def TEX_SAMPLE_C_LB : R600_TEX <0x1A, "TEX_SAMPLE_C_LB">;
848def TEX_LD : R600_TEX <0x03, "TEX_LD">;
849def TEX_GET_TEXTURE_RESINFO : R600_TEX <0x04, "TEX_GET_TEXTURE_RESINFO">;
850def TEX_GET_GRADIENTS_H : R600_TEX <0x07, "TEX_GET_GRADIENTS_H">;
851def TEX_GET_GRADIENTS_V : R600_TEX <0x08, "TEX_GET_GRADIENTS_V">;
852def TEX_SET_GRADIENTS_H : R600_TEX <0x0B, "TEX_SET_GRADIENTS_H">;
853def TEX_SET_GRADIENTS_V : R600_TEX <0x0C, "TEX_SET_GRADIENTS_V">;
854def TEX_SAMPLE_G : R600_TEX <0x14, "TEX_SAMPLE_G">;
855def TEX_SAMPLE_C_G : R600_TEX <0x1C, "TEX_SAMPLE_C_G">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000856
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000857defm : TexPattern<0, TEX_SAMPLE>;
858defm : TexPattern<1, TEX_SAMPLE_C>;
859defm : TexPattern<2, TEX_SAMPLE_L>;
860defm : TexPattern<3, TEX_SAMPLE_C_L>;
861defm : TexPattern<4, TEX_SAMPLE_LB>;
862defm : TexPattern<5, TEX_SAMPLE_C_LB>;
863defm : TexPattern<6, TEX_LD, v4i32>;
864defm : TexPattern<7, TEX_GET_TEXTURE_RESINFO, v4i32>;
865defm : TexPattern<8, TEX_GET_GRADIENTS_H>;
866defm : TexPattern<9, TEX_GET_GRADIENTS_V>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000867
868//===----------------------------------------------------------------------===//
869// Helper classes for common instructions
870//===----------------------------------------------------------------------===//
871
872class MUL_LIT_Common <bits<5> inst> : R600_3OP <
873 inst, "MUL_LIT",
874 []
875>;
876
877class MULADD_Common <bits<5> inst> : R600_3OP <
878 inst, "MULADD",
Vincent Lejeune1ce13f52013-02-18 14:11:28 +0000879 []
880>;
881
882class MULADD_IEEE_Common <bits<5> inst> : R600_3OP <
883 inst, "MULADD_IEEE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000884 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000885>;
886
887class CNDE_Common <bits<5> inst> : R600_3OP <
888 inst, "CNDE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000889 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_EQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000890>;
891
892class CNDGT_Common <bits<5> inst> : R600_3OP <
893 inst, "CNDGT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000894 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GT))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000895>;
896
897class CNDGE_Common <bits<5> inst> : R600_3OP <
898 inst, "CNDGE",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000899 [(set f32:$dst, (selectcc f32:$src0, FP_ZERO, f32:$src1, f32:$src2, COND_GE))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000900>;
901
Tom Stellard75aadc22012-12-11 21:25:42 +0000902
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000903let isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
904class R600_VEC2OP<list<dag> pattern> : InstR600 <(outs R600_Reg32:$dst), (ins
905// Slot X
906 UEM:$update_exec_mask_X, UP:$update_pred_X, WRITE:$write_X,
907 OMOD:$omod_X, REL:$dst_rel_X, CLAMP:$clamp_X,
908 R600_TReg32_X:$src0_X, NEG:$src0_neg_X, REL:$src0_rel_X, ABS:$src0_abs_X, SEL:$src0_sel_X,
909 R600_TReg32_X:$src1_X, NEG:$src1_neg_X, REL:$src1_rel_X, ABS:$src1_abs_X, SEL:$src1_sel_X,
910 R600_Pred:$pred_sel_X,
911// Slot Y
912 UEM:$update_exec_mask_Y, UP:$update_pred_Y, WRITE:$write_Y,
913 OMOD:$omod_Y, REL:$dst_rel_Y, CLAMP:$clamp_Y,
914 R600_TReg32_Y:$src0_Y, NEG:$src0_neg_Y, REL:$src0_rel_Y, ABS:$src0_abs_Y, SEL:$src0_sel_Y,
915 R600_TReg32_Y:$src1_Y, NEG:$src1_neg_Y, REL:$src1_rel_Y, ABS:$src1_abs_Y, SEL:$src1_sel_Y,
916 R600_Pred:$pred_sel_Y,
917// Slot Z
918 UEM:$update_exec_mask_Z, UP:$update_pred_Z, WRITE:$write_Z,
919 OMOD:$omod_Z, REL:$dst_rel_Z, CLAMP:$clamp_Z,
920 R600_TReg32_Z:$src0_Z, NEG:$src0_neg_Z, REL:$src0_rel_Z, ABS:$src0_abs_Z, SEL:$src0_sel_Z,
921 R600_TReg32_Z:$src1_Z, NEG:$src1_neg_Z, REL:$src1_rel_Z, ABS:$src1_abs_Z, SEL:$src1_sel_Z,
922 R600_Pred:$pred_sel_Z,
923// Slot W
924 UEM:$update_exec_mask_W, UP:$update_pred_W, WRITE:$write_W,
925 OMOD:$omod_W, REL:$dst_rel_W, CLAMP:$clamp_W,
926 R600_TReg32_W:$src0_W, NEG:$src0_neg_W, REL:$src0_rel_W, ABS:$src0_abs_W, SEL:$src0_sel_W,
927 R600_TReg32_W:$src1_W, NEG:$src1_neg_W, REL:$src1_rel_W, ABS:$src1_abs_W, SEL:$src1_sel_W,
928 R600_Pred:$pred_sel_W,
929 LITERAL:$literal0, LITERAL:$literal1),
930 "",
931 pattern,
932 AnyALU> {}
Tom Stellard75aadc22012-12-11 21:25:42 +0000933}
934
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000935def DOT_4 : R600_VEC2OP<[(set R600_Reg32:$dst, (DOT4
936 R600_TReg32_X:$src0_X, R600_TReg32_X:$src1_X,
937 R600_TReg32_Y:$src0_Y, R600_TReg32_Y:$src1_Y,
938 R600_TReg32_Z:$src0_Z, R600_TReg32_Z:$src1_Z,
939 R600_TReg32_W:$src0_W, R600_TReg32_W:$src1_W))]>;
940
941
942class DOT4_Common <bits<11> inst> : R600_2OP <inst, "DOT4", []>;
943
944
Tom Stellard75aadc22012-12-11 21:25:42 +0000945let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
946multiclass CUBE_Common <bits<11> inst> {
947
948 def _pseudo : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +0000949 (outs R600_Reg128:$dst),
950 (ins R600_Reg128:$src),
951 "CUBE $dst $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000952 [(set v4f32:$dst, (int_AMDGPU_cube v4f32:$src))],
Tom Stellard75aadc22012-12-11 21:25:42 +0000953 VecALU
954 > {
955 let isPseudo = 1;
956 }
957
958 def _real : R600_2OP <inst, "CUBE", []>;
959}
960} // End mayLoad = 0, mayStore = 0, hasSideEffects = 0
961
962class EXP_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
963 inst, "EXP_IEEE", fexp2
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000964> {
965 let TransOnly = 1;
966 let Itinerary = TransALU;
967}
Tom Stellard75aadc22012-12-11 21:25:42 +0000968
969class FLT_TO_INT_Common <bits<11> inst> : R600_1OP_Helper <
970 inst, "FLT_TO_INT", fp_to_sint
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000971> {
972 let TransOnly = 1;
973 let Itinerary = TransALU;
974}
Tom Stellard75aadc22012-12-11 21:25:42 +0000975
976class INT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
977 inst, "INT_TO_FLT", sint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000978> {
979 let TransOnly = 1;
980 let Itinerary = TransALU;
981}
Tom Stellard75aadc22012-12-11 21:25:42 +0000982
983class FLT_TO_UINT_Common <bits<11> inst> : R600_1OP_Helper <
984 inst, "FLT_TO_UINT", fp_to_uint
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000985> {
986 let TransOnly = 1;
987 let Itinerary = TransALU;
988}
Tom Stellard75aadc22012-12-11 21:25:42 +0000989
990class UINT_TO_FLT_Common <bits<11> inst> : R600_1OP_Helper <
991 inst, "UINT_TO_FLT", uint_to_fp
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000992> {
993 let TransOnly = 1;
994 let Itinerary = TransALU;
995}
Tom Stellard75aadc22012-12-11 21:25:42 +0000996
997class LOG_CLAMPED_Common <bits<11> inst> : R600_1OP <
998 inst, "LOG_CLAMPED", []
999>;
1000
1001class LOG_IEEE_Common <bits<11> inst> : R600_1OP_Helper <
1002 inst, "LOG_IEEE", flog2
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001003> {
1004 let TransOnly = 1;
1005 let Itinerary = TransALU;
1006}
Tom Stellard75aadc22012-12-11 21:25:42 +00001007
1008class LSHL_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHL", shl>;
1009class LSHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "LSHR", srl>;
1010class ASHR_Common <bits<11> inst> : R600_2OP_Helper <inst, "ASHR", sra>;
1011class MULHI_INT_Common <bits<11> inst> : R600_2OP_Helper <
1012 inst, "MULHI_INT", mulhs
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001013> {
1014 let TransOnly = 1;
1015 let Itinerary = TransALU;
1016}
Tom Stellard75aadc22012-12-11 21:25:42 +00001017class MULHI_UINT_Common <bits<11> inst> : R600_2OP_Helper <
1018 inst, "MULHI", mulhu
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001019> {
1020 let TransOnly = 1;
1021 let Itinerary = TransALU;
1022}
Tom Stellard75aadc22012-12-11 21:25:42 +00001023class MULLO_INT_Common <bits<11> inst> : R600_2OP_Helper <
1024 inst, "MULLO_INT", mul
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001025> {
1026 let TransOnly = 1;
1027 let Itinerary = TransALU;
1028}
1029class MULLO_UINT_Common <bits<11> inst> : R600_2OP <inst, "MULLO_UINT", []> {
1030 let TransOnly = 1;
1031 let Itinerary = TransALU;
1032}
Tom Stellard75aadc22012-12-11 21:25:42 +00001033
1034class RECIP_CLAMPED_Common <bits<11> inst> : R600_1OP <
1035 inst, "RECIP_CLAMPED", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001036> {
1037 let TransOnly = 1;
1038 let Itinerary = TransALU;
1039}
Tom Stellard75aadc22012-12-11 21:25:42 +00001040
1041class RECIP_IEEE_Common <bits<11> inst> : R600_1OP <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001042 inst, "RECIP_IEEE", [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001043> {
1044 let TransOnly = 1;
1045 let Itinerary = TransALU;
1046}
Tom Stellard75aadc22012-12-11 21:25:42 +00001047
1048class RECIP_UINT_Common <bits<11> inst> : R600_1OP_Helper <
1049 inst, "RECIP_UINT", AMDGPUurecip
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001050> {
1051 let TransOnly = 1;
1052 let Itinerary = TransALU;
1053}
Tom Stellard75aadc22012-12-11 21:25:42 +00001054
1055class RECIPSQRT_CLAMPED_Common <bits<11> inst> : R600_1OP_Helper <
1056 inst, "RECIPSQRT_CLAMPED", int_AMDGPU_rsq
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001057> {
1058 let TransOnly = 1;
1059 let Itinerary = TransALU;
1060}
Tom Stellard75aadc22012-12-11 21:25:42 +00001061
1062class RECIPSQRT_IEEE_Common <bits<11> inst> : R600_1OP <
1063 inst, "RECIPSQRT_IEEE", []
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001064> {
1065 let TransOnly = 1;
1066 let Itinerary = TransALU;
1067}
Tom Stellard75aadc22012-12-11 21:25:42 +00001068
1069class SIN_Common <bits<11> inst> : R600_1OP <
1070 inst, "SIN", []>{
1071 let Trig = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001072 let TransOnly = 1;
1073 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001074}
1075
1076class COS_Common <bits<11> inst> : R600_1OP <
1077 inst, "COS", []> {
1078 let Trig = 1;
Vincent Lejeune076c0b22013-04-30 00:14:17 +00001079 let TransOnly = 1;
1080 let Itinerary = TransALU;
Tom Stellard75aadc22012-12-11 21:25:42 +00001081}
1082
1083//===----------------------------------------------------------------------===//
1084// Helper patterns for complex intrinsics
1085//===----------------------------------------------------------------------===//
1086
1087multiclass DIV_Common <InstR600 recip_ieee> {
1088def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001089 (int_AMDGPU_div f32:$src0, f32:$src1),
1090 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001091>;
1092
1093def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001094 (fdiv f32:$src0, f32:$src1),
1095 (MUL_IEEE $src0, (recip_ieee $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001096>;
1097}
1098
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001099class TGSI_LIT_Z_Common <InstR600 mul_lit, InstR600 log_clamped, InstR600 exp_ieee>
1100 : Pat <
1101 (int_TGSI_lit_z f32:$src_x, f32:$src_y, f32:$src_w),
1102 (exp_ieee (mul_lit (log_clamped (MAX $src_y, (f32 ZERO))), $src_w, $src_x))
Tom Stellard75aadc22012-12-11 21:25:42 +00001103>;
1104
1105//===----------------------------------------------------------------------===//
1106// R600 / R700 Instructions
1107//===----------------------------------------------------------------------===//
1108
1109let Predicates = [isR600] in {
1110
1111 def MUL_LIT_r600 : MUL_LIT_Common<0x0C>;
1112 def MULADD_r600 : MULADD_Common<0x10>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001113 def MULADD_IEEE_r600 : MULADD_IEEE_Common<0x14>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001114 def CNDE_r600 : CNDE_Common<0x18>;
1115 def CNDGT_r600 : CNDGT_Common<0x19>;
1116 def CNDGE_r600 : CNDGE_Common<0x1A>;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001117 def DOT4_r600 : DOT4_Common<0x50>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001118 defm CUBE_r600 : CUBE_Common<0x52>;
1119 def EXP_IEEE_r600 : EXP_IEEE_Common<0x61>;
1120 def LOG_CLAMPED_r600 : LOG_CLAMPED_Common<0x62>;
1121 def LOG_IEEE_r600 : LOG_IEEE_Common<0x63>;
1122 def RECIP_CLAMPED_r600 : RECIP_CLAMPED_Common<0x64>;
1123 def RECIP_IEEE_r600 : RECIP_IEEE_Common<0x66>;
1124 def RECIPSQRT_CLAMPED_r600 : RECIPSQRT_CLAMPED_Common<0x67>;
1125 def RECIPSQRT_IEEE_r600 : RECIPSQRT_IEEE_Common<0x69>;
1126 def FLT_TO_INT_r600 : FLT_TO_INT_Common<0x6b>;
1127 def INT_TO_FLT_r600 : INT_TO_FLT_Common<0x6c>;
1128 def FLT_TO_UINT_r600 : FLT_TO_UINT_Common<0x79>;
1129 def UINT_TO_FLT_r600 : UINT_TO_FLT_Common<0x6d>;
1130 def SIN_r600 : SIN_Common<0x6E>;
1131 def COS_r600 : COS_Common<0x6F>;
1132 def ASHR_r600 : ASHR_Common<0x70>;
1133 def LSHR_r600 : LSHR_Common<0x71>;
1134 def LSHL_r600 : LSHL_Common<0x72>;
1135 def MULLO_INT_r600 : MULLO_INT_Common<0x73>;
1136 def MULHI_INT_r600 : MULHI_INT_Common<0x74>;
1137 def MULLO_UINT_r600 : MULLO_UINT_Common<0x75>;
1138 def MULHI_UINT_r600 : MULHI_UINT_Common<0x76>;
1139 def RECIP_UINT_r600 : RECIP_UINT_Common <0x78>;
1140
1141 defm DIV_r600 : DIV_Common<RECIP_IEEE_r600>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001142 def : POW_Common <LOG_IEEE_r600, EXP_IEEE_r600, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001143 def TGSI_LIT_Z_r600 : TGSI_LIT_Z_Common<MUL_LIT_r600, LOG_CLAMPED_r600, EXP_IEEE_r600>;
1144
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001145 def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_r600 $src))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001146
1147 def R600_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001148 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001149 let Word1{21} = eop;
1150 let Word1{22} = 1; // VALID_PIXEL_MODE
1151 let Word1{30-23} = inst;
1152 let Word1{31} = 1; // BARRIER
1153 }
1154 defm : ExportPattern<R600_ExportSwz, 39>;
1155
1156 def R600_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001157 let Word1{20-17} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001158 let Word1{21} = eop;
1159 let Word1{22} = 1; // VALID_PIXEL_MODE
1160 let Word1{30-23} = inst;
1161 let Word1{31} = 1; // BARRIER
1162 }
1163 defm : SteamOutputExportPattern<R600_ExportBuf, 0x20, 0x21, 0x22, 0x23>;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001164
1165 def CF_TC_R600 : CF_CLAUSE_R600<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1166 "TEX $COUNT @$ADDR"> {
1167 let POP_COUNT = 0;
1168 }
1169 def CF_VC_R600 : CF_CLAUSE_R600<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1170 "VTX $COUNT @$ADDR"> {
1171 let POP_COUNT = 0;
1172 }
1173 def WHILE_LOOP_R600 : CF_CLAUSE_R600<6, (ins i32imm:$ADDR),
1174 "LOOP_START_DX10 @$ADDR"> {
1175 let POP_COUNT = 0;
1176 let COUNT = 0;
1177 }
1178 def END_LOOP_R600 : CF_CLAUSE_R600<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1179 let POP_COUNT = 0;
1180 let COUNT = 0;
1181 }
1182 def LOOP_BREAK_R600 : CF_CLAUSE_R600<9, (ins i32imm:$ADDR),
1183 "LOOP_BREAK @$ADDR"> {
1184 let POP_COUNT = 0;
1185 let COUNT = 0;
1186 }
1187 def CF_CONTINUE_R600 : CF_CLAUSE_R600<8, (ins i32imm:$ADDR),
1188 "CONTINUE @$ADDR"> {
1189 let POP_COUNT = 0;
1190 let COUNT = 0;
1191 }
1192 def CF_JUMP_R600 : CF_CLAUSE_R600<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1193 "JUMP @$ADDR POP:$POP_COUNT"> {
1194 let COUNT = 0;
1195 }
1196 def CF_ELSE_R600 : CF_CLAUSE_R600<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1197 "ELSE @$ADDR POP:$POP_COUNT"> {
1198 let COUNT = 0;
1199 }
1200 def CF_CALL_FS_R600 : CF_CLAUSE_R600<19, (ins), "CALL_FS"> {
1201 let ADDR = 0;
1202 let COUNT = 0;
1203 let POP_COUNT = 0;
1204 }
1205 def POP_R600 : CF_CLAUSE_R600<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1206 "POP @$ADDR POP:$POP_COUNT"> {
1207 let COUNT = 0;
1208 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001209 def CF_END_R600 : CF_CLAUSE_R600<0, (ins), "CF_END"> {
1210 let COUNT = 0;
1211 let POP_COUNT = 0;
1212 let ADDR = 0;
1213 let END_OF_PROGRAM = 1;
1214 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001215
Tom Stellard75aadc22012-12-11 21:25:42 +00001216}
1217
1218// Helper pattern for normalizing inputs to triginomic instructions for R700+
1219// cards.
1220class COS_PAT <InstR600 trig> : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001221 (fcos f32:$src),
1222 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), $src))
Tom Stellard75aadc22012-12-11 21:25:42 +00001223>;
1224
1225class SIN_PAT <InstR600 trig> : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001226 (fsin f32:$src),
1227 (trig (MUL_IEEE (MOV_IMM_I32 CONST.TWO_PI_INV), $src))
Tom Stellard75aadc22012-12-11 21:25:42 +00001228>;
1229
1230//===----------------------------------------------------------------------===//
1231// R700 Only instructions
1232//===----------------------------------------------------------------------===//
1233
1234let Predicates = [isR700] in {
1235 def SIN_r700 : SIN_Common<0x6E>;
1236 def COS_r700 : COS_Common<0x6F>;
1237
1238 // R700 normalizes inputs to SIN/COS the same as EG
1239 def : SIN_PAT <SIN_r700>;
1240 def : COS_PAT <COS_r700>;
1241}
1242
1243//===----------------------------------------------------------------------===//
1244// Evergreen Only instructions
1245//===----------------------------------------------------------------------===//
1246
1247let Predicates = [isEG] in {
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001248
Tom Stellard75aadc22012-12-11 21:25:42 +00001249def RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>;
1250defm DIV_eg : DIV_Common<RECIP_IEEE_eg>;
1251
1252def MULLO_INT_eg : MULLO_INT_Common<0x8F>;
1253def MULHI_INT_eg : MULHI_INT_Common<0x90>;
1254def MULLO_UINT_eg : MULLO_UINT_Common<0x91>;
1255def MULHI_UINT_eg : MULHI_UINT_Common<0x92>;
1256def RECIP_UINT_eg : RECIP_UINT_Common<0x94>;
1257def RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>;
1258def EXP_IEEE_eg : EXP_IEEE_Common<0x81>;
1259def LOG_IEEE_eg : LOG_IEEE_Common<0x83>;
1260def RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>;
1261def RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>;
1262def SIN_eg : SIN_Common<0x8D>;
1263def COS_eg : COS_Common<0x8E>;
1264
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001265def : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001266def : SIN_PAT <SIN_eg>;
1267def : COS_PAT <COS_eg>;
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001268def : Pat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_eg $src))>;
Tom Stellard6aa0d552013-06-14 22:12:24 +00001269
1270//===----------------------------------------------------------------------===//
1271// Memory read/write instructions
1272//===----------------------------------------------------------------------===//
1273let usesCustomInserter = 1 in {
1274
1275class RAT_WRITE_CACHELESS_eg <dag ins, bits<4> mask, string name,
1276 list<dag> pattern>
1277 : EG_CF_RAT <0x57, 0x2, mask, (outs), ins, name, pattern> {
1278}
1279
1280} // End usesCustomInserter = 1
1281
1282// 32-bit store
1283def RAT_WRITE_CACHELESS_32_eg : RAT_WRITE_CACHELESS_eg <
1284 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1285 0x1, "RAT_WRITE_CACHELESS_32_eg $rw_gpr, $index_gpr, $eop",
1286 [(global_store i32:$rw_gpr, i32:$index_gpr)]
1287>;
1288
1289//128-bit store
1290def RAT_WRITE_CACHELESS_128_eg : RAT_WRITE_CACHELESS_eg <
1291 (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop),
1292 0xf, "RAT_WRITE_CACHELESS_128 $rw_gpr.XYZW, $index_gpr, $eop",
1293 [(global_store v4i32:$rw_gpr, i32:$index_gpr)]
1294>;
1295
Tom Stellardecf9d862013-06-14 22:12:30 +00001296class VTX_READ_eg <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
1297 : VTX_WORD0_eg, VTX_READ<name, buffer_id, outs, pattern> {
1298
1299 // Static fields
1300 let VC_INST = 0;
1301 let FETCH_TYPE = 2;
1302 let FETCH_WHOLE_QUAD = 0;
1303 let BUFFER_ID = buffer_id;
1304 let SRC_REL = 0;
1305 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1306 // to store vertex addresses in any channel, not just X.
1307 let SRC_SEL_X = 0;
1308
1309 let Inst{31-0} = Word0;
1310}
1311
1312class VTX_READ_8_eg <bits<8> buffer_id, list<dag> pattern>
1313 : VTX_READ_eg <"VTX_READ_8 $dst_gpr, $src_gpr", buffer_id,
1314 (outs R600_TReg32_X:$dst_gpr), pattern> {
1315
1316 let MEGA_FETCH_COUNT = 1;
1317 let DST_SEL_X = 0;
1318 let DST_SEL_Y = 7; // Masked
1319 let DST_SEL_Z = 7; // Masked
1320 let DST_SEL_W = 7; // Masked
1321 let DATA_FORMAT = 1; // FMT_8
1322}
1323
1324class VTX_READ_16_eg <bits<8> buffer_id, list<dag> pattern>
1325 : VTX_READ_eg <"VTX_READ_16 $dst_gpr, $src_gpr", buffer_id,
1326 (outs R600_TReg32_X:$dst_gpr), pattern> {
1327 let MEGA_FETCH_COUNT = 2;
1328 let DST_SEL_X = 0;
1329 let DST_SEL_Y = 7; // Masked
1330 let DST_SEL_Z = 7; // Masked
1331 let DST_SEL_W = 7; // Masked
1332 let DATA_FORMAT = 5; // FMT_16
1333
1334}
1335
1336class VTX_READ_32_eg <bits<8> buffer_id, list<dag> pattern>
1337 : VTX_READ_eg <"VTX_READ_32 $dst_gpr, $src_gpr", buffer_id,
1338 (outs R600_TReg32_X:$dst_gpr), pattern> {
1339
1340 let MEGA_FETCH_COUNT = 4;
1341 let DST_SEL_X = 0;
1342 let DST_SEL_Y = 7; // Masked
1343 let DST_SEL_Z = 7; // Masked
1344 let DST_SEL_W = 7; // Masked
1345 let DATA_FORMAT = 0xD; // COLOR_32
1346
1347 // This is not really necessary, but there were some GPU hangs that appeared
1348 // to be caused by ALU instructions in the next instruction group that wrote
1349 // to the $src_gpr registers of the VTX_READ.
1350 // e.g.
1351 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1352 // %T2_X<def> = MOV %ZERO
1353 //Adding this constraint prevents this from happening.
1354 let Constraints = "$src_gpr.ptr = $dst_gpr";
1355}
1356
1357class VTX_READ_128_eg <bits<8> buffer_id, list<dag> pattern>
1358 : VTX_READ_eg <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", buffer_id,
1359 (outs R600_Reg128:$dst_gpr), pattern> {
1360
1361 let MEGA_FETCH_COUNT = 16;
1362 let DST_SEL_X = 0;
1363 let DST_SEL_Y = 1;
1364 let DST_SEL_Z = 2;
1365 let DST_SEL_W = 3;
1366 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1367
1368 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1369 // that holds its buffer address to avoid potential hangs. We can't use
1370 // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst
1371 // registers are different sizes.
1372}
1373
1374//===----------------------------------------------------------------------===//
1375// VTX Read from parameter memory space
1376//===----------------------------------------------------------------------===//
1377
1378def VTX_READ_PARAM_8_eg : VTX_READ_8_eg <0,
1379 [(set i32:$dst_gpr, (load_param_zexti8 ADDRVTX_READ:$src_gpr))]
1380>;
1381
1382def VTX_READ_PARAM_16_eg : VTX_READ_16_eg <0,
1383 [(set i32:$dst_gpr, (load_param_zexti16 ADDRVTX_READ:$src_gpr))]
1384>;
1385
1386def VTX_READ_PARAM_32_eg : VTX_READ_32_eg <0,
1387 [(set i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1388>;
1389
1390def VTX_READ_PARAM_128_eg : VTX_READ_128_eg <0,
1391 [(set v4i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1392>;
1393
1394//===----------------------------------------------------------------------===//
1395// VTX Read from global memory space
1396//===----------------------------------------------------------------------===//
1397
1398// 8-bit reads
1399def VTX_READ_GLOBAL_8_eg : VTX_READ_8_eg <1,
1400 [(set i32:$dst_gpr, (zextloadi8_global ADDRVTX_READ:$src_gpr))]
1401>;
1402
1403// 32-bit reads
1404def VTX_READ_GLOBAL_32_eg : VTX_READ_32_eg <1,
1405 [(set i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1406>;
1407
1408// 128-bit reads
1409def VTX_READ_GLOBAL_128_eg : VTX_READ_128_eg <1,
1410 [(set v4i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1411>;
1412
1413//===----------------------------------------------------------------------===//
1414// Constant Loads
1415// XXX: We are currently storing all constants in the global address space.
1416//===----------------------------------------------------------------------===//
1417
1418def CONSTANT_LOAD_eg : VTX_READ_32_eg <1,
1419 [(set i32:$dst_gpr, (constant_load ADDRVTX_READ:$src_gpr))]
1420>;
1421
1422
Tom Stellard75aadc22012-12-11 21:25:42 +00001423} // End Predicates = [isEG]
1424
1425//===----------------------------------------------------------------------===//
1426// Evergreen / Cayman Instructions
1427//===----------------------------------------------------------------------===//
1428
1429let Predicates = [isEGorCayman] in {
1430
1431 // BFE_UINT - bit_extract, an optimization for mask and shift
1432 // Src0 = Input
1433 // Src1 = Offset
1434 // Src2 = Width
1435 //
1436 // bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width)
1437 //
1438 // Example Usage:
1439 // (Offset, Width)
1440 //
1441 // (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0
1442 // (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8
1443 // (16,8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16
1444 // (24,8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24
1445 def BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001446 [(set i32:$dst, (int_AMDIL_bit_extract_u32 i32:$src0, i32:$src1,
1447 i32:$src2))],
Tom Stellard75aadc22012-12-11 21:25:42 +00001448 VecALU
1449 >;
Tom Stellard2b971eb2013-05-10 02:09:45 +00001450 def : BFEPattern <BFE_UINT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001451
Tom Stellard6a6eced2013-05-03 17:21:24 +00001452 def BFI_INT_eg : R600_3OP <0x06, "BFI_INT", [], VecALU>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001453 defm : BFIPatterns <BFI_INT_eg>;
1454
Tom Stellard5643c4a2013-05-20 15:02:19 +00001455 def BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT", [], VecALU>;
1456 def : ROTRPattern <BIT_ALIGN_INT_eg>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001457
1458 def MULADD_eg : MULADD_Common<0x14>;
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001459 def MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001460 def ASHR_eg : ASHR_Common<0x15>;
1461 def LSHR_eg : LSHR_Common<0x16>;
1462 def LSHL_eg : LSHL_Common<0x17>;
1463 def CNDE_eg : CNDE_Common<0x19>;
1464 def CNDGT_eg : CNDGT_Common<0x1A>;
1465 def CNDGE_eg : CNDGE_Common<0x1B>;
1466 def MUL_LIT_eg : MUL_LIT_Common<0x1F>;
1467 def LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001468 def DOT4_eg : DOT4_Common<0xBE>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001469 defm CUBE_eg : CUBE_Common<0xC0>;
1470
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001471let hasSideEffects = 1 in {
1472 def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", []>;
1473}
1474
Tom Stellard75aadc22012-12-11 21:25:42 +00001475 def TGSI_LIT_Z_eg : TGSI_LIT_Z_Common<MUL_LIT_eg, LOG_CLAMPED_eg, EXP_IEEE_eg>;
1476
1477 def FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> {
1478 let Pattern = [];
1479 }
1480
1481 def INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>;
1482
1483 def FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> {
1484 let Pattern = [];
1485 }
1486
1487 def UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>;
1488
1489 // TRUNC is used for the FLT_TO_INT instructions to work around a
1490 // perceived problem where the rounding modes are applied differently
1491 // depending on the instruction and the slot they are in.
1492 // See:
1493 // https://bugs.freedesktop.org/show_bug.cgi?id=50232
1494 // Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c
1495 //
1496 // XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes,
1497 // which do not need to be truncated since the fp values are 0.0f or 1.0f.
1498 // We should look into handling these cases separately.
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001499 def : Pat<(fp_to_sint f32:$src0), (FLT_TO_INT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001500
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001501 def : Pat<(fp_to_uint f32:$src0), (FLT_TO_UINT_eg (TRUNC $src0))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001502
Tom Stellardeac65dd2013-05-03 17:21:20 +00001503 // SHA-256 Patterns
1504 def : SHA256MaPattern <BFI_INT_eg, XOR_INT>;
1505
Tom Stellard75aadc22012-12-11 21:25:42 +00001506 def EG_ExportSwz : ExportSwzInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001507 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001508 let Word1{20} = 1; // VALID_PIXEL_MODE
1509 let Word1{21} = eop;
1510 let Word1{29-22} = inst;
1511 let Word1{30} = 0; // MARK
1512 let Word1{31} = 1; // BARRIER
1513 }
1514 defm : ExportPattern<EG_ExportSwz, 83>;
1515
1516 def EG_ExportBuf : ExportBufInst {
Vincent Lejeune218093e2013-04-17 15:17:32 +00001517 let Word1{19-16} = 0; // BURST_COUNT
Tom Stellard75aadc22012-12-11 21:25:42 +00001518 let Word1{20} = 1; // VALID_PIXEL_MODE
1519 let Word1{21} = eop;
1520 let Word1{29-22} = inst;
1521 let Word1{30} = 0; // MARK
1522 let Word1{31} = 1; // BARRIER
1523 }
1524 defm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>;
1525
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001526 def CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT),
1527 "TEX $COUNT @$ADDR"> {
1528 let POP_COUNT = 0;
1529 }
1530 def CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT),
1531 "VTX $COUNT @$ADDR"> {
1532 let POP_COUNT = 0;
1533 }
1534 def WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR),
1535 "LOOP_START_DX10 @$ADDR"> {
1536 let POP_COUNT = 0;
1537 let COUNT = 0;
1538 }
1539 def END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> {
1540 let POP_COUNT = 0;
1541 let COUNT = 0;
1542 }
1543 def LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR),
1544 "LOOP_BREAK @$ADDR"> {
1545 let POP_COUNT = 0;
1546 let COUNT = 0;
1547 }
1548 def CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR),
1549 "CONTINUE @$ADDR"> {
1550 let POP_COUNT = 0;
1551 let COUNT = 0;
1552 }
1553 def CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1554 "JUMP @$ADDR POP:$POP_COUNT"> {
1555 let COUNT = 0;
1556 }
1557 def CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1558 "ELSE @$ADDR POP:$POP_COUNT"> {
1559 let COUNT = 0;
1560 }
1561 def CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> {
1562 let ADDR = 0;
1563 let COUNT = 0;
1564 let POP_COUNT = 0;
1565 }
1566 def POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT),
1567 "POP @$ADDR POP:$POP_COUNT"> {
1568 let COUNT = 0;
1569 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001570 def CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> {
1571 let COUNT = 0;
1572 let POP_COUNT = 0;
1573 let ADDR = 0;
1574 let END_OF_PROGRAM = 1;
1575 }
Vincent Lejeune5f11dd32013-04-08 13:05:49 +00001576
Tom Stellardecf9d862013-06-14 22:12:30 +00001577} // End Predicates = [isEGorCayman]
Tom Stellard75aadc22012-12-11 21:25:42 +00001578
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001579//===----------------------------------------------------------------------===//
1580// Regist loads and stores - for indirect addressing
1581//===----------------------------------------------------------------------===//
1582
1583defm R600_ : RegisterLoadStore <R600_Reg32, FRAMEri, ADDRIndirect>;
1584
Tom Stellard6aa0d552013-06-14 22:12:24 +00001585//===----------------------------------------------------------------------===//
1586// Cayman Instructions
1587//===----------------------------------------------------------------------===//
1588
Tom Stellard75aadc22012-12-11 21:25:42 +00001589let Predicates = [isCayman] in {
1590
Vincent Lejeune44bf8152013-02-10 17:57:33 +00001591let isVector = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001592
1593def RECIP_IEEE_cm : RECIP_IEEE_Common<0x86>;
1594
1595def MULLO_INT_cm : MULLO_INT_Common<0x8F>;
1596def MULHI_INT_cm : MULHI_INT_Common<0x90>;
1597def MULLO_UINT_cm : MULLO_UINT_Common<0x91>;
1598def MULHI_UINT_cm : MULHI_UINT_Common<0x92>;
1599def RECIPSQRT_CLAMPED_cm : RECIPSQRT_CLAMPED_Common<0x87>;
1600def EXP_IEEE_cm : EXP_IEEE_Common<0x81>;
Michel Danzera2e28152013-03-22 14:09:10 +00001601def LOG_IEEE_cm : LOG_IEEE_Common<0x83>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001602def RECIP_CLAMPED_cm : RECIP_CLAMPED_Common<0x84>;
1603def RECIPSQRT_IEEE_cm : RECIPSQRT_IEEE_Common<0x89>;
1604def SIN_cm : SIN_Common<0x8D>;
1605def COS_cm : COS_Common<0x8E>;
1606} // End isVector = 1
1607
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001608def : POW_Common <LOG_IEEE_cm, EXP_IEEE_cm, MUL>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001609def : SIN_PAT <SIN_cm>;
1610def : COS_PAT <COS_cm>;
1611
1612defm DIV_cm : DIV_Common<RECIP_IEEE_cm>;
1613
1614// RECIP_UINT emulation for Cayman
Michel Danzer8caa9042013-04-10 17:17:56 +00001615// The multiplication scales from [0,1] to the unsigned integer range
Tom Stellard75aadc22012-12-11 21:25:42 +00001616def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001617 (AMDGPUurecip i32:$src0),
1618 (FLT_TO_UINT_eg (MUL_IEEE (RECIP_IEEE_cm (UINT_TO_FLT_eg $src0)),
Michel Danzer8caa9042013-04-10 17:17:56 +00001619 (MOV_IMM_I32 CONST.FP_UINT_MAX_PLUS_1)))
Tom Stellard75aadc22012-12-11 21:25:42 +00001620>;
1621
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +00001622 def CF_END_CM : CF_CLAUSE_EG<32, (ins), "CF_END"> {
1623 let ADDR = 0;
1624 let POP_COUNT = 0;
1625 let COUNT = 0;
1626 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001627
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001628def : Pat<(fsqrt f32:$src), (MUL R600_Reg32:$src, (RECIPSQRT_CLAMPED_cm $src))>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001629
Tom Stellard6aa0d552013-06-14 22:12:24 +00001630
1631def RAT_STORE_DWORD_cm : EG_CF_RAT <
1632 0x57, 0x14, 0x1, (outs),
1633 (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr),
1634 "EXPORT_RAT_INST_STORE_DWORD $rw_gpr, $index_gpr",
1635 [(global_store i32:$rw_gpr, i32:$index_gpr)]
1636> {
1637 let eop = 0; // This bit is not used on Cayman.
1638}
1639
Tom Stellardecf9d862013-06-14 22:12:30 +00001640class VTX_READ_cm <string name, bits<8> buffer_id, dag outs, list<dag> pattern>
1641 : VTX_WORD0_cm, VTX_READ<name, buffer_id, outs, pattern> {
1642
1643 // Static fields
1644 let VC_INST = 0;
1645 let FETCH_TYPE = 2;
1646 let FETCH_WHOLE_QUAD = 0;
1647 let BUFFER_ID = buffer_id;
1648 let SRC_REL = 0;
1649 // XXX: We can infer this field based on the SRC_GPR. This would allow us
1650 // to store vertex addresses in any channel, not just X.
1651 let SRC_SEL_X = 0;
1652 let SRC_SEL_Y = 0;
1653 let STRUCTURED_READ = 0;
1654 let LDS_REQ = 0;
1655 let COALESCED_READ = 0;
1656
1657 let Inst{31-0} = Word0;
1658}
1659
1660class VTX_READ_8_cm <bits<8> buffer_id, list<dag> pattern>
1661 : VTX_READ_cm <"VTX_READ_8 $dst_gpr, $src_gpr", buffer_id,
1662 (outs R600_TReg32_X:$dst_gpr), pattern> {
1663
1664 let DST_SEL_X = 0;
1665 let DST_SEL_Y = 7; // Masked
1666 let DST_SEL_Z = 7; // Masked
1667 let DST_SEL_W = 7; // Masked
1668 let DATA_FORMAT = 1; // FMT_8
1669}
1670
1671class VTX_READ_16_cm <bits<8> buffer_id, list<dag> pattern>
1672 : VTX_READ_cm <"VTX_READ_16 $dst_gpr, $src_gpr", buffer_id,
1673 (outs R600_TReg32_X:$dst_gpr), pattern> {
1674 let DST_SEL_X = 0;
1675 let DST_SEL_Y = 7; // Masked
1676 let DST_SEL_Z = 7; // Masked
1677 let DST_SEL_W = 7; // Masked
1678 let DATA_FORMAT = 5; // FMT_16
1679
1680}
1681
1682class VTX_READ_32_cm <bits<8> buffer_id, list<dag> pattern>
1683 : VTX_READ_cm <"VTX_READ_32 $dst_gpr, $src_gpr", buffer_id,
1684 (outs R600_TReg32_X:$dst_gpr), pattern> {
1685
1686 let DST_SEL_X = 0;
1687 let DST_SEL_Y = 7; // Masked
1688 let DST_SEL_Z = 7; // Masked
1689 let DST_SEL_W = 7; // Masked
1690 let DATA_FORMAT = 0xD; // COLOR_32
1691
1692 // This is not really necessary, but there were some GPU hangs that appeared
1693 // to be caused by ALU instructions in the next instruction group that wrote
1694 // to the $src_gpr registers of the VTX_READ.
1695 // e.g.
1696 // %T3_X<def> = VTX_READ_PARAM_32_eg %T2_X<kill>, 24
1697 // %T2_X<def> = MOV %ZERO
1698 //Adding this constraint prevents this from happening.
1699 let Constraints = "$src_gpr.ptr = $dst_gpr";
1700}
1701
1702class VTX_READ_128_cm <bits<8> buffer_id, list<dag> pattern>
1703 : VTX_READ_cm <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", buffer_id,
1704 (outs R600_Reg128:$dst_gpr), pattern> {
1705
1706 let DST_SEL_X = 0;
1707 let DST_SEL_Y = 1;
1708 let DST_SEL_Z = 2;
1709 let DST_SEL_W = 3;
1710 let DATA_FORMAT = 0x22; // COLOR_32_32_32_32
1711
1712 // XXX: Need to force VTX_READ_128 instructions to write to the same register
1713 // that holds its buffer address to avoid potential hangs. We can't use
1714 // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst
1715 // registers are different sizes.
1716}
1717
1718//===----------------------------------------------------------------------===//
1719// VTX Read from parameter memory space
1720//===----------------------------------------------------------------------===//
1721def VTX_READ_PARAM_8_cm : VTX_READ_8_cm <0,
1722 [(set i32:$dst_gpr, (load_param_zexti8 ADDRVTX_READ:$src_gpr))]
1723>;
1724
1725def VTX_READ_PARAM_16_cm : VTX_READ_16_cm <0,
1726 [(set i32:$dst_gpr, (load_param_zexti16 ADDRVTX_READ:$src_gpr))]
1727>;
1728
1729def VTX_READ_PARAM_32_cm : VTX_READ_32_cm <0,
1730 [(set i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1731>;
1732
1733def VTX_READ_PARAM_128_cm : VTX_READ_128_cm <0,
1734 [(set v4i32:$dst_gpr, (load_param ADDRVTX_READ:$src_gpr))]
1735>;
1736
1737//===----------------------------------------------------------------------===//
1738// VTX Read from global memory space
1739//===----------------------------------------------------------------------===//
1740
1741// 8-bit reads
1742def VTX_READ_GLOBAL_8_cm : VTX_READ_8_cm <1,
1743 [(set i32:$dst_gpr, (zextloadi8_global ADDRVTX_READ:$src_gpr))]
1744>;
1745
1746// 32-bit reads
1747def VTX_READ_GLOBAL_32_cm : VTX_READ_32_cm <1,
1748 [(set i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1749>;
1750
1751// 128-bit reads
1752def VTX_READ_GLOBAL_128_cm : VTX_READ_128_cm <1,
1753 [(set v4i32:$dst_gpr, (global_load ADDRVTX_READ:$src_gpr))]
1754>;
1755
Tom Stellard75aadc22012-12-11 21:25:42 +00001756} // End isCayman
1757
1758//===----------------------------------------------------------------------===//
1759// Branch Instructions
1760//===----------------------------------------------------------------------===//
1761
1762
1763def IF_PREDICATE_SET : ILFormat<(outs), (ins GPRI32:$src),
1764 "IF_PREDICATE_SET $src", []>;
1765
1766def PREDICATED_BREAK : ILFormat<(outs), (ins GPRI32:$src),
1767 "PREDICATED_BREAK $src", []>;
1768
1769//===----------------------------------------------------------------------===//
1770// Pseudo instructions
1771//===----------------------------------------------------------------------===//
1772
1773let isPseudo = 1 in {
1774
1775def PRED_X : InstR600 <
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001776 (outs R600_Predicate_Bit:$dst),
Tom Stellard75aadc22012-12-11 21:25:42 +00001777 (ins R600_Reg32:$src0, i32imm:$src1, i32imm:$flags),
1778 "", [], NullALU> {
1779 let FlagOperandIdx = 3;
1780}
1781
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001782let isTerminator = 1, isBranch = 1 in {
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001783def JUMP_COND : InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00001784 (outs),
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001785 (ins brtarget:$target, R600_Predicate_Bit:$p),
Tom Stellard75aadc22012-12-11 21:25:42 +00001786 "JUMP $target ($p)",
1787 [], AnyALU
1788 >;
1789
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001790def JUMP : InstR600 <
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001791 (outs),
1792 (ins brtarget:$target),
1793 "JUMP $target",
1794 [], AnyALU
1795 >
1796{
1797 let isPredicable = 1;
1798 let isBarrier = 1;
1799}
1800
1801} // End isTerminator = 1, isBranch = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001802
1803let usesCustomInserter = 1 in {
1804
1805let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in {
1806
1807def MASK_WRITE : AMDGPUShaderInst <
1808 (outs),
1809 (ins R600_Reg32:$src),
1810 "MASK_WRITE $src",
1811 []
1812>;
1813
1814} // End mayLoad = 0, mayStore = 0, hasSideEffects = 1
1815
Tom Stellard75aadc22012-12-11 21:25:42 +00001816
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001817def TXD: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00001818 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001819 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
1820 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00001821 "TXD $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001822 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
1823 imm:$resourceId, imm:$samplerId, imm:$textureTarget))],
1824 NullALU > {
Vincent Lejeunec2991642013-04-30 00:13:39 +00001825 let TEXInst = 1;
1826}
Tom Stellard75aadc22012-12-11 21:25:42 +00001827
Vincent Lejeunef501ea22013-04-30 00:13:20 +00001828def TXD_SHADOW: InstR600 <
Tom Stellard75aadc22012-12-11 21:25:42 +00001829 (outs R600_Reg128:$dst),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001830 (ins R600_Reg128:$src0, R600_Reg128:$src1, R600_Reg128:$src2,
1831 i32imm:$resourceId, i32imm:$samplerId, i32imm:$textureTarget),
Tom Stellard75aadc22012-12-11 21:25:42 +00001832 "TXD_SHADOW $dst, $src0, $src1, $src2, $resourceId, $samplerId, $textureTarget",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001833 [(set v4f32:$dst, (int_AMDGPU_txd v4f32:$src0, v4f32:$src1, v4f32:$src2,
1834 imm:$resourceId, imm:$samplerId, TEX_SHADOW:$textureTarget))],
1835 NullALU
Vincent Lejeunec2991642013-04-30 00:13:39 +00001836> {
1837 let TEXInst = 1;
1838}
Tom Stellard75aadc22012-12-11 21:25:42 +00001839} // End isPseudo = 1
1840} // End usesCustomInserter = 1
1841
1842def CLAMP_R600 : CLAMP <R600_Reg32>;
1843def FABS_R600 : FABS<R600_Reg32>;
1844def FNEG_R600 : FNEG<R600_Reg32>;
1845
1846//===---------------------------------------------------------------------===//
1847// Return instruction
1848//===---------------------------------------------------------------------===//
Vincent Lejeunee5ecf102013-03-11 18:15:06 +00001849let isTerminator = 1, isReturn = 1, hasCtrlDep = 1,
Jakob Stoklund Olesenfdc37672013-02-05 17:53:52 +00001850 usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001851 def RETURN : ILFormat<(outs), (ins variable_ops),
1852 "RETURN", [(IL_retflag)]>;
1853}
1854
Tom Stellard365366f2013-01-23 02:09:06 +00001855
1856//===----------------------------------------------------------------------===//
1857// Constant Buffer Addressing Support
1858//===----------------------------------------------------------------------===//
1859
Vincent Lejeune0b72f102013-03-05 15:04:55 +00001860let usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU" in {
Tom Stellard365366f2013-01-23 02:09:06 +00001861def CONST_COPY : Instruction {
1862 let OutOperandList = (outs R600_Reg32:$dst);
1863 let InOperandList = (ins i32imm:$src);
Vincent Lejeune0b72f102013-03-05 15:04:55 +00001864 let Pattern =
1865 [(set R600_Reg32:$dst, (CONST_ADDRESS ADDRGA_CONST_OFFSET:$src))];
Tom Stellard365366f2013-01-23 02:09:06 +00001866 let AsmString = "CONST_COPY";
1867 let neverHasSideEffects = 1;
1868 let isAsCheapAsAMove = 1;
1869 let Itinerary = NullALU;
1870}
Vincent Lejeune0b72f102013-03-05 15:04:55 +00001871} // end usesCustomInserter = 1, isCodeGenOnly = 1, isPseudo = 1, Namespace = "AMDGPU"
Tom Stellard365366f2013-01-23 02:09:06 +00001872
1873def TEX_VTX_CONSTBUF :
Vincent Lejeune743dca02013-03-05 15:04:29 +00001874 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "VTX_READ_eg $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001875 [(set v4i32:$dst, (CONST_ADDRESS ADDRGA_VAR_OFFSET:$ptr, (i32 imm:$BUFFER_ID)))]>,
Tom Stellardecf9d862013-06-14 22:12:30 +00001876 VTX_WORD1_GPR, VTX_WORD0_eg {
Tom Stellard365366f2013-01-23 02:09:06 +00001877
1878 let VC_INST = 0;
1879 let FETCH_TYPE = 2;
1880 let FETCH_WHOLE_QUAD = 0;
Tom Stellard365366f2013-01-23 02:09:06 +00001881 let SRC_REL = 0;
1882 let SRC_SEL_X = 0;
1883 let DST_REL = 0;
1884 let USE_CONST_FIELDS = 0;
1885 let NUM_FORMAT_ALL = 2;
1886 let FORMAT_COMP_ALL = 1;
1887 let SRF_MODE_ALL = 1;
1888 let MEGA_FETCH_COUNT = 16;
1889 let DST_SEL_X = 0;
1890 let DST_SEL_Y = 1;
1891 let DST_SEL_Z = 2;
1892 let DST_SEL_W = 3;
1893 let DATA_FORMAT = 35;
1894
1895 let Inst{31-0} = Word0;
1896 let Inst{63-32} = Word1;
1897
1898// LLVM can only encode 64-bit instructions, so these fields are manually
1899// encoded in R600CodeEmitter
1900//
1901// bits<16> OFFSET;
1902// bits<2> ENDIAN_SWAP = 0;
1903// bits<1> CONST_BUF_NO_STRIDE = 0;
1904// bits<1> MEGA_FETCH = 0;
1905// bits<1> ALT_CONST = 0;
1906// bits<2> BUFFER_INDEX_MODE = 0;
1907
1908
1909
1910// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1911// is done in R600CodeEmitter
1912//
1913// Inst{79-64} = OFFSET;
1914// Inst{81-80} = ENDIAN_SWAP;
1915// Inst{82} = CONST_BUF_NO_STRIDE;
1916// Inst{83} = MEGA_FETCH;
1917// Inst{84} = ALT_CONST;
1918// Inst{86-85} = BUFFER_INDEX_MODE;
1919// Inst{95-86} = 0; Reserved
1920
1921// VTX_WORD3 (Padding)
1922//
1923// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00001924 let VTXInst = 1;
Tom Stellard365366f2013-01-23 02:09:06 +00001925}
1926
Vincent Lejeune68501802013-02-18 14:11:19 +00001927def TEX_VTX_TEXBUF:
1928 InstR600ISA <(outs R600_Reg128:$dst), (ins MEMxi:$ptr, i32imm:$BUFFER_ID), "TEX_VTX_EXPLICIT_READ $dst, $ptr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001929 [(set v4f32:$dst, (int_R600_load_texbuf ADDRGA_VAR_OFFSET:$ptr, imm:$BUFFER_ID))]>,
Tom Stellardecf9d862013-06-14 22:12:30 +00001930VTX_WORD1_GPR, VTX_WORD0_eg {
Vincent Lejeune68501802013-02-18 14:11:19 +00001931
1932let VC_INST = 0;
1933let FETCH_TYPE = 2;
1934let FETCH_WHOLE_QUAD = 0;
1935let SRC_REL = 0;
1936let SRC_SEL_X = 0;
1937let DST_REL = 0;
1938let USE_CONST_FIELDS = 1;
1939let NUM_FORMAT_ALL = 0;
1940let FORMAT_COMP_ALL = 0;
1941let SRF_MODE_ALL = 1;
1942let MEGA_FETCH_COUNT = 16;
1943let DST_SEL_X = 0;
1944let DST_SEL_Y = 1;
1945let DST_SEL_Z = 2;
1946let DST_SEL_W = 3;
1947let DATA_FORMAT = 0;
1948
1949let Inst{31-0} = Word0;
1950let Inst{63-32} = Word1;
1951
1952// LLVM can only encode 64-bit instructions, so these fields are manually
1953// encoded in R600CodeEmitter
1954//
1955// bits<16> OFFSET;
1956// bits<2> ENDIAN_SWAP = 0;
1957// bits<1> CONST_BUF_NO_STRIDE = 0;
1958// bits<1> MEGA_FETCH = 0;
1959// bits<1> ALT_CONST = 0;
1960// bits<2> BUFFER_INDEX_MODE = 0;
1961
1962
1963
1964// VTX_WORD2 (LLVM can only encode 64-bit instructions, so WORD2 encoding
1965// is done in R600CodeEmitter
1966//
1967// Inst{79-64} = OFFSET;
1968// Inst{81-80} = ENDIAN_SWAP;
1969// Inst{82} = CONST_BUF_NO_STRIDE;
1970// Inst{83} = MEGA_FETCH;
1971// Inst{84} = ALT_CONST;
1972// Inst{86-85} = BUFFER_INDEX_MODE;
1973// Inst{95-86} = 0; Reserved
1974
1975// VTX_WORD3 (Padding)
1976//
1977// Inst{127-96} = 0;
Vincent Lejeunec2991642013-04-30 00:13:39 +00001978 let VTXInst = 1;
Vincent Lejeune68501802013-02-18 14:11:19 +00001979}
1980
1981
Tom Stellard365366f2013-01-23 02:09:06 +00001982
Tom Stellardf8794352012-12-19 22:10:31 +00001983//===--------------------------------------------------------------------===//
1984// Instructions support
1985//===--------------------------------------------------------------------===//
1986//===---------------------------------------------------------------------===//
1987// Custom Inserter for Branches and returns, this eventually will be a
1988// seperate pass
1989//===---------------------------------------------------------------------===//
1990let isTerminator = 1, usesCustomInserter = 1, isBranch = 1, isBarrier = 1 in {
1991 def BRANCH : ILFormat<(outs), (ins brtarget:$target),
1992 "; Pseudo unconditional branch instruction",
1993 [(br bb:$target)]>;
1994 defm BRANCH_COND : BranchConditional<IL_brcond>;
1995}
1996
1997//===---------------------------------------------------------------------===//
1998// Flow and Program control Instructions
1999//===---------------------------------------------------------------------===//
2000let isTerminator=1 in {
2001 def SWITCH : ILFormat< (outs), (ins GPRI32:$src),
2002 !strconcat("SWITCH", " $src"), []>;
2003 def CASE : ILFormat< (outs), (ins GPRI32:$src),
2004 !strconcat("CASE", " $src"), []>;
2005 def BREAK : ILFormat< (outs), (ins),
2006 "BREAK", []>;
2007 def CONTINUE : ILFormat< (outs), (ins),
2008 "CONTINUE", []>;
2009 def DEFAULT : ILFormat< (outs), (ins),
2010 "DEFAULT", []>;
2011 def ELSE : ILFormat< (outs), (ins),
2012 "ELSE", []>;
2013 def ENDSWITCH : ILFormat< (outs), (ins),
2014 "ENDSWITCH", []>;
2015 def ENDMAIN : ILFormat< (outs), (ins),
2016 "ENDMAIN", []>;
2017 def END : ILFormat< (outs), (ins),
2018 "END", []>;
2019 def ENDFUNC : ILFormat< (outs), (ins),
2020 "ENDFUNC", []>;
2021 def ENDIF : ILFormat< (outs), (ins),
2022 "ENDIF", []>;
2023 def WHILELOOP : ILFormat< (outs), (ins),
2024 "WHILE", []>;
2025 def ENDLOOP : ILFormat< (outs), (ins),
2026 "ENDLOOP", []>;
2027 def FUNC : ILFormat< (outs), (ins),
2028 "FUNC", []>;
2029 def RETDYN : ILFormat< (outs), (ins),
2030 "RET_DYN", []>;
2031 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2032 defm IF_LOGICALNZ : BranchInstr<"IF_LOGICALNZ">;
2033 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2034 defm IF_LOGICALZ : BranchInstr<"IF_LOGICALZ">;
2035 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2036 defm BREAK_LOGICALNZ : BranchInstr<"BREAK_LOGICALNZ">;
2037 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2038 defm BREAK_LOGICALZ : BranchInstr<"BREAK_LOGICALZ">;
2039 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2040 defm CONTINUE_LOGICALNZ : BranchInstr<"CONTINUE_LOGICALNZ">;
2041 // This opcode has custom swizzle pattern encoded in Swizzle Encoder
2042 defm CONTINUE_LOGICALZ : BranchInstr<"CONTINUE_LOGICALZ">;
2043 defm IFC : BranchInstr2<"IFC">;
2044 defm BREAKC : BranchInstr2<"BREAKC">;
2045 defm CONTINUEC : BranchInstr2<"CONTINUEC">;
2046}
2047
Tom Stellard75aadc22012-12-11 21:25:42 +00002048//===----------------------------------------------------------------------===//
2049// ISel Patterns
2050//===----------------------------------------------------------------------===//
2051
Tom Stellard2add82d2013-03-08 15:37:09 +00002052// CND*_INT Pattterns for f32 True / False values
2053
2054class CND_INT_f32 <InstR600 cnd, CondCode cc> : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002055 (selectcc i32:$src0, 0, f32:$src1, f32:$src2, cc),
2056 (cnd $src0, $src1, $src2)
Tom Stellard2add82d2013-03-08 15:37:09 +00002057>;
2058
2059def : CND_INT_f32 <CNDE_INT, SETEQ>;
2060def : CND_INT_f32 <CNDGT_INT, SETGT>;
2061def : CND_INT_f32 <CNDGE_INT, SETGE>;
2062
Tom Stellard75aadc22012-12-11 21:25:42 +00002063//CNDGE_INT extra pattern
2064def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002065 (selectcc i32:$src0, -1, i32:$src1, i32:$src2, COND_GT),
2066 (CNDGE_INT $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +00002067>;
2068
2069// KIL Patterns
2070def KILP : Pat <
2071 (int_AMDGPU_kilp),
2072 (MASK_WRITE (KILLGT (f32 ONE), (f32 ZERO)))
2073>;
2074
2075def KIL : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002076 (int_AMDGPU_kill f32:$src0),
2077 (MASK_WRITE (KILLGT (f32 ZERO), $src0))
Tom Stellard75aadc22012-12-11 21:25:42 +00002078>;
2079
2080// SGT Reverse args
2081def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002082 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LT),
2083 (SGT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002084>;
2085
2086// SGE Reverse args
2087def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002088 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, COND_LE),
2089 (SGE $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002090>;
2091
Tom Stellarde06163a2013-02-07 14:02:35 +00002092// SETGT_DX10 reverse args
2093def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002094 (selectcc f32:$src0, f32:$src1, -1, 0, COND_LT),
2095 (SETGT_DX10 $src1, $src0)
Tom Stellarde06163a2013-02-07 14:02:35 +00002096>;
2097
2098// SETGE_DX10 reverse args
2099def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002100 (selectcc f32:$src0, f32:$src1, -1, 0, COND_LE),
2101 (SETGE_DX10 $src1, $src0)
Tom Stellarde06163a2013-02-07 14:02:35 +00002102>;
2103
Tom Stellard75aadc22012-12-11 21:25:42 +00002104// SETGT_INT reverse args
2105def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002106 (selectcc i32:$src0, i32:$src1, -1, 0, SETLT),
2107 (SETGT_INT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002108>;
2109
2110// SETGE_INT reverse args
2111def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002112 (selectcc i32:$src0, i32:$src1, -1, 0, SETLE),
2113 (SETGE_INT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002114>;
2115
2116// SETGT_UINT reverse args
2117def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002118 (selectcc i32:$src0, i32:$src1, -1, 0, SETULT),
2119 (SETGT_UINT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002120>;
2121
2122// SETGE_UINT reverse args
2123def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002124 (selectcc i32:$src0, i32:$src1, -1, 0, SETULE),
2125 (SETGE_UINT $src1, $src0)
Tom Stellard75aadc22012-12-11 21:25:42 +00002126>;
2127
2128// The next two patterns are special cases for handling 'true if ordered' and
2129// 'true if unordered' conditionals. The assumption here is that the behavior of
2130// SETE and SNE conforms to the Direct3D 10 rules for floating point values
2131// described here:
2132// http://msdn.microsoft.com/en-us/library/windows/desktop/cc308050.aspx#alpha_32_bit
2133// We assume that SETE returns false when one of the operands is NAN and
2134// SNE returns true when on of the operands is NAN
2135
2136//SETE - 'true if ordered'
2137def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002138 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETO),
2139 (SETE $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00002140>;
2141
Tom Stellarde06163a2013-02-07 14:02:35 +00002142//SETE_DX10 - 'true if ordered'
2143def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002144 (selectcc f32:$src0, f32:$src1, -1, 0, SETO),
2145 (SETE_DX10 $src0, $src1)
Tom Stellarde06163a2013-02-07 14:02:35 +00002146>;
2147
Tom Stellard75aadc22012-12-11 21:25:42 +00002148//SNE - 'true if unordered'
2149def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002150 (selectcc f32:$src0, f32:$src1, FP_ONE, FP_ZERO, SETUO),
2151 (SNE $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00002152>;
2153
Tom Stellarde06163a2013-02-07 14:02:35 +00002154//SETNE_DX10 - 'true if ordered'
2155def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002156 (selectcc f32:$src0, f32:$src1, -1, 0, SETUO),
2157 (SETNE_DX10 $src0, $src1)
Tom Stellarde06163a2013-02-07 14:02:35 +00002158>;
2159
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002160def : Extract_Element <f32, v4f32, 0, sub0>;
2161def : Extract_Element <f32, v4f32, 1, sub1>;
2162def : Extract_Element <f32, v4f32, 2, sub2>;
2163def : Extract_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002164
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002165def : Insert_Element <f32, v4f32, 0, sub0>;
2166def : Insert_Element <f32, v4f32, 1, sub1>;
2167def : Insert_Element <f32, v4f32, 2, sub2>;
2168def : Insert_Element <f32, v4f32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002169
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002170def : Extract_Element <i32, v4i32, 0, sub0>;
2171def : Extract_Element <i32, v4i32, 1, sub1>;
2172def : Extract_Element <i32, v4i32, 2, sub2>;
2173def : Extract_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002174
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002175def : Insert_Element <i32, v4i32, 0, sub0>;
2176def : Insert_Element <i32, v4i32, 1, sub1>;
2177def : Insert_Element <i32, v4i32, 2, sub2>;
2178def : Insert_Element <i32, v4i32, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002179
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002180def : Vector4_Build <v4f32, f32>;
2181def : Vector4_Build <v4i32, i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002182
2183// bitconvert patterns
2184
2185def : BitConvert <i32, f32, R600_Reg32>;
2186def : BitConvert <f32, i32, R600_Reg32>;
2187def : BitConvert <v4f32, v4i32, R600_Reg128>;
2188def : BitConvert <v4i32, v4f32, R600_Reg128>;
2189
2190// DWORDADDR pattern
2191def : DwordAddrPat <i32, R600_Reg32>;
2192
2193} // End isR600toCayman Predicate