blob: 341eb90404090a853cab80f73fb3a244795eb0ca [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZInstrInfo.td - General SystemZ instructions ----*- tblgen-*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// Stack allocation
12//===----------------------------------------------------------------------===//
13
14def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i64imm:$amt),
15 [(callseq_start timm:$amt)]>;
16def ADJCALLSTACKUP : Pseudo<(outs), (ins i64imm:$amt1, i64imm:$amt2),
17 [(callseq_end timm:$amt1, timm:$amt2)]>;
18
19let neverHasSideEffects = 1 in {
20 // Takes as input the value of the stack pointer after a dynamic allocation
21 // has been made. Sets the output to the address of the dynamically-
22 // allocated area itself, skipping the outgoing arguments.
23 //
24 // This expands to an LA or LAY instruction. We restrict the offset
25 // to the range of LA and keep the LAY range in reserve for when
26 // the size of the outgoing arguments is added.
27 def ADJDYNALLOC : Pseudo<(outs GR64:$dst), (ins dynalloc12only:$src),
28 [(set GR64:$dst, dynalloc12only:$src)]>;
29}
30
31//===----------------------------------------------------------------------===//
32// Control flow instructions
33//===----------------------------------------------------------------------===//
34
35// A return instruction. R1 is the condition-code mask (all 1s)
36// and R2 is the target address, which is always stored in %r14.
37let isReturn = 1, isTerminator = 1, isBarrier = 1, hasCtrlDep = 1,
38 R1 = 15, R2 = 14, isCodeGenOnly = 1 in {
39 def RET : InstRR<0x07, (outs), (ins), "br\t%r14", [(z_retflag)]>;
40}
41
42// Unconditional branches. R1 is the condition-code mask (all 1s).
43let isBranch = 1, isTerminator = 1, isBarrier = 1, R1 = 15 in {
44 let isIndirectBranch = 1 in
Richard Sandifordd454ec02013-05-14 09:28:21 +000045 def BR : InstRR<0x07, (outs), (ins ADDR64:$R2),
46 "br\t$R2", [(brind ADDR64:$R2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000047
Richard Sandiford312425f2013-05-20 14:23:08 +000048 // An assembler extended mnemonic for BRC.
49 def J : InstRI<0xA74, (outs), (ins brtarget16:$I2), "j\t$I2",
50 [(br bb:$I2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000051
52 // An assembler extended mnemonic for BRCL. (The extension is "G"
53 // rather than "L" because "JL" is "Jump if Less".)
Richard Sandiford312425f2013-05-20 14:23:08 +000054 def JG : InstRIL<0xC04, (outs), (ins brtarget32:$I2), "jg\t$I2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000055}
56
57// Conditional branches. It's easier for LLVM to handle these branches
58// in their raw BRC/BRCL form, with the 4-bit condition-code mask being
59// the first operand. It seems friendlier to use mnemonic forms like
60// JE and JLH when writing out the assembly though.
Richard Sandiford3d768e32013-07-31 12:30:20 +000061let isBranch = 1, isTerminator = 1, Uses = [CC] in {
62 let isCodeGenOnly = 1 in {
63 def BRC : InstRI<0xA74, (outs), (ins cond4:$valid, cond4:$R1,
64 brtarget16:$I2), "j$R1\t$I2",
65 [(z_br_ccmask cond4:$valid, cond4:$R1, bb:$I2)]>;
66 def BRCL : InstRIL<0xC04, (outs), (ins cond4:$valid, cond4:$R1,
67 brtarget32:$I2), "jg$R1\t$I2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000068 }
Richard Sandiford3d768e32013-07-31 12:30:20 +000069 def AsmBRC : InstRI<0xA74, (outs), (ins uimm8zx4:$R1, brtarget16:$I2),
70 "brc\t$R1, $I2", []>;
71 def AsmBRCL : InstRIL<0xC04, (outs), (ins uimm8zx4:$R1, brtarget32:$I2),
72 "brcl\t$R1, $I2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000073}
Ulrich Weigand5f613df2013-05-06 16:15:19 +000074
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000075// Fused compare-and-branch instructions. As for normal branches,
76// we handle these instructions internally in their raw CRJ-like form,
77// but use assembly macros like CRJE when writing them out.
78//
79// These instructions do not use or clobber the condition codes.
80// We nevertheless pretend that they clobber CC, so that we can lower
81// them to separate comparisons and BRCLs if the branch ends up being
82// out of range.
83multiclass CompareBranches<Operand ccmask, string pos1, string pos2> {
84 let isBranch = 1, isTerminator = 1, Defs = [CC] in {
85 def RJ : InstRIEb<0xEC76, (outs), (ins GR32:$R1, GR32:$R2, ccmask:$M3,
86 brtarget16:$RI4),
Richard Sandiforde1d9f002013-05-29 11:58:52 +000087 "crj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000088 def GRJ : InstRIEb<0xEC64, (outs), (ins GR64:$R1, GR64:$R2, ccmask:$M3,
89 brtarget16:$RI4),
Richard Sandiforde1d9f002013-05-29 11:58:52 +000090 "cgrj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
91 def IJ : InstRIEc<0xEC7E, (outs), (ins GR32:$R1, imm32sx8:$I2, ccmask:$M3,
92 brtarget16:$RI4),
93 "cij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
94 def GIJ : InstRIEc<0xEC7C, (outs), (ins GR64:$R1, imm64sx8:$I2, ccmask:$M3,
95 brtarget16:$RI4),
96 "cgij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000097 }
98}
99let isCodeGenOnly = 1 in
100 defm C : CompareBranches<cond4, "$M3", "">;
101defm AsmC : CompareBranches<uimm8zx4, "", "$M3, ">;
102
103// Define AsmParser mnemonics for each general condition-code mask
104// (integer or floating-point)
105multiclass CondExtendedMnemonic<bits<4> ccmask, string name> {
106 let R1 = ccmask in {
Richard Sandiforda68e6f52013-07-25 08:57:02 +0000107 def J : InstRI<0xA74, (outs), (ins brtarget16:$I2),
108 "j"##name##"\t$I2", []>;
109 def JG : InstRIL<0xC04, (outs), (ins brtarget32:$I2),
Richard Sandiforde1d9f002013-05-29 11:58:52 +0000110 "jg"##name##"\t$I2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000111 }
Richard Sandifordf2404162013-07-25 09:11:15 +0000112 def LOCR : FixedCondUnaryRRF<"locr"##name, 0xB9F2, GR32, GR32, ccmask>;
113 def LOCGR : FixedCondUnaryRRF<"locgr"##name, 0xB9E2, GR64, GR64, ccmask>;
Richard Sandiford09a8cf32013-07-25 09:04:52 +0000114 def LOC : FixedCondUnaryRSY<"loc"##name, 0xEBF2, GR32, ccmask, 4>;
115 def LOCG : FixedCondUnaryRSY<"locg"##name, 0xEBE2, GR64, ccmask, 8>;
Richard Sandiforda68e6f52013-07-25 08:57:02 +0000116 def STOC : FixedCondStoreRSY<"stoc"##name, 0xEBF3, GR32, ccmask, 4>;
117 def STOCG : FixedCondStoreRSY<"stocg"##name, 0xEBE3, GR64, ccmask, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000118}
Richard Sandiforda68e6f52013-07-25 08:57:02 +0000119defm AsmO : CondExtendedMnemonic<1, "o">;
120defm AsmH : CondExtendedMnemonic<2, "h">;
121defm AsmNLE : CondExtendedMnemonic<3, "nle">;
122defm AsmL : CondExtendedMnemonic<4, "l">;
123defm AsmNHE : CondExtendedMnemonic<5, "nhe">;
124defm AsmLH : CondExtendedMnemonic<6, "lh">;
125defm AsmNE : CondExtendedMnemonic<7, "ne">;
126defm AsmE : CondExtendedMnemonic<8, "e">;
127defm AsmNLH : CondExtendedMnemonic<9, "nlh">;
128defm AsmHE : CondExtendedMnemonic<10, "he">;
129defm AsmNL : CondExtendedMnemonic<11, "nl">;
130defm AsmLE : CondExtendedMnemonic<12, "le">;
131defm AsmNH : CondExtendedMnemonic<13, "nh">;
132defm AsmNO : CondExtendedMnemonic<14, "no">;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000133
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000134// Define AsmParser mnemonics for each integer condition-code mask.
135// This is like the list above, except that condition 3 is not possible
136// and that the low bit of the mask is therefore always 0. This means
137// that each condition has two names. Conditions "o" and "no" are not used.
138//
139// We don't make one of the two names an alias of the other because
140// we need the custom parsing routines to select the correct register class.
141multiclass IntCondExtendedMnemonicA<bits<4> ccmask, string name> {
142 let M3 = ccmask in {
143 def CR : InstRIEb<0xEC76, (outs), (ins GR32:$R1, GR32:$R2,
144 brtarget16:$RI4),
145 "crj"##name##"\t$R1, $R2, $RI4", []>;
146 def CGR : InstRIEb<0xEC64, (outs), (ins GR64:$R1, GR64:$R2,
147 brtarget16:$RI4),
148 "cgrj"##name##"\t$R1, $R2, $RI4", []>;
Richard Sandiforde1d9f002013-05-29 11:58:52 +0000149 def CI : InstRIEc<0xEC7E, (outs), (ins GR32:$R1, imm32sx8:$I2,
150 brtarget16:$RI4),
151 "cij"##name##"\t$R1, $I2, $RI4", []>;
152 def CGI : InstRIEc<0xEC7C, (outs), (ins GR64:$R1, imm64sx8:$I2,
153 brtarget16:$RI4),
154 "cgij"##name##"\t$R1, $I2, $RI4", []>;
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000155 }
156}
157multiclass IntCondExtendedMnemonic<bits<4> ccmask, string name1, string name2>
158 : IntCondExtendedMnemonicA<ccmask, name1> {
159 let isAsmParserOnly = 1 in
160 defm Alt : IntCondExtendedMnemonicA<ccmask, name2>;
161}
162defm AsmJH : IntCondExtendedMnemonic<2, "h", "nle">;
163defm AsmJL : IntCondExtendedMnemonic<4, "l", "nhe">;
164defm AsmJLH : IntCondExtendedMnemonic<6, "lh", "ne">;
165defm AsmJE : IntCondExtendedMnemonic<8, "e", "nlh">;
166defm AsmJHE : IntCondExtendedMnemonic<10, "he", "nl">;
167defm AsmJLE : IntCondExtendedMnemonic<12, "le", "nh">;
168
Richard Sandifordb86a8342013-06-27 09:27:40 +0000169//===----------------------------------------------------------------------===//
170// Select instructions
171//===----------------------------------------------------------------------===//
172
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000173def Select32 : SelectWrapper<GR32>;
174def Select64 : SelectWrapper<GR64>;
175
Richard Sandifordb86a8342013-06-27 09:27:40 +0000176defm CondStore8_32 : CondStores<GR32, nonvolatile_truncstorei8,
177 nonvolatile_anyextloadi8, bdxaddr20only>;
178defm CondStore16_32 : CondStores<GR32, nonvolatile_truncstorei16,
179 nonvolatile_anyextloadi16, bdxaddr20only>;
180defm CondStore32_32 : CondStores<GR32, nonvolatile_store,
181 nonvolatile_load, bdxaddr20only>;
182
183defm CondStore8 : CondStores<GR64, nonvolatile_truncstorei8,
184 nonvolatile_anyextloadi8, bdxaddr20only>;
185defm CondStore16 : CondStores<GR64, nonvolatile_truncstorei16,
186 nonvolatile_anyextloadi16, bdxaddr20only>;
187defm CondStore32 : CondStores<GR64, nonvolatile_truncstorei32,
188 nonvolatile_anyextloadi32, bdxaddr20only>;
189defm CondStore64 : CondStores<GR64, nonvolatile_store,
190 nonvolatile_load, bdxaddr20only>;
191
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000192//===----------------------------------------------------------------------===//
193// Call instructions
194//===----------------------------------------------------------------------===//
195
196// The definitions here are for the call-clobbered registers.
197let isCall = 1, Defs = [R0D, R1D, R2D, R3D, R4D, R5D, R14D,
198 F0D, F1D, F2D, F3D, F4D, F5D, F6D, F7D],
199 R1 = 14, isCodeGenOnly = 1 in {
Richard Sandifordd454ec02013-05-14 09:28:21 +0000200 def BRAS : InstRI<0xA75, (outs), (ins pcrel16call:$I2, variable_ops),
201 "bras\t%r14, $I2", []>;
202 def BRASL : InstRIL<0xC05, (outs), (ins pcrel32call:$I2, variable_ops),
203 "brasl\t%r14, $I2", [(z_call pcrel32call:$I2)]>;
204 def BASR : InstRR<0x0D, (outs), (ins ADDR64:$R2, variable_ops),
205 "basr\t%r14, $R2", [(z_call ADDR64:$R2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000206}
207
208// Define the general form of the call instructions for the asm parser.
209// These instructions don't hard-code %r14 as the return address register.
Richard Sandiford6a808f92013-05-14 09:38:07 +0000210def AsmBRAS : InstRI<0xA75, (outs), (ins GR64:$R1, brtarget16:$I2),
211 "bras\t$R1, $I2", []>;
212def AsmBRASL : InstRIL<0xC05, (outs), (ins GR64:$R1, brtarget32:$I2),
213 "brasl\t$R1, $I2", []>;
214def AsmBASR : InstRR<0x0D, (outs), (ins GR64:$R1, ADDR64:$R2),
215 "basr\t$R1, $R2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000216
217//===----------------------------------------------------------------------===//
218// Move instructions
219//===----------------------------------------------------------------------===//
220
221// Register moves.
222let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000223 def LR : UnaryRR <"l", 0x18, null_frag, GR32, GR32>;
224 def LGR : UnaryRRE<"lg", 0xB904, null_frag, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000225}
226
Richard Sandifordf2404162013-07-25 09:11:15 +0000227// Move on condition.
228let isCodeGenOnly = 1, Uses = [CC] in {
229 def LOCR : CondUnaryRRF<"loc", 0xB9F2, GR32, GR32>;
230 def LOCGR : CondUnaryRRF<"locg", 0xB9E2, GR64, GR64>;
231}
232let Uses = [CC] in {
233 def AsmLOCR : AsmCondUnaryRRF<"loc", 0xB9F2, GR32, GR32>;
234 def AsmLOCGR : AsmCondUnaryRRF<"locg", 0xB9E2, GR64, GR64>;
235}
236
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000237// Immediate moves.
Richard Sandiforda57e13b2013-06-27 09:38:48 +0000238let neverHasSideEffects = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
239 isReMaterializable = 1 in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000240 // 16-bit sign-extended immediates.
241 def LHI : UnaryRI<"lhi", 0xA78, bitconvert, GR32, imm32sx16>;
242 def LGHI : UnaryRI<"lghi", 0xA79, bitconvert, GR64, imm64sx16>;
243
244 // Other 16-bit immediates.
245 def LLILL : UnaryRI<"llill", 0xA5F, bitconvert, GR64, imm64ll16>;
246 def LLILH : UnaryRI<"llilh", 0xA5E, bitconvert, GR64, imm64lh16>;
247 def LLIHL : UnaryRI<"llihl", 0xA5D, bitconvert, GR64, imm64hl16>;
248 def LLIHH : UnaryRI<"llihh", 0xA5C, bitconvert, GR64, imm64hh16>;
249
250 // 32-bit immediates.
251 def LGFI : UnaryRIL<"lgfi", 0xC01, bitconvert, GR64, imm64sx32>;
252 def LLILF : UnaryRIL<"llilf", 0xC0F, bitconvert, GR64, imm64lf32>;
253 def LLIHF : UnaryRIL<"llihf", 0xC0E, bitconvert, GR64, imm64hf32>;
254}
255
256// Register loads.
257let canFoldAsLoad = 1, SimpleBDXLoad = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000258 defm L : UnaryRXPair<"l", 0x58, 0xE358, load, GR32, 4>;
259 def LG : UnaryRXY<"lg", 0xE304, load, GR64, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000260
261 // These instructions are split after register allocation, so we don't
262 // want a custom inserter.
263 let Has20BitOffset = 1, HasIndex = 1, Is128Bit = 1 in {
264 def L128 : Pseudo<(outs GR128:$dst), (ins bdxaddr20only128:$src),
265 [(set GR128:$dst, (load bdxaddr20only128:$src))]>;
266 }
267}
Richard Sandifordf6bae1e2013-07-02 15:28:56 +0000268let canFoldAsLoad = 1 in {
269 def LRL : UnaryRILPC<"lrl", 0xC4D, aligned_load, GR32>;
270 def LGRL : UnaryRILPC<"lgrl", 0xC48, aligned_load, GR64>;
271}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000272
Richard Sandiford09a8cf32013-07-25 09:04:52 +0000273// Load on condition.
274let isCodeGenOnly = 1, Uses = [CC] in {
Richard Sandifordee834382013-07-31 12:38:08 +0000275 def LOC : CondUnaryRSY<"loc", 0xEBF2, nonvolatile_load, GR32, 4>;
276 def LOCG : CondUnaryRSY<"locg", 0xEBE2, nonvolatile_load, GR64, 8>;
Richard Sandiford09a8cf32013-07-25 09:04:52 +0000277}
278let Uses = [CC] in {
279 def AsmLOC : AsmCondUnaryRSY<"loc", 0xEBF2, GR32, 4>;
280 def AsmLOCG : AsmCondUnaryRSY<"locg", 0xEBE2, GR64, 8>;
281}
Richard Sandiford09a8cf32013-07-25 09:04:52 +0000282
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000283// Register stores.
284let SimpleBDXStore = 1 in {
Richard Sandifordf6bae1e2013-07-02 15:28:56 +0000285 let isCodeGenOnly = 1 in
Richard Sandiforded1fab62013-07-03 10:10:02 +0000286 defm ST32 : StoreRXPair<"st", 0x50, 0xE350, store, GR32, 4>;
287 def STG : StoreRXY<"stg", 0xE324, store, GR64, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000288
289 // These instructions are split after register allocation, so we don't
290 // want a custom inserter.
291 let Has20BitOffset = 1, HasIndex = 1, Is128Bit = 1 in {
292 def ST128 : Pseudo<(outs), (ins GR128:$src, bdxaddr20only128:$dst),
293 [(store GR128:$src, bdxaddr20only128:$dst)]>;
294 }
295}
Richard Sandifordf6bae1e2013-07-02 15:28:56 +0000296let isCodeGenOnly = 1 in
297 def STRL32 : StoreRILPC<"strl", 0xC4F, aligned_store, GR32>;
298def STGRL : StoreRILPC<"stgrl", 0xC4B, aligned_store, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000299
Richard Sandiforda68e6f52013-07-25 08:57:02 +0000300// Store on condition.
301let isCodeGenOnly = 1, Uses = [CC] in {
302 def STOC32 : CondStoreRSY<"stoc", 0xEBF3, GR32, 4>;
303 def STOC : CondStoreRSY<"stoc", 0xEBF3, GR64, 4>;
304 def STOCG : CondStoreRSY<"stocg", 0xEBE3, GR64, 8>;
305}
306let Uses = [CC] in {
307 def AsmSTOC : AsmCondStoreRSY<"stoc", 0xEBF3, GR32, 4>;
308 def AsmSTOCG : AsmCondStoreRSY<"stocg", 0xEBE3, GR64, 8>;
309}
310
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000311// 8-bit immediate stores to 8-bit fields.
312defm MVI : StoreSIPair<"mvi", 0x92, 0xEB52, truncstorei8, imm32zx8trunc>;
313
314// 16-bit immediate stores to 16-, 32- or 64-bit fields.
315def MVHHI : StoreSIL<"mvhhi", 0xE544, truncstorei16, imm32sx16trunc>;
316def MVHI : StoreSIL<"mvhi", 0xE54C, store, imm32sx16>;
317def MVGHI : StoreSIL<"mvghi", 0xE548, store, imm64sx16>;
318
Richard Sandiford1d959002013-07-02 14:56:45 +0000319// Memory-to-memory moves.
320let mayLoad = 1, mayStore = 1 in
321 def MVC : InstSS<0xD2, (outs), (ins bdladdr12onlylen8:$BDL1,
322 bdaddr12only:$BD2),
323 "mvc\t$BDL1, $BD2", []>;
324
Richard Sandifordd131ff82013-07-08 09:35:23 +0000325let mayLoad = 1, mayStore = 1, usesCustomInserter = 1 in
326 def MVCWrapper : Pseudo<(outs), (ins bdaddr12only:$dest, bdaddr12only:$src,
327 imm32len8:$length),
328 [(z_mvc bdaddr12only:$dest, bdaddr12only:$src,
329 imm32len8:$length)]>;
330
Richard Sandiford97846492013-07-09 09:46:39 +0000331defm LoadStore8_32 : MVCLoadStore<anyextloadi8, truncstorei8, i32,
332 MVCWrapper, 1>;
333defm LoadStore16_32 : MVCLoadStore<anyextloadi16, truncstorei16, i32,
334 MVCWrapper, 2>;
335defm LoadStore32_32 : MVCLoadStore<load, store, i32, MVCWrapper, 4>;
336
337defm LoadStore8 : MVCLoadStore<anyextloadi8, truncstorei8, i64,
338 MVCWrapper, 1>;
339defm LoadStore16 : MVCLoadStore<anyextloadi16, truncstorei16, i64,
340 MVCWrapper, 2>;
341defm LoadStore32 : MVCLoadStore<anyextloadi32, truncstorei32, i64,
342 MVCWrapper, 4>;
343defm LoadStore64 : MVCLoadStore<load, store, i64, MVCWrapper, 8>;
344
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000345//===----------------------------------------------------------------------===//
346// Sign extensions
347//===----------------------------------------------------------------------===//
348
349// 32-bit extensions from registers.
350let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000351 def LBR : UnaryRRE<"lb", 0xB926, sext8, GR32, GR32>;
352 def LHR : UnaryRRE<"lh", 0xB927, sext16, GR32, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000353}
354
355// 64-bit extensions from registers.
356let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000357 def LGBR : UnaryRRE<"lgb", 0xB906, sext8, GR64, GR64>;
358 def LGHR : UnaryRRE<"lgh", 0xB907, sext16, GR64, GR64>;
359 def LGFR : UnaryRRE<"lgf", 0xB914, sext32, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000360}
361
362// Match 32-to-64-bit sign extensions in which the source is already
363// in a 64-bit register.
364def : Pat<(sext_inreg GR64:$src, i32),
365 (LGFR (EXTRACT_SUBREG GR64:$src, subreg_32bit))>;
366
367// 32-bit extensions from memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000368def LB : UnaryRXY<"lb", 0xE376, sextloadi8, GR32, 1>;
369defm LH : UnaryRXPair<"lh", 0x48, 0xE378, sextloadi16, GR32, 2>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000370def LHRL : UnaryRILPC<"lhrl", 0xC45, aligned_sextloadi16, GR32>;
371
372// 64-bit extensions from memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000373def LGB : UnaryRXY<"lgb", 0xE377, sextloadi8, GR64, 1>;
374def LGH : UnaryRXY<"lgh", 0xE315, sextloadi16, GR64, 2>;
375def LGF : UnaryRXY<"lgf", 0xE314, sextloadi32, GR64, 4>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000376def LGHRL : UnaryRILPC<"lghrl", 0xC44, aligned_sextloadi16, GR64>;
377def LGFRL : UnaryRILPC<"lgfrl", 0xC4C, aligned_sextloadi32, GR64>;
378
379// If the sign of a load-extend operation doesn't matter, use the signed ones.
380// There's not really much to choose between the sign and zero extensions,
381// but LH is more compact than LLH for small offsets.
382def : Pat<(i32 (extloadi8 bdxaddr20only:$src)), (LB bdxaddr20only:$src)>;
383def : Pat<(i32 (extloadi16 bdxaddr12pair:$src)), (LH bdxaddr12pair:$src)>;
384def : Pat<(i32 (extloadi16 bdxaddr20pair:$src)), (LHY bdxaddr20pair:$src)>;
385
386def : Pat<(i64 (extloadi8 bdxaddr20only:$src)), (LGB bdxaddr20only:$src)>;
387def : Pat<(i64 (extloadi16 bdxaddr20only:$src)), (LGH bdxaddr20only:$src)>;
388def : Pat<(i64 (extloadi32 bdxaddr20only:$src)), (LGF bdxaddr20only:$src)>;
389
Richard Sandiford97846492013-07-09 09:46:39 +0000390// We want PC-relative addresses to be tried ahead of BD and BDX addresses.
391// However, BDXs have two extra operands and are therefore 6 units more
392// complex.
393let AddedComplexity = 7 in {
394 def : Pat<(i32 (extloadi16 pcrel32:$src)), (LHRL pcrel32:$src)>;
395 def : Pat<(i64 (extloadi16 pcrel32:$src)), (LGHRL pcrel32:$src)>;
396}
397
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000398//===----------------------------------------------------------------------===//
399// Zero extensions
400//===----------------------------------------------------------------------===//
401
402// 32-bit extensions from registers.
403let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000404 def LLCR : UnaryRRE<"llc", 0xB994, zext8, GR32, GR32>;
405 def LLHR : UnaryRRE<"llh", 0xB995, zext16, GR32, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000406}
407
408// 64-bit extensions from registers.
409let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000410 def LLGCR : UnaryRRE<"llgc", 0xB984, zext8, GR64, GR64>;
411 def LLGHR : UnaryRRE<"llgh", 0xB985, zext16, GR64, GR64>;
412 def LLGFR : UnaryRRE<"llgf", 0xB916, zext32, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000413}
414
415// Match 32-to-64-bit zero extensions in which the source is already
416// in a 64-bit register.
417def : Pat<(and GR64:$src, 0xffffffff),
418 (LLGFR (EXTRACT_SUBREG GR64:$src, subreg_32bit))>;
419
420// 32-bit extensions from memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000421def LLC : UnaryRXY<"llc", 0xE394, zextloadi8, GR32, 1>;
422def LLH : UnaryRXY<"llh", 0xE395, zextloadi16, GR32, 2>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000423def LLHRL : UnaryRILPC<"llhrl", 0xC42, aligned_zextloadi16, GR32>;
424
425// 64-bit extensions from memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000426def LLGC : UnaryRXY<"llgc", 0xE390, zextloadi8, GR64, 1>;
427def LLGH : UnaryRXY<"llgh", 0xE391, zextloadi16, GR64, 2>;
428def LLGF : UnaryRXY<"llgf", 0xE316, zextloadi32, GR64, 4>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000429def LLGHRL : UnaryRILPC<"llghrl", 0xC46, aligned_zextloadi16, GR64>;
430def LLGFRL : UnaryRILPC<"llgfrl", 0xC4E, aligned_zextloadi32, GR64>;
431
432//===----------------------------------------------------------------------===//
433// Truncations
434//===----------------------------------------------------------------------===//
435
436// Truncations of 64-bit registers to 32-bit registers.
437def : Pat<(i32 (trunc GR64:$src)),
438 (EXTRACT_SUBREG GR64:$src, subreg_32bit)>;
439
440// Truncations of 32-bit registers to memory.
441let isCodeGenOnly = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000442 defm STC32 : StoreRXPair<"stc", 0x42, 0xE372, truncstorei8, GR32, 1>;
443 defm STH32 : StoreRXPair<"sth", 0x40, 0xE370, truncstorei16, GR32, 2>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000444 def STHRL32 : StoreRILPC<"sthrl", 0xC47, aligned_truncstorei16, GR32>;
445}
446
447// Truncations of 64-bit registers to memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000448defm STC : StoreRXPair<"stc", 0x42, 0xE372, truncstorei8, GR64, 1>;
449defm STH : StoreRXPair<"sth", 0x40, 0xE370, truncstorei16, GR64, 2>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000450def STHRL : StoreRILPC<"sthrl", 0xC47, aligned_truncstorei16, GR64>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000451defm ST : StoreRXPair<"st", 0x50, 0xE350, truncstorei32, GR64, 4>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000452def STRL : StoreRILPC<"strl", 0xC4F, aligned_truncstorei32, GR64>;
453
454//===----------------------------------------------------------------------===//
455// Multi-register moves
456//===----------------------------------------------------------------------===//
457
458// Multi-register loads.
459def LMG : LoadMultipleRSY<"lmg", 0xEB04, GR64>;
460
461// Multi-register stores.
462def STMG : StoreMultipleRSY<"stmg", 0xEB24, GR64>;
463
464//===----------------------------------------------------------------------===//
465// Byte swaps
466//===----------------------------------------------------------------------===//
467
468// Byte-swapping register moves.
469let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000470 def LRVR : UnaryRRE<"lrv", 0xB91F, bswap, GR32, GR32>;
471 def LRVGR : UnaryRRE<"lrvg", 0xB90F, bswap, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000472}
473
Richard Sandiford30efd872013-05-31 13:25:22 +0000474// Byte-swapping loads. Unlike normal loads, these instructions are
475// allowed to access storage more than once.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000476def LRV : UnaryRXY<"lrv", 0xE31E, loadu<bswap, nonvolatile_load>, GR32, 4>;
477def LRVG : UnaryRXY<"lrvg", 0xE30F, loadu<bswap, nonvolatile_load>, GR64, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000478
Richard Sandiford30efd872013-05-31 13:25:22 +0000479// Likewise byte-swapping stores.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000480def STRV : StoreRXY<"strv", 0xE33E, storeu<bswap, nonvolatile_store>, GR32, 4>;
481def STRVG : StoreRXY<"strvg", 0xE32F, storeu<bswap, nonvolatile_store>,
482 GR64, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000483
484//===----------------------------------------------------------------------===//
485// Load address instructions
486//===----------------------------------------------------------------------===//
487
488// Load BDX-style addresses.
Richard Sandiford891a7e72013-06-27 09:42:10 +0000489let neverHasSideEffects = 1, isAsCheapAsAMove = 1, isReMaterializable = 1,
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000490 DispKey = "la" in {
491 let DispSize = "12" in
Richard Sandifordd454ec02013-05-14 09:28:21 +0000492 def LA : InstRX<0x41, (outs GR64:$R1), (ins laaddr12pair:$XBD2),
493 "la\t$R1, $XBD2",
494 [(set GR64:$R1, laaddr12pair:$XBD2)]>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000495 let DispSize = "20" in
Richard Sandifordd454ec02013-05-14 09:28:21 +0000496 def LAY : InstRXY<0xE371, (outs GR64:$R1), (ins laaddr20pair:$XBD2),
497 "lay\t$R1, $XBD2",
498 [(set GR64:$R1, laaddr20pair:$XBD2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000499}
500
501// Load a PC-relative address. There's no version of this instruction
502// with a 16-bit offset, so there's no relaxation.
Richard Sandiford891a7e72013-06-27 09:42:10 +0000503let neverHasSideEffects = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
504 isReMaterializable = 1 in {
Richard Sandifordd454ec02013-05-14 09:28:21 +0000505 def LARL : InstRIL<0xC00, (outs GR64:$R1), (ins pcrel32:$I2),
506 "larl\t$R1, $I2",
507 [(set GR64:$R1, pcrel32:$I2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000508}
509
510//===----------------------------------------------------------------------===//
511// Negation
512//===----------------------------------------------------------------------===//
513
Richard Sandiford14a44492013-05-22 13:38:45 +0000514let Defs = [CC] in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000515 def LCR : UnaryRR <"lc", 0x13, ineg, GR32, GR32>;
516 def LCGR : UnaryRRE<"lcg", 0xB903, ineg, GR64, GR64>;
517 def LCGFR : UnaryRRE<"lcgf", 0xB913, null_frag, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000518}
519defm : SXU<ineg, LCGFR>;
520
521//===----------------------------------------------------------------------===//
522// Insertion
523//===----------------------------------------------------------------------===//
524
525let isCodeGenOnly = 1 in
Richard Sandiforded1fab62013-07-03 10:10:02 +0000526 defm IC32 : BinaryRXPair<"ic", 0x43, 0xE373, inserti8, GR32, zextloadi8, 1>;
527defm IC : BinaryRXPair<"ic", 0x43, 0xE373, inserti8, GR64, zextloadi8, 1>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000528
529defm : InsertMem<"inserti8", IC32, GR32, zextloadi8, bdxaddr12pair>;
530defm : InsertMem<"inserti8", IC32Y, GR32, zextloadi8, bdxaddr20pair>;
531
532defm : InsertMem<"inserti8", IC, GR64, zextloadi8, bdxaddr12pair>;
533defm : InsertMem<"inserti8", ICY, GR64, zextloadi8, bdxaddr20pair>;
534
535// Insertions of a 16-bit immediate, leaving other bits unaffected.
536// We don't have or_as_insert equivalents of these operations because
537// OI is available instead.
538let isCodeGenOnly = 1 in {
539 def IILL32 : BinaryRI<"iill", 0xA53, insertll, GR32, imm32ll16>;
540 def IILH32 : BinaryRI<"iilh", 0xA52, insertlh, GR32, imm32lh16>;
541}
542def IILL : BinaryRI<"iill", 0xA53, insertll, GR64, imm64ll16>;
543def IILH : BinaryRI<"iilh", 0xA52, insertlh, GR64, imm64lh16>;
544def IIHL : BinaryRI<"iihl", 0xA51, inserthl, GR64, imm64hl16>;
545def IIHH : BinaryRI<"iihh", 0xA50, inserthh, GR64, imm64hh16>;
546
547// ...likewise for 32-bit immediates. For GR32s this is a general
548// full-width move. (We use IILF rather than something like LLILF
549// for 32-bit moves because IILF leaves the upper 32 bits of the
550// GR64 unchanged.)
Richard Sandiforda57e13b2013-06-27 09:38:48 +0000551let isCodeGenOnly = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
552 isReMaterializable = 1 in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000553 def IILF32 : UnaryRIL<"iilf", 0xC09, bitconvert, GR32, uimm32>;
554}
555def IILF : BinaryRIL<"iilf", 0xC09, insertlf, GR64, imm64lf32>;
556def IIHF : BinaryRIL<"iihf", 0xC08, inserthf, GR64, imm64hf32>;
557
558// An alternative model of inserthf, with the first operand being
559// a zero-extended value.
560def : Pat<(or (zext32 GR32:$src), imm64hf32:$imm),
561 (IIHF (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, subreg_32bit),
562 imm64hf32:$imm)>;
563
564//===----------------------------------------------------------------------===//
565// Addition
566//===----------------------------------------------------------------------===//
567
568// Plain addition.
Richard Sandiford14a44492013-05-22 13:38:45 +0000569let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000570 // Addition of a register.
571 let isCommutable = 1 in {
Richard Sandifordc575df62013-07-19 16:26:39 +0000572 defm AR : BinaryRRAndK<"a", 0x1A, 0xB9F8, add, GR32, GR32>;
573 defm AGR : BinaryRREAndK<"ag", 0xB908, 0xB9E8, add, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000574 }
Richard Sandiforded1fab62013-07-03 10:10:02 +0000575 def AGFR : BinaryRRE<"agf", 0xB918, null_frag, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000576
577 // Addition of signed 16-bit immediates.
Richard Sandiford7d6a4532013-07-19 16:32:12 +0000578 defm AHI : BinaryRIAndK<"ahi", 0xA7A, 0xECD8, add, GR32, imm32sx16>;
579 defm AGHI : BinaryRIAndK<"aghi", 0xA7B, 0xECD9, add, GR64, imm64sx16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000580
581 // Addition of signed 32-bit immediates.
582 def AFI : BinaryRIL<"afi", 0xC29, add, GR32, simm32>;
583 def AGFI : BinaryRIL<"agfi", 0xC28, add, GR64, imm64sx32>;
584
585 // Addition of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000586 defm AH : BinaryRXPair<"ah", 0x4A, 0xE37A, add, GR32, sextloadi16, 2>;
587 defm A : BinaryRXPair<"a", 0x5A, 0xE35A, add, GR32, load, 4>;
588 def AGF : BinaryRXY<"agf", 0xE318, add, GR64, sextloadi32, 4>;
589 def AG : BinaryRXY<"ag", 0xE308, add, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000590
591 // Addition to memory.
592 def ASI : BinarySIY<"asi", 0xEB6A, add, imm32sx8>;
593 def AGSI : BinarySIY<"agsi", 0xEB7A, add, imm64sx8>;
594}
595defm : SXB<add, GR64, AGFR>;
596
597// Addition producing a carry.
Richard Sandiford14a44492013-05-22 13:38:45 +0000598let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000599 // Addition of a register.
600 let isCommutable = 1 in {
Richard Sandifordfac8b102013-07-19 16:37:00 +0000601 defm ALR : BinaryRRAndK<"al", 0x1E, 0xB9FA, addc, GR32, GR32>;
602 defm ALGR : BinaryRREAndK<"alg", 0xB90A, 0xB9EA, addc, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000603 }
Richard Sandiforded1fab62013-07-03 10:10:02 +0000604 def ALGFR : BinaryRRE<"algf", 0xB91A, null_frag, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000605
Richard Sandifordfac8b102013-07-19 16:37:00 +0000606 // Addition of signed 16-bit immediates.
607 def ALHSIK : BinaryRIE<"alhsik", 0xECDA, addc, GR32, imm32sx16>,
608 Requires<[FeatureDistinctOps]>;
609 def ALGHSIK : BinaryRIE<"alghsik", 0xECDB, addc, GR64, imm64sx16>,
610 Requires<[FeatureDistinctOps]>;
611
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000612 // Addition of unsigned 32-bit immediates.
613 def ALFI : BinaryRIL<"alfi", 0xC2B, addc, GR32, uimm32>;
614 def ALGFI : BinaryRIL<"algfi", 0xC2A, addc, GR64, imm64zx32>;
615
616 // Addition of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000617 defm AL : BinaryRXPair<"al", 0x5E, 0xE35E, addc, GR32, load, 4>;
618 def ALGF : BinaryRXY<"algf", 0xE31A, addc, GR64, zextloadi32, 4>;
619 def ALG : BinaryRXY<"alg", 0xE30A, addc, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000620}
621defm : ZXB<addc, GR64, ALGFR>;
622
623// Addition producing and using a carry.
Richard Sandiford14a44492013-05-22 13:38:45 +0000624let Defs = [CC], Uses = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000625 // Addition of a register.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000626 def ALCR : BinaryRRE<"alc", 0xB998, adde, GR32, GR32>;
627 def ALCGR : BinaryRRE<"alcg", 0xB988, adde, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000628
629 // Addition of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000630 def ALC : BinaryRXY<"alc", 0xE398, adde, GR32, load, 4>;
631 def ALCG : BinaryRXY<"alcg", 0xE388, adde, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000632}
633
634//===----------------------------------------------------------------------===//
635// Subtraction
636//===----------------------------------------------------------------------===//
637
638// Plain substraction. Although immediate forms exist, we use the
639// add-immediate instruction instead.
Richard Sandiford14a44492013-05-22 13:38:45 +0000640let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000641 // Subtraction of a register.
Richard Sandifordc575df62013-07-19 16:26:39 +0000642 defm SR : BinaryRRAndK<"s", 0x1B, 0xB9F9, sub, GR32, GR32>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000643 def SGFR : BinaryRRE<"sgf", 0xB919, null_frag, GR64, GR32>;
Richard Sandifordc575df62013-07-19 16:26:39 +0000644 defm SGR : BinaryRREAndK<"sg", 0xB909, 0xB9E9, sub, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000645
646 // Subtraction of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000647 defm SH : BinaryRXPair<"sh", 0x4B, 0xE37B, sub, GR32, sextloadi16, 2>;
648 defm S : BinaryRXPair<"s", 0x5B, 0xE35B, sub, GR32, load, 4>;
649 def SGF : BinaryRXY<"sgf", 0xE319, sub, GR64, sextloadi32, 4>;
650 def SG : BinaryRXY<"sg", 0xE309, sub, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000651}
652defm : SXB<sub, GR64, SGFR>;
653
654// Subtraction producing a carry.
Richard Sandiford14a44492013-05-22 13:38:45 +0000655let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000656 // Subtraction of a register.
Richard Sandifordfac8b102013-07-19 16:37:00 +0000657 defm SLR : BinaryRRAndK<"sl", 0x1F, 0xB9FB, subc, GR32, GR32>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000658 def SLGFR : BinaryRRE<"slgf", 0xB91B, null_frag, GR64, GR32>;
Richard Sandifordfac8b102013-07-19 16:37:00 +0000659 defm SLGR : BinaryRREAndK<"slg", 0xB90B, 0xB9EB, subc, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000660
661 // Subtraction of unsigned 32-bit immediates. These don't match
662 // subc because we prefer addc for constants.
663 def SLFI : BinaryRIL<"slfi", 0xC25, null_frag, GR32, uimm32>;
664 def SLGFI : BinaryRIL<"slgfi", 0xC24, null_frag, GR64, imm64zx32>;
665
666 // Subtraction of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000667 defm SL : BinaryRXPair<"sl", 0x5F, 0xE35F, subc, GR32, load, 4>;
668 def SLGF : BinaryRXY<"slgf", 0xE31B, subc, GR64, zextloadi32, 4>;
669 def SLG : BinaryRXY<"slg", 0xE30B, subc, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000670}
671defm : ZXB<subc, GR64, SLGFR>;
672
673// Subtraction producing and using a carry.
Richard Sandiford14a44492013-05-22 13:38:45 +0000674let Defs = [CC], Uses = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000675 // Subtraction of a register.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000676 def SLBR : BinaryRRE<"slb", 0xB999, sube, GR32, GR32>;
677 def SLGBR : BinaryRRE<"slbg", 0xB989, sube, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000678
679 // Subtraction of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000680 def SLB : BinaryRXY<"slb", 0xE399, sube, GR32, load, 4>;
681 def SLBG : BinaryRXY<"slbg", 0xE389, sube, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000682}
683
684//===----------------------------------------------------------------------===//
685// AND
686//===----------------------------------------------------------------------===//
687
Richard Sandiford14a44492013-05-22 13:38:45 +0000688let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000689 // ANDs of a register.
690 let isCommutable = 1 in {
Richard Sandiford0175b4a2013-07-19 16:21:55 +0000691 defm NR : BinaryRRAndK<"n", 0x14, 0xB9F4, and, GR32, GR32>;
Richard Sandifordc57e5862013-07-19 16:24:22 +0000692 defm NGR : BinaryRREAndK<"ng", 0xB980, 0xB9E4, and, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000693 }
694
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000695 let isConvertibleToThreeAddress = 1 in {
696 // ANDs of a 16-bit immediate, leaving other bits unaffected.
697 let isCodeGenOnly = 1 in {
698 def NILL32 : BinaryRI<"nill", 0xA57, and, GR32, imm32ll16c>;
699 def NILH32 : BinaryRI<"nilh", 0xA56, and, GR32, imm32lh16c>;
700 }
701 def NILL : BinaryRI<"nill", 0xA57, and, GR64, imm64ll16c>;
702 def NILH : BinaryRI<"nilh", 0xA56, and, GR64, imm64lh16c>;
703 def NIHL : BinaryRI<"nihl", 0xA55, and, GR64, imm64hl16c>;
704 def NIHH : BinaryRI<"nihh", 0xA54, and, GR64, imm64hh16c>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000705
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000706 // ANDs of a 32-bit immediate, leaving other bits unaffected.
707 let isCodeGenOnly = 1 in
708 def NILF32 : BinaryRIL<"nilf", 0xC0B, and, GR32, uimm32>;
709 def NILF : BinaryRIL<"nilf", 0xC0B, and, GR64, imm64lf32c>;
710 def NIHF : BinaryRIL<"nihf", 0xC0A, and, GR64, imm64hf32c>;
711 }
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000712
713 // ANDs of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000714 defm N : BinaryRXPair<"n", 0x54, 0xE354, and, GR32, load, 4>;
715 def NG : BinaryRXY<"ng", 0xE380, and, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000716
717 // AND to memory
718 defm NI : BinarySIPair<"ni", 0x94, 0xEB54, null_frag, uimm8>;
719}
720defm : RMWIByte<and, bdaddr12pair, NI>;
721defm : RMWIByte<and, bdaddr20pair, NIY>;
722
723//===----------------------------------------------------------------------===//
724// OR
725//===----------------------------------------------------------------------===//
726
Richard Sandiford14a44492013-05-22 13:38:45 +0000727let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000728 // ORs of a register.
729 let isCommutable = 1 in {
Richard Sandiford0175b4a2013-07-19 16:21:55 +0000730 defm OR : BinaryRRAndK<"o", 0x16, 0xB9F6, or, GR32, GR32>;
Richard Sandifordc57e5862013-07-19 16:24:22 +0000731 defm OGR : BinaryRREAndK<"og", 0xB981, 0xB9E6, or, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000732 }
733
734 // ORs of a 16-bit immediate, leaving other bits unaffected.
735 let isCodeGenOnly = 1 in {
736 def OILL32 : BinaryRI<"oill", 0xA5B, or, GR32, imm32ll16>;
737 def OILH32 : BinaryRI<"oilh", 0xA5A, or, GR32, imm32lh16>;
738 }
739 def OILL : BinaryRI<"oill", 0xA5B, or, GR64, imm64ll16>;
740 def OILH : BinaryRI<"oilh", 0xA5A, or, GR64, imm64lh16>;
741 def OIHL : BinaryRI<"oihl", 0xA59, or, GR64, imm64hl16>;
742 def OIHH : BinaryRI<"oihh", 0xA58, or, GR64, imm64hh16>;
743
744 // ORs of a 32-bit immediate, leaving other bits unaffected.
745 let isCodeGenOnly = 1 in
746 def OILF32 : BinaryRIL<"oilf", 0xC0D, or, GR32, uimm32>;
747 def OILF : BinaryRIL<"oilf", 0xC0D, or, GR64, imm64lf32>;
748 def OIHF : BinaryRIL<"oihf", 0xC0C, or, GR64, imm64hf32>;
749
750 // ORs of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000751 defm O : BinaryRXPair<"o", 0x56, 0xE356, or, GR32, load, 4>;
752 def OG : BinaryRXY<"og", 0xE381, or, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000753
754 // OR to memory
755 defm OI : BinarySIPair<"oi", 0x96, 0xEB56, null_frag, uimm8>;
756}
757defm : RMWIByte<or, bdaddr12pair, OI>;
758defm : RMWIByte<or, bdaddr20pair, OIY>;
759
760//===----------------------------------------------------------------------===//
761// XOR
762//===----------------------------------------------------------------------===//
763
Richard Sandiford14a44492013-05-22 13:38:45 +0000764let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000765 // XORs of a register.
766 let isCommutable = 1 in {
Richard Sandiford0175b4a2013-07-19 16:21:55 +0000767 defm XR : BinaryRRAndK<"x", 0x17, 0xB9F7, xor, GR32, GR32>;
Richard Sandifordc57e5862013-07-19 16:24:22 +0000768 defm XGR : BinaryRREAndK<"xg", 0xB982, 0xB9E7, xor, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000769 }
770
771 // XORs of a 32-bit immediate, leaving other bits unaffected.
772 let isCodeGenOnly = 1 in
773 def XILF32 : BinaryRIL<"xilf", 0xC07, xor, GR32, uimm32>;
774 def XILF : BinaryRIL<"xilf", 0xC07, xor, GR64, imm64lf32>;
775 def XIHF : BinaryRIL<"xihf", 0xC06, xor, GR64, imm64hf32>;
776
777 // XORs of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000778 defm X : BinaryRXPair<"x",0x57, 0xE357, xor, GR32, load, 4>;
779 def XG : BinaryRXY<"xg", 0xE382, xor, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000780
781 // XOR to memory
782 defm XI : BinarySIPair<"xi", 0x97, 0xEB57, null_frag, uimm8>;
783}
784defm : RMWIByte<xor, bdaddr12pair, XI>;
785defm : RMWIByte<xor, bdaddr20pair, XIY>;
786
787//===----------------------------------------------------------------------===//
788// Multiplication
789//===----------------------------------------------------------------------===//
790
791// Multiplication of a register.
792let isCommutable = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000793 def MSR : BinaryRRE<"ms", 0xB252, mul, GR32, GR32>;
794 def MSGR : BinaryRRE<"msg", 0xB90C, mul, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000795}
Richard Sandiforded1fab62013-07-03 10:10:02 +0000796def MSGFR : BinaryRRE<"msgf", 0xB91C, null_frag, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000797defm : SXB<mul, GR64, MSGFR>;
798
799// Multiplication of a signed 16-bit immediate.
800def MHI : BinaryRI<"mhi", 0xA7C, mul, GR32, imm32sx16>;
801def MGHI : BinaryRI<"mghi", 0xA7D, mul, GR64, imm64sx16>;
802
803// Multiplication of a signed 32-bit immediate.
804def MSFI : BinaryRIL<"msfi", 0xC21, mul, GR32, simm32>;
805def MSGFI : BinaryRIL<"msgfi", 0xC20, mul, GR64, imm64sx32>;
806
807// Multiplication of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000808defm MH : BinaryRXPair<"mh", 0x4C, 0xE37C, mul, GR32, sextloadi16, 2>;
809defm MS : BinaryRXPair<"ms", 0x71, 0xE351, mul, GR32, load, 4>;
810def MSGF : BinaryRXY<"msgf", 0xE31C, mul, GR64, sextloadi32, 4>;
811def MSG : BinaryRXY<"msg", 0xE30C, mul, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000812
813// Multiplication of a register, producing two results.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000814def MLGR : BinaryRRE<"mlg", 0xB986, z_umul_lohi64, GR128, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000815
816// Multiplication of memory, producing two results.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000817def MLG : BinaryRXY<"mlg", 0xE386, z_umul_lohi64, GR128, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000818
819//===----------------------------------------------------------------------===//
820// Division and remainder
821//===----------------------------------------------------------------------===//
822
823// Division and remainder, from registers.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000824def DSGFR : BinaryRRE<"dsgf", 0xB91D, z_sdivrem32, GR128, GR32>;
825def DSGR : BinaryRRE<"dsg", 0xB90D, z_sdivrem64, GR128, GR64>;
826def DLR : BinaryRRE<"dl", 0xB997, z_udivrem32, GR128, GR32>;
827def DLGR : BinaryRRE<"dlg", 0xB987, z_udivrem64, GR128, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000828
829// Division and remainder, from memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000830def DSGF : BinaryRXY<"dsgf", 0xE31D, z_sdivrem32, GR128, load, 4>;
831def DSG : BinaryRXY<"dsg", 0xE30D, z_sdivrem64, GR128, load, 8>;
832def DL : BinaryRXY<"dl", 0xE397, z_udivrem32, GR128, load, 4>;
833def DLG : BinaryRXY<"dlg", 0xE387, z_udivrem64, GR128, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000834
835//===----------------------------------------------------------------------===//
836// Shifts
837//===----------------------------------------------------------------------===//
838
839// Shift left.
840let neverHasSideEffects = 1 in {
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000841 defm SLL : ShiftRSAndK<"sll", 0x89, 0xEBDF, shl, GR32>;
842 def SLLG : ShiftRSY<"sllg", 0xEB0D, shl, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000843}
844
845// Logical shift right.
846let neverHasSideEffects = 1 in {
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000847 defm SRL : ShiftRSAndK<"srl", 0x88, 0xEBDE, srl, GR32>;
848 def SRLG : ShiftRSY<"srlg", 0xEB0C, srl, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000849}
850
851// Arithmetic shift right.
Richard Sandiford14a44492013-05-22 13:38:45 +0000852let Defs = [CC] in {
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000853 defm SRA : ShiftRSAndK<"sra", 0x8A, 0xEBDC, sra, GR32>;
854 def SRAG : ShiftRSY<"srag", 0xEB0A, sra, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000855}
856
857// Rotate left.
858let neverHasSideEffects = 1 in {
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000859 def RLL : ShiftRSY<"rll", 0xEB1D, rotl, GR32>;
860 def RLLG : ShiftRSY<"rllg", 0xEB1C, rotl, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000861}
862
863// Rotate second operand left and inserted selected bits into first operand.
864// These can act like 32-bit operands provided that the constant start and
865// end bits (operands 2 and 3) are in the range [32, 64)
Richard Sandiford14a44492013-05-22 13:38:45 +0000866let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000867 let isCodeGenOnly = 1 in
868 def RISBG32 : RotateSelectRIEf<"risbg", 0xEC55, GR32, GR32>;
869 def RISBG : RotateSelectRIEf<"risbg", 0xEC55, GR64, GR64>;
870}
871
Richard Sandiford6cf80b32013-07-31 11:17:35 +0000872// Forms of RISBG that only affect one word of the destination register.
873// They do not set CC.
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000874let isCodeGenOnly = 1 in
875 def RISBLG32 : RotateSelectRIEf<"risblg", 0xEC51, GR32, GR32>,
876 Requires<[FeatureHighWord]>;
Richard Sandiford6cf80b32013-07-31 11:17:35 +0000877def RISBHG : RotateSelectRIEf<"risbhg", 0xEC5D, GR64, GR64>,
878 Requires<[FeatureHighWord]>;
879def RISBLG : RotateSelectRIEf<"risblg", 0xEC51, GR64, GR64>,
880 Requires<[FeatureHighWord]>;
881
Richard Sandiford35bb4632013-07-16 11:28:08 +0000882// Rotate second operand left and perform a logical operation with selected
883// bits of the first operand.
884let Defs = [CC] in {
885 def RNSBG : RotateSelectRIEf<"rnsbg", 0xEC54, GR64, GR64>;
886 def ROSBG : RotateSelectRIEf<"rosbg", 0xEC56, GR64, GR64>;
887 def RXSBG : RotateSelectRIEf<"rxsbg", 0xEC57, GR64, GR64>;
888}
889
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000890//===----------------------------------------------------------------------===//
891// Comparison
892//===----------------------------------------------------------------------===//
893
894// Signed comparisons.
Richard Sandiford14a44492013-05-22 13:38:45 +0000895let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000896 // Comparison with a register.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000897 def CR : CompareRR <"c", 0x19, z_cmp, GR32, GR32>;
898 def CGFR : CompareRRE<"cgf", 0xB930, null_frag, GR64, GR32>;
899 def CGR : CompareRRE<"cg", 0xB920, z_cmp, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000900
901 // Comparison with a signed 16-bit immediate.
902 def CHI : CompareRI<"chi", 0xA7E, z_cmp, GR32, imm32sx16>;
903 def CGHI : CompareRI<"cghi", 0xA7F, z_cmp, GR64, imm64sx16>;
904
905 // Comparison with a signed 32-bit immediate.
906 def CFI : CompareRIL<"cfi", 0xC2D, z_cmp, GR32, simm32>;
907 def CGFI : CompareRIL<"cgfi", 0xC2C, z_cmp, GR64, imm64sx32>;
908
909 // Comparison with memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000910 defm CH : CompareRXPair<"ch", 0x49, 0xE379, z_cmp, GR32, sextloadi16, 2>;
911 defm C : CompareRXPair<"c", 0x59, 0xE359, z_cmp, GR32, load, 4>;
912 def CGH : CompareRXY<"cgh", 0xE334, z_cmp, GR64, sextloadi16, 2>;
913 def CGF : CompareRXY<"cgf", 0xE330, z_cmp, GR64, sextloadi32, 4>;
914 def CG : CompareRXY<"cg", 0xE320, z_cmp, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000915 def CHRL : CompareRILPC<"chrl", 0xC65, z_cmp, GR32, aligned_sextloadi16>;
916 def CRL : CompareRILPC<"crl", 0xC6D, z_cmp, GR32, aligned_load>;
917 def CGHRL : CompareRILPC<"cghrl", 0xC64, z_cmp, GR64, aligned_sextloadi16>;
918 def CGFRL : CompareRILPC<"cgfrl", 0xC6C, z_cmp, GR64, aligned_sextloadi32>;
919 def CGRL : CompareRILPC<"cgrl", 0xC68, z_cmp, GR64, aligned_load>;
920
921 // Comparison between memory and a signed 16-bit immediate.
922 def CHHSI : CompareSIL<"chhsi", 0xE554, z_cmp, sextloadi16, imm32sx16>;
923 def CHSI : CompareSIL<"chsi", 0xE55C, z_cmp, load, imm32sx16>;
924 def CGHSI : CompareSIL<"cghsi", 0xE558, z_cmp, load, imm64sx16>;
925}
926defm : SXB<z_cmp, GR64, CGFR>;
927
928// Unsigned comparisons.
Richard Sandiford14a44492013-05-22 13:38:45 +0000929let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000930 // Comparison with a register.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000931 def CLR : CompareRR <"cl", 0x15, z_ucmp, GR32, GR32>;
932 def CLGFR : CompareRRE<"clgf", 0xB931, null_frag, GR64, GR32>;
933 def CLGR : CompareRRE<"clg", 0xB921, z_ucmp, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000934
935 // Comparison with a signed 32-bit immediate.
936 def CLFI : CompareRIL<"clfi", 0xC2F, z_ucmp, GR32, uimm32>;
937 def CLGFI : CompareRIL<"clgfi", 0xC2E, z_ucmp, GR64, imm64zx32>;
938
939 // Comparison with memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000940 defm CL : CompareRXPair<"cl", 0x55, 0xE355, z_ucmp, GR32, load, 4>;
941 def CLGF : CompareRXY<"clgf", 0xE331, z_ucmp, GR64, zextloadi32, 4>;
942 def CLG : CompareRXY<"clg", 0xE321, z_ucmp, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000943 def CLHRL : CompareRILPC<"clhrl", 0xC67, z_ucmp, GR32,
944 aligned_zextloadi16>;
945 def CLRL : CompareRILPC<"clrl", 0xC6F, z_ucmp, GR32,
946 aligned_load>;
947 def CLGHRL : CompareRILPC<"clghrl", 0xC66, z_ucmp, GR64,
948 aligned_zextloadi16>;
949 def CLGFRL : CompareRILPC<"clgfrl", 0xC6E, z_ucmp, GR64,
950 aligned_zextloadi32>;
951 def CLGRL : CompareRILPC<"clgrl", 0xC6A, z_ucmp, GR64,
952 aligned_load>;
953
954 // Comparison between memory and an unsigned 8-bit immediate.
955 defm CLI : CompareSIPair<"cli", 0x95, 0xEB55, z_ucmp, zextloadi8, imm32zx8>;
956
957 // Comparison between memory and an unsigned 16-bit immediate.
958 def CLHHSI : CompareSIL<"clhhsi", 0xE555, z_ucmp, zextloadi16, imm32zx16>;
959 def CLFHSI : CompareSIL<"clfhsi", 0xE55D, z_ucmp, load, imm32zx16>;
960 def CLGHSI : CompareSIL<"clghsi", 0xE559, z_ucmp, load, imm64zx16>;
961}
962defm : ZXB<z_ucmp, GR64, CLGFR>;
963
964//===----------------------------------------------------------------------===//
965// Atomic operations
966//===----------------------------------------------------------------------===//
967
968def ATOMIC_SWAPW : AtomicLoadWBinaryReg<z_atomic_swapw>;
969def ATOMIC_SWAP_32 : AtomicLoadBinaryReg32<atomic_swap_32>;
970def ATOMIC_SWAP_64 : AtomicLoadBinaryReg64<atomic_swap_64>;
971
972def ATOMIC_LOADW_AR : AtomicLoadWBinaryReg<z_atomic_loadw_add>;
973def ATOMIC_LOADW_AFI : AtomicLoadWBinaryImm<z_atomic_loadw_add, simm32>;
974def ATOMIC_LOAD_AR : AtomicLoadBinaryReg32<atomic_load_add_32>;
975def ATOMIC_LOAD_AHI : AtomicLoadBinaryImm32<atomic_load_add_32, imm32sx16>;
976def ATOMIC_LOAD_AFI : AtomicLoadBinaryImm32<atomic_load_add_32, simm32>;
977def ATOMIC_LOAD_AGR : AtomicLoadBinaryReg64<atomic_load_add_64>;
978def ATOMIC_LOAD_AGHI : AtomicLoadBinaryImm64<atomic_load_add_64, imm64sx16>;
979def ATOMIC_LOAD_AGFI : AtomicLoadBinaryImm64<atomic_load_add_64, imm64sx32>;
980
981def ATOMIC_LOADW_SR : AtomicLoadWBinaryReg<z_atomic_loadw_sub>;
982def ATOMIC_LOAD_SR : AtomicLoadBinaryReg32<atomic_load_sub_32>;
983def ATOMIC_LOAD_SGR : AtomicLoadBinaryReg64<atomic_load_sub_64>;
984
985def ATOMIC_LOADW_NR : AtomicLoadWBinaryReg<z_atomic_loadw_and>;
986def ATOMIC_LOADW_NILH : AtomicLoadWBinaryImm<z_atomic_loadw_and, imm32lh16c>;
987def ATOMIC_LOAD_NR : AtomicLoadBinaryReg32<atomic_load_and_32>;
988def ATOMIC_LOAD_NILL32 : AtomicLoadBinaryImm32<atomic_load_and_32, imm32ll16c>;
989def ATOMIC_LOAD_NILH32 : AtomicLoadBinaryImm32<atomic_load_and_32, imm32lh16c>;
990def ATOMIC_LOAD_NILF32 : AtomicLoadBinaryImm32<atomic_load_and_32, uimm32>;
991def ATOMIC_LOAD_NGR : AtomicLoadBinaryReg64<atomic_load_and_64>;
992def ATOMIC_LOAD_NILL : AtomicLoadBinaryImm64<atomic_load_and_64, imm64ll16c>;
993def ATOMIC_LOAD_NILH : AtomicLoadBinaryImm64<atomic_load_and_64, imm64lh16c>;
994def ATOMIC_LOAD_NIHL : AtomicLoadBinaryImm64<atomic_load_and_64, imm64hl16c>;
995def ATOMIC_LOAD_NIHH : AtomicLoadBinaryImm64<atomic_load_and_64, imm64hh16c>;
996def ATOMIC_LOAD_NILF : AtomicLoadBinaryImm64<atomic_load_and_64, imm64lf32c>;
997def ATOMIC_LOAD_NIHF : AtomicLoadBinaryImm64<atomic_load_and_64, imm64hf32c>;
998
999def ATOMIC_LOADW_OR : AtomicLoadWBinaryReg<z_atomic_loadw_or>;
1000def ATOMIC_LOADW_OILH : AtomicLoadWBinaryImm<z_atomic_loadw_or, imm32lh16>;
1001def ATOMIC_LOAD_OR : AtomicLoadBinaryReg32<atomic_load_or_32>;
1002def ATOMIC_LOAD_OILL32 : AtomicLoadBinaryImm32<atomic_load_or_32, imm32ll16>;
1003def ATOMIC_LOAD_OILH32 : AtomicLoadBinaryImm32<atomic_load_or_32, imm32lh16>;
1004def ATOMIC_LOAD_OILF32 : AtomicLoadBinaryImm32<atomic_load_or_32, uimm32>;
1005def ATOMIC_LOAD_OGR : AtomicLoadBinaryReg64<atomic_load_or_64>;
1006def ATOMIC_LOAD_OILL : AtomicLoadBinaryImm64<atomic_load_or_64, imm64ll16>;
1007def ATOMIC_LOAD_OILH : AtomicLoadBinaryImm64<atomic_load_or_64, imm64lh16>;
1008def ATOMIC_LOAD_OIHL : AtomicLoadBinaryImm64<atomic_load_or_64, imm64hl16>;
1009def ATOMIC_LOAD_OIHH : AtomicLoadBinaryImm64<atomic_load_or_64, imm64hh16>;
1010def ATOMIC_LOAD_OILF : AtomicLoadBinaryImm64<atomic_load_or_64, imm64lf32>;
1011def ATOMIC_LOAD_OIHF : AtomicLoadBinaryImm64<atomic_load_or_64, imm64hf32>;
1012
1013def ATOMIC_LOADW_XR : AtomicLoadWBinaryReg<z_atomic_loadw_xor>;
1014def ATOMIC_LOADW_XILF : AtomicLoadWBinaryImm<z_atomic_loadw_xor, uimm32>;
1015def ATOMIC_LOAD_XR : AtomicLoadBinaryReg32<atomic_load_xor_32>;
1016def ATOMIC_LOAD_XILF32 : AtomicLoadBinaryImm32<atomic_load_xor_32, uimm32>;
1017def ATOMIC_LOAD_XGR : AtomicLoadBinaryReg64<atomic_load_xor_64>;
1018def ATOMIC_LOAD_XILF : AtomicLoadBinaryImm64<atomic_load_xor_64, imm64lf32>;
1019def ATOMIC_LOAD_XIHF : AtomicLoadBinaryImm64<atomic_load_xor_64, imm64hf32>;
1020
1021def ATOMIC_LOADW_NRi : AtomicLoadWBinaryReg<z_atomic_loadw_nand>;
1022def ATOMIC_LOADW_NILHi : AtomicLoadWBinaryImm<z_atomic_loadw_nand,
1023 imm32lh16c>;
1024def ATOMIC_LOAD_NRi : AtomicLoadBinaryReg32<atomic_load_nand_32>;
1025def ATOMIC_LOAD_NILL32i : AtomicLoadBinaryImm32<atomic_load_nand_32,
1026 imm32ll16c>;
1027def ATOMIC_LOAD_NILH32i : AtomicLoadBinaryImm32<atomic_load_nand_32,
1028 imm32lh16c>;
1029def ATOMIC_LOAD_NILF32i : AtomicLoadBinaryImm32<atomic_load_nand_32, uimm32>;
1030def ATOMIC_LOAD_NGRi : AtomicLoadBinaryReg64<atomic_load_nand_64>;
1031def ATOMIC_LOAD_NILLi : AtomicLoadBinaryImm64<atomic_load_nand_64,
1032 imm64ll16c>;
1033def ATOMIC_LOAD_NILHi : AtomicLoadBinaryImm64<atomic_load_nand_64,
1034 imm64lh16c>;
1035def ATOMIC_LOAD_NIHLi : AtomicLoadBinaryImm64<atomic_load_nand_64,
1036 imm64hl16c>;
1037def ATOMIC_LOAD_NIHHi : AtomicLoadBinaryImm64<atomic_load_nand_64,
1038 imm64hh16c>;
1039def ATOMIC_LOAD_NILFi : AtomicLoadBinaryImm64<atomic_load_nand_64,
1040 imm64lf32c>;
1041def ATOMIC_LOAD_NIHFi : AtomicLoadBinaryImm64<atomic_load_nand_64,
1042 imm64hf32c>;
1043
1044def ATOMIC_LOADW_MIN : AtomicLoadWBinaryReg<z_atomic_loadw_min>;
1045def ATOMIC_LOAD_MIN_32 : AtomicLoadBinaryReg32<atomic_load_min_32>;
1046def ATOMIC_LOAD_MIN_64 : AtomicLoadBinaryReg64<atomic_load_min_64>;
1047
1048def ATOMIC_LOADW_MAX : AtomicLoadWBinaryReg<z_atomic_loadw_max>;
1049def ATOMIC_LOAD_MAX_32 : AtomicLoadBinaryReg32<atomic_load_max_32>;
1050def ATOMIC_LOAD_MAX_64 : AtomicLoadBinaryReg64<atomic_load_max_64>;
1051
1052def ATOMIC_LOADW_UMIN : AtomicLoadWBinaryReg<z_atomic_loadw_umin>;
1053def ATOMIC_LOAD_UMIN_32 : AtomicLoadBinaryReg32<atomic_load_umin_32>;
1054def ATOMIC_LOAD_UMIN_64 : AtomicLoadBinaryReg64<atomic_load_umin_64>;
1055
1056def ATOMIC_LOADW_UMAX : AtomicLoadWBinaryReg<z_atomic_loadw_umax>;
1057def ATOMIC_LOAD_UMAX_32 : AtomicLoadBinaryReg32<atomic_load_umax_32>;
1058def ATOMIC_LOAD_UMAX_64 : AtomicLoadBinaryReg64<atomic_load_umax_64>;
1059
1060def ATOMIC_CMP_SWAPW
1061 : Pseudo<(outs GR32:$dst), (ins bdaddr20only:$addr, GR32:$cmp, GR32:$swap,
1062 ADDR32:$bitshift, ADDR32:$negbitshift,
1063 uimm32:$bitsize),
1064 [(set GR32:$dst,
1065 (z_atomic_cmp_swapw bdaddr20only:$addr, GR32:$cmp, GR32:$swap,
1066 ADDR32:$bitshift, ADDR32:$negbitshift,
1067 uimm32:$bitsize))]> {
Richard Sandiford14a44492013-05-22 13:38:45 +00001068 let Defs = [CC];
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001069 let mayLoad = 1;
1070 let mayStore = 1;
1071 let usesCustomInserter = 1;
1072}
1073
Richard Sandiford14a44492013-05-22 13:38:45 +00001074let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001075 defm CS : CmpSwapRSPair<"cs", 0xBA, 0xEB14, atomic_cmp_swap_32, GR32>;
1076 def CSG : CmpSwapRSY<"csg", 0xEB30, atomic_cmp_swap_64, GR64>;
1077}
1078
1079//===----------------------------------------------------------------------===//
1080// Miscellaneous Instructions.
1081//===----------------------------------------------------------------------===//
1082
1083// Read a 32-bit access register into a GR32. As with all GR32 operations,
1084// the upper 32 bits of the enclosing GR64 remain unchanged, which is useful
1085// when a 64-bit address is stored in a pair of access registers.
Richard Sandifordd454ec02013-05-14 09:28:21 +00001086def EAR : InstRRE<0xB24F, (outs GR32:$R1), (ins access_reg:$R2),
1087 "ear\t$R1, $R2",
1088 [(set GR32:$R1, (z_extract_access access_reg:$R2))]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001089
1090// Find leftmost one, AKA count leading zeros. The instruction actually
1091// returns a pair of GR64s, the first giving the number of leading zeros
1092// and the second giving a copy of the source with the leftmost one bit
1093// cleared. We only use the first result here.
Richard Sandiford14a44492013-05-22 13:38:45 +00001094let Defs = [CC] in {
Richard Sandiforded1fab62013-07-03 10:10:02 +00001095 def FLOGR : UnaryRRE<"flog", 0xB983, null_frag, GR128, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001096}
1097def : Pat<(ctlz GR64:$src),
1098 (EXTRACT_SUBREG (FLOGR GR64:$src), subreg_high)>;
1099
1100// Use subregs to populate the "don't care" bits in a 32-bit to 64-bit anyext.
1101def : Pat<(i64 (anyext GR32:$src)),
1102 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, subreg_32bit)>;
1103
1104// There are no 32-bit equivalents of LLILL and LLILH, so use a full
1105// 64-bit move followed by a subreg. This preserves the invariant that
1106// all GR32 operations only modify the low 32 bits.
1107def : Pat<(i32 imm32ll16:$src),
1108 (EXTRACT_SUBREG (LLILL (LL16 imm:$src)), subreg_32bit)>;
1109def : Pat<(i32 imm32lh16:$src),
1110 (EXTRACT_SUBREG (LLILH (LH16 imm:$src)), subreg_32bit)>;
1111
1112// Extend GR32s and GR64s to GR128s.
1113let usesCustomInserter = 1 in {
1114 def AEXT128_64 : Pseudo<(outs GR128:$dst), (ins GR64:$src), []>;
1115 def ZEXT128_32 : Pseudo<(outs GR128:$dst), (ins GR32:$src), []>;
1116 def ZEXT128_64 : Pseudo<(outs GR128:$dst), (ins GR64:$src), []>;
1117}
1118
1119//===----------------------------------------------------------------------===//
1120// Peepholes.
1121//===----------------------------------------------------------------------===//
1122
1123// Use AL* for GR64 additions of unsigned 32-bit values.
1124defm : ZXB<add, GR64, ALGFR>;
1125def : Pat<(add GR64:$src1, imm64zx32:$src2),
1126 (ALGFI GR64:$src1, imm64zx32:$src2)>;
1127def : Pat<(add GR64:$src1, (zextloadi32 bdxaddr20only:$addr)),
1128 (ALGF GR64:$src1, bdxaddr20only:$addr)>;
1129
1130// Use SL* for GR64 subtractions of unsigned 32-bit values.
1131defm : ZXB<sub, GR64, SLGFR>;
1132def : Pat<(add GR64:$src1, imm64zx32n:$src2),
1133 (SLGFI GR64:$src1, imm64zx32n:$src2)>;
1134def : Pat<(sub GR64:$src1, (zextloadi32 bdxaddr20only:$addr)),
1135 (SLGF GR64:$src1, bdxaddr20only:$addr)>;
Richard Sandiford6d4bd282013-07-12 09:17:10 +00001136
1137// Optimize sign-extended 1/0 selects to -1/0 selects. This is important
1138// for vector legalization.
Richard Sandiford3d768e32013-07-31 12:30:20 +00001139def : Pat<(sra (shl (i32 (z_select_ccmask 1, 0, uimm8zx4:$valid, uimm8zx4:$cc)),
1140 (i32 31)),
1141 (i32 31)),
1142 (Select32 (LHI -1), (LHI 0), uimm8zx4:$valid, uimm8zx4:$cc)>;
1143def : Pat<(sra (shl (i64 (anyext (i32 (z_select_ccmask 1, 0, uimm8zx4:$valid,
1144 uimm8zx4:$cc)))),
Richard Sandiford6d4bd282013-07-12 09:17:10 +00001145 (i32 63)),
1146 (i32 63)),
Richard Sandiford3d768e32013-07-31 12:30:20 +00001147 (Select64 (LGHI -1), (LGHI 0), uimm8zx4:$valid, uimm8zx4:$cc)>;